i2c-tegra.c 32.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
C
Colin Cross 已提交
2 3 4 5 6 7 8 9
/*
 * drivers/i2c/busses/i2c-tegra.c
 *
 * Copyright (C) 2010 Google, Inc.
 * Author: Colin Cross <ccross@android.com>
 */

#include <linux/clk.h>
10
#include <linux/delay.h>
C
Colin Cross 已提交
11 12
#include <linux/err.h>
#include <linux/i2c.h>
13
#include <linux/init.h>
C
Colin Cross 已提交
14
#include <linux/interrupt.h>
15 16 17
#include <linux/io.h>
#include <linux/iopoll.h>
#include <linux/kernel.h>
18
#include <linux/module.h>
19
#include <linux/of_device.h>
J
Jon Hunter 已提交
20
#include <linux/pinctrl/consumer.h>
21
#include <linux/platform_device.h>
22
#include <linux/pm_runtime.h>
23
#include <linux/reset.h>
C
Colin Cross 已提交
24 25 26 27 28

#define TEGRA_I2C_TIMEOUT (msecs_to_jiffies(1000))
#define BYTES_PER_FIFO_WORD 4

#define I2C_CNFG				0x000
J
Jay Cheng 已提交
29
#define I2C_CNFG_DEBOUNCE_CNT_SHIFT		12
J
Jon Hunter 已提交
30 31 32
#define I2C_CNFG_PACKET_MODE_EN			BIT(10)
#define I2C_CNFG_NEW_MASTER_FSM			BIT(11)
#define I2C_CNFG_MULTI_MASTER_MODE		BIT(17)
33
#define I2C_STATUS				0x01C
C
Colin Cross 已提交
34
#define I2C_SL_CNFG				0x020
J
Jon Hunter 已提交
35 36
#define I2C_SL_CNFG_NACK			BIT(1)
#define I2C_SL_CNFG_NEWSL			BIT(2)
C
Colin Cross 已提交
37
#define I2C_SL_ADDR1				0x02c
38
#define I2C_SL_ADDR2				0x030
C
Colin Cross 已提交
39 40 41 42
#define I2C_TX_FIFO				0x050
#define I2C_RX_FIFO				0x054
#define I2C_PACKET_TRANSFER_STATUS		0x058
#define I2C_FIFO_CONTROL			0x05c
J
Jon Hunter 已提交
43 44
#define I2C_FIFO_CONTROL_TX_FLUSH		BIT(1)
#define I2C_FIFO_CONTROL_RX_FLUSH		BIT(0)
C
Colin Cross 已提交
45 46 47 48 49 50 51 52 53
#define I2C_FIFO_CONTROL_TX_TRIG_SHIFT		5
#define I2C_FIFO_CONTROL_RX_TRIG_SHIFT		2
#define I2C_FIFO_STATUS				0x060
#define I2C_FIFO_STATUS_TX_MASK			0xF0
#define I2C_FIFO_STATUS_TX_SHIFT		4
#define I2C_FIFO_STATUS_RX_MASK			0x0F
#define I2C_FIFO_STATUS_RX_SHIFT		0
#define I2C_INT_MASK				0x064
#define I2C_INT_STATUS				0x068
J
Jon Hunter 已提交
54 55 56 57 58 59 60 61
#define I2C_INT_PACKET_XFER_COMPLETE		BIT(7)
#define I2C_INT_ALL_PACKETS_XFER_COMPLETE	BIT(6)
#define I2C_INT_TX_FIFO_OVERFLOW		BIT(5)
#define I2C_INT_RX_FIFO_UNDERFLOW		BIT(4)
#define I2C_INT_NO_ACK				BIT(3)
#define I2C_INT_ARBITRATION_LOST		BIT(2)
#define I2C_INT_TX_FIFO_DATA_REQ		BIT(1)
#define I2C_INT_RX_FIFO_DATA_REQ		BIT(0)
C
Colin Cross 已提交
62
#define I2C_CLK_DIVISOR				0x06c
63 64
#define I2C_CLK_DIVISOR_STD_FAST_MODE_SHIFT	16
#define I2C_CLK_MULTIPLIER_STD_FAST_MODE	8
C
Colin Cross 已提交
65 66

#define DVC_CTRL_REG1				0x000
J
Jon Hunter 已提交
67
#define DVC_CTRL_REG1_INTR_EN			BIT(10)
C
Colin Cross 已提交
68 69
#define DVC_CTRL_REG2				0x004
#define DVC_CTRL_REG3				0x008
J
Jon Hunter 已提交
70 71
#define DVC_CTRL_REG3_SW_PROG			BIT(26)
#define DVC_CTRL_REG3_I2C_DONE_INTR_EN		BIT(30)
C
Colin Cross 已提交
72
#define DVC_STATUS				0x00c
J
Jon Hunter 已提交
73
#define DVC_STATUS_I2C_DONE_INTR		BIT(30)
C
Colin Cross 已提交
74 75 76 77

#define I2C_ERR_NONE				0x00
#define I2C_ERR_NO_ACK				0x01
#define I2C_ERR_ARBITRATION_LOST		0x02
78
#define I2C_ERR_UNKNOWN_INTERRUPT		0x04
C
Colin Cross 已提交
79 80 81 82

#define PACKET_HEADER0_HEADER_SIZE_SHIFT	28
#define PACKET_HEADER0_PACKET_ID_SHIFT		16
#define PACKET_HEADER0_CONT_ID_SHIFT		12
J
Jon Hunter 已提交
83
#define PACKET_HEADER0_PROTOCOL_I2C		BIT(4)
C
Colin Cross 已提交
84

J
Jon Hunter 已提交
85 86 87 88 89 90 91 92
#define I2C_HEADER_HIGHSPEED_MODE		BIT(22)
#define I2C_HEADER_CONT_ON_NAK			BIT(21)
#define I2C_HEADER_SEND_START_BYTE		BIT(20)
#define I2C_HEADER_READ				BIT(19)
#define I2C_HEADER_10BIT_ADDR			BIT(18)
#define I2C_HEADER_IE_ENABLE			BIT(17)
#define I2C_HEADER_REPEAT_START			BIT(16)
#define I2C_HEADER_CONTINUE_XFER		BIT(15)
C
Colin Cross 已提交
93 94
#define I2C_HEADER_MASTER_ADDR_SHIFT		12
#define I2C_HEADER_SLAVE_ADDR_SHIFT		1
95 96

#define I2C_CONFIG_LOAD				0x08C
J
Jon Hunter 已提交
97 98 99
#define I2C_MSTR_CONFIG_LOAD			BIT(0)
#define I2C_SLV_CONFIG_LOAD			BIT(1)
#define I2C_TIMEOUT_CONFIG_LOAD			BIT(2)
100

101
#define I2C_CLKEN_OVERRIDE			0x090
J
Jon Hunter 已提交
102
#define I2C_MST_CORE_CLKEN_OVR			BIT(0)
103

104 105
#define I2C_CONFIG_LOAD_TIMEOUT			1000000

106 107 108 109 110 111 112 113 114 115 116 117
#define I2C_MST_FIFO_CONTROL			0x0b4
#define I2C_MST_FIFO_CONTROL_RX_FLUSH		BIT(0)
#define I2C_MST_FIFO_CONTROL_TX_FLUSH		BIT(1)
#define I2C_MST_FIFO_CONTROL_RX_TRIG(x)		(((x) - 1) <<  4)
#define I2C_MST_FIFO_CONTROL_TX_TRIG(x)		(((x) - 1) << 16)

#define I2C_MST_FIFO_STATUS			0x0b8
#define I2C_MST_FIFO_STATUS_RX_MASK		0xff
#define I2C_MST_FIFO_STATUS_RX_SHIFT		0
#define I2C_MST_FIFO_STATUS_TX_MASK		0xff0000
#define I2C_MST_FIFO_STATUS_TX_SHIFT		16

118 119 120 121 122 123 124 125 126 127 128 129
/*
 * msg_end_type: The bus control which need to be send at end of transfer.
 * @MSG_END_STOP: Send stop pulse at end of transfer.
 * @MSG_END_REPEAT_START: Send repeat start at end of transfer.
 * @MSG_END_CONTINUE: The following on message is coming and so do not send
 *		stop or repeat start.
 */
enum msg_end_type {
	MSG_END_STOP,
	MSG_END_REPEAT_START,
	MSG_END_CONTINUE,
};
C
Colin Cross 已提交
130

131 132 133
/**
 * struct tegra_i2c_hw_feature : Different HW support on Tegra
 * @has_continue_xfer_support: Continue transfer supports.
134 135
 * @has_per_pkt_xfer_complete_irq: Has enable/disable capability for transfer
 *		complete interrupt per packet basis.
136 137
 * @has_single_clk_source: The I2C controller has single clock source. Tegra30
 *		and earlier SoCs have two clock sources i.e. div-clk and
138
 *		fast-clk.
139 140
 * @has_config_load_reg: Has the config load register to load the new
 *		configuration.
141 142 143 144
 * @clk_divisor_hs_mode: Clock divisor in HS mode.
 * @clk_divisor_std_fast_mode: Clock divisor in standard/fast mode. It is
 *		applicable if there is no fast clock source i.e. single clock
 *		source.
145 146 147 148 149 150 151 152 153 154
 * @clk_divisor_fast_plus_mode: Clock divisor in fast mode plus. It is
 *		applicable if there is no fast clock source (i.e. single
 *		clock source).
 * @has_multi_master_mode: The I2C controller supports running in single-master
 *		or multi-master mode.
 * @has_slcg_override_reg: The I2C controller supports a register that
 *		overrides the second level clock gating.
 * @has_mst_fifo: The I2C controller contains the new MST FIFO interface that
 *		provides additional features and allows for longer messages to
 *		be transferred in one go.
155 156
 * @quirks: i2c adapter quirks for limiting write/read transfer size and not
 *		allowing 0 length transfers.
157 158 159
 */
struct tegra_i2c_hw_feature {
	bool has_continue_xfer_support;
160 161
	bool has_per_pkt_xfer_complete_irq;
	bool has_single_clk_source;
162
	bool has_config_load_reg;
163 164
	int clk_divisor_hs_mode;
	int clk_divisor_std_fast_mode;
165
	u16 clk_divisor_fast_plus_mode;
166 167
	bool has_multi_master_mode;
	bool has_slcg_override_reg;
168
	bool has_mst_fifo;
169
	const struct i2c_adapter_quirks *quirks;
170 171
};

C
Colin Cross 已提交
172
/**
173
 * struct tegra_i2c_dev - per device I2C context
C
Colin Cross 已提交
174
 * @dev: device reference for power management
175 176 177 178
 * @hw: Tegra I2C HW feature
 * @adapter: core I2C layer adapter information
 * @div_clk: clock reference for div clock of I2C controller
 * @fast_clk: clock reference for fast clock of I2C controller
179
 * @rst: reset control for the I2C controller
C
Colin Cross 已提交
180
 * @base: ioremapped registers cookie
181 182
 * @cont_id: I2C controller ID, used for packet header
 * @irq: IRQ number of transfer complete interrupt
183
 * @irq_disabled: used to track whether or not the interrupt is enabled
184
 * @is_dvc: identifies the DVC I2C controller, has a different register layout
C
Colin Cross 已提交
185 186 187 188 189
 * @msg_complete: transfer completion notifier
 * @msg_err: error code for completed message
 * @msg_buf: pointer to current message data
 * @msg_buf_remaining: size of unsent data in the message buffer
 * @msg_read: identifies read transfers
190
 * @bus_clk_rate: current I2C bus clock rate
191 192 193
 * @clk_divisor_non_hs_mode: clock divider for non-high-speed modes
 * @is_multimaster_mode: track if I2C controller is in multi-master mode
 * @xfer_lock: lock to serialize transfer submission and processing
C
Colin Cross 已提交
194 195 196
 */
struct tegra_i2c_dev {
	struct device *dev;
197
	const struct tegra_i2c_hw_feature *hw;
C
Colin Cross 已提交
198
	struct i2c_adapter adapter;
199 200
	struct clk *div_clk;
	struct clk *fast_clk;
S
Stephen Warren 已提交
201
	struct reset_control *rst;
C
Colin Cross 已提交
202 203 204
	void __iomem *base;
	int cont_id;
	int irq;
205
	bool irq_disabled;
C
Colin Cross 已提交
206 207 208 209 210 211
	int is_dvc;
	struct completion msg_complete;
	int msg_err;
	u8 *msg_buf;
	size_t msg_buf_remaining;
	int msg_read;
212
	u32 bus_clk_rate;
213
	u16 clk_divisor_non_hs_mode;
214
	bool is_multimaster_mode;
215
	spinlock_t xfer_lock;
C
Colin Cross 已提交
216 217
};

218 219
static void dvc_writel(struct tegra_i2c_dev *i2c_dev, u32 val,
		       unsigned long reg)
C
Colin Cross 已提交
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
{
	writel(val, i2c_dev->base + reg);
}

static u32 dvc_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
{
	return readl(i2c_dev->base + reg);
}

/*
 * i2c_writel and i2c_readl will offset the register if necessary to talk
 * to the I2C block inside the DVC block
 */
static unsigned long tegra_i2c_reg_addr(struct tegra_i2c_dev *i2c_dev,
	unsigned long reg)
{
	if (i2c_dev->is_dvc)
		reg += (reg >= I2C_TX_FIFO) ? 0x10 : 0x40;
	return reg;
}

static void i2c_writel(struct tegra_i2c_dev *i2c_dev, u32 val,
	unsigned long reg)
{
	writel(val, i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
245 246 247 248

	/* Read back register to make sure that register writes completed */
	if (reg != I2C_TX_FIFO)
		readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
C
Colin Cross 已提交
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269
}

static u32 i2c_readl(struct tegra_i2c_dev *i2c_dev, unsigned long reg)
{
	return readl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg));
}

static void i2c_writesl(struct tegra_i2c_dev *i2c_dev, void *data,
	unsigned long reg, int len)
{
	writesl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
}

static void i2c_readsl(struct tegra_i2c_dev *i2c_dev, void *data,
	unsigned long reg, int len)
{
	readsl(i2c_dev->base + tegra_i2c_reg_addr(i2c_dev, reg), data, len);
}

static void tegra_i2c_mask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
{
270 271 272
	u32 int_mask;

	int_mask = i2c_readl(i2c_dev, I2C_INT_MASK) & ~mask;
C
Colin Cross 已提交
273 274 275 276 277
	i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
}

static void tegra_i2c_unmask_irq(struct tegra_i2c_dev *i2c_dev, u32 mask)
{
278 279 280
	u32 int_mask;

	int_mask = i2c_readl(i2c_dev, I2C_INT_MASK) | mask;
C
Colin Cross 已提交
281 282 283 284 285 286
	i2c_writel(i2c_dev, int_mask, I2C_INT_MASK);
}

static int tegra_i2c_flush_fifos(struct tegra_i2c_dev *i2c_dev)
{
	unsigned long timeout = jiffies + HZ;
287 288 289 290 291 292 293 294 295 296 297 298
	unsigned int offset;
	u32 mask, val;

	if (i2c_dev->hw->has_mst_fifo) {
		mask = I2C_MST_FIFO_CONTROL_TX_FLUSH |
		       I2C_MST_FIFO_CONTROL_RX_FLUSH;
		offset = I2C_MST_FIFO_CONTROL;
	} else {
		mask = I2C_FIFO_CONTROL_TX_FLUSH |
		       I2C_FIFO_CONTROL_RX_FLUSH;
		offset = I2C_FIFO_CONTROL;
	}
299

300 301 302
	val = i2c_readl(i2c_dev, offset);
	val |= mask;
	i2c_writel(i2c_dev, val, offset);
C
Colin Cross 已提交
303

304
	while (i2c_readl(i2c_dev, offset) & mask) {
C
Colin Cross 已提交
305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
		if (time_after(jiffies, timeout)) {
			dev_warn(i2c_dev->dev, "timeout waiting for fifo flush\n");
			return -ETIMEDOUT;
		}
		msleep(1);
	}
	return 0;
}

static int tegra_i2c_empty_rx_fifo(struct tegra_i2c_dev *i2c_dev)
{
	u32 val;
	int rx_fifo_avail;
	u8 *buf = i2c_dev->msg_buf;
	size_t buf_remaining = i2c_dev->msg_buf_remaining;
	int words_to_transfer;

322 323 324 325 326 327 328 329 330
	if (i2c_dev->hw->has_mst_fifo) {
		val = i2c_readl(i2c_dev, I2C_MST_FIFO_STATUS);
		rx_fifo_avail = (val & I2C_MST_FIFO_STATUS_RX_MASK) >>
			I2C_MST_FIFO_STATUS_RX_SHIFT;
	} else {
		val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
		rx_fifo_avail = (val & I2C_FIFO_STATUS_RX_MASK) >>
			I2C_FIFO_STATUS_RX_SHIFT;
	}
C
Colin Cross 已提交
331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349

	/* Rounds down to not include partial word at the end of buf */
	words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;
	if (words_to_transfer > rx_fifo_avail)
		words_to_transfer = rx_fifo_avail;

	i2c_readsl(i2c_dev, buf, I2C_RX_FIFO, words_to_transfer);

	buf += words_to_transfer * BYTES_PER_FIFO_WORD;
	buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
	rx_fifo_avail -= words_to_transfer;

	/*
	 * If there is a partial word at the end of buf, handle it manually to
	 * prevent overwriting past the end of buf
	 */
	if (rx_fifo_avail > 0 && buf_remaining > 0) {
		BUG_ON(buf_remaining > 3);
		val = i2c_readl(i2c_dev, I2C_RX_FIFO);
350
		val = cpu_to_le32(val);
C
Colin Cross 已提交
351 352 353 354 355 356 357 358
		memcpy(buf, &val, buf_remaining);
		buf_remaining = 0;
		rx_fifo_avail--;
	}

	BUG_ON(rx_fifo_avail > 0 && buf_remaining > 0);
	i2c_dev->msg_buf_remaining = buf_remaining;
	i2c_dev->msg_buf = buf;
359

C
Colin Cross 已提交
360 361 362 363 364 365 366 367 368 369 370
	return 0;
}

static int tegra_i2c_fill_tx_fifo(struct tegra_i2c_dev *i2c_dev)
{
	u32 val;
	int tx_fifo_avail;
	u8 *buf = i2c_dev->msg_buf;
	size_t buf_remaining = i2c_dev->msg_buf_remaining;
	int words_to_transfer;

371 372 373 374 375 376 377 378 379
	if (i2c_dev->hw->has_mst_fifo) {
		val = i2c_readl(i2c_dev, I2C_MST_FIFO_STATUS);
		tx_fifo_avail = (val & I2C_MST_FIFO_STATUS_TX_MASK) >>
			I2C_MST_FIFO_STATUS_TX_SHIFT;
	} else {
		val = i2c_readl(i2c_dev, I2C_FIFO_STATUS);
		tx_fifo_avail = (val & I2C_FIFO_STATUS_TX_MASK) >>
			I2C_FIFO_STATUS_TX_SHIFT;
	}
C
Colin Cross 已提交
380 381 382 383

	/* Rounds down to not include partial word at the end of buf */
	words_to_transfer = buf_remaining / BYTES_PER_FIFO_WORD;

384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
	/* It's very common to have < 4 bytes, so optimize that case. */
	if (words_to_transfer) {
		if (words_to_transfer > tx_fifo_avail)
			words_to_transfer = tx_fifo_avail;

		/*
		 * Update state before writing to FIFO.  If this casues us
		 * to finish writing all bytes (AKA buf_remaining goes to 0) we
		 * have a potential for an interrupt (PACKET_XFER_COMPLETE is
		 * not maskable).  We need to make sure that the isr sees
		 * buf_remaining as 0 and doesn't call us back re-entrantly.
		 */
		buf_remaining -= words_to_transfer * BYTES_PER_FIFO_WORD;
		tx_fifo_avail -= words_to_transfer;
		i2c_dev->msg_buf_remaining = buf_remaining;
		i2c_dev->msg_buf = buf +
			words_to_transfer * BYTES_PER_FIFO_WORD;
		barrier();

		i2c_writesl(i2c_dev, buf, I2C_TX_FIFO, words_to_transfer);

		buf += words_to_transfer * BYTES_PER_FIFO_WORD;
	}
C
Colin Cross 已提交
407 408 409 410 411 412 413 414 415

	/*
	 * If there is a partial word at the end of buf, handle it manually to
	 * prevent reading past the end of buf, which could cross a page
	 * boundary and fault.
	 */
	if (tx_fifo_avail > 0 && buf_remaining > 0) {
		BUG_ON(buf_remaining > 3);
		memcpy(&val, buf, buf_remaining);
416
		val = le32_to_cpu(val);
417 418 419 420 421 422

		/* Again update before writing to FIFO to make sure isr sees. */
		i2c_dev->msg_buf_remaining = 0;
		i2c_dev->msg_buf = NULL;
		barrier();

C
Colin Cross 已提交
423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
		i2c_writel(i2c_dev, val, I2C_TX_FIFO);
	}

	return 0;
}

/*
 * One of the Tegra I2C blocks is inside the DVC (Digital Voltage Controller)
 * block.  This block is identical to the rest of the I2C blocks, except that
 * it only supports master mode, it has registers moved around, and it needs
 * some extra init to get it into I2C mode.  The register moves are handled
 * by i2c_readl and i2c_writel
 */
static void tegra_dvc_init(struct tegra_i2c_dev *i2c_dev)
{
438 439
	u32 val;

C
Colin Cross 已提交
440 441 442 443 444 445 446 447 448 449
	val = dvc_readl(i2c_dev, DVC_CTRL_REG3);
	val |= DVC_CTRL_REG3_SW_PROG;
	val |= DVC_CTRL_REG3_I2C_DONE_INTR_EN;
	dvc_writel(i2c_dev, val, DVC_CTRL_REG3);

	val = dvc_readl(i2c_dev, DVC_CTRL_REG1);
	val |= DVC_CTRL_REG1_INTR_EN;
	dvc_writel(i2c_dev, val, DVC_CTRL_REG1);
}

450
static int tegra_i2c_runtime_resume(struct device *dev)
451
{
452
	struct tegra_i2c_dev *i2c_dev = dev_get_drvdata(dev);
453
	int ret;
454

J
Jon Hunter 已提交
455 456 457 458
	ret = pinctrl_pm_select_default_state(i2c_dev->dev);
	if (ret)
		return ret;

459
	if (!i2c_dev->hw->has_single_clk_source) {
460
		ret = clk_enable(i2c_dev->fast_clk);
461 462 463 464 465
		if (ret < 0) {
			dev_err(i2c_dev->dev,
				"Enabling fast clk failed, err %d\n", ret);
			return ret;
		}
466
	}
467

468
	ret = clk_enable(i2c_dev->div_clk);
469 470 471
	if (ret < 0) {
		dev_err(i2c_dev->dev,
			"Enabling div clk failed, err %d\n", ret);
472
		clk_disable(i2c_dev->fast_clk);
473
		return ret;
474
	}
475 476

	return 0;
477 478
}

479
static int tegra_i2c_runtime_suspend(struct device *dev)
480
{
481 482
	struct tegra_i2c_dev *i2c_dev = dev_get_drvdata(dev);

483
	clk_disable(i2c_dev->div_clk);
484
	if (!i2c_dev->hw->has_single_clk_source)
485
		clk_disable(i2c_dev->fast_clk);
486

J
Jon Hunter 已提交
487
	return pinctrl_pm_select_idle_state(i2c_dev->dev);
488 489
}

490 491 492 493 494 495 496 497 498 499 500
static int tegra_i2c_wait_for_config_load(struct tegra_i2c_dev *i2c_dev)
{
	unsigned long reg_offset;
	void __iomem *addr;
	u32 val;
	int err;

	if (i2c_dev->hw->has_config_load_reg) {
		reg_offset = tegra_i2c_reg_addr(i2c_dev, I2C_CONFIG_LOAD);
		addr = i2c_dev->base + reg_offset;
		i2c_writel(i2c_dev, I2C_MSTR_CONFIG_LOAD, I2C_CONFIG_LOAD);
501 502 503 504 505 506 507
		if (in_interrupt())
			err = readl_poll_timeout_atomic(addr, val, val == 0,
					1000, I2C_CONFIG_LOAD_TIMEOUT);
		else
			err = readl_poll_timeout(addr, val, val == 0,
					1000, I2C_CONFIG_LOAD_TIMEOUT);

508 509 510 511 512 513 514 515 516 517
		if (err) {
			dev_warn(i2c_dev->dev,
				 "timeout waiting for config load\n");
			return err;
		}
	}

	return 0;
}

C
Colin Cross 已提交
518 519 520
static int tegra_i2c_init(struct tegra_i2c_dev *i2c_dev)
{
	u32 val;
521
	int err;
522
	u32 clk_divisor;
C
Colin Cross 已提交
523

524
	err = pm_runtime_get_sync(i2c_dev->dev);
525
	if (err < 0) {
526
		dev_err(i2c_dev->dev, "runtime resume failed %d\n", err);
527 528
		return err;
	}
C
Colin Cross 已提交
529

S
Stephen Warren 已提交
530
	reset_control_assert(i2c_dev->rst);
C
Colin Cross 已提交
531
	udelay(2);
S
Stephen Warren 已提交
532
	reset_control_deassert(i2c_dev->rst);
C
Colin Cross 已提交
533 534 535 536

	if (i2c_dev->is_dvc)
		tegra_dvc_init(i2c_dev);

J
Jay Cheng 已提交
537 538
	val = I2C_CNFG_NEW_MASTER_FSM | I2C_CNFG_PACKET_MODE_EN |
		(0x2 << I2C_CNFG_DEBOUNCE_CNT_SHIFT);
539 540 541 542

	if (i2c_dev->hw->has_multi_master_mode)
		val |= I2C_CNFG_MULTI_MASTER_MODE;

C
Colin Cross 已提交
543 544
	i2c_writel(i2c_dev, val, I2C_CNFG);
	i2c_writel(i2c_dev, 0, I2C_INT_MASK);
545 546 547

	/* Make sure clock divisor programmed correctly */
	clk_divisor = i2c_dev->hw->clk_divisor_hs_mode;
548
	clk_divisor |= i2c_dev->clk_divisor_non_hs_mode <<
549 550
					I2C_CLK_DIVISOR_STD_FAST_MODE_SHIFT;
	i2c_writel(i2c_dev, clk_divisor, I2C_CLK_DIVISOR);
C
Colin Cross 已提交
551

552 553
	if (!i2c_dev->is_dvc) {
		u32 sl_cfg = i2c_readl(i2c_dev, I2C_SL_CNFG);
554

555 556 557 558
		sl_cfg |= I2C_SL_CNFG_NACK | I2C_SL_CNFG_NEWSL;
		i2c_writel(i2c_dev, sl_cfg, I2C_SL_CNFG);
		i2c_writel(i2c_dev, 0xfc, I2C_SL_ADDR1);
		i2c_writel(i2c_dev, 0x00, I2C_SL_ADDR2);
559 560
	}

561 562 563 564 565 566 567 568 569
	if (i2c_dev->hw->has_mst_fifo) {
		val = I2C_MST_FIFO_CONTROL_TX_TRIG(8) |
		      I2C_MST_FIFO_CONTROL_RX_TRIG(1);
		i2c_writel(i2c_dev, val, I2C_MST_FIFO_CONTROL);
	} else {
		val = 7 << I2C_FIFO_CONTROL_TX_TRIG_SHIFT |
			0 << I2C_FIFO_CONTROL_RX_TRIG_SHIFT;
		i2c_writel(i2c_dev, val, I2C_FIFO_CONTROL);
	}
C
Colin Cross 已提交
570

571
	err = tegra_i2c_flush_fifos(i2c_dev);
572 573
	if (err)
		goto err;
C
Colin Cross 已提交
574

575 576 577
	if (i2c_dev->is_multimaster_mode && i2c_dev->hw->has_slcg_override_reg)
		i2c_writel(i2c_dev, I2C_MST_CORE_CLKEN_OVR, I2C_CLKEN_OVERRIDE);

578 579 580
	err = tegra_i2c_wait_for_config_load(i2c_dev);
	if (err)
		goto err;
581

582
	if (i2c_dev->irq_disabled) {
583
		i2c_dev->irq_disabled = false;
584 585 586
		enable_irq(i2c_dev->irq);
	}

587
err:
588
	pm_runtime_put(i2c_dev->dev);
C
Colin Cross 已提交
589 590 591
	return err;
}

592 593 594 595
static int tegra_i2c_disable_packet_mode(struct tegra_i2c_dev *i2c_dev)
{
	u32 cnfg;

J
Jon Hunter 已提交
596 597 598 599 600 601 602 603
	/*
	 * NACK interrupt is generated before the I2C controller generates
	 * the STOP condition on the bus. So wait for 2 clock periods
	 * before disabling the controller so that the STOP condition has
	 * been delivered properly.
	 */
	udelay(DIV_ROUND_UP(2 * 1000000, i2c_dev->bus_clk_rate));

604 605 606 607 608 609 610
	cnfg = i2c_readl(i2c_dev, I2C_CNFG);
	if (cnfg & I2C_CNFG_PACKET_MODE_EN)
		i2c_writel(i2c_dev, cnfg & ~I2C_CNFG_PACKET_MODE_EN, I2C_CNFG);

	return tegra_i2c_wait_for_config_load(i2c_dev);
}

C
Colin Cross 已提交
611 612 613 614 615 616 617 618
static irqreturn_t tegra_i2c_isr(int irq, void *dev_id)
{
	u32 status;
	const u32 status_err = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
	struct tegra_i2c_dev *i2c_dev = dev_id;

	status = i2c_readl(i2c_dev, I2C_INT_STATUS);

619
	spin_lock(&i2c_dev->xfer_lock);
C
Colin Cross 已提交
620
	if (status == 0) {
621 622 623 624 625 626 627 628
		dev_warn(i2c_dev->dev, "irq status 0 %08x %08x %08x\n",
			 i2c_readl(i2c_dev, I2C_PACKET_TRANSFER_STATUS),
			 i2c_readl(i2c_dev, I2C_STATUS),
			 i2c_readl(i2c_dev, I2C_CNFG));
		i2c_dev->msg_err |= I2C_ERR_UNKNOWN_INTERRUPT;

		if (!i2c_dev->irq_disabled) {
			disable_irq_nosync(i2c_dev->irq);
629
			i2c_dev->irq_disabled = true;
630 631
		}
		goto err;
C
Colin Cross 已提交
632 633 634
	}

	if (unlikely(status & status_err)) {
635
		tegra_i2c_disable_packet_mode(i2c_dev);
C
Colin Cross 已提交
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
		if (status & I2C_INT_NO_ACK)
			i2c_dev->msg_err |= I2C_ERR_NO_ACK;
		if (status & I2C_INT_ARBITRATION_LOST)
			i2c_dev->msg_err |= I2C_ERR_ARBITRATION_LOST;
		goto err;
	}

	if (i2c_dev->msg_read && (status & I2C_INT_RX_FIFO_DATA_REQ)) {
		if (i2c_dev->msg_buf_remaining)
			tegra_i2c_empty_rx_fifo(i2c_dev);
		else
			BUG();
	}

	if (!i2c_dev->msg_read && (status & I2C_INT_TX_FIFO_DATA_REQ)) {
		if (i2c_dev->msg_buf_remaining)
			tegra_i2c_fill_tx_fifo(i2c_dev);
		else
			tegra_i2c_mask_irq(i2c_dev, I2C_INT_TX_FIFO_DATA_REQ);
	}

657 658 659 660
	i2c_writel(i2c_dev, status, I2C_INT_STATUS);
	if (i2c_dev->is_dvc)
		dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);

661 662
	if (status & I2C_INT_PACKET_XFER_COMPLETE) {
		BUG_ON(i2c_dev->msg_buf_remaining);
C
Colin Cross 已提交
663
		complete(&i2c_dev->msg_complete);
664
	}
665
	goto done;
C
Colin Cross 已提交
666
err:
L
Lucas De Marchi 已提交
667
	/* An error occurred, mask all interrupts */
C
Colin Cross 已提交
668 669 670 671
	tegra_i2c_mask_irq(i2c_dev, I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST |
		I2C_INT_PACKET_XFER_COMPLETE | I2C_INT_TX_FIFO_DATA_REQ |
		I2C_INT_RX_FIFO_DATA_REQ);
	i2c_writel(i2c_dev, status, I2C_INT_STATUS);
672 673
	if (i2c_dev->is_dvc)
		dvc_writel(i2c_dev, DVC_STATUS_I2C_DONE_INTR, DVC_STATUS);
674 675

	complete(&i2c_dev->msg_complete);
676
done:
677
	spin_unlock(&i2c_dev->xfer_lock);
C
Colin Cross 已提交
678 679 680 681
	return IRQ_HANDLED;
}

static int tegra_i2c_xfer_msg(struct tegra_i2c_dev *i2c_dev,
682
	struct i2c_msg *msg, enum msg_end_type end_state)
C
Colin Cross 已提交
683 684 685
{
	u32 packet_header;
	u32 int_mask;
686
	unsigned long time_left;
687
	unsigned long flags;
C
Colin Cross 已提交
688 689 690 691 692 693 694

	tegra_i2c_flush_fifos(i2c_dev);

	i2c_dev->msg_buf = msg->buf;
	i2c_dev->msg_buf_remaining = msg->len;
	i2c_dev->msg_err = I2C_ERR_NONE;
	i2c_dev->msg_read = (msg->flags & I2C_M_RD);
695
	reinit_completion(&i2c_dev->msg_complete);
C
Colin Cross 已提交
696

697 698 699 700 701
	spin_lock_irqsave(&i2c_dev->xfer_lock, flags);

	int_mask = I2C_INT_NO_ACK | I2C_INT_ARBITRATION_LOST;
	tegra_i2c_unmask_irq(i2c_dev, int_mask);

C
Colin Cross 已提交
702 703 704 705 706 707 708 709 710
	packet_header = (0 << PACKET_HEADER0_HEADER_SIZE_SHIFT) |
			PACKET_HEADER0_PROTOCOL_I2C |
			(i2c_dev->cont_id << PACKET_HEADER0_CONT_ID_SHIFT) |
			(1 << PACKET_HEADER0_PACKET_ID_SHIFT);
	i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);

	packet_header = msg->len - 1;
	i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);

711
	packet_header = I2C_HEADER_IE_ENABLE;
712 713 714
	if (end_state == MSG_END_CONTINUE)
		packet_header |= I2C_HEADER_CONTINUE_XFER;
	else if (end_state == MSG_END_REPEAT_START)
715
		packet_header |= I2C_HEADER_REPEAT_START;
716 717
	if (msg->flags & I2C_M_TEN) {
		packet_header |= msg->addr;
C
Colin Cross 已提交
718
		packet_header |= I2C_HEADER_10BIT_ADDR;
719 720 721
	} else {
		packet_header |= msg->addr << I2C_HEADER_SLAVE_ADDR_SHIFT;
	}
C
Colin Cross 已提交
722 723 724 725 726 727 728 729 730
	if (msg->flags & I2C_M_IGNORE_NAK)
		packet_header |= I2C_HEADER_CONT_ON_NAK;
	if (msg->flags & I2C_M_RD)
		packet_header |= I2C_HEADER_READ;
	i2c_writel(i2c_dev, packet_header, I2C_TX_FIFO);

	if (!(msg->flags & I2C_M_RD))
		tegra_i2c_fill_tx_fifo(i2c_dev);

731 732
	if (i2c_dev->hw->has_per_pkt_xfer_complete_irq)
		int_mask |= I2C_INT_PACKET_XFER_COMPLETE;
C
Colin Cross 已提交
733 734 735 736
	if (msg->flags & I2C_M_RD)
		int_mask |= I2C_INT_RX_FIFO_DATA_REQ;
	else if (i2c_dev->msg_buf_remaining)
		int_mask |= I2C_INT_TX_FIFO_DATA_REQ;
737

C
Colin Cross 已提交
738
	tegra_i2c_unmask_irq(i2c_dev, int_mask);
739
	spin_unlock_irqrestore(&i2c_dev->xfer_lock, flags);
C
Colin Cross 已提交
740 741 742
	dev_dbg(i2c_dev->dev, "unmasked irq: %02x\n",
		i2c_readl(i2c_dev, I2C_INT_MASK));

743 744
	time_left = wait_for_completion_timeout(&i2c_dev->msg_complete,
						TEGRA_I2C_TIMEOUT);
C
Colin Cross 已提交
745 746
	tegra_i2c_mask_irq(i2c_dev, int_mask);

747
	if (time_left == 0) {
C
Colin Cross 已提交
748 749 750 751 752 753
		dev_err(i2c_dev->dev, "i2c transfer timed out\n");

		tegra_i2c_init(i2c_dev);
		return -ETIMEDOUT;
	}

754 755 756
	dev_dbg(i2c_dev->dev, "transfer complete: %lu %d %d\n",
		time_left, completion_done(&i2c_dev->msg_complete),
		i2c_dev->msg_err);
C
Colin Cross 已提交
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777

	if (likely(i2c_dev->msg_err == I2C_ERR_NONE))
		return 0;

	tegra_i2c_init(i2c_dev);
	if (i2c_dev->msg_err == I2C_ERR_NO_ACK) {
		if (msg->flags & I2C_M_IGNORE_NAK)
			return 0;
		return -EREMOTEIO;
	}

	return -EIO;
}

static int tegra_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
	int num)
{
	struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
	int i;
	int ret = 0;

778
	ret = pm_runtime_get_sync(i2c_dev->dev);
779
	if (ret < 0) {
780
		dev_err(i2c_dev->dev, "runtime resume failed %d\n", ret);
781 782 783
		return ret;
	}

C
Colin Cross 已提交
784
	for (i = 0; i < num; i++) {
785
		enum msg_end_type end_type = MSG_END_STOP;
786

787 788 789 790 791 792 793
		if (i < (num - 1)) {
			if (msgs[i + 1].flags & I2C_M_NOSTART)
				end_type = MSG_END_CONTINUE;
			else
				end_type = MSG_END_REPEAT_START;
		}
		ret = tegra_i2c_xfer_msg(i2c_dev, &msgs[i], end_type);
C
Colin Cross 已提交
794 795 796
		if (ret)
			break;
	}
797 798 799

	pm_runtime_put(i2c_dev->dev);

C
Colin Cross 已提交
800 801 802 803 804
	return ret ?: i;
}

static u32 tegra_i2c_func(struct i2c_adapter *adap)
{
805
	struct tegra_i2c_dev *i2c_dev = i2c_get_adapdata(adap);
806 807
	u32 ret = I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
		  I2C_FUNC_10BIT_ADDR |	I2C_FUNC_PROTOCOL_MANGLING;
808 809 810 811

	if (i2c_dev->hw->has_continue_xfer_support)
		ret |= I2C_FUNC_NOSTART;
	return ret;
C
Colin Cross 已提交
812 813
}

814 815 816 817 818 819 820 821 822 823 824 825 826 827
static void tegra_i2c_parse_dt(struct tegra_i2c_dev *i2c_dev)
{
	struct device_node *np = i2c_dev->dev->of_node;
	int ret;

	ret = of_property_read_u32(np, "clock-frequency",
			&i2c_dev->bus_clk_rate);
	if (ret)
		i2c_dev->bus_clk_rate = 100000; /* default clock rate */

	i2c_dev->is_multimaster_mode = of_property_read_bool(np,
			"multi-master");
}

C
Colin Cross 已提交
828 829 830 831 832
static const struct i2c_algorithm tegra_i2c_algo = {
	.master_xfer	= tegra_i2c_xfer,
	.functionality	= tegra_i2c_func,
};

833
/* payload size is only 12 bit */
834
static const struct i2c_adapter_quirks tegra_i2c_quirks = {
835
	.flags = I2C_AQ_NO_ZERO_LEN,
836 837 838 839
	.max_read_len = 4096,
	.max_write_len = 4096,
};

840 841 842 843
static const struct i2c_adapter_quirks tegra194_i2c_quirks = {
	.flags = I2C_AQ_NO_ZERO_LEN,
};

844 845
static const struct tegra_i2c_hw_feature tegra20_i2c_hw = {
	.has_continue_xfer_support = false,
846 847 848 849
	.has_per_pkt_xfer_complete_irq = false,
	.has_single_clk_source = false,
	.clk_divisor_hs_mode = 3,
	.clk_divisor_std_fast_mode = 0,
850
	.clk_divisor_fast_plus_mode = 0,
851
	.has_config_load_reg = false,
852 853
	.has_multi_master_mode = false,
	.has_slcg_override_reg = false,
854
	.has_mst_fifo = false,
855
	.quirks = &tegra_i2c_quirks,
856 857 858 859
};

static const struct tegra_i2c_hw_feature tegra30_i2c_hw = {
	.has_continue_xfer_support = true,
860 861 862 863
	.has_per_pkt_xfer_complete_irq = false,
	.has_single_clk_source = false,
	.clk_divisor_hs_mode = 3,
	.clk_divisor_std_fast_mode = 0,
864
	.clk_divisor_fast_plus_mode = 0,
865
	.has_config_load_reg = false,
866 867
	.has_multi_master_mode = false,
	.has_slcg_override_reg = false,
868
	.has_mst_fifo = false,
869
	.quirks = &tegra_i2c_quirks,
870 871 872 873 874 875 876 877
};

static const struct tegra_i2c_hw_feature tegra114_i2c_hw = {
	.has_continue_xfer_support = true,
	.has_per_pkt_xfer_complete_irq = true,
	.has_single_clk_source = true,
	.clk_divisor_hs_mode = 1,
	.clk_divisor_std_fast_mode = 0x19,
878
	.clk_divisor_fast_plus_mode = 0x10,
879
	.has_config_load_reg = false,
880 881
	.has_multi_master_mode = false,
	.has_slcg_override_reg = false,
882
	.has_mst_fifo = false,
883
	.quirks = &tegra_i2c_quirks,
884 885 886 887 888 889 890 891
};

static const struct tegra_i2c_hw_feature tegra124_i2c_hw = {
	.has_continue_xfer_support = true,
	.has_per_pkt_xfer_complete_irq = true,
	.has_single_clk_source = true,
	.clk_divisor_hs_mode = 1,
	.clk_divisor_std_fast_mode = 0x19,
892
	.clk_divisor_fast_plus_mode = 0x10,
893
	.has_config_load_reg = true,
894 895
	.has_multi_master_mode = false,
	.has_slcg_override_reg = true,
896
	.has_mst_fifo = false,
897
	.quirks = &tegra_i2c_quirks,
898 899 900 901 902 903 904 905 906 907 908 909
};

static const struct tegra_i2c_hw_feature tegra210_i2c_hw = {
	.has_continue_xfer_support = true,
	.has_per_pkt_xfer_complete_irq = true,
	.has_single_clk_source = true,
	.clk_divisor_hs_mode = 1,
	.clk_divisor_std_fast_mode = 0x19,
	.clk_divisor_fast_plus_mode = 0x10,
	.has_config_load_reg = true,
	.has_multi_master_mode = true,
	.has_slcg_override_reg = true,
910
	.has_mst_fifo = false,
911
	.quirks = &tegra_i2c_quirks,
912 913 914 915 916 917 918 919 920 921 922 923 924
};

static const struct tegra_i2c_hw_feature tegra194_i2c_hw = {
	.has_continue_xfer_support = true,
	.has_per_pkt_xfer_complete_irq = true,
	.has_single_clk_source = true,
	.clk_divisor_hs_mode = 1,
	.clk_divisor_std_fast_mode = 0x19,
	.clk_divisor_fast_plus_mode = 0x10,
	.has_config_load_reg = true,
	.has_multi_master_mode = true,
	.has_slcg_override_reg = true,
	.has_mst_fifo = true,
925
	.quirks = &tegra194_i2c_quirks,
926 927 928
};

/* Match table for of_platform binding */
929
static const struct of_device_id tegra_i2c_of_match[] = {
930
	{ .compatible = "nvidia,tegra194-i2c", .data = &tegra194_i2c_hw, },
931
	{ .compatible = "nvidia,tegra210-i2c", .data = &tegra210_i2c_hw, },
932
	{ .compatible = "nvidia,tegra124-i2c", .data = &tegra124_i2c_hw, },
933
	{ .compatible = "nvidia,tegra114-i2c", .data = &tegra114_i2c_hw, },
934 935 936 937 938 939 940
	{ .compatible = "nvidia,tegra30-i2c", .data = &tegra30_i2c_hw, },
	{ .compatible = "nvidia,tegra20-i2c", .data = &tegra20_i2c_hw, },
	{ .compatible = "nvidia,tegra20-i2c-dvc", .data = &tegra20_i2c_hw, },
	{},
};
MODULE_DEVICE_TABLE(of, tegra_i2c_of_match);

941
static int tegra_i2c_probe(struct platform_device *pdev)
C
Colin Cross 已提交
942 943 944
{
	struct tegra_i2c_dev *i2c_dev;
	struct resource *res;
945 946
	struct clk *div_clk;
	struct clk *fast_clk;
O
Olof Johansson 已提交
947
	void __iomem *base;
C
Colin Cross 已提交
948 949
	int irq;
	int ret = 0;
950
	int clk_multiplier = I2C_CLK_MULTIPLIER_STD_FAST_MODE;
C
Colin Cross 已提交
951 952

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
953 954 955
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
C
Colin Cross 已提交
956 957 958 959

	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (!res) {
		dev_err(&pdev->dev, "no irq resource\n");
960
		return -EINVAL;
C
Colin Cross 已提交
961 962 963
	}
	irq = res->start;

964 965
	div_clk = devm_clk_get(&pdev->dev, "div-clk");
	if (IS_ERR(div_clk)) {
966
		dev_err(&pdev->dev, "missing controller clock\n");
967
		return PTR_ERR(div_clk);
C
Colin Cross 已提交
968 969
	}

970
	i2c_dev = devm_kzalloc(&pdev->dev, sizeof(*i2c_dev), GFP_KERNEL);
971
	if (!i2c_dev)
972
		return -ENOMEM;
C
Colin Cross 已提交
973 974

	i2c_dev->base = base;
975
	i2c_dev->div_clk = div_clk;
C
Colin Cross 已提交
976 977 978 979
	i2c_dev->adapter.algo = &tegra_i2c_algo;
	i2c_dev->irq = irq;
	i2c_dev->cont_id = pdev->id;
	i2c_dev->dev = &pdev->dev;
980

981
	i2c_dev->rst = devm_reset_control_get_exclusive(&pdev->dev, "i2c");
S
Stephen Warren 已提交
982
	if (IS_ERR(i2c_dev->rst)) {
983
		dev_err(&pdev->dev, "missing controller reset\n");
S
Stephen Warren 已提交
984 985 986
		return PTR_ERR(i2c_dev->rst);
	}

987
	tegra_i2c_parse_dt(i2c_dev);
C
Colin Cross 已提交
988

989 990 991
	i2c_dev->hw = of_device_get_match_data(&pdev->dev);
	i2c_dev->is_dvc = of_device_is_compatible(pdev->dev.of_node,
						  "nvidia,tegra20-i2c-dvc");
992
	i2c_dev->adapter.quirks = i2c_dev->hw->quirks;
C
Colin Cross 已提交
993
	init_completion(&i2c_dev->msg_complete);
994
	spin_lock_init(&i2c_dev->xfer_lock);
C
Colin Cross 已提交
995

996 997 998
	if (!i2c_dev->hw->has_single_clk_source) {
		fast_clk = devm_clk_get(&pdev->dev, "fast-clk");
		if (IS_ERR(fast_clk)) {
999
			dev_err(&pdev->dev, "missing fast clock\n");
1000 1001 1002 1003 1004
			return PTR_ERR(fast_clk);
		}
		i2c_dev->fast_clk = fast_clk;
	}

C
Colin Cross 已提交
1005 1006
	platform_set_drvdata(pdev, i2c_dev);

1007 1008 1009 1010 1011 1012 1013 1014
	if (!i2c_dev->hw->has_single_clk_source) {
		ret = clk_prepare(i2c_dev->fast_clk);
		if (ret < 0) {
			dev_err(i2c_dev->dev, "Clock prepare failed %d\n", ret);
			return ret;
		}
	}

1015 1016 1017 1018 1019 1020 1021 1022
	i2c_dev->clk_divisor_non_hs_mode =
			i2c_dev->hw->clk_divisor_std_fast_mode;
	if (i2c_dev->hw->clk_divisor_fast_plus_mode &&
		(i2c_dev->bus_clk_rate == 1000000))
		i2c_dev->clk_divisor_non_hs_mode =
			i2c_dev->hw->clk_divisor_fast_plus_mode;

	clk_multiplier *= (i2c_dev->clk_divisor_non_hs_mode + 1);
1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
	ret = clk_set_rate(i2c_dev->div_clk,
			   i2c_dev->bus_clk_rate * clk_multiplier);
	if (ret) {
		dev_err(i2c_dev->dev, "Clock rate change failed %d\n", ret);
		goto unprepare_fast_clk;
	}

	ret = clk_prepare(i2c_dev->div_clk);
	if (ret < 0) {
		dev_err(i2c_dev->dev, "Clock prepare failed %d\n", ret);
		goto unprepare_fast_clk;
	}

1036 1037 1038 1039 1040 1041 1042 1043 1044
	pm_runtime_enable(&pdev->dev);
	if (!pm_runtime_enabled(&pdev->dev)) {
		ret = tegra_i2c_runtime_resume(&pdev->dev);
		if (ret < 0) {
			dev_err(&pdev->dev, "runtime resume failed\n");
			goto unprepare_div_clk;
		}
	}

1045 1046 1047 1048 1049
	if (i2c_dev->is_multimaster_mode) {
		ret = clk_enable(i2c_dev->div_clk);
		if (ret < 0) {
			dev_err(i2c_dev->dev, "div_clk enable failed %d\n",
				ret);
1050
			goto disable_rpm;
1051 1052 1053
		}
	}

C
Colin Cross 已提交
1054 1055
	ret = tegra_i2c_init(i2c_dev);
	if (ret) {
1056
		dev_err(&pdev->dev, "Failed to initialize i2c controller\n");
1057
		goto disable_div_clk;
C
Colin Cross 已提交
1058 1059
	}

1060
	ret = devm_request_irq(&pdev->dev, i2c_dev->irq,
1061
			tegra_i2c_isr, 0, dev_name(&pdev->dev), i2c_dev);
C
Colin Cross 已提交
1062 1063
	if (ret) {
		dev_err(&pdev->dev, "Failed to request irq %i\n", i2c_dev->irq);
1064
		goto disable_div_clk;
C
Colin Cross 已提交
1065 1066 1067 1068
	}

	i2c_set_adapdata(&i2c_dev->adapter, i2c_dev);
	i2c_dev->adapter.owner = THIS_MODULE;
1069
	i2c_dev->adapter.class = I2C_CLASS_DEPRECATED;
1070
	strlcpy(i2c_dev->adapter.name, dev_name(&pdev->dev),
C
Colin Cross 已提交
1071 1072 1073
		sizeof(i2c_dev->adapter.name));
	i2c_dev->adapter.dev.parent = &pdev->dev;
	i2c_dev->adapter.nr = pdev->id;
1074
	i2c_dev->adapter.dev.of_node = pdev->dev.of_node;
C
Colin Cross 已提交
1075 1076

	ret = i2c_add_numbered_adapter(&i2c_dev->adapter);
1077
	if (ret)
1078
		goto disable_div_clk;
C
Colin Cross 已提交
1079 1080

	return 0;
1081

1082 1083 1084 1085
disable_div_clk:
	if (i2c_dev->is_multimaster_mode)
		clk_disable(i2c_dev->div_clk);

1086 1087 1088 1089 1090
disable_rpm:
	pm_runtime_disable(&pdev->dev);
	if (!pm_runtime_status_suspended(&pdev->dev))
		tegra_i2c_runtime_suspend(&pdev->dev);

1091 1092 1093 1094 1095 1096 1097 1098
unprepare_div_clk:
	clk_unprepare(i2c_dev->div_clk);

unprepare_fast_clk:
	if (!i2c_dev->hw->has_single_clk_source)
		clk_unprepare(i2c_dev->fast_clk);

	return ret;
C
Colin Cross 已提交
1099 1100
}

1101
static int tegra_i2c_remove(struct platform_device *pdev)
C
Colin Cross 已提交
1102 1103
{
	struct tegra_i2c_dev *i2c_dev = platform_get_drvdata(pdev);
1104

C
Colin Cross 已提交
1105
	i2c_del_adapter(&i2c_dev->adapter);
1106

1107 1108 1109
	if (i2c_dev->is_multimaster_mode)
		clk_disable(i2c_dev->div_clk);

1110 1111 1112 1113
	pm_runtime_disable(&pdev->dev);
	if (!pm_runtime_status_suspended(&pdev->dev))
		tegra_i2c_runtime_suspend(&pdev->dev);

1114 1115 1116 1117
	clk_unprepare(i2c_dev->div_clk);
	if (!i2c_dev->hw->has_single_clk_source)
		clk_unprepare(i2c_dev->fast_clk);

C
Colin Cross 已提交
1118 1119 1120
	return 0;
}

1121
#ifdef CONFIG_PM_SLEEP
1122 1123 1124 1125
static const struct dev_pm_ops tegra_i2c_pm = {
	SET_RUNTIME_PM_OPS(tegra_i2c_runtime_suspend, tegra_i2c_runtime_resume,
			   NULL)
};
1126 1127 1128
#define TEGRA_I2C_PM	(&tegra_i2c_pm)
#else
#define TEGRA_I2C_PM	NULL
C
Colin Cross 已提交
1129 1130 1131 1132
#endif

static struct platform_driver tegra_i2c_driver = {
	.probe   = tegra_i2c_probe,
1133
	.remove  = tegra_i2c_remove,
C
Colin Cross 已提交
1134 1135
	.driver  = {
		.name  = "tegra-i2c",
1136
		.of_match_table = tegra_i2c_of_match,
1137
		.pm    = TEGRA_I2C_PM,
C
Colin Cross 已提交
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
	},
};

static int __init tegra_i2c_init_driver(void)
{
	return platform_driver_register(&tegra_i2c_driver);
}

static void __exit tegra_i2c_exit_driver(void)
{
	platform_driver_unregister(&tegra_i2c_driver);
}

subsys_initcall(tegra_i2c_init_driver);
module_exit(tegra_i2c_exit_driver);

MODULE_DESCRIPTION("nVidia Tegra2 I2C Bus Controller driver");
MODULE_AUTHOR("Colin Cross");
MODULE_LICENSE("GPL v2");