intel_fbc.c 42.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

R
Rodrigo Vivi 已提交
24 25 26 27 28 29
/**
 * DOC: Frame Buffer Compression (FBC)
 *
 * FBC tries to save memory bandwidth (and so power consumption) by
 * compressing the amount of memory used by the display. It is total
 * transparent to user space and completely handled in the kernel.
30 31
 *
 * The benefits of FBC are mostly visible with solid backgrounds and
R
Rodrigo Vivi 已提交
32 33
 * variation-less patterns. It comes from keeping the memory footprint small
 * and having fewer memory pages opened and accessed for refreshing the display.
34
 *
R
Rodrigo Vivi 已提交
35 36 37 38
 * i915 is responsible to reserve stolen memory for FBC and configure its
 * offset on proper registers. The hardware takes care of all
 * compress/decompress. However there are many known cases where we have to
 * forcibly disable it to allow proper screen updates.
39 40
 */

41 42
#include <drm/drm_fourcc.h>

R
Rodrigo Vivi 已提交
43
#include "i915_drv.h"
44
#include "i915_trace.h"
45
#include "i915_vgpu.h"
46
#include "intel_de.h"
47
#include "intel_display_types.h"
48
#include "intel_fbc.h"
49
#include "intel_frontbuffer.h"
R
Rodrigo Vivi 已提交
50

51 52 53 54 55
/*
 * For SKL+, the plane source size used by the hardware is based on the value we
 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
 * we wrote to PIPESRC.
 */
56
static void intel_fbc_get_plane_source_size(const struct intel_fbc_state_cache *cache,
57 58 59
					    int *width, int *height)
{
	if (width)
60
		*width = cache->plane.src_w;
61
	if (height)
62
		*height = cache->plane.src_h;
63 64
}

65
static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
66
					const struct intel_fbc_state_cache *cache)
67 68 69
{
	int lines;

70
	intel_fbc_get_plane_source_size(cache, NULL, &lines);
71
	if (DISPLAY_VER(dev_priv) == 7)
72
		lines = min(lines, 2048);
73
	else if (DISPLAY_VER(dev_priv) >= 8)
74
		lines = min(lines, 2560);
75 76

	/* Hardware needs the full buffer stride, not just the active area. */
77
	return lines * cache->fb.stride;
78 79
}

80
static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
81 82 83 84
{
	u32 fbc_ctl;

	/* Disable compression */
85
	fbc_ctl = intel_de_read(dev_priv, FBC_CONTROL);
86 87 88 89
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

	fbc_ctl &= ~FBC_CTL_EN;
90
	intel_de_write(dev_priv, FBC_CONTROL, fbc_ctl);
91 92

	/* Wait for compressing bit to clear */
93 94
	if (intel_de_wait_for_clear(dev_priv, FBC_STATUS,
				    FBC_STAT_COMPRESSING, 10)) {
95
		drm_dbg_kms(&dev_priv->drm, "FBC idle timed out\n");
96 97 98 99
		return;
	}
}

100
static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
101
{
102
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
103 104 105 106
	int cfb_pitch;
	int i;
	u32 fbc_ctl;

107
	/* Note: fbc.limit == 1 for i8xx */
108 109 110
	cfb_pitch = params->cfb_size / FBC_LL_SIZE;
	if (params->fb.stride < cfb_pitch)
		cfb_pitch = params->fb.stride;
111 112

	/* FBC_CTL wants 32B or 64B units */
113
	if (DISPLAY_VER(dev_priv) == 2)
114 115 116 117 118 119
		cfb_pitch = (cfb_pitch / 32) - 1;
	else
		cfb_pitch = (cfb_pitch / 64) - 1;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
120
		intel_de_write(dev_priv, FBC_TAG(i), 0);
121

122
	if (DISPLAY_VER(dev_priv) == 4) {
123 124 125
		u32 fbc_ctl2;

		/* Set it up... */
126
		fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM;
127
		fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.i9xx_plane);
128 129
		if (params->fence_id >= 0)
			fbc_ctl2 |= FBC_CTL_CPU_FENCE;
130 131
		intel_de_write(dev_priv, FBC_CONTROL2, fbc_ctl2);
		intel_de_write(dev_priv, FBC_FENCE_OFF,
132
			       params->fence_y_offset);
133 134 135
	}

	/* enable it... */
136
	fbc_ctl = FBC_CTL_INTERVAL(params->interval);
137
	fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
138
	if (IS_I945GM(dev_priv))
139
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
140
	fbc_ctl |= FBC_CTL_STRIDE(cfb_pitch & 0xff);
141
	if (params->fence_id >= 0)
142
		fbc_ctl |= FBC_CTL_FENCENO(params->fence_id);
143
	intel_de_write(dev_priv, FBC_CONTROL, fbc_ctl);
144 145
}

146
static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
147
{
148
	return intel_de_read(dev_priv, FBC_CONTROL) & FBC_CTL_EN;
149 150
}

151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
static u32 g4x_dpfc_ctl_limit(struct drm_i915_private *i915)
{
	const struct intel_fbc_reg_params *params = &i915->fbc.params;
	int limit = i915->fbc.limit;

	if (params->fb.format->cpp[0] == 2)
		limit <<= 1;

	switch (limit) {
	default:
		MISSING_CASE(limit);
		fallthrough;
	case 1:
		return DPFC_CTL_LIMIT_1X;
	case 2:
		return DPFC_CTL_LIMIT_2X;
	case 4:
		return DPFC_CTL_LIMIT_4X;
	}
}

172
static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
173
{
174
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
175 176
	u32 dpfc_ctl;

177
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane) | DPFC_SR_EN;
178 179

	dpfc_ctl |= g4x_dpfc_ctl_limit(dev_priv);
180

181 182
	if (params->fence_id >= 0) {
		dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fence_id;
183
		intel_de_write(dev_priv, DPFC_FENCE_YOFF,
184
			       params->fence_y_offset);
185
	} else {
186
		intel_de_write(dev_priv, DPFC_FENCE_YOFF, 0);
187
	}
188 189

	/* enable it... */
190
	intel_de_write(dev_priv, DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
191 192
}

193
static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
194 195 196 197
{
	u32 dpfc_ctl;

	/* Disable compression */
198
	dpfc_ctl = intel_de_read(dev_priv, DPFC_CONTROL);
199 200
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
201
		intel_de_write(dev_priv, DPFC_CONTROL, dpfc_ctl);
202 203 204
	}
}

205
static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
206
{
207
	return intel_de_read(dev_priv, DPFC_CONTROL) & DPFC_CTL_EN;
208 209
}

210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231
static void i8xx_fbc_recompress(struct drm_i915_private *dev_priv)
{
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
	enum i9xx_plane_id i9xx_plane = params->crtc.i9xx_plane;

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_de_write_fw(dev_priv, DSPADDR(i9xx_plane),
			  intel_de_read_fw(dev_priv, DSPADDR(i9xx_plane)));
	spin_unlock_irq(&dev_priv->uncore.lock);
}

static void i965_fbc_recompress(struct drm_i915_private *dev_priv)
{
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
	enum i9xx_plane_id i9xx_plane = params->crtc.i9xx_plane;

	spin_lock_irq(&dev_priv->uncore.lock);
	intel_de_write_fw(dev_priv, DSPSURF(i9xx_plane),
			  intel_de_read_fw(dev_priv, DSPSURF(i9xx_plane)));
	spin_unlock_irq(&dev_priv->uncore.lock);
}

232
/* This function forces a CFB recompression through the nuke operation. */
233
static void snb_fbc_recompress(struct drm_i915_private *dev_priv)
234
{
235 236 237 238
	struct intel_fbc *fbc = &dev_priv->fbc;

	trace_intel_fbc_nuke(fbc->crtc);

239 240
	intel_de_write(dev_priv, MSG_FBC_REND_STATE, FBC_REND_NUKE);
	intel_de_posting_read(dev_priv, MSG_FBC_REND_STATE);
241 242
}

243 244
static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
{
245
	if (DISPLAY_VER(dev_priv) >= 6)
246
		snb_fbc_recompress(dev_priv);
247
	else if (DISPLAY_VER(dev_priv) >= 4)
248 249 250 251 252
		i965_fbc_recompress(dev_priv);
	else
		i8xx_fbc_recompress(dev_priv);
}

253
static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
254
{
255
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
256 257
	u32 dpfc_ctl;

258
	dpfc_ctl = DPFC_CTL_PLANE(params->crtc.i9xx_plane);
259

260
	dpfc_ctl |= g4x_dpfc_ctl_limit(dev_priv);
261

262
	if (params->fence_id >= 0) {
263
		dpfc_ctl |= DPFC_CTL_FENCE_EN;
264
		if (IS_IRONLAKE(dev_priv))
265
			dpfc_ctl |= params->fence_id;
266
		if (IS_SANDYBRIDGE(dev_priv)) {
267 268 269
			intel_de_write(dev_priv, SNB_DPFC_CTL_SA,
				       SNB_CPU_FENCE_ENABLE | params->fence_id);
			intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET,
270
				       params->fence_y_offset);
271 272
		}
	} else {
273
		if (IS_SANDYBRIDGE(dev_priv)) {
274 275
			intel_de_write(dev_priv, SNB_DPFC_CTL_SA, 0);
			intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET, 0);
276 277
		}
	}
278

279
	intel_de_write(dev_priv, ILK_DPFC_FENCE_YOFF,
280
		       params->fence_y_offset);
281
	/* enable it... */
282
	intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
283

284
	intel_fbc_recompress(dev_priv);
285 286
}

287
static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
288 289 290 291
{
	u32 dpfc_ctl;

	/* Disable compression */
292
	dpfc_ctl = intel_de_read(dev_priv, ILK_DPFC_CONTROL);
293 294
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
295
		intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl);
296 297 298
	}
}

299
static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
300
{
301
	return intel_de_read(dev_priv, ILK_DPFC_CONTROL) & DPFC_CTL_EN;
302 303
}

304
static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
305
{
306
	struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
307 308
	u32 dpfc_ctl;

309
	/* Display WA #0529: skl, kbl, bxt. */
310
	if (DISPLAY_VER(dev_priv) == 9) {
311
		u32 val = intel_de_read(dev_priv, CHICKEN_MISC_4);
312 313 314

		val &= ~(FBC_STRIDE_OVERRIDE | FBC_STRIDE_MASK);

315
		if (params->gen9_wa_cfb_stride)
316 317
			val |= FBC_STRIDE_OVERRIDE | params->gen9_wa_cfb_stride;

318
		intel_de_write(dev_priv, CHICKEN_MISC_4, val);
319 320
	}

321
	dpfc_ctl = 0;
322
	if (IS_IVYBRIDGE(dev_priv))
323
		dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.i9xx_plane);
324

325
	dpfc_ctl |= g4x_dpfc_ctl_limit(dev_priv);
326

327
	if (params->fence_id >= 0) {
328
		dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
329 330 331
		intel_de_write(dev_priv, SNB_DPFC_CTL_SA,
			       SNB_CPU_FENCE_ENABLE | params->fence_id);
		intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET,
332
			       params->fence_y_offset);
333
	} else if (dev_priv->ggtt.num_fences) {
334 335
		intel_de_write(dev_priv, SNB_DPFC_CTL_SA, 0);
		intel_de_write(dev_priv, DPFC_CPU_FENCE_OFFSET, 0);
336
	}
337 338 339 340

	if (dev_priv->fbc.false_color)
		dpfc_ctl |= FBC_CTL_FALSE_COLOR;

341
	intel_de_write(dev_priv, ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
342

343
	intel_fbc_recompress(dev_priv);
344 345
}

346 347
static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
{
348
	if (DISPLAY_VER(dev_priv) >= 5)
349 350 351 352 353 354 355 356 357
		return ilk_fbc_is_active(dev_priv);
	else if (IS_GM45(dev_priv))
		return g4x_fbc_is_active(dev_priv);
	else
		return i8xx_fbc_is_active(dev_priv);
}

static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
{
358 359
	struct intel_fbc *fbc = &dev_priv->fbc;

360 361
	trace_intel_fbc_activate(fbc->crtc);

362
	fbc->active = true;
363
	fbc->activated = true;
364

365
	if (DISPLAY_VER(dev_priv) >= 7)
366
		gen7_fbc_activate(dev_priv);
367
	else if (DISPLAY_VER(dev_priv) >= 5)
368 369 370 371 372 373 374 375 376
		ilk_fbc_activate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_activate(dev_priv);
	else
		i8xx_fbc_activate(dev_priv);
}

static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
{
377 378
	struct intel_fbc *fbc = &dev_priv->fbc;

379 380
	trace_intel_fbc_deactivate(fbc->crtc);

381 382
	fbc->active = false;

383
	if (DISPLAY_VER(dev_priv) >= 5)
384 385 386 387 388 389 390
		ilk_fbc_deactivate(dev_priv);
	else if (IS_GM45(dev_priv))
		g4x_fbc_deactivate(dev_priv);
	else
		i8xx_fbc_deactivate(dev_priv);
}

R
Rodrigo Vivi 已提交
391
/**
392
 * intel_fbc_is_active - Is FBC active?
393
 * @dev_priv: i915 device instance
R
Rodrigo Vivi 已提交
394 395
 *
 * This function is used to verify the current state of FBC.
D
Daniel Vetter 已提交
396
 *
R
Rodrigo Vivi 已提交
397
 * FIXME: This should be tracked in the plane config eventually
D
Daniel Vetter 已提交
398
 * instead of queried at runtime for most callers.
R
Rodrigo Vivi 已提交
399
 */
400
bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
401
{
402
	return dev_priv->fbc.active;
403 404
}

405 406
static void intel_fbc_deactivate(struct drm_i915_private *dev_priv,
				 const char *reason)
P
Paulo Zanoni 已提交
407
{
408 409
	struct intel_fbc *fbc = &dev_priv->fbc;

410
	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
P
Paulo Zanoni 已提交
411

412
	if (fbc->active)
413
		intel_fbc_hw_deactivate(dev_priv);
414 415

	fbc->no_fbc_reason = reason;
416 417
}

418 419
static u64 intel_fbc_cfb_base_max(struct drm_i915_private *i915)
{
420
	if (DISPLAY_VER(i915) >= 5 || IS_G4X(i915))
421 422 423 424 425
		return BIT_ULL(28);
	else
		return BIT_ULL(32);
}

426 427 428
static int find_compression_limit(struct drm_i915_private *dev_priv,
				  unsigned int size,
				  unsigned int fb_cpp)
429
{
430
	struct intel_fbc *fbc = &dev_priv->fbc;
431
	int compression_limit = 1;
432
	int ret;
433 434 435 436 437 438
	u64 end;

	/* The FBC hardware for BDW/SKL doesn't have access to the stolen
	 * reserved range size, so it always assumes the maximum (8mb) is used.
	 * If we enable FBC using a CFB on that memory range we'll get FIFO
	 * underruns, even if that range is not reserved by the BIOS. */
439
	if (IS_BROADWELL(dev_priv) || (DISPLAY_VER(dev_priv) == 9 &&
440
				       !IS_BROXTON(dev_priv)))
441
		end = resource_size(&dev_priv->dsm) - 8 * 1024 * 1024;
442
	else
443
		end = U64_MAX;
444

445 446
	end = min(end, intel_fbc_cfb_base_max(dev_priv));

447 448 449 450
	/* HACK: This code depends on what we will do in *_enable_fbc. If that
	 * code changes, this code needs to change as well.
	 *
	 * The enable_fbc code will attempt to use one of our 2 compression
451
	 * limits, therefore, in that case, we only have 1 resort.
452 453 454
	 */

	/* Try to over-allocate to reduce reallocations and fragmentation. */
455 456
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, &fbc->compressed_fb,
						   size <<= 1, 4096, 0, end);
457
	if (ret == 0)
458
		return compression_limit;
459 460 461

again:
	/* HW's ability to limit the CFB is 1:4 */
462 463
	if (compression_limit > 4 ||
	    (fb_cpp == 2 && compression_limit == 2))
464 465
		return 0;

466 467
	ret = i915_gem_stolen_insert_node_in_range(dev_priv, &fbc->compressed_fb,
						   size >>= 1, 4096, 0, end);
468
	if (ret && DISPLAY_VER(dev_priv) <= 4) {
469 470
		return 0;
	} else if (ret) {
471
		compression_limit <<= 1;
472 473
		goto again;
	} else {
474
		return compression_limit;
475 476 477
	}
}

478 479
static int intel_fbc_alloc_cfb(struct drm_i915_private *dev_priv,
			       unsigned int size, unsigned int fb_cpp)
480
{
481
	struct intel_fbc *fbc = &dev_priv->fbc;
482
	int ret;
483

484 485
	drm_WARN_ON(&dev_priv->drm,
		    drm_mm_node_allocated(&fbc->compressed_fb));
486 487
	drm_WARN_ON(&dev_priv->drm,
		    drm_mm_node_allocated(&fbc->compressed_llb));
488

489
	ret = find_compression_limit(dev_priv, size, fb_cpp);
490 491 492
	if (!ret)
		goto err_llb;
	else if (ret > 1) {
493 494
		drm_info_once(&dev_priv->drm,
			      "Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
495 496
	}

497
	fbc->limit = ret;
498

499
	if (DISPLAY_VER(dev_priv) < 5 && !IS_G4X(dev_priv)) {
500
		ret = i915_gem_stolen_insert_node(dev_priv, &fbc->compressed_llb,
501 502 503 504 505
						  4096, 4096);
		if (ret)
			goto err_fb;
	}

506
	drm_dbg_kms(&dev_priv->drm,
507 508
		    "reserved %llu bytes of contiguous stolen space for FBC, limit: %d\n",
		    fbc->compressed_fb.size, fbc->limit);
509 510 511 512

	return 0;

err_fb:
513
	i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
514
err_llb:
515
	if (drm_mm_initialized(&dev_priv->mm.stolen))
516
		drm_info_once(&dev_priv->drm, "not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
517 518 519
	return -ENOSPC;
}

520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
static void intel_fbc_program_cfb(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (DISPLAY_VER(dev_priv) >= 5) {
		intel_de_write(dev_priv, ILK_DPFC_CB_BASE,
			       fbc->compressed_fb.start);
	} else if (IS_GM45(dev_priv)) {
		intel_de_write(dev_priv, DPFC_CB_BASE,
			       fbc->compressed_fb.start);
	} else {
		GEM_BUG_ON(range_overflows_end_t(u64, dev_priv->dsm.start,
						 fbc->compressed_fb.start,
						 U32_MAX));
		GEM_BUG_ON(range_overflows_end_t(u64, dev_priv->dsm.start,
535
						 fbc->compressed_llb.start,
536 537 538 539 540
						 U32_MAX));

		intel_de_write(dev_priv, FBC_CFB_BASE,
			       dev_priv->dsm.start + fbc->compressed_fb.start);
		intel_de_write(dev_priv, FBC_LL_BASE,
541
			       dev_priv->dsm.start + fbc->compressed_llb.start);
542 543 544
	}
}

545
static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
546
{
547 548
	struct intel_fbc *fbc = &dev_priv->fbc;

549 550 551
	if (WARN_ON(intel_fbc_hw_is_active(dev_priv)))
		return;

552 553 554 555
	if (drm_mm_node_allocated(&fbc->compressed_llb))
		i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_llb);
	if (drm_mm_node_allocated(&fbc->compressed_fb))
		i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
556 557
}

558
void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
P
Paulo Zanoni 已提交
559
{
560 561
	struct intel_fbc *fbc = &dev_priv->fbc;

562
	if (!HAS_FBC(dev_priv))
563 564
		return;

565
	mutex_lock(&fbc->lock);
566
	__intel_fbc_cleanup_cfb(dev_priv);
567
	mutex_unlock(&fbc->lock);
P
Paulo Zanoni 已提交
568 569
}

570
static bool stride_is_valid(struct drm_i915_private *dev_priv,
571
			    u64 modifier, unsigned int stride)
572
{
573
	/* This should have been caught earlier. */
574
	if (drm_WARN_ON_ONCE(&dev_priv->drm, (stride & (64 - 1)) != 0))
575
		return false;
576 577

	/* Below are the additional FBC restrictions. */
578 579
	if (stride < 512)
		return false;
580

581
	if (DISPLAY_VER(dev_priv) == 2 || DISPLAY_VER(dev_priv) == 3)
582 583
		return stride == 4096 || stride == 8192;

584
	if (DISPLAY_VER(dev_priv) == 4 && !IS_G4X(dev_priv) && stride < 2048)
585 586
		return false;

587
	/* Display WA #1105: skl,bxt,kbl,cfl,glk */
588
	if ((DISPLAY_VER(dev_priv) == 9 || IS_GEMINILAKE(dev_priv)) &&
589 590 591
	    modifier == DRM_FORMAT_MOD_LINEAR && stride & 511)
		return false;

592 593 594 595 596 597
	if (stride > 16384)
		return false;

	return true;
}

598
static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
599
				  u32 pixel_format)
600
{
601
	switch (pixel_format) {
602 603 604 605 606 607
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_XBGR8888:
		return true;
	case DRM_FORMAT_XRGB1555:
	case DRM_FORMAT_RGB565:
		/* 16bpp not supported on gen2 */
608
		if (DISPLAY_VER(dev_priv) == 2)
609 610 611 612 613 614 615 616 617 618
			return false;
		/* WaFbcOnly1to1Ratio:ctg */
		if (IS_G4X(dev_priv))
			return false;
		return true;
	default:
		return false;
	}
}

619 620 621
static bool rotation_is_valid(struct drm_i915_private *dev_priv,
			      u32 pixel_format, unsigned int rotation)
{
622
	if (DISPLAY_VER(dev_priv) >= 9 && pixel_format == DRM_FORMAT_RGB565 &&
623 624
	    drm_rotation_90_or_270(rotation))
		return false;
625
	else if (DISPLAY_VER(dev_priv) <= 4 && !IS_G4X(dev_priv) &&
626 627 628 629 630 631
		 rotation != DRM_MODE_ROTATE_0)
		return false;

	return true;
}

632 633 634
/*
 * For some reason, the hardware tracking starts looking at whatever we
 * programmed as the display plane base address register. It does not look at
635 636
 * the X and Y offset registers. That's why we include the src x/y offsets
 * instead of just looking at the plane size.
637 638
 */
static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
639
{
640
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
641
	struct intel_fbc *fbc = &dev_priv->fbc;
642
	unsigned int effective_w, effective_h, max_w, max_h;
643

644
	if (DISPLAY_VER(dev_priv) >= 10) {
645 646
		max_w = 5120;
		max_h = 4096;
647
	} else if (DISPLAY_VER(dev_priv) >= 8 || IS_HASWELL(dev_priv)) {
648 649
		max_w = 4096;
		max_h = 4096;
650
	} else if (IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) >= 5) {
651 652 653 654 655 656 657
		max_w = 4096;
		max_h = 2048;
	} else {
		max_w = 2048;
		max_h = 1536;
	}

658 659
	intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
					&effective_h);
660 661
	effective_w += fbc->state_cache.plane.adjusted_x;
	effective_h += fbc->state_cache.plane.adjusted_y;
662 663

	return effective_w <= max_w && effective_h <= max_h;
664 665
}

666
static bool tiling_is_valid(struct drm_i915_private *dev_priv,
667
			    u64 modifier)
668 669 670
{
	switch (modifier) {
	case DRM_FORMAT_MOD_LINEAR:
671
		if (DISPLAY_VER(dev_priv) >= 9)
672 673 674 675 676 677 678 679 680 681
			return true;
		return false;
	case I915_FORMAT_MOD_X_TILED:
	case I915_FORMAT_MOD_Y_TILED:
		return true;
	default:
		return false;
	}
}

682
static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
683 684
					 const struct intel_crtc_state *crtc_state,
					 const struct intel_plane_state *plane_state)
685
{
686
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
687
	struct intel_fbc *fbc = &dev_priv->fbc;
688
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
689
	struct drm_framebuffer *fb = plane_state->hw.fb;
690

691 692 693
	cache->plane.visible = plane_state->uapi.visible;
	if (!cache->plane.visible)
		return;
694

695
	cache->crtc.mode_flags = crtc_state->hw.adjusted_mode.flags;
696
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
697
		cache->crtc.hsw_bdw_pixel_rate = crtc_state->pixel_rate;
698

699
	cache->plane.rotation = plane_state->hw.rotation;
700 701 702 703 704
	/*
	 * Src coordinates are already rotated by 270 degrees for
	 * the 90/270 degree plane rotation cases (to match the
	 * GTT mapping), hence no need to account for rotation here.
	 */
705 706
	cache->plane.src_w = drm_rect_width(&plane_state->uapi.src) >> 16;
	cache->plane.src_h = drm_rect_height(&plane_state->uapi.src) >> 16;
707 708
	cache->plane.adjusted_x = plane_state->view.color_plane[0].x;
	cache->plane.adjusted_y = plane_state->view.color_plane[0].y;
709

710
	cache->plane.pixel_blend_mode = plane_state->hw.pixel_blend_mode;
711

712
	cache->fb.format = fb->format;
713
	cache->fb.modifier = fb->modifier;
714

715
	/* FIXME is this correct? */
716
	cache->fb.stride = plane_state->view.color_plane[0].stride;
717 718 719
	if (drm_rotation_90_or_270(plane_state->hw.rotation))
		cache->fb.stride *= fb->format->cpp[0];

720 721
	/* FBC1 compression interval: arbitrary choice of 1 second */
	cache->interval = drm_mode_vrefresh(&crtc_state->hw.adjusted_mode);
722

723 724
	cache->fence_y_offset = intel_plane_fence_y_offset(plane_state);

725
	drm_WARN_ON(&dev_priv->drm, plane_state->flags & PLANE_HAS_FENCE &&
726
		    !plane_state->ggtt_vma->fence);
727 728

	if (plane_state->flags & PLANE_HAS_FENCE &&
729 730
	    plane_state->ggtt_vma->fence)
		cache->fence_id = plane_state->ggtt_vma->fence->id;
731 732
	else
		cache->fence_id = -1;
733 734

	cache->psr2_active = crtc_state->has_psr2;
735 736
}

737 738 739 740 741
static bool intel_fbc_cfb_size_changed(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	return intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
742
		fbc->compressed_fb.size * fbc->limit;
743 744
}

745 746 747 748 749
static u16 intel_fbc_gen9_wa_cfb_stride(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

750
	if ((DISPLAY_VER(dev_priv) == 9) &&
751
	    cache->fb.modifier != I915_FORMAT_MOD_X_TILED)
752
		return DIV_ROUND_UP(cache->plane.src_w, 32 * fbc->limit) * 8;
753 754 755 756 757 758 759 760 761 762 763
	else
		return 0;
}

static bool intel_fbc_gen9_wa_cfb_stride_changed(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	return fbc->params.gen9_wa_cfb_stride != intel_fbc_gen9_wa_cfb_stride(dev_priv);
}

764 765 766 767 768 769 770 771 772
static bool intel_fbc_can_enable(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

	if (intel_vgpu_active(dev_priv)) {
		fbc->no_fbc_reason = "VGPU is active";
		return false;
	}

773
	if (!dev_priv->params.enable_fbc) {
774 775 776 777 778 779 780 781 782 783 784 785
		fbc->no_fbc_reason = "disabled per module param or by default";
		return false;
	}

	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

	return true;
}

786 787
static bool intel_fbc_can_activate(struct intel_crtc *crtc)
{
788
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
789 790 791
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;

792 793 794
	if (!intel_fbc_can_enable(dev_priv))
		return false;

795 796 797 798 799
	if (!cache->plane.visible) {
		fbc->no_fbc_reason = "primary plane not visible";
		return false;
	}

800 801 802 803 804 805 806 807
	/* We don't need to use a state cache here since this information is
	 * global for all CRTC.
	 */
	if (fbc->underrun_detected) {
		fbc->no_fbc_reason = "underrun detected";
		return false;
	}

808
	if (cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) {
809
		fbc->no_fbc_reason = "incompatible mode";
810
		return false;
811 812
	}

813
	if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
814
		fbc->no_fbc_reason = "mode too large for compression";
815
		return false;
816
	}
817

818 819 820 821 822 823
	/* The use of a CPU fence is one of two ways to detect writes by the
	 * CPU to the scanout and trigger updates to the FBC.
	 *
	 * The other method is by software tracking (see
	 * intel_fbc_invalidate/flush()), it will manually notify FBC and nuke
	 * the current compressed buffer and recompress it.
824 825
	 *
	 * Note that is possible for a tiled surface to be unmappable (and
826
	 * so have no fence associated with it) due to aperture constraints
827
	 * at the time of pinning.
828 829 830 831
	 *
	 * FIXME with 90/270 degree rotation we should use the fence on
	 * the normal GTT view (the rotated view doesn't even have a
	 * fence). Would need changes to the FBC fence Y offset as well.
832
	 * For now this will effectively disable FBC with 90/270 degree
833
	 * rotation.
834
	 */
835
	if (DISPLAY_VER(dev_priv) < 9 && cache->fence_id < 0) {
836 837
		fbc->no_fbc_reason = "framebuffer not tiled or fenced";
		return false;
838
	}
839

840 841 842 843 844
	if (!pixel_format_is_valid(dev_priv, cache->fb.format->format)) {
		fbc->no_fbc_reason = "pixel format is invalid";
		return false;
	}

845 846
	if (!rotation_is_valid(dev_priv, cache->fb.format->format,
			       cache->plane.rotation)) {
847
		fbc->no_fbc_reason = "rotation unsupported";
848
		return false;
849 850
	}

851 852 853 854 855
	if (!tiling_is_valid(dev_priv, cache->fb.modifier)) {
		fbc->no_fbc_reason = "tiling unsupported";
		return false;
	}

856
	if (!stride_is_valid(dev_priv, cache->fb.modifier, cache->fb.stride)) {
857
		fbc->no_fbc_reason = "framebuffer stride not supported";
858
		return false;
859 860
	}

861 862 863 864 865 866
	if (cache->plane.pixel_blend_mode != DRM_MODE_BLEND_PIXEL_NONE &&
	    cache->fb.format->has_alpha) {
		fbc->no_fbc_reason = "per-pixel alpha blending is incompatible with FBC";
		return false;
	}

867 868
	/* WaFbcExceedCdClockThreshold:hsw,bdw */
	if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
869
	    cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk.hw.cdclk * 95 / 100) {
870
		fbc->no_fbc_reason = "pixel rate is too big";
871
		return false;
872 873
	}

874 875 876 877 878 879 880 881 882 883
	/* It is possible for the required CFB size change without a
	 * crtc->disable + crtc->enable since it is possible to change the
	 * stride without triggering a full modeset. Since we try to
	 * over-allocate the CFB, there's a chance we may keep FBC enabled even
	 * if this happens, but if we exceed the current CFB size we'll have to
	 * disable FBC. Notice that it would be possible to disable FBC, wait
	 * for a frame, free the stolen node, then try to reenable FBC in case
	 * we didn't get any invalidate/deactivate calls, but this would require
	 * a lot of tracking just for a specific case. If we conclude it's an
	 * important case, we can implement it later. */
884
	if (intel_fbc_cfb_size_changed(dev_priv)) {
885
		fbc->no_fbc_reason = "CFB requirements changed";
886 887 888
		return false;
	}

889 890 891 892 893
	/*
	 * Work around a problem on GEN9+ HW, where enabling FBC on a plane
	 * having a Y offset that isn't divisible by 4 causes FIFO underrun
	 * and screen flicker.
	 */
894
	if (DISPLAY_VER(dev_priv) >= 9 &&
895 896 897 898 899
	    (fbc->state_cache.plane.adjusted_y & 3)) {
		fbc->no_fbc_reason = "plane Y offset is misaligned";
		return false;
	}

900
	/* Wa_22010751166: icl, ehl, tgl, dg1, rkl */
901
	if (DISPLAY_VER(dev_priv) >= 11 &&
902 903 904 905 906
	    (cache->plane.src_h + cache->plane.adjusted_y) % 4) {
		fbc->no_fbc_reason = "plane height + offset is non-modulo of 4";
		return false;
	}

907 908 909 910 911 912 913 914 915 916
	/*
	 * Tigerlake is not supporting FBC with PSR2.
	 * Recommendation is to keep this combination disabled
	 * Bspec: 50422 HSD: 14010260002
	 */
	if (fbc->state_cache.psr2_active && IS_TIGERLAKE(dev_priv)) {
		fbc->no_fbc_reason = "not supported with PSR2";
		return false;
	}

917 918 919
	return true;
}

920 921 922
static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
				     struct intel_fbc_reg_params *params)
{
923
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
924 925
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
926 927 928 929 930 931

	/* Since all our fields are integer types, use memset here so the
	 * comparison function can rely on memcmp because the padding will be
	 * zero. */
	memset(params, 0, sizeof(*params));

932
	params->fence_id = cache->fence_id;
933
	params->fence_y_offset = cache->fence_y_offset;
934

935 936
	params->interval = cache->interval;

937
	params->crtc.pipe = crtc->pipe;
V
Ville Syrjälä 已提交
938
	params->crtc.i9xx_plane = to_intel_plane(crtc->base.primary)->i9xx_plane;
939

940
	params->fb.format = cache->fb.format;
941
	params->fb.modifier = cache->fb.modifier;
942
	params->fb.stride = cache->fb.stride;
943

944
	params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
945

946
	params->gen9_wa_cfb_stride = cache->gen9_wa_cfb_stride;
947 948

	params->plane_visible = cache->plane.visible;
949 950
}

951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970
static bool intel_fbc_can_flip_nuke(const struct intel_crtc_state *crtc_state)
{
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	const struct intel_fbc *fbc = &dev_priv->fbc;
	const struct intel_fbc_state_cache *cache = &fbc->state_cache;
	const struct intel_fbc_reg_params *params = &fbc->params;

	if (drm_atomic_crtc_needs_modeset(&crtc_state->uapi))
		return false;

	if (!params->plane_visible)
		return false;

	if (!intel_fbc_can_activate(crtc))
		return false;

	if (params->fb.format != cache->fb.format)
		return false;

971 972 973
	if (params->fb.modifier != cache->fb.modifier)
		return false;

974 975 976 977 978 979 980 981 982 983 984 985
	if (params->fb.stride != cache->fb.stride)
		return false;

	if (params->cfb_size != intel_fbc_calculate_cfb_size(dev_priv, cache))
		return false;

	if (params->gen9_wa_cfb_stride != cache->gen9_wa_cfb_stride)
		return false;

	return true;
}

986 987
bool intel_fbc_pre_update(struct intel_atomic_state *state,
			  struct intel_crtc *crtc)
988
{
989 990 991 992 993
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_crtc_state *crtc_state =
		intel_atomic_get_new_crtc_state(state, crtc);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
994
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
995
	struct intel_fbc *fbc = &dev_priv->fbc;
996
	const char *reason = "update pending";
997
	bool need_vblank_wait = false;
998

999
	if (!plane->has_fbc || !plane_state)
1000 1001
		return need_vblank_wait;

1002
	mutex_lock(&fbc->lock);
1003

V
Ville Syrjälä 已提交
1004
	if (fbc->crtc != crtc)
1005
		goto unlock;
1006

1007
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1008
	fbc->flip_pending = true;
1009

1010
	if (!intel_fbc_can_flip_nuke(crtc_state)) {
1011
		intel_fbc_deactivate(dev_priv, reason);
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026

		/*
		 * Display WA #1198: glk+
		 * Need an extra vblank wait between FBC disable and most plane
		 * updates. Bspec says this is only needed for plane disable, but
		 * that is not true. Touching most plane registers will cause the
		 * corruption to appear. Also SKL/derivatives do not seem to be
		 * affected.
		 *
		 * TODO: could optimize this a bit by sampling the frame
		 * counter when we disable FBC (if it was already done earlier)
		 * and skipping the extra vblank wait before the plane update
		 * if at least one frame has already passed.
		 */
		if (fbc->activated &&
1027
		    DISPLAY_VER(dev_priv) >= 10)
1028 1029 1030
			need_vblank_wait = true;
		fbc->activated = false;
	}
1031 1032
unlock:
	mutex_unlock(&fbc->lock);
1033 1034

	return need_vblank_wait;
1035 1036
}

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
/**
 * __intel_fbc_disable - disable FBC
 * @dev_priv: i915 device instance
 *
 * This is the low level function that actually disables FBC. Callers should
 * grab the FBC lock.
 */
static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;
	struct intel_crtc *crtc = fbc->crtc;

1049 1050 1051
	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
	drm_WARN_ON(&dev_priv->drm, !fbc->crtc);
	drm_WARN_ON(&dev_priv->drm, fbc->active);
1052

1053 1054
	drm_dbg_kms(&dev_priv->drm, "Disabling FBC on pipe %c\n",
		    pipe_name(crtc->pipe));
1055 1056 1057 1058 1059 1060

	__intel_fbc_cleanup_cfb(dev_priv);

	fbc->crtc = NULL;
}

1061
static void __intel_fbc_post_update(struct intel_crtc *crtc)
1062
{
1063
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1064 1065
	struct intel_fbc *fbc = &dev_priv->fbc;

1066
	drm_WARN_ON(&dev_priv->drm, !mutex_is_locked(&fbc->lock));
1067

V
Ville Syrjälä 已提交
1068
	if (fbc->crtc != crtc)
1069 1070
		return;

1071 1072
	fbc->flip_pending = false;

1073
	if (!dev_priv->params.enable_fbc) {
1074 1075 1076 1077 1078 1079
		intel_fbc_deactivate(dev_priv, "disabled at runtime per module param");
		__intel_fbc_disable(dev_priv);

		return;
	}

1080
	intel_fbc_get_reg_params(crtc, &fbc->params);
1081

1082
	if (!intel_fbc_can_activate(crtc))
1083 1084
		return;

1085
	if (!fbc->busy_bits)
1086
		intel_fbc_hw_activate(dev_priv);
1087
	else
1088
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
1089 1090
}

1091 1092
void intel_fbc_post_update(struct intel_atomic_state *state,
			   struct intel_crtc *crtc)
P
Paulo Zanoni 已提交
1093
{
1094
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1095 1096 1097
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
1098
	struct intel_fbc *fbc = &dev_priv->fbc;
1099

1100
	if (!plane->has_fbc || !plane_state)
1101 1102
		return;

1103
	mutex_lock(&fbc->lock);
1104
	__intel_fbc_post_update(crtc);
1105
	mutex_unlock(&fbc->lock);
1106 1107
}

1108 1109
static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
{
V
Ville Syrjälä 已提交
1110
	if (fbc->crtc)
1111 1112 1113 1114 1115
		return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
	else
		return fbc->possible_framebuffer_bits;
}

1116 1117 1118 1119
void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits,
			  enum fb_op_origin origin)
{
1120
	struct intel_fbc *fbc = &dev_priv->fbc;
1121

1122
	if (!HAS_FBC(dev_priv))
1123 1124
		return;

1125
	if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1126 1127
		return;

1128
	mutex_lock(&fbc->lock);
P
Paulo Zanoni 已提交
1129

1130
	fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
1131

V
Ville Syrjälä 已提交
1132
	if (fbc->crtc && fbc->busy_bits)
1133
		intel_fbc_deactivate(dev_priv, "frontbuffer write");
P
Paulo Zanoni 已提交
1134

1135
	mutex_unlock(&fbc->lock);
1136 1137 1138
}

void intel_fbc_flush(struct drm_i915_private *dev_priv,
1139
		     unsigned int frontbuffer_bits, enum fb_op_origin origin)
1140
{
1141 1142
	struct intel_fbc *fbc = &dev_priv->fbc;

1143
	if (!HAS_FBC(dev_priv))
1144 1145
		return;

1146 1147 1148 1149 1150 1151 1152 1153
	/*
	 * GTT tracking does not nuke the entire cfb
	 * so don't clear busy_bits set for some other
	 * reason.
	 */
	if (origin == ORIGIN_GTT)
		return;

1154
	mutex_lock(&fbc->lock);
1155

1156
	fbc->busy_bits &= ~frontbuffer_bits;
1157

1158
	if (origin == ORIGIN_FLIP)
1159 1160
		goto out;

V
Ville Syrjälä 已提交
1161
	if (!fbc->busy_bits && fbc->crtc &&
1162
	    (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
1163
		if (fbc->active)
1164
			intel_fbc_recompress(dev_priv);
1165
		else if (!fbc->flip_pending)
1166
			__intel_fbc_post_update(fbc->crtc);
1167
	}
P
Paulo Zanoni 已提交
1168

1169
out:
1170
	mutex_unlock(&fbc->lock);
1171 1172
}

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
/**
 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
 * @dev_priv: i915 device instance
 * @state: the atomic state structure
 *
 * This function looks at the proposed state for CRTCs and planes, then chooses
 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
 * true.
 *
 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
 */
void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1186
			   struct intel_atomic_state *state)
1187 1188
{
	struct intel_fbc *fbc = &dev_priv->fbc;
1189 1190
	struct intel_plane *plane;
	struct intel_plane_state *plane_state;
1191
	bool crtc_chosen = false;
1192
	int i;
1193 1194 1195

	mutex_lock(&fbc->lock);

1196 1197
	/* Does this atomic commit involve the CRTC currently tied to FBC? */
	if (fbc->crtc &&
1198
	    !intel_atomic_get_new_crtc_state(state, fbc->crtc))
1199 1200
		goto out;

1201 1202 1203
	if (!intel_fbc_can_enable(dev_priv))
		goto out;

1204 1205 1206 1207
	/* Simply choose the first CRTC that is compatible and has a visible
	 * plane. We could go for fancier schemes such as checking the plane
	 * size, but this would just affect the few platforms that don't tie FBC
	 * to pipe or plane A. */
1208 1209
	for_each_new_intel_plane_in_state(state, plane, plane_state, i) {
		struct intel_crtc_state *crtc_state;
1210
		struct intel_crtc *crtc = to_intel_crtc(plane_state->hw.crtc);
1211

1212
		if (!plane->has_fbc)
1213 1214
			continue;

1215
		if (!plane_state->uapi.visible)
1216 1217
			continue;

1218
		crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
1219

1220
		crtc_state->enable_fbc = true;
1221
		crtc_chosen = true;
1222
		break;
1223 1224
	}

1225 1226 1227
	if (!crtc_chosen)
		fbc->no_fbc_reason = "no suitable CRTC for FBC";

1228 1229 1230 1231
out:
	mutex_unlock(&fbc->lock);
}

1232 1233 1234
/**
 * intel_fbc_enable: tries to enable FBC on the CRTC
 * @crtc: the CRTC
1235
 * @state: corresponding &drm_crtc_state for @crtc
1236
 *
1237
 * This function checks if the given CRTC was chosen for FBC, then enables it if
1238 1239 1240
 * possible. Notice that it doesn't activate FBC. It is valid to call
 * intel_fbc_enable multiple times for the same pipe without an
 * intel_fbc_disable in the middle, as long as it is deactivated.
1241
 */
1242 1243
void intel_fbc_enable(struct intel_atomic_state *state,
		      struct intel_crtc *crtc)
1244
{
1245
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1246 1247 1248 1249 1250
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
	const struct intel_crtc_state *crtc_state =
		intel_atomic_get_new_crtc_state(state, crtc);
	const struct intel_plane_state *plane_state =
		intel_atomic_get_new_plane_state(state, plane);
1251
	struct intel_fbc *fbc = &dev_priv->fbc;
1252
	struct intel_fbc_state_cache *cache = &fbc->state_cache;
1253

1254
	if (!plane->has_fbc || !plane_state)
1255 1256
		return;

1257
	mutex_lock(&fbc->lock);
1258

V
Ville Syrjälä 已提交
1259
	if (fbc->crtc) {
1260
		if (fbc->crtc != crtc ||
1261 1262
		    (!intel_fbc_cfb_size_changed(dev_priv) &&
		     !intel_fbc_gen9_wa_cfb_stride_changed(dev_priv)))
1263
			goto out;
1264

1265 1266
		__intel_fbc_disable(dev_priv);
	}
1267

1268
	drm_WARN_ON(&dev_priv->drm, fbc->active);
1269

1270
	intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1271 1272 1273 1274 1275 1276 1277

	/* FIXME crtc_state->enable_fbc lies :( */
	if (!cache->plane.visible)
		goto out;

	if (intel_fbc_alloc_cfb(dev_priv,
				intel_fbc_calculate_cfb_size(dev_priv, cache),
1278
				plane_state->hw.fb->format->cpp[0])) {
1279
		cache->plane.visible = false;
1280
		fbc->no_fbc_reason = "not enough stolen memory";
1281 1282 1283
		goto out;
	}

1284
	cache->gen9_wa_cfb_stride = intel_fbc_gen9_wa_cfb_stride(dev_priv);
1285

1286 1287
	drm_dbg_kms(&dev_priv->drm, "Enabling FBC on pipe %c\n",
		    pipe_name(crtc->pipe));
1288
	fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1289

1290
	fbc->crtc = crtc;
1291 1292

	intel_fbc_program_cfb(dev_priv);
1293
out:
1294
	mutex_unlock(&fbc->lock);
1295 1296 1297
}

/**
1298
 * intel_fbc_disable - disable FBC if it's associated with crtc
1299 1300 1301 1302
 * @crtc: the CRTC
 *
 * This function disables FBC if it's associated with the provided CRTC.
 */
1303
void intel_fbc_disable(struct intel_crtc *crtc)
1304
{
1305
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1306
	struct intel_plane *plane = to_intel_plane(crtc->base.primary);
1307
	struct intel_fbc *fbc = &dev_priv->fbc;
1308

1309
	if (!plane->has_fbc)
1310 1311
		return;

1312
	mutex_lock(&fbc->lock);
1313
	if (fbc->crtc == crtc)
1314
		__intel_fbc_disable(dev_priv);
1315
	mutex_unlock(&fbc->lock);
1316 1317 1318
}

/**
1319
 * intel_fbc_global_disable - globally disable FBC
1320 1321 1322 1323
 * @dev_priv: i915 device instance
 *
 * This function disables FBC regardless of which CRTC is associated with it.
 */
1324
void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1325
{
1326 1327
	struct intel_fbc *fbc = &dev_priv->fbc;

1328
	if (!HAS_FBC(dev_priv))
1329 1330
		return;

1331
	mutex_lock(&fbc->lock);
V
Ville Syrjälä 已提交
1332
	if (fbc->crtc) {
1333
		drm_WARN_ON(&dev_priv->drm, fbc->crtc->active);
1334
		__intel_fbc_disable(dev_priv);
1335
	}
1336
	mutex_unlock(&fbc->lock);
1337 1338
}

1339 1340 1341 1342 1343 1344 1345 1346 1347
static void intel_fbc_underrun_work_fn(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, fbc.underrun_work);
	struct intel_fbc *fbc = &dev_priv->fbc;

	mutex_lock(&fbc->lock);

	/* Maybe we were scheduled twice. */
V
Ville Syrjälä 已提交
1348
	if (fbc->underrun_detected || !fbc->crtc)
1349 1350
		goto out;

1351
	drm_dbg_kms(&dev_priv->drm, "Disabling FBC due to FIFO underrun.\n");
1352 1353
	fbc->underrun_detected = true;

1354
	intel_fbc_deactivate(dev_priv, "FIFO underrun");
1355 1356 1357 1358
out:
	mutex_unlock(&fbc->lock);
}

1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
/*
 * intel_fbc_reset_underrun - reset FBC fifo underrun status.
 * @dev_priv: i915 device instance
 *
 * See intel_fbc_handle_fifo_underrun_irq(). For automated testing we
 * want to re-enable FBC after an underrun to increase test coverage.
 */
int intel_fbc_reset_underrun(struct drm_i915_private *dev_priv)
{
	int ret;

	cancel_work_sync(&dev_priv->fbc.underrun_work);

	ret = mutex_lock_interruptible(&dev_priv->fbc.lock);
	if (ret)
		return ret;

	if (dev_priv->fbc.underrun_detected) {
1377 1378
		drm_dbg_kms(&dev_priv->drm,
			    "Re-allowing FBC after fifo underrun\n");
1379 1380 1381 1382 1383 1384 1385 1386 1387
		dev_priv->fbc.no_fbc_reason = "FIFO underrun cleared";
	}

	dev_priv->fbc.underrun_detected = false;
	mutex_unlock(&dev_priv->fbc.lock);

	return 0;
}

1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405
/**
 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
 * @dev_priv: i915 device instance
 *
 * Without FBC, most underruns are harmless and don't really cause too many
 * problems, except for an annoying message on dmesg. With FBC, underruns can
 * become black screens or even worse, especially when paired with bad
 * watermarks. So in order for us to be on the safe side, completely disable FBC
 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
 * already suggests that watermarks may be bad, so try to be as safe as
 * possible.
 *
 * This function is called from the IRQ handler.
 */
void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
{
	struct intel_fbc *fbc = &dev_priv->fbc;

1406
	if (!HAS_FBC(dev_priv))
1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
		return;

	/* There's no guarantee that underrun_detected won't be set to true
	 * right after this check and before the work is scheduled, but that's
	 * not a problem since we'll check it again under the work function
	 * while FBC is locked. This check here is just to prevent us from
	 * unnecessarily scheduling the work, and it relies on the fact that we
	 * never switch underrun_detect back to false after it's true. */
	if (READ_ONCE(fbc->underrun_detected))
		return;

	schedule_work(&fbc->underrun_work);
}

1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
/*
 * The DDX driver changes its behavior depending on the value it reads from
 * i915.enable_fbc, so sanitize it by translating the default value into either
 * 0 or 1 in order to allow it to know what's going on.
 *
 * Notice that this is done at driver initialization and we still allow user
 * space to change the value during runtime without sanitizing it again. IGT
 * relies on being able to change i915.enable_fbc at runtime.
 */
static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
{
1432 1433
	if (dev_priv->params.enable_fbc >= 0)
		return !!dev_priv->params.enable_fbc;
1434

1435 1436 1437
	if (!HAS_FBC(dev_priv))
		return 0;

1438
	if (IS_BROADWELL(dev_priv) || DISPLAY_VER(dev_priv) >= 9)
1439 1440 1441 1442 1443
		return 1;

	return 0;
}

1444 1445 1446
static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
{
	/* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
1447
	if (intel_vtd_active() &&
1448
	    (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1449 1450
		drm_info(&dev_priv->drm,
			 "Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1451 1452 1453 1454 1455 1456
		return true;
	}

	return false;
}

R
Rodrigo Vivi 已提交
1457 1458 1459 1460 1461 1462
/**
 * intel_fbc_init - Initialize FBC
 * @dev_priv: the i915 device
 *
 * This function might be called during PM init process.
 */
1463 1464
void intel_fbc_init(struct drm_i915_private *dev_priv)
{
1465
	struct intel_fbc *fbc = &dev_priv->fbc;
1466

1467
	INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
1468 1469
	mutex_init(&fbc->lock);
	fbc->active = false;
P
Paulo Zanoni 已提交
1470

1471 1472 1473
	if (!drm_mm_initialized(&dev_priv->mm.stolen))
		mkwrite_device_info(dev_priv)->display.has_fbc = false;

1474
	if (need_fbc_vtd_wa(dev_priv))
1475
		mkwrite_device_info(dev_priv)->display.has_fbc = false;
1476

1477
	dev_priv->params.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1478
	drm_dbg_kms(&dev_priv->drm, "Sanitized enable_fbc value: %d\n",
1479
		    dev_priv->params.enable_fbc);
1480

1481
	if (!HAS_FBC(dev_priv)) {
1482
		fbc->no_fbc_reason = "unsupported by this chipset";
1483 1484 1485
		return;
	}

1486
	/* We still don't have any sort of hardware state readout for FBC, so
1487 1488
	 * deactivate it in case the BIOS activated it to make sure software
	 * matches the hardware state. */
1489 1490
	if (intel_fbc_hw_is_active(dev_priv))
		intel_fbc_hw_deactivate(dev_priv);
1491
}