trans.c 104.7 KB
Newer Older
1 2 3 4 5 6 7
/******************************************************************************
 *
 * This file is provided under a dual BSD/GPLv2 license.  When using or
 * redistributing this file, you may do so under either license.
 *
 * GPL LICENSE SUMMARY
 *
8 9
 * Copyright(c) 2007 - 2015 Intel Corporation. All rights reserved.
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
10
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
11
 * Copyright(c) 2018 - 2019 Intel Corporation
12 13 14 15 16 17 18 19 20 21 22
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * General Public License for more details.
 *
 * The full GNU General Public License is included in this distribution
23
 * in the file called COPYING.
24 25
 *
 * Contact Information:
26
 *  Intel Linux Wireless <linuxwifi@intel.com>
27 28 29 30
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 * BSD LICENSE
 *
31 32
 * Copyright(c) 2005 - 2015 Intel Corporation. All rights reserved.
 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
33
 * Copyright(c) 2016 - 2017 Intel Deutschland GmbH
34
 * Copyright(c) 2018 - 2019 Intel Corporation
35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63
 * All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 *
 *  * Redistributions of source code must retain the above copyright
 *    notice, this list of conditions and the following disclaimer.
 *  * Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in
 *    the documentation and/or other materials provided with the
 *    distribution.
 *  * Neither the name Intel Corporation nor the names of its
 *    contributors may be used to endorse or promote products derived
 *    from this software without specific prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 *****************************************************************************/
64 65
#include <linux/pci.h>
#include <linux/pci-aspm.h>
66
#include <linux/interrupt.h>
67
#include <linux/debugfs.h>
68
#include <linux/sched.h>
69 70
#include <linux/bitops.h>
#include <linux/gfp.h>
71
#include <linux/vmalloc.h>
72
#include <linux/pm_runtime.h>
73
#include <linux/module.h>
74
#include <linux/wait.h>
75

76
#include "iwl-drv.h"
77
#include "iwl-trans.h"
78 79
#include "iwl-csr.h"
#include "iwl-prph.h"
80
#include "iwl-scd.h"
81
#include "iwl-agn-hw.h"
82
#include "fw/error-dump.h"
83
#include "fw/dbg.h"
84
#include "internal.h"
85
#include "iwl-fh.h"
86

87 88 89 90
/* extended range in FW SRAM */
#define IWL_FW_MEM_EXTENDED_START	0x40000
#define IWL_FW_MEM_EXTENDED_END		0x57FFF

91
void iwl_trans_pcie_dump_regs(struct iwl_trans *trans)
92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
{
#define PCI_DUMP_SIZE	64
#define PREFIX_LEN	32
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct pci_dev *pdev = trans_pcie->pci_dev;
	u32 i, pos, alloc_size, *ptr, *buf;
	char *prefix;

	if (trans_pcie->pcie_dbg_dumped_once)
		return;

	/* Should be a multiple of 4 */
	BUILD_BUG_ON(PCI_DUMP_SIZE > 4096 || PCI_DUMP_SIZE & 0x3);
	/* Alloc a max size buffer */
	if (PCI_ERR_ROOT_ERR_SRC +  4 > PCI_DUMP_SIZE)
		alloc_size = PCI_ERR_ROOT_ERR_SRC +  4 + PREFIX_LEN;
	else
		alloc_size = PCI_DUMP_SIZE + PREFIX_LEN;
	buf = kmalloc(alloc_size, GFP_ATOMIC);
	if (!buf)
		return;
	prefix = (char *)buf + alloc_size - PREFIX_LEN;

	IWL_ERR(trans, "iwlwifi transaction failed, dumping registers\n");

	/* Print wifi device registers */
	sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));
	IWL_ERR(trans, "iwlwifi device config registers:\n");
	for (i = 0, ptr = buf; i < PCI_DUMP_SIZE; i += 4, ptr++)
		if (pci_read_config_dword(pdev, i, ptr))
			goto err_read;
	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);

	IWL_ERR(trans, "iwlwifi device memory mapped registers:\n");
	for (i = 0, ptr = buf; i < PCI_DUMP_SIZE; i += 4, ptr++)
		*ptr = iwl_read32(trans, i);
	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);

	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ERR);
	if (pos) {
		IWL_ERR(trans, "iwlwifi device AER capability structure:\n");
		for (i = 0, ptr = buf; i < PCI_ERR_ROOT_COMMAND; i += 4, ptr++)
			if (pci_read_config_dword(pdev, pos + i, ptr))
				goto err_read;
		print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET,
			       32, 4, buf, i, 0);
	}

	/* Print parent device registers next */
	if (!pdev->bus->self)
		goto out;

	pdev = pdev->bus->self;
	sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));

	IWL_ERR(trans, "iwlwifi parent port (%s) config registers:\n",
		pci_name(pdev));
	for (i = 0, ptr = buf; i < PCI_DUMP_SIZE; i += 4, ptr++)
		if (pci_read_config_dword(pdev, i, ptr))
			goto err_read;
	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);

	/* Print root port AER registers */
	pos = 0;
	pdev = pcie_find_root_port(pdev);
	if (pdev)
		pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ERR);
	if (pos) {
		IWL_ERR(trans, "iwlwifi root port (%s) AER cap structure:\n",
			pci_name(pdev));
		sprintf(prefix, "iwlwifi %s: ", pci_name(pdev));
		for (i = 0, ptr = buf; i <= PCI_ERR_ROOT_ERR_SRC; i += 4, ptr++)
			if (pci_read_config_dword(pdev, pos + i, ptr))
				goto err_read;
		print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32,
			       4, buf, i, 0);
	}
169
	goto out;
170 171 172 173 174 175 176 177 178

err_read:
	print_hex_dump(KERN_ERR, prefix, DUMP_PREFIX_OFFSET, 32, 4, buf, i, 0);
	IWL_ERR(trans, "Read failed at 0x%X\n", i);
out:
	trans_pcie->pcie_dbg_dumped_once = 1;
	kfree(buf);
}

179 180 181
static void iwl_trans_pcie_sw_reset(struct iwl_trans *trans)
{
	/* Reset entire device - do controller reset (results in SHRD_HW_RST) */
182 183
	iwl_set_bit(trans, trans->cfg->csr->addr_sw_reset,
		    BIT(trans->cfg->csr->flag_sw_reset));
184 185 186
	usleep_range(5000, 6000);
}

187 188
static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
{
189
	int i;
190

191 192 193 194 195 196 197 198 199
	for (i = 0; i < trans->num_blocks; i++) {
		dma_free_coherent(trans->dev, trans->fw_mon[i].size,
				  trans->fw_mon[i].block,
				  trans->fw_mon[i].physical);
		trans->fw_mon[i].block = NULL;
		trans->fw_mon[i].physical = 0;
		trans->fw_mon[i].size = 0;
		trans->num_blocks--;
	}
200 201
}

202 203
static void iwl_pcie_alloc_fw_monitor_block(struct iwl_trans *trans,
					    u8 max_power, u8 min_power)
204
{
205
	void *cpu_addr = NULL;
206
	dma_addr_t phys = 0;
207
	u32 size = 0;
208 209
	u8 power;

210
	for (power = max_power; power >= min_power; power--) {
211
		size = BIT(power);
212 213 214 215
		cpu_addr = dma_alloc_coherent(trans->dev, size, &phys,
					      GFP_KERNEL | __GFP_NOWARN |
					      __GFP_ZERO | __GFP_COMP);
		if (!cpu_addr)
216 217 218
			continue;

		IWL_INFO(trans,
219 220
			 "Allocated 0x%08x bytes for firmware monitor.\n",
			 size);
221 222 223
		break;
	}

224
	if (WARN_ON_ONCE(!cpu_addr))
225 226
		return;

227 228 229 230 231 232
	if (power != max_power)
		IWL_ERR(trans,
			"Sorry - debug buffer is only %luK while you requested %luK\n",
			(unsigned long)BIT(power - 10),
			(unsigned long)BIT(max_power - 10));

233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
	trans->fw_mon[trans->num_blocks].block = cpu_addr;
	trans->fw_mon[trans->num_blocks].physical = phys;
	trans->fw_mon[trans->num_blocks].size = size;
	trans->num_blocks++;
}

void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans, u8 max_power)
{
	if (!max_power) {
		/* default max_power is maximum */
		max_power = 26;
	} else {
		max_power += 11;
	}

	if (WARN(max_power > 26,
		 "External buffer size for monitor is too big %d, check the FW TLV\n",
		 max_power))
		return;

	/*
	 * This function allocats the default fw monitor.
	 * The optional additional ones will be allocated in runtime
	 */
	if (trans->num_blocks)
		return;

	iwl_pcie_alloc_fw_monitor_block(trans, max_power, 11);
261 262
}

263 264 265 266 267 268 269 270 271 272 273 274 275 276
static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
{
	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
		    ((reg & 0x0000ffff) | (2 << 28)));
	return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
}

static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
{
	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
	iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
		    ((reg & 0x0000ffff) | (3 << 28)));
}

277
static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
278
{
279
	if (trans->cfg->apmg_not_supported)
280 281
		return;

282 283 284 285 286 287 288 289
	if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
				       APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
				       ~APMG_PS_CTRL_MSK_PWR_SRC);
	else
		iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
				       APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
				       ~APMG_PS_CTRL_MSK_PWR_SRC);
290 291
}

E
Emmanuel Grumbach 已提交
292 293 294
/* PCI registers */
#define PCI_CFG_RETRY_TIMEOUT	0x041

295
void iwl_pcie_apm_config(struct iwl_trans *trans)
E
Emmanuel Grumbach 已提交
296
{
297
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
298
	u16 lctl;
E
Emmanuel Grumbach 已提交
299
	u16 cap;
E
Emmanuel Grumbach 已提交
300 301 302 303 304 305 306 307 308

	/*
	 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
	 * Check if BIOS (or OS) enabled L1-ASPM on this device.
	 * If so (likely), disable L0S, so device moves directly L0->L1;
	 *    costs negligible amount of power savings.
	 * If not (unlikely), enable L0S, so there is at least some
	 *    power savings, even without L1.
	 */
309
	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
E
Emmanuel Grumbach 已提交
310
	if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
E
Emmanuel Grumbach 已提交
311
		iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
E
Emmanuel Grumbach 已提交
312
	else
E
Emmanuel Grumbach 已提交
313
		iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
314
	trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
E
Emmanuel Grumbach 已提交
315 316 317

	pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
	trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
318 319 320
	IWL_DEBUG_POWER(trans, "L1 %sabled - LTR %sabled\n",
			(lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
			trans->ltr_enabled ? "En" : "Dis");
E
Emmanuel Grumbach 已提交
321 322
}

323 324
/*
 * Start up NIC's basic functionality after it has been reset
325
 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
326 327
 * NOTE:  This does not load uCode nor start the embedded processor
 */
328
static int iwl_pcie_apm_init(struct iwl_trans *trans)
329
{
330 331
	int ret;

332 333 334 335 336 337 338 339
	IWL_DEBUG_INFO(trans, "Init card's basic functions\n");

	/*
	 * Use "set_bit" below rather than "write", to preserve any hardware
	 * bits already set by default after reset.
	 */

	/* Disable L0S exit timer (platform NMI Work/Around) */
340
	if (trans->cfg->device_family < IWL_DEVICE_FAMILY_8000)
341 342
		iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
			    CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
343 344 345 346 347 348

	/*
	 * Disable L0s without affecting L1;
	 *  don't wait for ICH L0s (ICH bug W/A)
	 */
	iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
349
		    CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
350 351 352 353 354 355 356 357 358

	/* Set FH wait threshold to maximum (HW error during stress W/A) */
	iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);

	/*
	 * Enable HAP INTA (interrupt from management bus) to
	 * wake device's PCI Express link L1a -> L0s
	 */
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
359
		    CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
360

361
	iwl_pcie_apm_config(trans);
362 363

	/* Configure analog phase-lock-loop before activating to D0A */
364 365
	if (trans->cfg->base_params->pll_cfg)
		iwl_set_bit(trans, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
366

367 368
	ret = iwl_finish_nic_init(trans);
	if (ret)
369
		return ret;
370

371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
	if (trans->cfg->host_interrupt_operation_mode) {
		/*
		 * This is a bit of an abuse - This is needed for 7260 / 3160
		 * only check host_interrupt_operation_mode even if this is
		 * not related to host_interrupt_operation_mode.
		 *
		 * Enable the oscillator to count wake up time for L1 exit. This
		 * consumes slightly more power (100uA) - but allows to be sure
		 * that we wake up from L1 on time.
		 *
		 * This looks weird: read twice the same register, discard the
		 * value, set a bit, and yet again, read that same register
		 * just to discard the value. But that's the way the hardware
		 * seems to like it.
		 */
		iwl_read_prph(trans, OSC_CLK);
		iwl_read_prph(trans, OSC_CLK);
		iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
		iwl_read_prph(trans, OSC_CLK);
		iwl_read_prph(trans, OSC_CLK);
	}

393 394 395
	/*
	 * Enable DMA clock and wait for it to stabilize.
	 *
396 397 398
	 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
	 * bits do not disable clocks.  This preserves any hardware
	 * bits already set by default in "CLK_CTRL_REG" after reset.
399
	 */
400
	if (!trans->cfg->apmg_not_supported) {
401 402 403 404 405 406 407 408 409 410 411 412
		iwl_write_prph(trans, APMG_CLK_EN_REG,
			       APMG_CLK_VAL_DMA_CLK_RQT);
		udelay(20);

		/* Disable L1-Active */
		iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
				  APMG_PCIDEV_STT_VAL_L1_ACT_DIS);

		/* Clear the interrupt in APMG if the NIC is in RFKILL */
		iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
			       APMG_RTC_INT_STT_RFKILL);
	}
413

414
	set_bit(STATUS_DEVICE_ENABLED, &trans->status);
415

416
	return 0;
417 418
}

419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
/*
 * Enable LP XTAL to avoid HW bug where device may consume much power if
 * FW is not loaded after device reset. LP XTAL is disabled by default
 * after device HW reset. Do it only if XTAL is fed by internal source.
 * Configure device's "persistence" mode to avoid resetting XTAL again when
 * SHRD_HW_RST occurs in S3.
 */
static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
{
	int ret;
	u32 apmg_gp1_reg;
	u32 apmg_xtal_cfg_reg;
	u32 dl_cfg_reg;

	/* Force XTAL ON */
	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
				 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);

437
	iwl_trans_pcie_sw_reset(trans);
438

439 440
	ret = iwl_finish_nic_init(trans);
	if (WARN_ON(ret)) {
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
		/* Release XTAL ON request */
		__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
					   CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
		return;
	}

	/*
	 * Clear "disable persistence" to avoid LP XTAL resetting when
	 * SHRD_HW_RST is applied in S3.
	 */
	iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
				    APMG_PCIDEV_STT_VAL_PERSIST_DIS);

	/*
	 * Force APMG XTAL to be active to prevent its disabling by HW
	 * caused by APMG idle state.
	 */
	apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
						    SHR_APMG_XTAL_CFG_REG);
	iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
				 apmg_xtal_cfg_reg |
				 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);

464
	iwl_trans_pcie_sw_reset(trans);
465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488

	/* Enable LP XTAL by indirect access through CSR */
	apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
	iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
				 SHR_APMG_GP1_WF_XTAL_LP_EN |
				 SHR_APMG_GP1_CHICKEN_BIT_SELECT);

	/* Clear delay line clock power up */
	dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
	iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
				 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);

	/*
	 * Enable persistence mode to avoid LP XTAL resetting when
	 * SHRD_HW_RST is applied in S3.
	 */
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
		    CSR_HW_IF_CONFIG_REG_PERSIST_MODE);

	/*
	 * Clear "initialization complete" bit to move adapter from
	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
	 */
	iwl_clear_bit(trans, CSR_GP_CNTRL,
489
		      BIT(trans->cfg->csr->flag_init_done));
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505

	/* Activates XTAL resources monitor */
	__iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
				 CSR_MONITOR_XTAL_RESOURCES);

	/* Release XTAL ON request */
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
				   CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
	udelay(10);

	/* Release APMG XTAL */
	iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
				 apmg_xtal_cfg_reg &
				 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
}

506
void iwl_pcie_apm_stop_master(struct iwl_trans *trans)
507
{
508
	int ret;
509 510

	/* stop device's busmaster DMA activity */
511 512
	iwl_set_bit(trans, trans->cfg->csr->addr_sw_reset,
		    BIT(trans->cfg->csr->flag_stop_master));
513

514 515 516
	ret = iwl_poll_bit(trans, trans->cfg->csr->addr_sw_reset,
			   BIT(trans->cfg->csr->flag_master_dis),
			   BIT(trans->cfg->csr->flag_master_dis), 100);
517
	if (ret < 0)
518 519 520 521 522
		IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");

	IWL_DEBUG_INFO(trans, "stop master\n");
}

523
static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
524 525 526
{
	IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");

527 528 529 530 531 532 533 534
	if (op_mode_leave) {
		if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
			iwl_pcie_apm_init(trans);

		/* inform ME that we are leaving */
		if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000)
			iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
					  APMG_PCIDEV_STT_VAL_WAKE_ME);
535
		else if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) {
536 537
			iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
				    CSR_RESET_LINK_PWR_MGMT_DISABLED);
538 539 540
			iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
				    CSR_HW_IF_CONFIG_REG_PREPARE |
				    CSR_HW_IF_CONFIG_REG_ENABLE_PME);
541 542 543 544
			mdelay(1);
			iwl_clear_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
				      CSR_RESET_LINK_PWR_MGMT_DISABLED);
		}
545 546 547
		mdelay(5);
	}

548
	clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
549 550

	/* Stop device's DMA activity */
551
	iwl_pcie_apm_stop_master(trans);
552

553 554 555 556 557
	if (trans->cfg->lp_xtal_workaround) {
		iwl_pcie_apm_lp_xtal_enable(trans);
		return;
	}

558
	iwl_trans_pcie_sw_reset(trans);
559 560 561 562 563 564

	/*
	 * Clear "initialization complete" bit to move adapter from
	 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
	 */
	iwl_clear_bit(trans, CSR_GP_CNTRL,
565
		      BIT(trans->cfg->csr->flag_init_done));
566 567
}

568
static int iwl_pcie_nic_init(struct iwl_trans *trans)
569
{
J
Johannes Berg 已提交
570
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
571
	int ret;
572 573

	/* nic_init */
574
	spin_lock(&trans_pcie->irq_lock);
575
	ret = iwl_pcie_apm_init(trans);
576
	spin_unlock(&trans_pcie->irq_lock);
577

578 579 580
	if (ret)
		return ret;

581
	iwl_pcie_set_pwr(trans, false);
582

J
Johannes Berg 已提交
583
	iwl_op_mode_nic_config(trans->op_mode);
584 585

	/* Allocate the RX queue, or reset if it is already allocated */
586
	iwl_pcie_rx_init(trans);
587 588

	/* Allocate or reset and init all Tx and Command queues */
589
	if (iwl_pcie_tx_init(trans))
590 591
		return -ENOMEM;

592
	if (trans->cfg->base_params->shadow_reg_enable) {
593
		/* enable shadow regs in HW */
594
		iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
595
		IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
596 597 598 599 600 601 602 603
	}

	return 0;
}

#define HW_READY_TIMEOUT (50)

/* Note: returns poll_bit return value, which is >= 0 if success */
604
static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
605 606 607
{
	int ret;

608
	iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
609
		    CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
610 611

	/* See if we got it */
612
	ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
613 614 615
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
			   HW_READY_TIMEOUT);
616

617 618 619
	if (ret >= 0)
		iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);

620
	IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
621 622 623 624
	return ret;
}

/* Note: returns standard 0/-ERROR code */
625
int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
626 627
{
	int ret;
628
	int t = 0;
629
	int iter;
630

631
	IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
632

633
	ret = iwl_pcie_set_hw_ready(trans);
634
	/* If the card is ready, exit 0 */
635 636 637
	if (ret >= 0)
		return 0;

638 639
	iwl_set_bit(trans, CSR_DBG_LINK_PWR_MGMT_REG,
		    CSR_RESET_LINK_PWR_MGMT_DISABLED);
640
	usleep_range(1000, 2000);
641

642 643 644 645 646 647 648
	for (iter = 0; iter < 10; iter++) {
		/* If HW is not ready, prepare the conditions to check again */
		iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
			    CSR_HW_IF_CONFIG_REG_PREPARE);

		do {
			ret = iwl_pcie_set_hw_ready(trans);
649 650
			if (ret >= 0)
				return 0;
651

652 653 654 655 656
			usleep_range(200, 1000);
			t += 200;
		} while (t < 150000);
		msleep(25);
	}
657

658
	IWL_ERR(trans, "Couldn't prepare the card\n");
659 660 661 662

	return ret;
}

663 664 665
/*
 * ucode
 */
666 667 668
static void iwl_pcie_load_firmware_chunk_fh(struct iwl_trans *trans,
					    u32 dst_addr, dma_addr_t phy_addr,
					    u32 byte_cnt)
669
{
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
	iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);

	iwl_write32(trans, FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
		    dst_addr);

	iwl_write32(trans, FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
		    phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);

	iwl_write32(trans, FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
		    (iwl_get_dma_hi_addr(phy_addr)
			<< FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);

	iwl_write32(trans, FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
		    BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM) |
		    BIT(FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX) |
		    FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);

	iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
		    FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
		    FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
}

static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans,
					u32 dst_addr, dma_addr_t phy_addr,
					u32 byte_cnt)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	unsigned long flags;
	int ret;

	trans_pcie->ucode_write_complete = false;

	if (!iwl_trans_grab_nic_access(trans, &flags))
		return -EIO;

707 708
	iwl_pcie_load_firmware_chunk_fh(trans, dst_addr, phy_addr,
					byte_cnt);
709
	iwl_trans_release_nic_access(trans, &flags);
710

711 712
	ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
				 trans_pcie->ucode_write_complete, 5 * HZ);
713
	if (!ret) {
J
Johannes Berg 已提交
714
		IWL_ERR(trans, "Failed to load firmware chunk!\n");
715
		iwl_trans_pcie_dump_regs(trans);
716 717 718 719 720 721
		return -ETIMEDOUT;
	}

	return 0;
}

722
static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
J
Johannes Berg 已提交
723
			    const struct fw_desc *section)
724
{
J
Johannes Berg 已提交
725 726
	u8 *v_addr;
	dma_addr_t p_addr;
727
	u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
728 729
	int ret = 0;

J
Johannes Berg 已提交
730 731 732
	IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
		     section_num);

733 734 735 736 737 738 739 740 741 742
	v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
				    GFP_KERNEL | __GFP_NOWARN);
	if (!v_addr) {
		IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
		chunk_sz = PAGE_SIZE;
		v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
					    &p_addr, GFP_KERNEL);
		if (!v_addr)
			return -ENOMEM;
	}
J
Johannes Berg 已提交
743

744
	for (offset = 0; offset < section->len; offset += chunk_sz) {
745 746
		u32 copy_size, dst_addr;
		bool extended_addr = false;
J
Johannes Berg 已提交
747

748
		copy_size = min_t(u32, chunk_sz, section->len - offset);
749 750 751 752 753 754 755 756 757
		dst_addr = section->offset + offset;

		if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
		    dst_addr <= IWL_FW_MEM_EXTENDED_END)
			extended_addr = true;

		if (extended_addr)
			iwl_set_bits_prph(trans, LMPM_CHICK,
					  LMPM_CHICK_EXTENDED_ADDR_SPACE);
758

J
Johannes Berg 已提交
759
		memcpy(v_addr, (u8 *)section->data + offset, copy_size);
760 761 762 763 764 765 766
		ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
						   copy_size);

		if (extended_addr)
			iwl_clear_bits_prph(trans, LMPM_CHICK,
					    LMPM_CHICK_EXTENDED_ADDR_SPACE);

J
Johannes Berg 已提交
767 768 769 770 771
		if (ret) {
			IWL_ERR(trans,
				"Could not load the [%d] uCode section\n",
				section_num);
			break;
D
David Spinadel 已提交
772
		}
J
Johannes Berg 已提交
773 774
	}

775
	dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
J
Johannes Berg 已提交
776 777 778
	return ret;
}

779 780 781 782
static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
					   const struct fw_img *image,
					   int cpu,
					   int *first_ucode_section)
783 784
{
	int shift_param;
785 786
	int i, ret = 0, sec_num = 0x1;
	u32 val, last_read_idx = 0;
787 788 789

	if (cpu == 1) {
		shift_param = 0;
790
		*first_ucode_section = 0;
791 792
	} else {
		shift_param = 16;
793
		(*first_ucode_section)++;
794 795
	}

796
	for (i = *first_ucode_section; i < image->num_sec; i++) {
797 798
		last_read_idx = i;

799 800 801 802 803 804
		/*
		 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
		 * CPU1 to CPU2.
		 * PAGING_SEPARATOR_SECTION delimiter - separate between
		 * CPU2 non paged to CPU2 paging sec.
		 */
805
		if (!image->sec[i].data ||
806 807
		    image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
		    image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
808 809 810
			IWL_DEBUG_FW(trans,
				     "Break since Data not valid or Empty section, sec = %d\n",
				     i);
811
			break;
812 813
		}

814 815 816
		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
		if (ret)
			return ret;
817

818
		/* Notify ucode of loaded section number and status */
819 820 821 822
		val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
		val = val | (sec_num << shift_param);
		iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);

823
		sec_num = (sec_num << 1) | 0x1;
824 825
	}

826 827
	*first_ucode_section = last_read_idx;

828 829
	iwl_enable_interrupts(trans);

830 831 832 833 834 835 836 837 838 839 840 841 842 843 844
	if (trans->cfg->use_tfh) {
		if (cpu == 1)
			iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
				       0xFFFF);
		else
			iwl_write_prph(trans, UREG_UCODE_LOAD_STATUS,
				       0xFFFFFFFF);
	} else {
		if (cpu == 1)
			iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
					   0xFFFF);
		else
			iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS,
					   0xFFFFFFFF);
	}
845

846 847
	return 0;
}
848

849 850
static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
				      const struct fw_img *image,
851 852
				      int cpu,
				      int *first_ucode_section)
853 854
{
	int i, ret = 0;
855
	u32 last_read_idx = 0;
856

857
	if (cpu == 1)
858
		*first_ucode_section = 0;
859
	else
860
		(*first_ucode_section)++;
861

862
	for (i = *first_ucode_section; i < image->num_sec; i++) {
863 864
		last_read_idx = i;

865 866 867 868 869 870
		/*
		 * CPU1_CPU2_SEPARATOR_SECTION delimiter - separate between
		 * CPU1 to CPU2.
		 * PAGING_SEPARATOR_SECTION delimiter - separate between
		 * CPU2 non paged to CPU2 paging sec.
		 */
871
		if (!image->sec[i].data ||
872 873
		    image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION ||
		    image->sec[i].offset == PAGING_SEPARATOR_SECTION) {
874 875 876
			IWL_DEBUG_FW(trans,
				     "Break since Data not valid or Empty section, sec = %d\n",
				     i);
877
			break;
878 879
		}

880 881 882
		ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
		if (ret)
			return ret;
883 884
	}

885 886
	*first_ucode_section = last_read_idx;

887 888 889
	return 0;
}

890
void iwl_pcie_apply_destination(struct iwl_trans *trans)
891
{
892
	const struct iwl_fw_dbg_dest_tlv_v1 *dest = trans->dbg_dest_tlv;
893 894
	int i;

895 896 897 898
	if (trans->ini_valid) {
		if (!trans->num_blocks)
			return;

899 900
		IWL_DEBUG_FW(trans,
			     "WRT: applying DRAM buffer[0] destination\n");
901 902 903 904 905 906 907
		iwl_write_umac_prph(trans, MON_BUFF_BASE_ADDR_VER2,
				    trans->fw_mon[0].physical >>
				    MON_BUFF_SHIFT_VER2);
		iwl_write_umac_prph(trans, MON_BUFF_END_ADDR_VER2,
				    (trans->fw_mon[0].physical +
				     trans->fw_mon[0].size - 256) >>
				    MON_BUFF_SHIFT_VER2);
908 909 910
		return;
	}

911 912 913 914
	IWL_INFO(trans, "Applying debug destination %s\n",
		 get_fw_dbg_mode_string(dest->monitor_mode));

	if (dest->monitor_mode == EXTERNAL_MODE)
915
		iwl_pcie_alloc_fw_monitor(trans, dest->size_power);
916 917 918
	else
		IWL_WARN(trans, "PCI should have external buffer debug\n");

919
	for (i = 0; i < trans->dbg_n_dest_reg; i++) {
920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
		u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
		u32 val = le32_to_cpu(dest->reg_ops[i].val);

		switch (dest->reg_ops[i].op) {
		case CSR_ASSIGN:
			iwl_write32(trans, addr, val);
			break;
		case CSR_SETBIT:
			iwl_set_bit(trans, addr, BIT(val));
			break;
		case CSR_CLEARBIT:
			iwl_clear_bit(trans, addr, BIT(val));
			break;
		case PRPH_ASSIGN:
			iwl_write_prph(trans, addr, val);
			break;
		case PRPH_SETBIT:
			iwl_set_bits_prph(trans, addr, BIT(val));
			break;
		case PRPH_CLEARBIT:
			iwl_clear_bits_prph(trans, addr, BIT(val));
			break;
942 943 944 945 946 947 948 949
		case PRPH_BLOCKBIT:
			if (iwl_read_prph(trans, addr) & BIT(val)) {
				IWL_ERR(trans,
					"BIT(%u) in address 0x%x is 1, stopping FW configuration\n",
					val, addr);
				goto monitor;
			}
			break;
950 951 952 953 954 955 956
		default:
			IWL_ERR(trans, "FW debug - unknown OP %d\n",
				dest->reg_ops[i].op);
			break;
		}
	}

957
monitor:
958
	if (dest->monitor_mode == EXTERNAL_MODE && trans->fw_mon[0].size) {
959
		iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
960
			       trans->fw_mon[0].physical >> dest->base_shift);
961
		if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000)
962
			iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
963 964
				       (trans->fw_mon[0].physical +
					trans->fw_mon[0].size - 256) >>
965 966 967
						dest->end_shift);
		else
			iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
968 969
				       (trans->fw_mon[0].physical +
					trans->fw_mon[0].size) >>
970
						dest->end_shift);
971 972 973
	}
}

974
static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
975
				const struct fw_img *image)
976
{
977
	int ret = 0;
978
	int first_ucode_section;
979

980
	IWL_DEBUG_FW(trans, "working with %s CPU\n",
981 982
		     image->is_dual_cpus ? "Dual" : "Single");

983 984 985 986
	/* load to FW the binary non secured sections of CPU1 */
	ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
	if (ret)
		return ret;
987 988

	if (image->is_dual_cpus) {
989 990 991 992
		/* set CPU2 header address */
		iwl_write_prph(trans,
			       LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
			       LMPM_SECURE_CPU2_HDR_MEM_SPACE);
993

994
		/* load to FW the binary sections of CPU2 */
995 996
		ret = iwl_pcie_load_cpu_sections(trans, image, 2,
						 &first_ucode_section);
997 998
		if (ret)
			return ret;
999
	}
1000

1001 1002 1003
	/* supported for 7000 only for the moment */
	if (iwlwifi_mod_params.fw_monitor &&
	    trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
1004
		iwl_pcie_alloc_fw_monitor(trans, 0);
1005

1006
		if (trans->fw_mon[0].size) {
1007
			iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
1008
				       trans->fw_mon[0].physical >> 4);
1009
			iwl_write_prph(trans, MON_BUFF_END_ADDR,
1010 1011
				       (trans->fw_mon[0].physical +
					trans->fw_mon[0].size) >> 4);
1012
		}
1013
	} else if (iwl_pcie_dbg_on(trans)) {
1014
		iwl_pcie_apply_destination(trans);
1015 1016
	}

1017 1018
	iwl_enable_interrupts(trans);

1019
	/* release CPU reset */
1020
	iwl_write32(trans, CSR_RESET, 0);
1021

1022 1023
	return 0;
}
1024

1025 1026
static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
					  const struct fw_img *image)
1027 1028 1029 1030 1031 1032 1033
{
	int ret = 0;
	int first_ucode_section;

	IWL_DEBUG_FW(trans, "working with %s CPU\n",
		     image->is_dual_cpus ? "Dual" : "Single");

1034
	if (iwl_pcie_dbg_on(trans))
1035 1036
		iwl_pcie_apply_destination(trans);

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	IWL_DEBUG_POWER(trans, "Original WFPM value = 0x%08X\n",
			iwl_read_prph(trans, WFPM_GP2));

	/*
	 * Set default value. On resume reading the values that were
	 * zeored can provide debug data on the resume flow.
	 * This is for debugging only and has no functional impact.
	 */
	iwl_write_prph(trans, WFPM_GP2, 0x01010101);

1047 1048 1049 1050 1051
	/* configure the ucode to be ready to get the secured image */
	/* release CPU reset */
	iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);

	/* load to FW the binary Secured sections of CPU1 */
1052 1053
	ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
					      &first_ucode_section);
1054 1055 1056 1057
	if (ret)
		return ret;

	/* load to FW the binary sections of CPU2 */
1058 1059
	return iwl_pcie_load_cpu_sections_8000(trans, image, 2,
					       &first_ucode_section);
1060 1061
}

1062
bool iwl_pcie_check_hw_rf_kill(struct iwl_trans *trans)
1063
{
1064
	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1065
	bool hw_rfkill = iwl_is_rfkill_set(trans);
1066 1067
	bool prev = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
	bool report;
1068

1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	if (hw_rfkill) {
		set_bit(STATUS_RFKILL_HW, &trans->status);
		set_bit(STATUS_RFKILL_OPMODE, &trans->status);
	} else {
		clear_bit(STATUS_RFKILL_HW, &trans->status);
		if (trans_pcie->opmode_down)
			clear_bit(STATUS_RFKILL_OPMODE, &trans->status);
	}

	report = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1079

1080 1081
	if (prev != report)
		iwl_trans_pcie_rf_kill(trans, report);
1082 1083 1084 1085

	return hw_rfkill;
}

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
struct iwl_causes_list {
	u32 cause_num;
	u32 mask_reg;
	u8 addr;
};

static struct iwl_causes_list causes_list[] = {
	{MSIX_FH_INT_CAUSES_D2S_CH0_NUM,	CSR_MSIX_FH_INT_MASK_AD, 0},
	{MSIX_FH_INT_CAUSES_D2S_CH1_NUM,	CSR_MSIX_FH_INT_MASK_AD, 0x1},
	{MSIX_FH_INT_CAUSES_S2D,		CSR_MSIX_FH_INT_MASK_AD, 0x3},
	{MSIX_FH_INT_CAUSES_FH_ERR,		CSR_MSIX_FH_INT_MASK_AD, 0x5},
	{MSIX_HW_INT_CAUSES_REG_ALIVE,		CSR_MSIX_HW_INT_MASK_AD, 0x10},
	{MSIX_HW_INT_CAUSES_REG_WAKEUP,		CSR_MSIX_HW_INT_MASK_AD, 0x11},
1099
	{MSIX_HW_INT_CAUSES_REG_IML,            CSR_MSIX_HW_INT_MASK_AD, 0x12},
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
	{MSIX_HW_INT_CAUSES_REG_CT_KILL,	CSR_MSIX_HW_INT_MASK_AD, 0x16},
	{MSIX_HW_INT_CAUSES_REG_RF_KILL,	CSR_MSIX_HW_INT_MASK_AD, 0x17},
	{MSIX_HW_INT_CAUSES_REG_PERIODIC,	CSR_MSIX_HW_INT_MASK_AD, 0x18},
	{MSIX_HW_INT_CAUSES_REG_SW_ERR,		CSR_MSIX_HW_INT_MASK_AD, 0x29},
	{MSIX_HW_INT_CAUSES_REG_SCD,		CSR_MSIX_HW_INT_MASK_AD, 0x2A},
	{MSIX_HW_INT_CAUSES_REG_FH_TX,		CSR_MSIX_HW_INT_MASK_AD, 0x2B},
	{MSIX_HW_INT_CAUSES_REG_HW_ERR,		CSR_MSIX_HW_INT_MASK_AD, 0x2D},
	{MSIX_HW_INT_CAUSES_REG_HAP,		CSR_MSIX_HW_INT_MASK_AD, 0x2E},
};

1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126
static struct iwl_causes_list causes_list_v2[] = {
	{MSIX_FH_INT_CAUSES_D2S_CH0_NUM,	CSR_MSIX_FH_INT_MASK_AD, 0},
	{MSIX_FH_INT_CAUSES_D2S_CH1_NUM,	CSR_MSIX_FH_INT_MASK_AD, 0x1},
	{MSIX_FH_INT_CAUSES_S2D,		CSR_MSIX_FH_INT_MASK_AD, 0x3},
	{MSIX_FH_INT_CAUSES_FH_ERR,		CSR_MSIX_FH_INT_MASK_AD, 0x5},
	{MSIX_HW_INT_CAUSES_REG_ALIVE,		CSR_MSIX_HW_INT_MASK_AD, 0x10},
	{MSIX_HW_INT_CAUSES_REG_IPC,		CSR_MSIX_HW_INT_MASK_AD, 0x11},
	{MSIX_HW_INT_CAUSES_REG_SW_ERR_V2,	CSR_MSIX_HW_INT_MASK_AD, 0x15},
	{MSIX_HW_INT_CAUSES_REG_CT_KILL,	CSR_MSIX_HW_INT_MASK_AD, 0x16},
	{MSIX_HW_INT_CAUSES_REG_RF_KILL,	CSR_MSIX_HW_INT_MASK_AD, 0x17},
	{MSIX_HW_INT_CAUSES_REG_PERIODIC,	CSR_MSIX_HW_INT_MASK_AD, 0x18},
	{MSIX_HW_INT_CAUSES_REG_SCD,		CSR_MSIX_HW_INT_MASK_AD, 0x2A},
	{MSIX_HW_INT_CAUSES_REG_FH_TX,		CSR_MSIX_HW_INT_MASK_AD, 0x2B},
	{MSIX_HW_INT_CAUSES_REG_HW_ERR,		CSR_MSIX_HW_INT_MASK_AD, 0x2D},
	{MSIX_HW_INT_CAUSES_REG_HAP,		CSR_MSIX_HW_INT_MASK_AD, 0x2E},
};

1127 1128 1129 1130
static void iwl_pcie_map_non_rx_causes(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
	int val = trans_pcie->def_irq | MSIX_NON_AUTO_CLEAR_CAUSE;
1131
	int i, arr_size =
1132
		(trans->cfg->device_family != IWL_DEVICE_FAMILY_22560) ?
1133
		ARRAY_SIZE(causes_list) : ARRAY_SIZE(causes_list_v2);
1134 1135 1136 1137 1138 1139

	/*
	 * Access all non RX causes and map them to the default irq.
	 * In case we are missing at least one interrupt vector,
	 * the first interrupt vector will serve non-RX and FBQ causes.
	 */
1140 1141
	for (i = 0; i < arr_size; i++) {
		struct iwl_causes_list *causes =
1142
			(trans->cfg->device_family != IWL_DEVICE_FAMILY_22560) ?
1143 1144 1145 1146 1147
			causes_list : causes_list_v2;

		iwl_write8(trans, CSR_MSIX_IVAR(causes[i].addr), val);
		iwl_clear_bit(trans, causes[i].mask_reg,
			      causes[i].cause_num);
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
	}
}

static void iwl_pcie_map_rx_causes(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	u32 offset =
		trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 1 : 0;
	u32 val, idx;

	/*
	 * The first RX queue - fallback queue, which is designated for
	 * management frame, command responses etc, is always mapped to the
	 * first interrupt vector. The other RX queues are mapped to
	 * the other (N - 2) interrupt vectors.
	 */
	val = BIT(MSIX_FH_INT_CAUSES_Q(0));
	for (idx = 1; idx < trans->num_rx_queues; idx++) {
		iwl_write8(trans, CSR_MSIX_RX_IVAR(idx),
			   MSIX_FH_INT_CAUSES_Q(idx - offset));
		val |= BIT(MSIX_FH_INT_CAUSES_Q(idx));
	}
	iwl_write32(trans, CSR_MSIX_FH_INT_MASK_AD, ~val);

	val = MSIX_FH_INT_CAUSES_Q(0);
	if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_NON_RX)
		val |= MSIX_NON_AUTO_CLEAR_CAUSE;
	iwl_write8(trans, CSR_MSIX_RX_IVAR(0), val);

	if (trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS)
		iwl_write8(trans, CSR_MSIX_RX_IVAR(1), val);
}

1181
void iwl_pcie_conf_msix_hw(struct iwl_trans_pcie *trans_pcie)
1182 1183 1184 1185
{
	struct iwl_trans *trans = trans_pcie->trans;

	if (!trans_pcie->msix_enabled) {
1186 1187
		if (trans->cfg->mq_rx_supported &&
		    test_bit(STATUS_DEVICE_ENABLED, &trans->status))
1188 1189
			iwl_write_umac_prph(trans, UREG_CHICK,
					    UREG_CHICK_MSI_ENABLE);
1190 1191
		return;
	}
1192 1193 1194 1195 1196 1197
	/*
	 * The IVAR table needs to be configured again after reset,
	 * but if the device is disabled, we can't write to
	 * prph.
	 */
	if (test_bit(STATUS_DEVICE_ENABLED, &trans->status))
1198
		iwl_write_umac_prph(trans, UREG_CHICK, UREG_CHICK_MSIX_ENABLE);
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209

	/*
	 * Each cause from the causes list above and the RX causes is
	 * represented as a byte in the IVAR table. The first nibble
	 * represents the bound interrupt vector of the cause, the second
	 * represents no auto clear for this cause. This will be set if its
	 * interrupt vector is bound to serve other causes.
	 */
	iwl_pcie_map_rx_causes(trans);

	iwl_pcie_map_non_rx_causes(trans);
1210 1211 1212 1213 1214 1215 1216
}

static void iwl_pcie_init_msix(struct iwl_trans_pcie *trans_pcie)
{
	struct iwl_trans *trans = trans_pcie->trans;

	iwl_pcie_conf_msix_hw(trans_pcie);
1217

1218 1219 1220 1221
	if (!trans_pcie->msix_enabled)
		return;

	trans_pcie->fh_init_mask = ~iwl_read32(trans, CSR_MSIX_FH_INT_MASK_AD);
1222
	trans_pcie->fh_mask = trans_pcie->fh_init_mask;
1223
	trans_pcie->hw_init_mask = ~iwl_read32(trans, CSR_MSIX_HW_INT_MASK_AD);
1224 1225 1226
	trans_pcie->hw_mask = trans_pcie->hw_init_mask;
}

1227
static void _iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
1228
{
1229
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1230

1231 1232 1233 1234 1235 1236 1237
	lockdep_assert_held(&trans_pcie->mutex);

	if (trans_pcie->is_down)
		return;

	trans_pcie->is_down = true;

1238
	/* Stop dbgc before stopping device */
1239
	_iwl_fw_dbg_stop_recording(trans, NULL);
1240

1241
	/* tell the device to stop sending interrupts */
1242 1243
	iwl_disable_interrupts(trans);

1244
	/* device going down, Stop using ICT table */
1245
	iwl_pcie_disable_ict(trans);
1246 1247 1248 1249 1250 1251 1252 1253

	/*
	 * If a HW restart happens during firmware loading,
	 * then the firmware loading might call this function
	 * and later it might be called again due to the
	 * restart. So don't process again if the device is
	 * already dead.
	 */
1254
	if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
1255 1256
		IWL_DEBUG_INFO(trans,
			       "DEVICE_ENABLED bit was set and is now cleared\n");
1257
		iwl_pcie_tx_stop(trans);
1258
		iwl_pcie_rx_stop(trans);
1259

1260
		/* Power-down device's busmaster DMA clocks */
1261
		if (!trans->cfg->apmg_not_supported) {
1262 1263 1264 1265
			iwl_write_prph(trans, APMG_CLK_DIS_REG,
				       APMG_CLK_VAL_DMA_CLK_RQT);
			udelay(5);
		}
1266 1267 1268
	}

	/* Make sure (redundant) we've released our request to stay awake */
1269
	iwl_clear_bit(trans, CSR_GP_CNTRL,
1270
		      BIT(trans->cfg->csr->flag_mac_access_req));
1271 1272

	/* Stop the device, and put it in low power state */
1273
	iwl_pcie_apm_stop(trans, false);
1274

1275
	iwl_trans_pcie_sw_reset(trans);
1276

1277 1278 1279 1280 1281 1282 1283 1284 1285
	/*
	 * Upon stop, the IVAR table gets erased, so msi-x won't
	 * work. This causes a bug in RF-KILL flows, since the interrupt
	 * that enables radio won't fire on the correct irq, and the
	 * driver won't be able to handle the interrupt.
	 * Configure the IVAR table again after reset.
	 */
	iwl_pcie_conf_msix_hw(trans_pcie);

1286 1287 1288 1289 1290 1291
	/*
	 * Upon stop, the APM issues an interrupt if HW RF kill is set.
	 * This is a bug in certain verions of the hardware.
	 * Certain devices also keep sending HW RF kill interrupt all
	 * the time, unless the interrupt is ACKed even if the interrupt
	 * should be masked. Re-ACK all the interrupts here.
1292 1293 1294
	 */
	iwl_disable_interrupts(trans);

D
Don Fry 已提交
1295
	/* clear all status bits */
1296 1297 1298
	clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
	clear_bit(STATUS_INT_ENABLED, &trans->status);
	clear_bit(STATUS_TPOWER_PMI, &trans->status);
1299 1300 1301 1302 1303 1304 1305

	/*
	 * Even if we stop the HW, we still want the RF kill
	 * interrupt
	 */
	iwl_enable_rfkill_int(trans);

1306
	/* re-take ownership to prevent other users from stealing the device */
1307
	iwl_pcie_prepare_card_hw(trans);
1308 1309
}

1310
void iwl_pcie_synchronize_irqs(struct iwl_trans *trans)
1311 1312 1313 1314 1315 1316
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (trans_pcie->msix_enabled) {
		int i;

1317
		for (i = 0; i < trans_pcie->alloc_vecs; i++)
1318 1319 1320 1321 1322 1323
			synchronize_irq(trans_pcie->msix_entries[i].vector);
	} else {
		synchronize_irq(trans_pcie->pci_dev->irq);
	}
}

1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
				   const struct fw_img *fw, bool run_in_rfkill)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	bool hw_rfkill;
	int ret;

	/* This may fail if AMT took ownership of the device */
	if (iwl_pcie_prepare_card_hw(trans)) {
		IWL_WARN(trans, "Exit HW not ready\n");
		ret = -EIO;
		goto out;
	}

	iwl_enable_rfkill_int(trans);

	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);

	/*
	 * We enabled the RF-Kill interrupt and the handler may very
	 * well be running. Disable the interrupts to make sure no other
	 * interrupt can be fired.
	 */
	iwl_disable_interrupts(trans);

	/* Make sure it finished running */
1350
	iwl_pcie_synchronize_irqs(trans);
1351 1352 1353 1354

	mutex_lock(&trans_pcie->mutex);

	/* If platform's RF_KILL switch is NOT set to KILL */
1355
	hw_rfkill = iwl_pcie_check_hw_rf_kill(trans);
1356 1357 1358 1359 1360 1361 1362 1363 1364
	if (hw_rfkill && !run_in_rfkill) {
		ret = -ERFKILL;
		goto out;
	}

	/* Someone called stop_device, don't try to start_fw */
	if (trans_pcie->is_down) {
		IWL_WARN(trans,
			 "Can't start_fw since the HW hasn't been started\n");
1365
		ret = -EIO;
1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
		goto out;
	}

	/* make sure rfkill handshake bits are cleared */
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
		    CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);

	/* clear (again), then enable host interrupts */
	iwl_write32(trans, CSR_INT, 0xFFFFFFFF);

	ret = iwl_pcie_nic_init(trans);
	if (ret) {
		IWL_ERR(trans, "Unable to init nic\n");
		goto out;
	}

	/*
	 * Now, we load the firmware and don't want to be interrupted, even
	 * by the RF-Kill interrupt (hence mask all the interrupt besides the
	 * FH_TX interrupt which is needed to load the firmware). If the
	 * RF-Kill switch is toggled, we will find out after having loaded
	 * the firmware and return the proper value to the caller.
	 */
	iwl_enable_fw_load_int(trans);

	/* really make sure rfkill handshake bits are cleared */
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
	iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);

	/* Load the given image to the HW */
1397
	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000)
1398 1399 1400 1401 1402
		ret = iwl_pcie_load_given_ucode_8000(trans, fw);
	else
		ret = iwl_pcie_load_given_ucode(trans, fw);

	/* re-check RF-Kill state since we may have missed the interrupt */
1403
	hw_rfkill = iwl_pcie_check_hw_rf_kill(trans);
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
	if (hw_rfkill && !run_in_rfkill)
		ret = -ERFKILL;

out:
	mutex_unlock(&trans_pcie->mutex);
	return ret;
}

static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
{
	iwl_pcie_reset_ict(trans);
	iwl_pcie_tx_start(trans, scd_addr);
}

1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
void iwl_trans_pcie_handle_stop_rfkill(struct iwl_trans *trans,
				       bool was_in_rfkill)
{
	bool hw_rfkill;

	/*
	 * Check again since the RF kill state may have changed while
	 * all the interrupts were disabled, in this case we couldn't
	 * receive the RF kill interrupt and update the state in the
	 * op_mode.
	 * Don't call the op_mode if the rkfill state hasn't changed.
	 * This allows the op_mode to call stop_device from the rfkill
	 * notification without endless recursion. Under very rare
	 * circumstances, we might have a small recursion if the rfkill
	 * state changed exactly now while we were called from stop_device.
	 * This is very unlikely but can happen and is supported.
	 */
	hw_rfkill = iwl_is_rfkill_set(trans);
	if (hw_rfkill) {
		set_bit(STATUS_RFKILL_HW, &trans->status);
		set_bit(STATUS_RFKILL_OPMODE, &trans->status);
	} else {
		clear_bit(STATUS_RFKILL_HW, &trans->status);
		clear_bit(STATUS_RFKILL_OPMODE, &trans->status);
	}
	if (hw_rfkill != was_in_rfkill)
		iwl_trans_pcie_rf_kill(trans, hw_rfkill);
}

1447 1448 1449
static void iwl_trans_pcie_stop_device(struct iwl_trans *trans, bool low_power)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1450
	bool was_in_rfkill;
1451 1452

	mutex_lock(&trans_pcie->mutex);
1453 1454
	trans_pcie->opmode_down = true;
	was_in_rfkill = test_bit(STATUS_RFKILL_OPMODE, &trans->status);
1455
	_iwl_trans_pcie_stop_device(trans, low_power);
1456
	iwl_trans_pcie_handle_stop_rfkill(trans, was_in_rfkill);
1457 1458 1459
	mutex_unlock(&trans_pcie->mutex);
}

1460 1461
void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
{
1462 1463 1464 1465 1466
	struct iwl_trans_pcie __maybe_unused *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

	lockdep_assert_held(&trans_pcie->mutex);

1467 1468
	IWL_WARN(trans, "reporting RF_KILL (radio %s)\n",
		 state ? "disabled" : "enabled");
1469 1470 1471 1472 1473 1474
	if (iwl_op_mode_hw_rf_kill(trans->op_mode, state)) {
		if (trans->cfg->gen2)
			_iwl_trans_pcie_gen2_stop_device(trans, true);
		else
			_iwl_trans_pcie_stop_device(trans, true);
	}
1475 1476
}

1477 1478
static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test,
				      bool reset)
1479
{
1480
	if (!reset) {
1481 1482 1483 1484 1485
		/* Enable persistence mode to avoid reset */
		iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
			    CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
	}

1486
	iwl_disable_interrupts(trans);
1487 1488 1489 1490 1491 1492 1493 1494

	/*
	 * in testing mode, the host stays awake and the
	 * hardware won't be reset (not even partially)
	 */
	if (test)
		return;

1495 1496
	iwl_pcie_disable_ict(trans);

1497
	iwl_pcie_synchronize_irqs(trans);
1498

1499
	iwl_clear_bit(trans, CSR_GP_CNTRL,
1500
		      BIT(trans->cfg->csr->flag_mac_access_req));
1501
	iwl_clear_bit(trans, CSR_GP_CNTRL,
1502
		      BIT(trans->cfg->csr->flag_init_done));
1503

1504
	if (reset) {
1505 1506 1507 1508 1509 1510 1511
		/*
		 * reset TX queues -- some of their registers reset during S3
		 * so if we don't reset everything here the D3 image would try
		 * to execute some invalid memory upon resume
		 */
		iwl_trans_pcie_tx_reset(trans);
	}
1512 1513 1514 1515 1516

	iwl_pcie_set_pwr(trans, true);
}

static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
1517
				    enum iwl_d3_status *status,
1518
				    bool test,  bool reset)
1519
{
1520
	struct iwl_trans_pcie *trans_pcie =  IWL_TRANS_GET_PCIE_TRANS(trans);
1521 1522 1523
	u32 val;
	int ret;

1524 1525 1526 1527 1528 1529
	if (test) {
		iwl_enable_interrupts(trans);
		*status = IWL_D3_STATUS_ALIVE;
		return 0;
	}

1530 1531
	iwl_set_bit(trans, CSR_GP_CNTRL,
		    BIT(trans->cfg->csr->flag_mac_access_req));
1532

1533 1534
	ret = iwl_finish_nic_init(trans);
	if (ret)
1535 1536
		return ret;

1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548
	/*
	 * Reconfigure IVAR table in case of MSIX or reset ict table in
	 * MSI mode since HW reset erased it.
	 * Also enables interrupts - none will happen as
	 * the device doesn't know we're waking it up, only when
	 * the opmode actually tells it after this call.
	 */
	iwl_pcie_conf_msix_hw(trans_pcie);
	if (!trans_pcie->msix_enabled)
		iwl_pcie_reset_ict(trans);
	iwl_enable_interrupts(trans);

1549 1550
	iwl_pcie_set_pwr(trans, false);

1551
	if (!reset) {
1552
		iwl_clear_bit(trans, CSR_GP_CNTRL,
1553
			      BIT(trans->cfg->csr->flag_mac_access_req));
1554 1555
	} else {
		iwl_trans_pcie_tx_reset(trans);
1556

1557 1558 1559 1560 1561 1562
		ret = iwl_pcie_rx_init(trans);
		if (ret) {
			IWL_ERR(trans,
				"Failed to resume the device (RX reset)\n");
			return ret;
		}
1563 1564
	}

1565
	IWL_DEBUG_POWER(trans, "WFPM value upon resume = 0x%08X\n",
1566
			iwl_read_umac_prph(trans, WFPM_GP2));
1567

1568 1569 1570 1571 1572 1573
	val = iwl_read32(trans, CSR_RESET);
	if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
		*status = IWL_D3_STATUS_RESET;
	else
		*status = IWL_D3_STATUS_ALIVE;

1574
	return 0;
1575 1576
}

1577 1578 1579 1580
static void iwl_pcie_set_interrupt_capa(struct pci_dev *pdev,
					struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1581
	int max_irqs, num_irqs, i, ret;
1582 1583
	u16 pci_cmd;

1584 1585 1586
	if (!trans->cfg->mq_rx_supported)
		goto enable_msi;

1587
	max_irqs = min_t(u32, num_online_cpus() + 2, IWL_MAX_RX_HW_QUEUES);
1588 1589
	for (i = 0; i < max_irqs; i++)
		trans_pcie->msix_entries[i].entry = i;
1590

1591 1592 1593 1594
	num_irqs = pci_enable_msix_range(pdev, trans_pcie->msix_entries,
					 MSIX_MIN_INTERRUPT_VECTORS,
					 max_irqs);
	if (num_irqs < 0) {
1595
		IWL_DEBUG_INFO(trans,
1596 1597 1598 1599 1600
			       "Failed to enable msi-x mode (ret %d). Moving to msi mode.\n",
			       num_irqs);
		goto enable_msi;
	}
	trans_pcie->def_irq = (num_irqs == max_irqs) ? num_irqs - 1 : 0;
1601

1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
	IWL_DEBUG_INFO(trans,
		       "MSI-X enabled. %d interrupt vectors were allocated\n",
		       num_irqs);

	/*
	 * In case the OS provides fewer interrupts than requested, different
	 * causes will share the same interrupt vector as follows:
	 * One interrupt less: non rx causes shared with FBQ.
	 * Two interrupts less: non rx causes shared with FBQ and RSS.
	 * More than two interrupts: we will use fewer RSS queues.
	 */
1613
	if (num_irqs <= max_irqs - 2) {
1614 1615 1616
		trans_pcie->trans->num_rx_queues = num_irqs + 1;
		trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX |
			IWL_SHARED_IRQ_FIRST_RSS;
1617
	} else if (num_irqs == max_irqs - 1) {
1618 1619 1620 1621
		trans_pcie->trans->num_rx_queues = num_irqs;
		trans_pcie->shared_vec_mask = IWL_SHARED_IRQ_NON_RX;
	} else {
		trans_pcie->trans->num_rx_queues = num_irqs - 1;
1622
	}
1623
	WARN_ON(trans_pcie->trans->num_rx_queues > IWL_MAX_RX_HW_QUEUES);
1624

1625 1626 1627 1628 1629 1630 1631 1632
	trans_pcie->alloc_vecs = num_irqs;
	trans_pcie->msix_enabled = true;
	return;

enable_msi:
	ret = pci_enable_msi(pdev);
	if (ret) {
		dev_err(&pdev->dev, "pci_enable_msi failed - %d\n", ret);
1633 1634 1635 1636 1637 1638 1639 1640 1641
		/* enable rfkill interrupt: hw bug w/a */
		pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
		if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
			pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
			pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
		}
	}
}

1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
static void iwl_pcie_irq_set_affinity(struct iwl_trans *trans)
{
	int iter_rx_q, i, ret, cpu, offset;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	i = trans_pcie->shared_vec_mask & IWL_SHARED_IRQ_FIRST_RSS ? 0 : 1;
	iter_rx_q = trans_pcie->trans->num_rx_queues - 1 + i;
	offset = 1 + i;
	for (; i < iter_rx_q ; i++) {
		/*
		 * Get the cpu prior to the place to search
		 * (i.e. return will be > i - 1).
		 */
		cpu = cpumask_next(i - offset, cpu_online_mask);
		cpumask_set_cpu(cpu, &trans_pcie->affinity_mask[i]);
		ret = irq_set_affinity_hint(trans_pcie->msix_entries[i].vector,
					    &trans_pcie->affinity_mask[i]);
		if (ret)
			IWL_ERR(trans_pcie->trans,
				"Failed to set affinity mask for IRQ %d\n",
				i);
	}
}

1666 1667 1668
static int iwl_pcie_init_msix_handler(struct pci_dev *pdev,
				      struct iwl_trans_pcie *trans_pcie)
{
1669
	int i;
1670

1671
	for (i = 0; i < trans_pcie->alloc_vecs; i++) {
1672
		int ret;
S
Sharon Dvir 已提交
1673
		struct msix_entry *msix_entry;
1674 1675 1676 1677
		const char *qname = queue_name(&pdev->dev, trans_pcie, i);

		if (!qname)
			return -ENOMEM;
S
Sharon Dvir 已提交
1678 1679 1680 1681 1682 1683 1684 1685 1686

		msix_entry = &trans_pcie->msix_entries[i];
		ret = devm_request_threaded_irq(&pdev->dev,
						msix_entry->vector,
						iwl_pcie_msix_isr,
						(i == trans_pcie->def_irq) ?
						iwl_pcie_irq_msix_handler :
						iwl_pcie_irq_rx_msix_handler,
						IRQF_SHARED,
1687
						qname,
S
Sharon Dvir 已提交
1688
						msix_entry);
1689 1690 1691
		if (ret) {
			IWL_ERR(trans_pcie->trans,
				"Error allocating IRQ %d\n", i);
S
Sharon Dvir 已提交
1692

1693 1694 1695
			return ret;
		}
	}
1696
	iwl_pcie_irq_set_affinity(trans_pcie->trans);
1697 1698 1699 1700

	return 0;
}

1701
static int iwl_trans_pcie_clear_persistence_bit(struct iwl_trans *trans)
1702
{
1703
	u32 hpm, wprot;
1704

1705 1706 1707 1708 1709 1710 1711 1712 1713
	switch (trans->cfg->device_family) {
	case IWL_DEVICE_FAMILY_9000:
		wprot = PREG_PRPH_WPROT_9000;
		break;
	case IWL_DEVICE_FAMILY_22000:
		wprot = PREG_PRPH_WPROT_22000;
		break;
	default:
		return 0;
1714
	}
1715

1716
	hpm = iwl_read_umac_prph_no_grab(trans, HPM_DEBUG);
1717
	if (hpm != 0xa5a5a5a0 && (hpm & PERSISTENCE_BIT)) {
1718
		u32 wprot_val = iwl_read_umac_prph_no_grab(trans, wprot);
1719

1720
		if (wprot_val & PREG_WFPM_ACCESS) {
1721 1722 1723 1724
			IWL_ERR(trans,
				"Error, can not clear persistence bit\n");
			return -EPERM;
		}
1725 1726
		iwl_write_umac_prph_no_grab(trans, HPM_DEBUG,
					    hpm & ~PERSISTENCE_BIT);
1727 1728
	}

1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
	return 0;
}

static int _iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int err;

	lockdep_assert_held(&trans_pcie->mutex);

	err = iwl_pcie_prepare_card_hw(trans);
	if (err) {
		IWL_ERR(trans, "Error while preparing HW: %d\n", err);
		return err;
	}

	err = iwl_trans_pcie_clear_persistence_bit(trans);
	if (err)
		return err;

1749
	iwl_trans_pcie_sw_reset(trans);
1750

1751 1752 1753
	err = iwl_pcie_apm_init(trans);
	if (err)
		return err;
1754

1755
	iwl_pcie_init_msix(trans_pcie);
1756

1757 1758 1759
	/* From now on, the op_mode will be kept updated about RF kill state */
	iwl_enable_rfkill_int(trans);

1760 1761
	trans_pcie->opmode_down = false;

1762 1763 1764
	/* Set is_down to false here so that...*/
	trans_pcie->is_down = false;

1765
	/* ...rfkill can call stop_device and set it false if needed */
1766
	iwl_pcie_check_hw_rf_kill(trans);
1767

1768 1769 1770 1771
	/* Make sure we sync here, because we'll need full access later */
	if (low_power)
		pm_runtime_resume(trans->dev);

J
Johannes Berg 已提交
1772
	return 0;
1773 1774
}

1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
static int iwl_trans_pcie_start_hw(struct iwl_trans *trans, bool low_power)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int ret;

	mutex_lock(&trans_pcie->mutex);
	ret = _iwl_trans_pcie_start_hw(trans, low_power);
	mutex_unlock(&trans_pcie->mutex);

	return ret;
}

1787
static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
1788
{
1789
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1790

1791 1792
	mutex_lock(&trans_pcie->mutex);

1793
	/* disable interrupts - don't enable HW RF kill interrupt */
1794 1795
	iwl_disable_interrupts(trans);

1796
	iwl_pcie_apm_stop(trans, true);
1797

1798
	iwl_disable_interrupts(trans);
1799

E
Emmanuel Grumbach 已提交
1800
	iwl_pcie_disable_ict(trans);
1801

1802
	mutex_unlock(&trans_pcie->mutex);
1803

1804
	iwl_pcie_synchronize_irqs(trans);
1805 1806
}

1807 1808
static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
{
1809
	writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1810 1811 1812 1813
}

static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
{
1814
	writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1815 1816 1817 1818
}

static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
{
1819
	return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
1820 1821
}

1822 1823 1824 1825 1826 1827 1828 1829
static u32 iwl_trans_pcie_prph_msk(struct iwl_trans *trans)
{
	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_22560)
		return 0x00FFFFFF;
	else
		return 0x000FFFFF;
}

1830 1831
static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
{
1832 1833
	u32 mask = iwl_trans_pcie_prph_msk(trans);

A
Amnon Paz 已提交
1834
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1835
			       ((reg & mask) | (3 << 24)));
1836 1837 1838 1839 1840 1841
	return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
}

static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
				      u32 val)
{
1842 1843
	u32 mask = iwl_trans_pcie_prph_msk(trans);

1844
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
1845
			       ((addr & mask) | (3 << 24)));
1846 1847 1848
	iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
}

1849
static void iwl_trans_pcie_configure(struct iwl_trans *trans,
1850
				     const struct iwl_trans_config *trans_cfg)
1851 1852 1853 1854
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans_pcie->cmd_queue = trans_cfg->cmd_queue;
1855
	trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
1856
	trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
1857 1858 1859 1860 1861 1862 1863
	if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
		trans_pcie->n_no_reclaim_cmds = 0;
	else
		trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
	if (trans_pcie->n_no_reclaim_cmds)
		memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
		       trans_pcie->n_no_reclaim_cmds * sizeof(u8));
1864

1865 1866 1867
	trans_pcie->rx_buf_size = trans_cfg->rx_buf_size;
	trans_pcie->rx_page_order =
		iwl_trans_get_rb_size_order(trans_pcie->rx_buf_size);
1868

1869
	trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
1870
	trans_pcie->scd_set_active = trans_cfg->scd_set_active;
1871
	trans_pcie->sw_csum_tx = trans_cfg->sw_csum_tx;
1872

1873 1874 1875
	trans_pcie->page_offs = trans_cfg->cb_data_offs;
	trans_pcie->dev_cmd_offs = trans_cfg->cb_data_offs + sizeof(void *);

1876 1877 1878
	trans->command_groups = trans_cfg->command_groups;
	trans->command_groups_size = trans_cfg->command_groups_size;

1879 1880 1881 1882 1883
	/* Initialize NAPI here - it should be before registering to mac80211
	 * in the opmode but after the HW struct is allocated.
	 * As this function may be called again in some corner cases don't
	 * do anything if NAPI was already initialized.
	 */
1884
	if (trans_pcie->napi_dev.reg_state != NETREG_DUMMY)
1885
		init_dummy_netdev(&trans_pcie->napi_dev);
1886 1887
}

1888
void iwl_trans_pcie_free(struct iwl_trans *trans)
1889
{
1890
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1891
	int i;
1892

1893
	iwl_pcie_synchronize_irqs(trans);
1894

1895 1896 1897 1898
	if (trans->cfg->gen2)
		iwl_pcie_gen2_tx_free(trans);
	else
		iwl_pcie_tx_free(trans);
1899
	iwl_pcie_rx_free(trans);
1900

1901 1902 1903 1904 1905
	if (trans_pcie->rba.alloc_wq) {
		destroy_workqueue(trans_pcie->rba.alloc_wq);
		trans_pcie->rba.alloc_wq = NULL;
	}

1906
	if (trans_pcie->msix_enabled) {
1907 1908 1909 1910 1911
		for (i = 0; i < trans_pcie->alloc_vecs; i++) {
			irq_set_affinity_hint(
				trans_pcie->msix_entries[i].vector,
				NULL);
		}
1912 1913 1914 1915 1916

		trans_pcie->msix_enabled = false;
	} else {
		iwl_pcie_free_ict(trans);
	}
1917

1918 1919
	iwl_pcie_free_fw_monitor(trans);

1920 1921 1922 1923 1924 1925 1926 1927 1928
	for_each_possible_cpu(i) {
		struct iwl_tso_hdr_page *p =
			per_cpu_ptr(trans_pcie->tso_hdr_page, i);

		if (p->page)
			__free_page(p->page);
	}

	free_percpu(trans_pcie->tso_hdr_page);
1929
	mutex_destroy(&trans_pcie->mutex);
1930
	iwl_trans_free(trans);
1931 1932
}

D
Don Fry 已提交
1933 1934 1935
static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
{
	if (state)
1936
		set_bit(STATUS_TPOWER_PMI, &trans->status);
D
Don Fry 已提交
1937
	else
1938
		clear_bit(STATUS_TPOWER_PMI, &trans->status);
D
Don Fry 已提交
1939 1940
}

1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
struct iwl_trans_pcie_removal {
	struct pci_dev *pdev;
	struct work_struct work;
};

static void iwl_trans_pcie_removal_wk(struct work_struct *wk)
{
	struct iwl_trans_pcie_removal *removal =
		container_of(wk, struct iwl_trans_pcie_removal, work);
	struct pci_dev *pdev = removal->pdev;
1951
	static char *prop[] = {"EVENT=INACCESSIBLE", NULL};
1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963

	dev_err(&pdev->dev, "Device gone - attempting removal\n");
	kobject_uevent_env(&pdev->dev.kobj, KOBJ_CHANGE, prop);
	pci_lock_rescan_remove();
	pci_dev_put(pdev);
	pci_stop_and_remove_bus_device(pdev);
	pci_unlock_rescan_remove();

	kfree(removal);
	module_put(THIS_MODULE);
}

1964 1965
static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans,
					   unsigned long *flags)
1966 1967
{
	int ret;
1968 1969 1970
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
1971

1972
	if (trans_pcie->cmd_hold_nic_awake)
1973 1974
		goto out;

1975
	/* this bit wakes up the NIC */
1976
	__iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1977
				 BIT(trans->cfg->csr->flag_mac_access_req));
1978
	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000)
1979
		udelay(2);
1980 1981 1982 1983 1984

	/*
	 * These bits say the device is running, and should keep running for
	 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
	 * but they do not indicate that embedded SRAM is restored yet;
1985 1986
	 * HW with volatile SRAM must save/restore contents to/from
	 * host DRAM when sleeping/waking for power-saving.
1987 1988 1989 1990 1991 1992 1993
	 * Each direction takes approximately 1/4 millisecond; with this
	 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
	 * series of register accesses are expected (e.g. reading Event Log),
	 * to keep device from sleeping.
	 *
	 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
	 * SRAM is okay/restored.  We don't check that here because this call
1994 1995 1996
	 * is just for hardware register access; but GP1 MAC_SLEEP
	 * check is a good idea before accessing the SRAM of HW with
	 * volatile SRAM (e.g. reading Event Log).
1997 1998 1999 2000 2001
	 *
	 * 5000 series and later (including 1000 series) have non-volatile SRAM,
	 * and do not save/restore SRAM when power cycling.
	 */
	ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
2002 2003
			   BIT(trans->cfg->csr->flag_val_mac_access_en),
			   (BIT(trans->cfg->csr->flag_mac_clock_ready) |
2004 2005
			    CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
	if (unlikely(ret < 0)) {
2006 2007
		u32 cntrl = iwl_read32(trans, CSR_GP_CNTRL);

2008 2009
		WARN_ONCE(1,
			  "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
2010 2011 2012 2013 2014 2015 2016
			  cntrl);

		iwl_trans_pcie_dump_regs(trans);

		if (iwlwifi_mod_params.remove_when_gone && cntrl == ~0U) {
			struct iwl_trans_pcie_removal *removal;

2017
			if (test_bit(STATUS_TRANS_DEAD, &trans->status))
2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
				goto err;

			IWL_ERR(trans, "Device gone - scheduling removal!\n");

			/*
			 * get a module reference to avoid doing this
			 * while unloading anyway and to avoid
			 * scheduling a work with code that's being
			 * removed.
			 */
			if (!try_module_get(THIS_MODULE)) {
				IWL_ERR(trans,
					"Module is being unloaded - abort\n");
				goto err;
			}

			removal = kzalloc(sizeof(*removal), GFP_ATOMIC);
			if (!removal) {
				module_put(THIS_MODULE);
				goto err;
			}
			/*
			 * we don't need to clear this flag, because
			 * the trans will be freed and reallocated.
			*/
2043
			set_bit(STATUS_TRANS_DEAD, &trans->status);
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054

			removal->pdev = to_pci_dev(trans->dev);
			INIT_WORK(&removal->work, iwl_trans_pcie_removal_wk);
			pci_dev_get(removal->pdev);
			schedule_work(&removal->work);
		} else {
			iwl_write32(trans, CSR_RESET,
				    CSR_RESET_REG_FLAG_FORCE_NMI);
		}

err:
2055 2056
		spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
		return false;
2057 2058
	}

2059
out:
2060 2061 2062 2063
	/*
	 * Fool sparse by faking we release the lock - sparse will
	 * track nic_access anyway.
	 */
2064
	__release(&trans_pcie->reg_lock);
2065 2066 2067
	return true;
}

2068 2069
static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
					      unsigned long *flags)
2070
{
2071
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2072

2073
	lockdep_assert_held(&trans_pcie->reg_lock);
2074 2075 2076 2077 2078

	/*
	 * Fool sparse by faking we acquiring the lock - sparse will
	 * track nic_access anyway.
	 */
2079
	__acquire(&trans_pcie->reg_lock);
2080

2081
	if (trans_pcie->cmd_hold_nic_awake)
2082 2083
		goto out;

2084
	__iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
2085
				   BIT(trans->cfg->csr->flag_mac_access_req));
2086 2087 2088 2089 2090 2091
	/*
	 * Above we read the CSR_GP_CNTRL register, which will flush
	 * any previous writes, but we need the write that clears the
	 * MAC_ACCESS_REQ bit to be performed before any other writes
	 * scheduled on different CPUs (after we drop reg_lock).
	 */
2092
out:
2093
	spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
2094 2095
}

2096 2097 2098 2099 2100 2101 2102
static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
				   void *buf, int dwords)
{
	unsigned long flags;
	int offs, ret = 0;
	u32 *vals = buf;

2103
	if (iwl_trans_grab_nic_access(trans, &flags)) {
2104 2105 2106
		iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
		for (offs = 0; offs < dwords; offs++)
			vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
2107
		iwl_trans_release_nic_access(trans, &flags);
2108 2109 2110 2111 2112 2113 2114
	} else {
		ret = -EBUSY;
	}
	return ret;
}

static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
2115
				    const void *buf, int dwords)
2116 2117 2118
{
	unsigned long flags;
	int offs, ret = 0;
2119
	const u32 *vals = buf;
2120

2121
	if (iwl_trans_grab_nic_access(trans, &flags)) {
2122 2123
		iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
		for (offs = 0; offs < dwords; offs++)
E
Emmanuel Grumbach 已提交
2124 2125
			iwl_write32(trans, HBUS_TARG_MEM_WDAT,
				    vals ? vals[offs] : 0);
2126
		iwl_trans_release_nic_access(trans, &flags);
2127 2128 2129 2130 2131
	} else {
		ret = -EBUSY;
	}
	return ret;
}
2132

2133 2134 2135 2136 2137 2138 2139 2140
static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
					    unsigned long txqs,
					    bool freeze)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int queue;

	for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
2141
		struct iwl_txq *txq = trans_pcie->txq[queue];
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155
		unsigned long now;

		spin_lock_bh(&txq->lock);

		now = jiffies;

		if (txq->frozen == freeze)
			goto next_queue;

		IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
				    freeze ? "Freezing" : "Waking", queue);

		txq->frozen = freeze;

2156
		if (txq->read_ptr == txq->write_ptr)
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
			goto next_queue;

		if (freeze) {
			if (unlikely(time_after(now,
						txq->stuck_timer.expires))) {
				/*
				 * The timer should have fired, maybe it is
				 * spinning right now on the lock.
				 */
				goto next_queue;
			}
			/* remember how long until the timer fires */
			txq->frozen_expiry_remainder =
				txq->stuck_timer.expires - now;
			del_timer(&txq->stuck_timer);
			goto next_queue;
		}

		/*
		 * Wake a non-empty queue -> arm timer with the
		 * remainder before it froze
		 */
		mod_timer(&txq->stuck_timer,
			  now + txq->frozen_expiry_remainder);

next_queue:
		spin_unlock_bh(&txq->lock);
	}
}

2187 2188 2189 2190 2191 2192
static void iwl_trans_pcie_block_txq_ptrs(struct iwl_trans *trans, bool block)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int i;

	for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
2193
		struct iwl_txq *txq = trans_pcie->txq[i];
2194 2195 2196 2197 2198 2199 2200 2201 2202 2203

		if (i == trans_pcie->cmd_queue)
			continue;

		spin_lock_bh(&txq->lock);

		if (!block && !(WARN_ON_ONCE(!txq->block))) {
			txq->block--;
			if (!txq->block) {
				iwl_write32(trans, HBUS_TARG_WRPTR,
2204
					    txq->write_ptr | (i << 8));
2205 2206 2207 2208 2209 2210 2211 2212 2213
			}
		} else if (block) {
			txq->block++;
		}

		spin_unlock_bh(&txq->lock);
	}
}

2214 2215
#define IWL_FLUSH_WAIT_MS	2000

2216 2217
void iwl_trans_pcie_log_scd_error(struct iwl_trans *trans, struct iwl_txq *txq)
{
2218 2219 2220 2221
	u32 txq_id = txq->id;
	u32 status;
	bool active;
	u8 fifo;
2222

2223 2224 2225
	if (trans->cfg->use_tfh) {
		IWL_ERR(trans, "Queue %d is stuck %d %d\n", txq_id,
			txq->read_ptr, txq->write_ptr);
2226 2227
		/* TODO: access new SCD registers and dump them */
		return;
2228
	}
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239

	status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id));
	fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
	active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));

	IWL_ERR(trans,
		"Queue %d is %sactive on fifo %d and stuck for %u ms. SW [%d, %d] HW [%d, %d] FH TRB=0x0%x\n",
		txq_id, active ? "" : "in", fifo,
		jiffies_to_msecs(txq->wd_timeout),
		txq->read_ptr, txq->write_ptr,
		iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq_id)) &
2240
			(trans->cfg->base_params->max_tfd_queue_size - 1),
2241
		iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq_id)) &
2242
			(trans->cfg->base_params->max_tfd_queue_size - 1),
2243
		iwl_read_direct32(trans, FH_TX_TRB_REG(fifo)));
2244 2245
}

2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
static int iwl_trans_pcie_rxq_dma_data(struct iwl_trans *trans, int queue,
				       struct iwl_trans_rxq_dma_data *data)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (queue >= trans->num_rx_queues || !trans_pcie->rxq)
		return -EINVAL;

	data->fr_bd_cb = trans_pcie->rxq[queue].bd_dma;
	data->urbd_stts_wrptr = trans_pcie->rxq[queue].rb_stts_dma;
	data->ur_bd_cb = trans_pcie->rxq[queue].used_bd_dma;
	data->fr_bd_wid = 0;

	return 0;
}

2262
static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, int txq_idx)
2263
{
2264
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2265
	struct iwl_txq *txq;
2266
	unsigned long now = jiffies;
2267
	bool overflow_tx;
2268 2269
	u8 wr_ptr;

2270
	/* Make sure the NIC is still alive in the bus */
2271 2272
	if (test_bit(STATUS_TRANS_DEAD, &trans->status))
		return -ENODEV;
2273

2274 2275 2276 2277 2278
	if (!test_bit(txq_idx, trans_pcie->queue_used))
		return -EINVAL;

	IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", txq_idx);
	txq = trans_pcie->txq[txq_idx];
2279 2280 2281 2282 2283 2284

	spin_lock_bh(&txq->lock);
	overflow_tx = txq->overflow_tx ||
		      !skb_queue_empty(&txq->overflow_q);
	spin_unlock_bh(&txq->lock);

2285
	wr_ptr = READ_ONCE(txq->write_ptr);
2286

2287 2288
	while ((txq->read_ptr != READ_ONCE(txq->write_ptr) ||
		overflow_tx) &&
2289 2290
	       !time_after(jiffies,
			   now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
2291
		u8 write_ptr = READ_ONCE(txq->write_ptr);
2292

2293 2294 2295 2296 2297 2298
		/*
		 * If write pointer moved during the wait, warn only
		 * if the TX came from op mode. In case TX came from
		 * trans layer (overflow TX) don't warn.
		 */
		if (WARN_ONCE(wr_ptr != write_ptr && !overflow_tx,
2299 2300 2301
			      "WR pointer moved while flushing %d -> %d\n",
			      wr_ptr, write_ptr))
			return -ETIMEDOUT;
2302 2303
		wr_ptr = write_ptr;

2304
		usleep_range(1000, 2000);
2305 2306 2307 2308 2309

		spin_lock_bh(&txq->lock);
		overflow_tx = txq->overflow_tx ||
			      !skb_queue_empty(&txq->overflow_q);
		spin_unlock_bh(&txq->lock);
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
	}

	if (txq->read_ptr != txq->write_ptr) {
		IWL_ERR(trans,
			"fail to flush all tx fifo queues Q %d\n", txq_idx);
		iwl_trans_pcie_log_scd_error(trans, txq);
		return -ETIMEDOUT;
	}

	IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", txq_idx);

	return 0;
}

static int iwl_trans_pcie_wait_txqs_empty(struct iwl_trans *trans, u32 txq_bm)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int cnt;
2328 2329 2330
	int ret = 0;

	/* waiting for all the tx frames complete might take a while */
2331
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
2332

W
Wey-Yi Guy 已提交
2333
		if (cnt == trans_pcie->cmd_queue)
2334
			continue;
2335 2336 2337 2338
		if (!test_bit(cnt, trans_pcie->queue_used))
			continue;
		if (!(BIT(cnt) & txq_bm))
			continue;
2339

2340 2341
		ret = iwl_trans_pcie_wait_txq_empty(trans, cnt);
		if (ret)
2342 2343
			break;
	}
2344

2345 2346 2347
	return ret;
}

2348 2349 2350
static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
					 u32 mask, u32 value)
{
2351
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2352 2353
	unsigned long flags;

2354
	spin_lock_irqsave(&trans_pcie->reg_lock, flags);
2355
	__iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
2356
	spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
2357 2358
}

2359
static void iwl_trans_pcie_ref(struct iwl_trans *trans)
2360 2361 2362 2363 2364 2365
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (iwlwifi_mod_params.d0i3_disable)
		return;

2366
	pm_runtime_get(&trans_pcie->pci_dev->dev);
2367 2368 2369 2370 2371

#ifdef CONFIG_PM
	IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
		      atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
#endif /* CONFIG_PM */
2372 2373
}

2374
static void iwl_trans_pcie_unref(struct iwl_trans *trans)
2375 2376 2377 2378 2379 2380
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (iwlwifi_mod_params.d0i3_disable)
		return;

2381 2382 2383
	pm_runtime_mark_last_busy(&trans_pcie->pci_dev->dev);
	pm_runtime_put_autosuspend(&trans_pcie->pci_dev->dev);

2384 2385 2386 2387
#ifdef CONFIG_PM
	IWL_DEBUG_RPM(trans, "runtime usage count: %d\n",
		      atomic_read(&trans_pcie->pci_dev->dev.power.usage_count));
#endif /* CONFIG_PM */
2388 2389
}

2390 2391
static const char *get_csr_string(int cmd)
{
J
Johannes Berg 已提交
2392
#define IWL_CMD(x) case x: return #x
2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
	switch (cmd) {
	IWL_CMD(CSR_HW_IF_CONFIG_REG);
	IWL_CMD(CSR_INT_COALESCING);
	IWL_CMD(CSR_INT);
	IWL_CMD(CSR_INT_MASK);
	IWL_CMD(CSR_FH_INT_STATUS);
	IWL_CMD(CSR_GPIO_IN);
	IWL_CMD(CSR_RESET);
	IWL_CMD(CSR_GP_CNTRL);
	IWL_CMD(CSR_HW_REV);
	IWL_CMD(CSR_EEPROM_REG);
	IWL_CMD(CSR_EEPROM_GP);
	IWL_CMD(CSR_OTP_GP_REG);
	IWL_CMD(CSR_GIO_REG);
	IWL_CMD(CSR_GP_UCODE_REG);
	IWL_CMD(CSR_GP_DRIVER_REG);
	IWL_CMD(CSR_UCODE_DRV_GP1);
	IWL_CMD(CSR_UCODE_DRV_GP2);
	IWL_CMD(CSR_LED_REG);
	IWL_CMD(CSR_DRAM_INT_TBL_REG);
	IWL_CMD(CSR_GIO_CHICKEN_BITS);
	IWL_CMD(CSR_ANA_PLL_CFG);
	IWL_CMD(CSR_HW_REV_WA_REG);
2416
	IWL_CMD(CSR_MONITOR_STATUS_REG);
2417 2418 2419 2420
	IWL_CMD(CSR_DBG_HPET_MEM_REG);
	default:
		return "UNKNOWN";
	}
J
Johannes Berg 已提交
2421
#undef IWL_CMD
2422 2423
}

2424
void iwl_pcie_dump_csr(struct iwl_trans *trans)
2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448
{
	int i;
	static const u32 csr_tbl[] = {
		CSR_HW_IF_CONFIG_REG,
		CSR_INT_COALESCING,
		CSR_INT,
		CSR_INT_MASK,
		CSR_FH_INT_STATUS,
		CSR_GPIO_IN,
		CSR_RESET,
		CSR_GP_CNTRL,
		CSR_HW_REV,
		CSR_EEPROM_REG,
		CSR_EEPROM_GP,
		CSR_OTP_GP_REG,
		CSR_GIO_REG,
		CSR_GP_UCODE_REG,
		CSR_GP_DRIVER_REG,
		CSR_UCODE_DRV_GP1,
		CSR_UCODE_DRV_GP2,
		CSR_LED_REG,
		CSR_DRAM_INT_TBL_REG,
		CSR_GIO_CHICKEN_BITS,
		CSR_ANA_PLL_CFG,
2449
		CSR_MONITOR_STATUS_REG,
2450 2451 2452 2453 2454 2455 2456 2457 2458
		CSR_HW_REV_WA_REG,
		CSR_DBG_HPET_MEM_REG
	};
	IWL_ERR(trans, "CSR values:\n");
	IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
		"CSR_INT_PERIODIC_REG)\n");
	for (i = 0; i <  ARRAY_SIZE(csr_tbl); i++) {
		IWL_ERR(trans, "  %25s: 0X%08x\n",
			get_csr_string(csr_tbl[i]),
2459
			iwl_read32(trans, csr_tbl[i]));
2460 2461 2462
	}
}

2463 2464 2465
#ifdef CONFIG_IWLWIFI_DEBUGFS
/* create and remove of files */
#define DEBUGFS_ADD_FILE(name, parent, mode) do {			\
2466 2467
	debugfs_create_file(#name, mode, parent, trans,			\
			    &iwl_dbgfs_##name##_ops);			\
2468 2469 2470 2471 2472 2473
} while (0)

/* file operation */
#define DEBUGFS_READ_FILE_OPS(name)					\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.read = iwl_dbgfs_##name##_read,				\
2474
	.open = simple_open,						\
2475 2476 2477
	.llseek = generic_file_llseek,					\
};

2478 2479 2480
#define DEBUGFS_WRITE_FILE_OPS(name)                                    \
static const struct file_operations iwl_dbgfs_##name##_ops = {          \
	.write = iwl_dbgfs_##name##_write,                              \
2481
	.open = simple_open,						\
2482 2483 2484
	.llseek = generic_file_llseek,					\
};

2485 2486 2487 2488
#define DEBUGFS_READ_WRITE_FILE_OPS(name)				\
static const struct file_operations iwl_dbgfs_##name##_ops = {		\
	.write = iwl_dbgfs_##name##_write,				\
	.read = iwl_dbgfs_##name##_read,				\
2489
	.open = simple_open,						\
2490 2491 2492 2493
	.llseek = generic_file_llseek,					\
};

static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
2494 2495
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
2496
{
2497
	struct iwl_trans *trans = file->private_data;
2498
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2499
	struct iwl_txq *txq;
2500 2501 2502 2503
	char *buf;
	int pos = 0;
	int cnt;
	int ret;
2504 2505
	size_t bufsz;

2506
	bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues;
2507

2508
	if (!trans_pcie->txq_memory)
2509
		return -EAGAIN;
J
Johannes Berg 已提交
2510

2511 2512 2513 2514
	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

2515
	for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
2516
		txq = trans_pcie->txq[cnt];
2517
		pos += scnprintf(buf + pos, bufsz - pos,
2518
				"hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n",
2519
				cnt, txq->read_ptr, txq->write_ptr,
2520
				!!test_bit(cnt, trans_pcie->queue_used),
2521
				 !!test_bit(cnt, trans_pcie->queue_stopped),
2522
				 txq->need_update, txq->frozen,
2523
				 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
2524 2525 2526 2527 2528 2529 2530
	}
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
2531 2532 2533
				       char __user *user_buf,
				       size_t count, loff_t *ppos)
{
2534
	struct iwl_trans *trans = file->private_data;
2535
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
	char *buf;
	int pos = 0, i, ret;
	size_t bufsz = sizeof(buf);

	bufsz = sizeof(char) * 121 * trans->num_rx_queues;

	if (!trans_pcie->rxq)
		return -EAGAIN;

	buf = kzalloc(bufsz, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;

	for (i = 0; i < trans->num_rx_queues && pos < bufsz; i++) {
		struct iwl_rxq *rxq = &trans_pcie->rxq[i];

		pos += scnprintf(buf + pos, bufsz - pos, "queue#: %2d\n",
				 i);
		pos += scnprintf(buf + pos, bufsz - pos, "\tread: %u\n",
				 rxq->read);
		pos += scnprintf(buf + pos, bufsz - pos, "\twrite: %u\n",
				 rxq->write);
		pos += scnprintf(buf + pos, bufsz - pos, "\twrite_actual: %u\n",
				 rxq->write_actual);
		pos += scnprintf(buf + pos, bufsz - pos, "\tneed_update: %2d\n",
				 rxq->need_update);
		pos += scnprintf(buf + pos, bufsz - pos, "\tfree_count: %u\n",
				 rxq->free_count);
		if (rxq->rb_stts) {
2565 2566
			u32 r =	__le16_to_cpu(iwl_get_closed_rb_stts(trans,
								     rxq));
2567 2568
			pos += scnprintf(buf + pos, bufsz - pos,
					 "\tclosed_rb_num: %u\n",
2569
					 r & 0x0FFF);
2570 2571 2572
		} else {
			pos += scnprintf(buf + pos, bufsz - pos,
					 "\tclosed_rb_num: Not Allocated\n");
2573
		}
2574
	}
2575 2576 2577 2578
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);

	return ret;
2579 2580
}

2581 2582
static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
					char __user *user_buf,
2583 2584
					size_t count, loff_t *ppos)
{
2585
	struct iwl_trans *trans = file->private_data;
2586
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2587 2588 2589 2590 2591 2592 2593 2594
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;

	int pos = 0;
	char *buf;
	int bufsz = 24 * 64; /* 24 items * 64 char per item */
	ssize_t ret;

	buf = kzalloc(bufsz, GFP_KERNEL);
J
Johannes Berg 已提交
2595
	if (!buf)
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
		return -ENOMEM;

	pos += scnprintf(buf + pos, bufsz - pos,
			"Interrupt Statistics Report:\n");

	pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
		isr_stats->hw);
	pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
		isr_stats->sw);
	if (isr_stats->sw || isr_stats->hw) {
		pos += scnprintf(buf + pos, bufsz - pos,
			"\tLast Restarting Code:  0x%X\n",
			isr_stats->err_code);
	}
#ifdef CONFIG_IWLWIFI_DEBUG
	pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
		isr_stats->sch);
	pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
		isr_stats->alive);
#endif
	pos += scnprintf(buf + pos, bufsz - pos,
		"HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);

	pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
		isr_stats->ctkill);

	pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
		isr_stats->wakeup);

	pos += scnprintf(buf + pos, bufsz - pos,
		"Rx command responses:\t\t %u\n", isr_stats->rx);

	pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
		isr_stats->tx);

	pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
		isr_stats->unhandled);

	ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
	kfree(buf);
	return ret;
}

static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
					 const char __user *user_buf,
					 size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
2644
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2645 2646
	struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
	u32 reset_flag;
2647
	int ret;
2648

2649 2650 2651
	ret = kstrtou32_from_user(user_buf, count, 16, &reset_flag);
	if (ret)
		return ret;
2652 2653 2654 2655 2656 2657
	if (reset_flag == 0)
		memset(isr_stats, 0, sizeof(*isr_stats));

	return count;
}

2658
static ssize_t iwl_dbgfs_csr_write(struct file *file,
2659 2660
				   const char __user *user_buf,
				   size_t count, loff_t *ppos)
2661 2662 2663
{
	struct iwl_trans *trans = file->private_data;

2664
	iwl_pcie_dump_csr(trans);
2665 2666 2667 2668 2669

	return count;
}

static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
2670 2671
				     char __user *user_buf,
				     size_t count, loff_t *ppos)
2672 2673
{
	struct iwl_trans *trans = file->private_data;
2674
	char *buf = NULL;
2675
	ssize_t ret;
2676

2677 2678 2679 2680 2681 2682 2683
	ret = iwl_dump_fh(trans, &buf);
	if (ret < 0)
		return ret;
	if (!buf)
		return -EINVAL;
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
	kfree(buf);
2684 2685 2686
	return ret;
}

2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
static ssize_t iwl_dbgfs_rfkill_read(struct file *file,
				     char __user *user_buf,
				     size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	char buf[100];
	int pos;

	pos = scnprintf(buf, sizeof(buf), "debug: %d\nhw: %d\n",
			trans_pcie->debug_rfkill,
			!(iwl_read32(trans, CSR_GP_CNTRL) &
				CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW));

	return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
}

static ssize_t iwl_dbgfs_rfkill_write(struct file *file,
				      const char __user *user_buf,
				      size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2710
	bool new_value;
2711 2712
	int ret;

2713
	ret = kstrtobool_from_user(user_buf, count, &new_value);
2714 2715
	if (ret)
		return ret;
2716
	if (new_value == trans_pcie->debug_rfkill)
2717 2718
		return count;
	IWL_WARN(trans, "changing debug rfkill %d->%d\n",
2719 2720
		 trans_pcie->debug_rfkill, new_value);
	trans_pcie->debug_rfkill = new_value;
2721 2722 2723 2724 2725
	iwl_pcie_handle_rfkill_irq(trans);

	return count;
}

2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856
static int iwl_dbgfs_monitor_data_open(struct inode *inode,
				       struct file *file)
{
	struct iwl_trans *trans = inode->i_private;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	if (!trans->dbg_dest_tlv ||
	    trans->dbg_dest_tlv->monitor_mode != EXTERNAL_MODE) {
		IWL_ERR(trans, "Debug destination is not set to DRAM\n");
		return -ENOENT;
	}

	if (trans_pcie->fw_mon_data.state != IWL_FW_MON_DBGFS_STATE_CLOSED)
		return -EBUSY;

	trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_OPEN;
	return simple_open(inode, file);
}

static int iwl_dbgfs_monitor_data_release(struct inode *inode,
					  struct file *file)
{
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(inode->i_private);

	if (trans_pcie->fw_mon_data.state == IWL_FW_MON_DBGFS_STATE_OPEN)
		trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_CLOSED;
	return 0;
}

static bool iwl_write_to_user_buf(char __user *user_buf, ssize_t count,
				  void *buf, ssize_t *size,
				  ssize_t *bytes_copied)
{
	int buf_size_left = count - *bytes_copied;

	buf_size_left = buf_size_left - (buf_size_left % sizeof(u32));
	if (*size > buf_size_left)
		*size = buf_size_left;

	*size -= copy_to_user(user_buf, buf, *size);
	*bytes_copied += *size;

	if (buf_size_left == *size)
		return true;
	return false;
}

static ssize_t iwl_dbgfs_monitor_data_read(struct file *file,
					   char __user *user_buf,
					   size_t count, loff_t *ppos)
{
	struct iwl_trans *trans = file->private_data;
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	void *cpu_addr = (void *)trans->fw_mon[0].block, *curr_buf;
	struct cont_rec *data = &trans_pcie->fw_mon_data;
	u32 write_ptr_addr, wrap_cnt_addr, write_ptr, wrap_cnt;
	ssize_t size, bytes_copied = 0;
	bool b_full;

	if (trans->dbg_dest_tlv) {
		write_ptr_addr =
			le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
		wrap_cnt_addr = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
	} else {
		write_ptr_addr = MON_BUFF_WRPTR;
		wrap_cnt_addr = MON_BUFF_CYCLE_CNT;
	}

	if (unlikely(!trans->dbg_rec_on))
		return 0;

	mutex_lock(&data->mutex);
	if (data->state ==
	    IWL_FW_MON_DBGFS_STATE_DISABLED) {
		mutex_unlock(&data->mutex);
		return 0;
	}

	/* write_ptr position in bytes rather then DW */
	write_ptr = iwl_read_prph(trans, write_ptr_addr) * sizeof(u32);
	wrap_cnt = iwl_read_prph(trans, wrap_cnt_addr);

	if (data->prev_wrap_cnt == wrap_cnt) {
		size = write_ptr - data->prev_wr_ptr;
		curr_buf = cpu_addr + data->prev_wr_ptr;
		b_full = iwl_write_to_user_buf(user_buf, count,
					       curr_buf, &size,
					       &bytes_copied);
		data->prev_wr_ptr += size;

	} else if (data->prev_wrap_cnt == wrap_cnt - 1 &&
		   write_ptr < data->prev_wr_ptr) {
		size = trans->fw_mon[0].size - data->prev_wr_ptr;
		curr_buf = cpu_addr + data->prev_wr_ptr;
		b_full = iwl_write_to_user_buf(user_buf, count,
					       curr_buf, &size,
					       &bytes_copied);
		data->prev_wr_ptr += size;

		if (!b_full) {
			size = write_ptr;
			b_full = iwl_write_to_user_buf(user_buf, count,
						       cpu_addr, &size,
						       &bytes_copied);
			data->prev_wr_ptr = size;
			data->prev_wrap_cnt++;
		}
	} else {
		if (data->prev_wrap_cnt == wrap_cnt - 1 &&
		    write_ptr > data->prev_wr_ptr)
			IWL_WARN(trans,
				 "write pointer passed previous write pointer, start copying from the beginning\n");
		else if (!unlikely(data->prev_wrap_cnt == 0 &&
				   data->prev_wr_ptr == 0))
			IWL_WARN(trans,
				 "monitor data is out of sync, start copying from the beginning\n");

		size = write_ptr;
		b_full = iwl_write_to_user_buf(user_buf, count,
					       cpu_addr, &size,
					       &bytes_copied);
		data->prev_wr_ptr = size;
		data->prev_wrap_cnt = wrap_cnt;
	}

	mutex_unlock(&data->mutex);

	return bytes_copied;
}

2857
DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
2858
DEBUGFS_READ_FILE_OPS(fh_reg);
2859 2860
DEBUGFS_READ_FILE_OPS(rx_queue);
DEBUGFS_READ_FILE_OPS(tx_queue);
2861
DEBUGFS_WRITE_FILE_OPS(csr);
2862
DEBUGFS_READ_WRITE_FILE_OPS(rfkill);
2863

2864 2865 2866 2867 2868 2869
static const struct file_operations iwl_dbgfs_monitor_data_ops = {
	.read = iwl_dbgfs_monitor_data_read,
	.open = iwl_dbgfs_monitor_data_open,
	.release = iwl_dbgfs_monitor_data_release,
};

2870
/* Create the debugfs files and directories */
2871
void iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans)
2872
{
2873 2874
	struct dentry *dir = trans->dbgfs_dir;

2875 2876 2877 2878 2879 2880
	DEBUGFS_ADD_FILE(rx_queue, dir, 0400);
	DEBUGFS_ADD_FILE(tx_queue, dir, 0400);
	DEBUGFS_ADD_FILE(interrupt, dir, 0600);
	DEBUGFS_ADD_FILE(csr, dir, 0200);
	DEBUGFS_ADD_FILE(fh_reg, dir, 0400);
	DEBUGFS_ADD_FILE(rfkill, dir, 0600);
2881
	DEBUGFS_ADD_FILE(monitor_data, dir, 0400);
2882
}
2883 2884 2885 2886 2887 2888 2889 2890 2891 2892

static void iwl_trans_pcie_debugfs_cleanup(struct iwl_trans *trans)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct cont_rec *data = &trans_pcie->fw_mon_data;

	mutex_lock(&data->mutex);
	data->state = IWL_FW_MON_DBGFS_STATE_DISABLED;
	mutex_unlock(&data->mutex);
}
2893
#endif /*CONFIG_IWLWIFI_DEBUGFS */
2894

2895
static u32 iwl_trans_pcie_get_cmdlen(struct iwl_trans *trans, void *tfd)
2896
{
2897
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2898 2899 2900
	u32 cmdlen = 0;
	int i;

2901
	for (i = 0; i < trans_pcie->max_tbs; i++)
2902
		cmdlen += iwl_pcie_tfd_tb_get_len(trans, tfd, i);
2903 2904 2905 2906

	return cmdlen;
}

2907 2908 2909 2910 2911 2912
static u32 iwl_trans_pcie_dump_rbs(struct iwl_trans *trans,
				   struct iwl_fw_error_dump_data **data,
				   int allocated_rb_nums)
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
2913 2914
	/* Dump RBs is supported only for pre-9000 devices (1 queue) */
	struct iwl_rxq *rxq = &trans_pcie->rxq[0];
2915 2916 2917 2918
	u32 i, r, j, rb_len = 0;

	spin_lock(&rxq->lock);

2919
	r = le16_to_cpu(iwl_get_closed_rb_stts(trans, rxq)) & 0x0FFF;
2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948

	for (i = rxq->read, j = 0;
	     i != r && j < allocated_rb_nums;
	     i = (i + 1) & RX_QUEUE_MASK, j++) {
		struct iwl_rx_mem_buffer *rxb = rxq->queue[i];
		struct iwl_fw_error_dump_rb *rb;

		dma_unmap_page(trans->dev, rxb->page_dma, max_len,
			       DMA_FROM_DEVICE);

		rb_len += sizeof(**data) + sizeof(*rb) + max_len;

		(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_RB);
		(*data)->len = cpu_to_le32(sizeof(*rb) + max_len);
		rb = (void *)(*data)->data;
		rb->index = cpu_to_le32(i);
		memcpy(rb->data, page_address(rxb->page), max_len);
		/* remap the page for the free benefit */
		rxb->page_dma = dma_map_page(trans->dev, rxb->page, 0,
						     max_len,
						     DMA_FROM_DEVICE);

		*data = iwl_fw_error_next_data(*data);
	}

	spin_unlock(&rxq->lock);

	return rb_len;
}
2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
#define IWL_CSR_TO_DUMP (0x250)

static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
				   struct iwl_fw_error_dump_data **data)
{
	u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
	__le32 *val;
	int i;

	(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
	(*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
	val = (void *)(*data)->data;

	for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
		*val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));

	*data = iwl_fw_error_next_data(*data);

	return csr_len;
}

2970 2971 2972 2973 2974 2975 2976 2977
static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
				       struct iwl_fw_error_dump_data **data)
{
	u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
	unsigned long flags;
	__le32 *val;
	int i;

2978
	if (!iwl_trans_grab_nic_access(trans, &flags))
2979 2980 2981 2982 2983 2984
		return 0;

	(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
	(*data)->len = cpu_to_le32(fh_regs_len);
	val = (void *)(*data)->data;

2985 2986 2987 2988 2989
	if (!trans->cfg->gen2)
		for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND;
		     i += sizeof(u32))
			*val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
	else
2990 2991
		for (i = iwl_umac_prph(trans, FH_MEM_LOWER_BOUND_GEN2);
		     i < iwl_umac_prph(trans, FH_MEM_UPPER_BOUND_GEN2);
2992 2993 2994
		     i += sizeof(u32))
			*val++ = cpu_to_le32(iwl_trans_pcie_read_prph(trans,
								      i));
2995 2996 2997 2998 2999 3000 3001 3002

	iwl_trans_release_nic_access(trans, &flags);

	*data = iwl_fw_error_next_data(*data);

	return sizeof(**data) + fh_regs_len;
}

3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
static u32
iwl_trans_pci_dump_marbh_monitor(struct iwl_trans *trans,
				 struct iwl_fw_error_dump_fw_mon *fw_mon_data,
				 u32 monitor_len)
{
	u32 buf_size_in_dwords = (monitor_len >> 2);
	u32 *buffer = (u32 *)fw_mon_data->data;
	unsigned long flags;
	u32 i;

3013
	if (!iwl_trans_grab_nic_access(trans, &flags))
3014 3015
		return 0;

3016
	iwl_write_umac_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x1);
3017
	for (i = 0; i < buf_size_in_dwords; i++)
3018 3019 3020
		buffer[i] = iwl_read_umac_prph_no_grab(trans,
						       MON_DMARB_RD_DATA_ADDR);
	iwl_write_umac_prph_no_grab(trans, MON_DMARB_RD_CTL_ADDR, 0x0);
3021 3022 3023 3024 3025 3026

	iwl_trans_release_nic_access(trans, &flags);

	return monitor_len;
}

3027 3028 3029 3030
static void
iwl_trans_pcie_dump_pointers(struct iwl_trans *trans,
			     struct iwl_fw_error_dump_fw_mon *fw_mon_data)
{
3031
	u32 base, base_high, write_ptr, write_ptr_val, wrap_cnt;
3032

3033 3034 3035 3036 3037 3038
	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
		base = DBGC_CUR_DBGBUF_BASE_ADDR_LSB;
		base_high = DBGC_CUR_DBGBUF_BASE_ADDR_MSB;
		write_ptr = DBGC_CUR_DBGBUF_STATUS;
		wrap_cnt = DBGC_DBGBUF_WRAP_AROUND;
	} else if (trans->ini_valid) {
3039 3040 3041
		base = iwl_umac_prph(trans, MON_BUFF_BASE_ADDR_VER2);
		write_ptr = iwl_umac_prph(trans, MON_BUFF_WRPTR_VER2);
		wrap_cnt = iwl_umac_prph(trans, MON_BUFF_CYCLE_CNT_VER2);
3042 3043 3044 3045 3046 3047 3048 3049 3050
	} else if (trans->dbg_dest_tlv) {
		write_ptr = le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
		wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
		base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
	} else {
		base = MON_BUFF_BASE_ADDR;
		write_ptr = MON_BUFF_WRPTR;
		wrap_cnt = MON_BUFF_CYCLE_CNT;
	}
3051 3052

	write_ptr_val = iwl_read_prph(trans, write_ptr);
3053 3054 3055 3056
	fw_mon_data->fw_mon_cycle_cnt =
		cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
	fw_mon_data->fw_mon_base_ptr =
		cpu_to_le32(iwl_read_prph(trans, base));
3057 3058 3059 3060 3061 3062
	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_AX210) {
		fw_mon_data->fw_mon_base_high_ptr =
			cpu_to_le32(iwl_read_prph(trans, base_high));
		write_ptr_val &= DBGC_CUR_DBGBUF_STATUS_OFFSET_MSK;
	}
	fw_mon_data->fw_mon_wr_ptr = cpu_to_le32(write_ptr_val);
3063 3064
}

3065 3066 3067 3068 3069 3070 3071
static u32
iwl_trans_pcie_dump_monitor(struct iwl_trans *trans,
			    struct iwl_fw_error_dump_data **data,
			    u32 monitor_len)
{
	u32 len = 0;

3072
	if ((trans->num_blocks &&
3073 3074 3075 3076
	     (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000 ||
	      trans->cfg->device_family >= IWL_DEVICE_FAMILY_AX210 ||
	      trans->ini_valid)) ||
	    (trans->dbg_dest_tlv && !trans->ini_valid)) {
3077 3078 3079 3080
		struct iwl_fw_error_dump_fw_mon *fw_mon_data;

		(*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
		fw_mon_data = (void *)(*data)->data;
3081 3082

		iwl_trans_pcie_dump_pointers(trans, fw_mon_data);
3083 3084

		len += sizeof(**data) + sizeof(*fw_mon_data);
3085
		if (trans->num_blocks) {
3086
			memcpy(fw_mon_data->data,
3087 3088
			       trans->fw_mon[0].block,
			       trans->fw_mon[0].size);
3089

3090
			monitor_len = trans->fw_mon[0].size;
3091
		} else if (trans->dbg_dest_tlv->monitor_mode == SMEM_MODE) {
3092
			u32 base = le32_to_cpu(fw_mon_data->fw_mon_base_ptr);
3093 3094 3095 3096
			/*
			 * Update pointers to reflect actual values after
			 * shifting
			 */
3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107
			if (trans->dbg_dest_tlv->version) {
				base = (iwl_read_prph(trans, base) &
					IWL_LDBG_M2S_BUF_BA_MSK) <<
				       trans->dbg_dest_tlv->base_shift;
				base *= IWL_M2S_UNIT_SIZE;
				base += trans->cfg->smem_offset;
			} else {
				base = iwl_read_prph(trans, base) <<
				       trans->dbg_dest_tlv->base_shift;
			}

3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126
			iwl_trans_read_mem(trans, base, fw_mon_data->data,
					   monitor_len / sizeof(u32));
		} else if (trans->dbg_dest_tlv->monitor_mode == MARBH_MODE) {
			monitor_len =
				iwl_trans_pci_dump_marbh_monitor(trans,
								 fw_mon_data,
								 monitor_len);
		} else {
			/* Didn't match anything - output no monitor data */
			monitor_len = 0;
		}

		len += monitor_len;
		(*data)->len = cpu_to_le32(monitor_len + sizeof(*fw_mon_data));
	}

	return len;
}

3127
static int iwl_trans_get_fw_monitor_len(struct iwl_trans *trans, u32 *len)
3128
{
3129
	if (trans->num_blocks) {
S
Shahar S Matityahu 已提交
3130 3131
		*len += sizeof(struct iwl_fw_error_dump_data) +
			sizeof(struct iwl_fw_error_dump_fw_mon) +
3132 3133
			trans->fw_mon[0].size;
		return trans->fw_mon[0].size;
3134
	} else if (trans->dbg_dest_tlv) {
S
Shahar S Matityahu 已提交
3135
		u32 base, end, cfg_reg, monitor_len;
3136

3137 3138 3139 3140 3141 3142 3143
		if (trans->dbg_dest_tlv->version == 1) {
			cfg_reg = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
			cfg_reg = iwl_read_prph(trans, cfg_reg);
			base = (cfg_reg & IWL_LDBG_M2S_BUF_BA_MSK) <<
				trans->dbg_dest_tlv->base_shift;
			base *= IWL_M2S_UNIT_SIZE;
			base += trans->cfg->smem_offset;
3144

3145 3146 3147 3148 3149 3150 3151
			monitor_len =
				(cfg_reg & IWL_LDBG_M2S_BUF_SIZE_MSK) >>
				trans->dbg_dest_tlv->end_shift;
			monitor_len *= IWL_M2S_UNIT_SIZE;
		} else {
			base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
			end = le32_to_cpu(trans->dbg_dest_tlv->end_reg);
3152

3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164
			base = iwl_read_prph(trans, base) <<
			       trans->dbg_dest_tlv->base_shift;
			end = iwl_read_prph(trans, end) <<
			      trans->dbg_dest_tlv->end_shift;

			/* Make "end" point to the actual end */
			if (trans->cfg->device_family >=
			    IWL_DEVICE_FAMILY_8000 ||
			    trans->dbg_dest_tlv->monitor_mode == MARBH_MODE)
				end += (1 << trans->dbg_dest_tlv->end_shift);
			monitor_len = end - base;
		}
S
Shahar S Matityahu 已提交
3165 3166 3167 3168
		*len += sizeof(struct iwl_fw_error_dump_data) +
			sizeof(struct iwl_fw_error_dump_fw_mon) +
			monitor_len;
		return monitor_len;
3169
	}
S
Shahar S Matityahu 已提交
3170 3171 3172 3173 3174
	return 0;
}

static struct iwl_trans_dump_data
*iwl_trans_pcie_dump_data(struct iwl_trans *trans,
3175
			  u32 dump_mask)
S
Shahar S Matityahu 已提交
3176 3177 3178 3179 3180 3181
{
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_fw_error_dump_data *data;
	struct iwl_txq *cmdq = trans_pcie->txq[trans_pcie->cmd_queue];
	struct iwl_fw_error_dump_txcmd *txcmd;
	struct iwl_trans_dump_data *dump_data;
3182
	u32 len, num_rbs = 0, monitor_len = 0;
S
Shahar S Matityahu 已提交
3183 3184 3185
	int i, ptr;
	bool dump_rbs = test_bit(STATUS_FW_ERROR, &trans->status) &&
			!trans->cfg->mq_rx_supported &&
3186 3187 3188 3189
			dump_mask & BIT(IWL_FW_ERROR_DUMP_RB);

	if (!dump_mask)
		return NULL;
S
Shahar S Matityahu 已提交
3190 3191 3192 3193 3194

	/* transport dump header */
	len = sizeof(*dump_data);

	/* host commands */
3195 3196 3197 3198
	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_TXCMD))
		len += sizeof(*data) +
			cmdq->n_window * (sizeof(*txcmd) +
					  TFD_MAX_PAYLOAD_SIZE);
S
Shahar S Matityahu 已提交
3199 3200

	/* FW monitor */
3201 3202
	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FW_MONITOR))
		monitor_len = iwl_trans_get_fw_monitor_len(trans, &len);
3203 3204

	/* CSR registers */
3205
	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_CSR))
3206
		len += sizeof(*data) + IWL_CSR_TO_DUMP;
3207 3208

	/* FH registers */
3209
	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FH_REGS)) {
3210 3211
		if (trans->cfg->gen2)
			len += sizeof(*data) +
3212 3213
			       (iwl_umac_prph(trans, FH_MEM_UPPER_BOUND_GEN2) -
				iwl_umac_prph(trans, FH_MEM_LOWER_BOUND_GEN2));
3214 3215 3216 3217 3218
		else
			len += sizeof(*data) +
			       (FH_MEM_UPPER_BOUND -
				FH_MEM_LOWER_BOUND);
	}
3219 3220

	if (dump_rbs) {
3221 3222
		/* Dump RBs is supported only for pre-9000 devices (1 queue) */
		struct iwl_rxq *rxq = &trans_pcie->rxq[0];
3223
		/* RBs */
3224 3225 3226
		num_rbs =
			le16_to_cpu(iwl_get_closed_rb_stts(trans, rxq))
			& 0x0FFF;
3227
		num_rbs = (num_rbs - rxq->read) & RX_QUEUE_MASK;
3228 3229 3230 3231 3232
		len += num_rbs * (sizeof(*data) +
				  sizeof(struct iwl_fw_error_dump_rb) +
				  (PAGE_SIZE << trans_pcie->rx_page_order));
	}

3233
	/* Paged memory for gen2 HW */
3234
	if (trans->cfg->gen2 && dump_mask & BIT(IWL_FW_ERROR_DUMP_PAGING))
3235
		for (i = 0; i < trans->init_dram.paging_cnt; i++)
3236 3237
			len += sizeof(*data) +
			       sizeof(struct iwl_fw_error_dump_paging) +
3238
			       trans->init_dram.paging[i].size;
3239

3240 3241 3242
	dump_data = vzalloc(len);
	if (!dump_data)
		return NULL;
3243 3244

	len = 0;
3245
	data = (void *)dump_data->data;
3246

3247
	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_TXCMD)) {
3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272
		u16 tfd_size = trans_pcie->tfd_size;

		data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
		txcmd = (void *)data->data;
		spin_lock_bh(&cmdq->lock);
		ptr = cmdq->write_ptr;
		for (i = 0; i < cmdq->n_window; i++) {
			u8 idx = iwl_pcie_get_cmd_index(cmdq, ptr);
			u32 caplen, cmdlen;

			cmdlen = iwl_trans_pcie_get_cmdlen(trans,
							   cmdq->tfds +
							   tfd_size * ptr);
			caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);

			if (cmdlen) {
				len += sizeof(*txcmd) + caplen;
				txcmd->cmdlen = cpu_to_le32(cmdlen);
				txcmd->caplen = cpu_to_le32(caplen);
				memcpy(txcmd->data, cmdq->entries[idx].cmd,
				       caplen);
				txcmd = (void *)((u8 *)txcmd->data + caplen);
			}

			ptr = iwl_queue_dec_wrap(trans, ptr);
3273
		}
3274
		spin_unlock_bh(&cmdq->lock);
3275

3276 3277 3278
		data->len = cpu_to_le32(len);
		len += sizeof(*data);
		data = iwl_fw_error_next_data(data);
3279
	}
3280

3281
	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_CSR))
3282
		len += iwl_trans_pcie_dump_csr(trans, &data);
3283
	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FH_REGS))
3284
		len += iwl_trans_pcie_fh_regs_dump(trans, &data);
3285 3286
	if (dump_rbs)
		len += iwl_trans_pcie_dump_rbs(trans, &data, num_rbs);
3287

3288
	/* Paged memory for gen2 HW */
3289
	if (trans->cfg->gen2 && dump_mask & BIT(IWL_FW_ERROR_DUMP_PAGING)) {
3290
		for (i = 0; i < trans->init_dram.paging_cnt; i++) {
3291
			struct iwl_fw_error_dump_paging *paging;
3292
			u32 page_len = trans->init_dram.paging[i].size;
3293 3294 3295 3296 3297 3298

			data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PAGING);
			data->len = cpu_to_le32(sizeof(*paging) + page_len);
			paging = (void *)data->data;
			paging->index = cpu_to_le32(i);
			memcpy(paging->data,
3299
			       trans->init_dram.paging[i].block, page_len);
3300 3301 3302 3303 3304
			data = iwl_fw_error_next_data(data);

			len += sizeof(*data) + sizeof(*paging) + page_len;
		}
	}
3305
	if (dump_mask & BIT(IWL_FW_ERROR_DUMP_FW_MONITOR))
3306
		len += iwl_trans_pcie_dump_monitor(trans, &data, monitor_len);
3307

3308 3309 3310
	dump_data->len = len;

	return dump_data;
3311
}
3312

3313 3314 3315
#ifdef CONFIG_PM_SLEEP
static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
{
3316 3317
	if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3 &&
	    (trans->system_pm_mode == IWL_PLAT_PM_MODE_D0I3))
3318 3319 3320 3321 3322 3323 3324
		return iwl_pci_fw_enter_d0i3(trans);

	return 0;
}

static void iwl_trans_pcie_resume(struct iwl_trans *trans)
{
3325 3326
	if (trans->runtime_pm_mode == IWL_PLAT_PM_MODE_D0I3 &&
	    (trans->system_pm_mode == IWL_PLAT_PM_MODE_D0I3))
3327 3328 3329 3330
		iwl_pci_fw_exit_d0i3(trans);
}
#endif /* CONFIG_PM_SLEEP */

3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341
#define IWL_TRANS_COMMON_OPS						\
	.op_mode_leave = iwl_trans_pcie_op_mode_leave,			\
	.write8 = iwl_trans_pcie_write8,				\
	.write32 = iwl_trans_pcie_write32,				\
	.read32 = iwl_trans_pcie_read32,				\
	.read_prph = iwl_trans_pcie_read_prph,				\
	.write_prph = iwl_trans_pcie_write_prph,			\
	.read_mem = iwl_trans_pcie_read_mem,				\
	.write_mem = iwl_trans_pcie_write_mem,				\
	.configure = iwl_trans_pcie_configure,				\
	.set_pmi = iwl_trans_pcie_set_pmi,				\
3342
	.sw_reset = iwl_trans_pcie_sw_reset,				\
3343 3344 3345 3346 3347 3348 3349
	.grab_nic_access = iwl_trans_pcie_grab_nic_access,		\
	.release_nic_access = iwl_trans_pcie_release_nic_access,	\
	.set_bits_mask = iwl_trans_pcie_set_bits_mask,			\
	.ref = iwl_trans_pcie_ref,					\
	.unref = iwl_trans_pcie_unref,					\
	.dump_data = iwl_trans_pcie_dump_data,				\
	.d3_suspend = iwl_trans_pcie_d3_suspend,			\
3350 3351
	.d3_resume = iwl_trans_pcie_d3_resume,				\
	.sync_nmi = iwl_trans_pcie_sync_nmi
3352 3353 3354 3355 3356 3357 3358 3359 3360

#ifdef CONFIG_PM_SLEEP
#define IWL_TRANS_PM_OPS						\
	.suspend = iwl_trans_pcie_suspend,				\
	.resume = iwl_trans_pcie_resume,
#else
#define IWL_TRANS_PM_OPS
#endif /* CONFIG_PM_SLEEP */

3361
static const struct iwl_trans_ops trans_ops_pcie = {
3362 3363
	IWL_TRANS_COMMON_OPS,
	IWL_TRANS_PM_OPS
3364
	.start_hw = iwl_trans_pcie_start_hw,
3365
	.fw_alive = iwl_trans_pcie_fw_alive,
3366
	.start_fw = iwl_trans_pcie_start_fw,
3367
	.stop_device = iwl_trans_pcie_stop_device,
3368

3369
	.send_cmd = iwl_trans_pcie_send_hcmd,
3370

3371 3372 3373 3374 3375 3376 3377 3378
	.tx = iwl_trans_pcie_tx,
	.reclaim = iwl_trans_pcie_reclaim,

	.txq_disable = iwl_trans_pcie_txq_disable,
	.txq_enable = iwl_trans_pcie_txq_enable,

	.txq_set_shared_mode = iwl_trans_pcie_txq_set_shared_mode,

3379 3380
	.wait_tx_queues_empty = iwl_trans_pcie_wait_txqs_empty,

3381 3382
	.freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
	.block_txq_ptrs = iwl_trans_pcie_block_txq_ptrs,
3383 3384 3385
#ifdef CONFIG_IWLWIFI_DEBUGFS
	.debugfs_cleanup = iwl_trans_pcie_debugfs_cleanup,
#endif
3386 3387 3388 3389 3390 3391
};

static const struct iwl_trans_ops trans_ops_pcie_gen2 = {
	IWL_TRANS_COMMON_OPS,
	IWL_TRANS_PM_OPS
	.start_hw = iwl_trans_pcie_start_hw,
3392 3393
	.fw_alive = iwl_trans_pcie_gen2_fw_alive,
	.start_fw = iwl_trans_pcie_gen2_start_fw,
3394
	.stop_device = iwl_trans_pcie_gen2_stop_device,
3395

3396
	.send_cmd = iwl_trans_pcie_gen2_send_hcmd,
3397

3398
	.tx = iwl_trans_pcie_gen2_tx,
3399
	.reclaim = iwl_trans_pcie_reclaim,
3400

3401 3402
	.txq_alloc = iwl_trans_pcie_dyn_txq_alloc,
	.txq_free = iwl_trans_pcie_dyn_txq_free,
3403
	.wait_txq_empty = iwl_trans_pcie_wait_txq_empty,
3404
	.rxq_dma_data = iwl_trans_pcie_rxq_dma_data,
3405 3406 3407
#ifdef CONFIG_IWLWIFI_DEBUGFS
	.debugfs_cleanup = iwl_trans_pcie_debugfs_cleanup,
#endif
3408
};
3409

3410
struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
3411 3412
				       const struct pci_device_id *ent,
				       const struct iwl_cfg *cfg)
3413 3414 3415
{
	struct iwl_trans_pcie *trans_pcie;
	struct iwl_trans *trans;
3416
	int ret, addr_size;
3417

S
Sharon Dvir 已提交
3418 3419 3420 3421
	ret = pcim_enable_device(pdev);
	if (ret)
		return ERR_PTR(ret);

3422 3423 3424 3425 3426 3427
	if (cfg->gen2)
		trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
					&pdev->dev, cfg, &trans_ops_pcie_gen2);
	else
		trans = iwl_trans_alloc(sizeof(struct iwl_trans_pcie),
					&pdev->dev, cfg, &trans_ops_pcie);
3428 3429
	if (!trans)
		return ERR_PTR(-ENOMEM);
3430 3431 3432 3433

	trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);

	trans_pcie->trans = trans;
3434
	trans_pcie->opmode_down = true;
J
Johannes Berg 已提交
3435
	spin_lock_init(&trans_pcie->irq_lock);
3436
	spin_lock_init(&trans_pcie->reg_lock);
3437
	mutex_init(&trans_pcie->mutex);
3438
	init_waitqueue_head(&trans_pcie->ucode_write_waitq);
3439 3440 3441 3442 3443
	trans_pcie->tso_hdr_page = alloc_percpu(struct iwl_tso_hdr_page);
	if (!trans_pcie->tso_hdr_page) {
		ret = -ENOMEM;
		goto out_no_pci;
	}
3444
	trans_pcie->debug_rfkill = -1;
J
Johannes Berg 已提交
3445

3446 3447 3448 3449 3450 3451 3452 3453 3454 3455
	if (!cfg->base_params->pcie_l1_allowed) {
		/*
		 * W/A - seems to solve weird behavior. We need to remove this
		 * if we don't want to stay in L1 all the time. This wastes a
		 * lot of power.
		 */
		pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
				       PCIE_LINK_STATE_L1 |
				       PCIE_LINK_STATE_CLKPM);
	}
3456

3457 3458
	trans_pcie->def_rx_queue = 0;

3459
	if (cfg->use_tfh) {
3460
		addr_size = 64;
3461
		trans_pcie->max_tbs = IWL_TFH_NUM_TBS;
3462
		trans_pcie->tfd_size = sizeof(struct iwl_tfh_tfd);
3463
	} else {
3464
		addr_size = 36;
3465
		trans_pcie->max_tbs = IWL_NUM_OF_TBS;
3466 3467
		trans_pcie->tfd_size = sizeof(struct iwl_tfd);
	}
3468 3469
	trans->max_skb_frags = IWL_PCIE_MAX_FRAGS(trans_pcie);

3470 3471
	pci_set_master(pdev);

3472
	ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(addr_size));
3473
	if (!ret)
3474 3475
		ret = pci_set_consistent_dma_mask(pdev,
						  DMA_BIT_MASK(addr_size));
3476 3477 3478 3479
	if (ret) {
		ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
		if (!ret)
			ret = pci_set_consistent_dma_mask(pdev,
3480
							  DMA_BIT_MASK(32));
3481
		/* both attempts failed: */
3482
		if (ret) {
3483
			dev_err(&pdev->dev, "No suitable DMA available\n");
S
Sharon Dvir 已提交
3484
			goto out_no_pci;
3485 3486 3487
		}
	}

S
Sharon Dvir 已提交
3488
	ret = pcim_iomap_regions_request_all(pdev, BIT(0), DRV_NAME);
3489
	if (ret) {
S
Sharon Dvir 已提交
3490 3491
		dev_err(&pdev->dev, "pcim_iomap_regions_request_all failed\n");
		goto out_no_pci;
3492 3493
	}

S
Sharon Dvir 已提交
3494
	trans_pcie->hw_base = pcim_iomap_table(pdev)[0];
3495
	if (!trans_pcie->hw_base) {
S
Sharon Dvir 已提交
3496
		dev_err(&pdev->dev, "pcim_iomap_table failed\n");
3497
		ret = -ENODEV;
S
Sharon Dvir 已提交
3498
		goto out_no_pci;
3499 3500 3501 3502 3503 3504
	}

	/* We disable the RETRY_TIMEOUT register (0x41) to keep
	 * PCI Tx retries from interfering with C3 CPU state */
	pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);

3505 3506 3507
	trans_pcie->pci_dev = pdev;
	iwl_disable_interrupts(trans);

3508
	trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
3509 3510 3511 3512 3513 3514
	if (trans->hw_rev == 0xffffffff) {
		dev_err(&pdev->dev, "HW_REV=0xFFFFFFFF, PCI issues?\n");
		ret = -EIO;
		goto out_no_pci;
	}

3515 3516 3517 3518 3519 3520
	/*
	 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
	 * changed, and now the revision step also includes bit 0-1 (no more
	 * "dash" value). To keep hw_rev backwards compatible - we'll store it
	 * in the old format.
	 */
3521
	if (trans->cfg->device_family >= IWL_DEVICE_FAMILY_8000) {
3522 3523
		unsigned long flags;

3524
		trans->hw_rev = (trans->hw_rev & 0xfff0) |
3525
				(CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
3526

3527 3528 3529
		ret = iwl_pcie_prepare_card_hw(trans);
		if (ret) {
			IWL_WARN(trans, "Exit HW not ready\n");
S
Sharon Dvir 已提交
3530
			goto out_no_pci;
3531 3532
		}

3533 3534 3535 3536
		/*
		 * in-order to recognize C step driver should read chip version
		 * id located at the AUX bus MISC address space.
		 */
3537 3538
		ret = iwl_finish_nic_init(trans);
		if (ret)
S
Sharon Dvir 已提交
3539
			goto out_no_pci;
3540

3541
		if (iwl_trans_grab_nic_access(trans, &flags)) {
3542 3543
			u32 hw_step;

3544 3545
			hw_step = iwl_read_umac_prph_no_grab(trans,
							     WFPM_CTRL_REG);
3546
			hw_step |= ENABLE_WFPM;
3547 3548
			iwl_write_umac_prph_no_grab(trans, WFPM_CTRL_REG,
						    hw_step);
3549 3550
			hw_step = iwl_read_prph_no_grab(trans,
							CNVI_AUX_MISC_CHIP);
3551 3552 3553 3554 3555 3556 3557 3558
			hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF;
			if (hw_step == 0x3)
				trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) |
						(SILICON_C_STEP << 2);
			iwl_trans_release_nic_access(trans, &flags);
		}
	}

3559 3560
	IWL_DEBUG_INFO(trans, "HW REV: 0x%0x\n", trans->hw_rev);

T
Tzipi Peres 已提交
3561
#if IS_ENABLED(CONFIG_IWLMVM)
3562
	trans->hw_rf_id = iwl_read32(trans, CSR_HW_RF_ID);
3563

3564 3565 3566 3567 3568 3569 3570 3571 3572
	if (cfg == &iwlax210_2ax_cfg_so_hr_a0) {
		if (trans->hw_rev == CSR_HW_REV_TYPE_TY) {
			trans->cfg = &iwlax210_2ax_cfg_ty_gf_a0;
		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
			   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_JF)) {
			trans->cfg = &iwlax210_2ax_cfg_so_jf_a0;
		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
			   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_GF)) {
			trans->cfg = &iwlax210_2ax_cfg_so_gf_a0;
3573 3574 3575
		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
			   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_GF4)) {
			trans->cfg = &iwlax210_2ax_cfg_so_gf4_a0;
3576
		}
3577
	} else if (cfg == &iwl_ax101_cfg_qu_hr) {
3578
		if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
3579 3580 3581 3582
		    CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_HR) &&
		    trans->hw_rev == CSR_HW_REV_TYPE_QNJ_B0) {
			trans->cfg = &iwl22000_2ax_cfg_qnj_hr_b0;
		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
3583
		    CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_HR)) {
3584
			trans->cfg = &iwl_ax101_cfg_qu_hr;
3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599
		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
			   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_JF)) {
			trans->cfg = &iwl22000_2ax_cfg_jf;
		} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
			   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_HRCDB)) {
			IWL_ERR(trans, "RF ID HRCDB is not supported\n");
			ret = -EINVAL;
			goto out_no_pci;
		} else {
			IWL_ERR(trans, "Unrecognized RF ID 0x%08x\n",
				CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id));
			ret = -EINVAL;
			goto out_no_pci;
		}
	} else if (CSR_HW_RF_ID_TYPE_CHIP_ID(trans->hw_rf_id) ==
3600
		   CSR_HW_RF_ID_TYPE_CHIP_ID(CSR_HW_RF_ID_TYPE_HR) &&
3601 3602 3603
		   ((trans->cfg != &iwl_ax200_cfg_cc &&
		    trans->cfg != &killer1650x_2ax_cfg &&
		    trans->cfg != &killer1650w_2ax_cfg) ||
3604
		    trans->hw_rev == CSR_HW_REV_TYPE_QNJ_B0)) {
T
Tzipi Peres 已提交
3605 3606 3607
		u32 hw_status;

		hw_status = iwl_read_prph(trans, UMAG_GEN_HW_STATUS);
3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619
		if (CSR_HW_RF_STEP(trans->hw_rf_id) == SILICON_B_STEP)
			/*
			* b step fw is the same for physical card and fpga
			*/
			trans->cfg = &iwl22000_2ax_cfg_qnj_hr_b0;
		else if ((hw_status & UMAG_GEN_HW_IS_FPGA) &&
			 CSR_HW_RF_STEP(trans->hw_rf_id) == SILICON_A_STEP) {
			trans->cfg = &iwl22000_2ax_cfg_qnj_hr_a0_f0;
		} else {
			/*
			* a step no FPGA
			*/
3620
			trans->cfg = &iwl22000_2ac_cfg_hr;
3621
		}
T
Tzipi Peres 已提交
3622 3623
	}
#endif
3624

3625
	iwl_pcie_set_interrupt_capa(pdev, trans);
E
Emmanuel Grumbach 已提交
3626
	trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
3627 3628
	snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
		 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
3629

3630
	/* Initialize the wait queue for commands */
3631
	init_waitqueue_head(&trans_pcie->wait_command_queue);
3632

3633 3634
	init_waitqueue_head(&trans_pcie->d0i3_waitq);

3635
	if (trans_pcie->msix_enabled) {
3636 3637
		ret = iwl_pcie_init_msix_handler(pdev, trans_pcie);
		if (ret)
S
Sharon Dvir 已提交
3638
			goto out_no_pci;
3639 3640 3641
	 } else {
		ret = iwl_pcie_alloc_ict(trans);
		if (ret)
S
Sharon Dvir 已提交
3642
			goto out_no_pci;
J
Johannes Berg 已提交
3643

S
Sharon Dvir 已提交
3644 3645 3646 3647
		ret = devm_request_threaded_irq(&pdev->dev, pdev->irq,
						iwl_pcie_isr,
						iwl_pcie_irq_handler,
						IRQF_SHARED, DRV_NAME, trans);
3648 3649 3650 3651 3652 3653
		if (ret) {
			IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
			goto out_free_ict;
		}
		trans_pcie->inta_mask = CSR_INI_SET_MASK;
	 }
3654

3655 3656 3657 3658
	trans_pcie->rba.alloc_wq = alloc_workqueue("rb_allocator",
						   WQ_HIGHPRI | WQ_UNBOUND, 1);
	INIT_WORK(&trans_pcie->rba.rx_alloc, iwl_pcie_rx_allocator_work);

3659 3660 3661 3662 3663 3664
#ifdef CONFIG_IWLWIFI_PCIE_RTPM
	trans->runtime_pm_mode = IWL_PLAT_PM_MODE_D0I3;
#else
	trans->runtime_pm_mode = IWL_PLAT_PM_MODE_DISABLED;
#endif /* CONFIG_IWLWIFI_PCIE_RTPM */

3665 3666 3667 3668 3669
#ifdef CONFIG_IWLWIFI_DEBUGFS
	trans_pcie->fw_mon_data.state = IWL_FW_MON_DBGFS_STATE_CLOSED;
	mutex_init(&trans_pcie->fw_mon_data.mutex);
#endif

3670 3671
	return trans;

J
Johannes Berg 已提交
3672 3673
out_free_ict:
	iwl_pcie_free_ict(trans);
3674
out_no_pci:
3675
	free_percpu(trans_pcie->tso_hdr_page);
3676
	iwl_trans_free(trans);
3677
	return ERR_PTR(ret);
3678
}
3679

3680
void iwl_trans_pcie_sync_nmi(struct iwl_trans *trans)
3681
{
3682
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
3683
	unsigned long timeout = jiffies + IWL_TRANS_NMI_TIMEOUT;
3684 3685 3686 3687 3688 3689 3690 3691 3692
	u32 inta_addr, sw_err_bit;

	if (trans_pcie->msix_enabled) {
		inta_addr = CSR_MSIX_HW_INT_CAUSES_AD;
		sw_err_bit = MSIX_HW_INT_CAUSES_REG_SW_ERR;
	} else {
		inta_addr = CSR_INT;
		sw_err_bit = CSR_INT_BIT_SW_ERR;
	}
3693 3694 3695 3696

	iwl_disable_interrupts(trans);
	iwl_force_nmi(trans);
	while (time_after(timeout, jiffies)) {
3697
		u32 inta_hw = iwl_read32(trans, inta_addr);
3698 3699

		/* Error detected by uCode */
3700
		if (inta_hw & sw_err_bit) {
3701
			/* Clear causes register */
3702
			iwl_write32(trans, inta_addr, inta_hw & sw_err_bit);
3703 3704 3705 3706 3707 3708 3709 3710
			break;
		}

		mdelay(1);
	}
	iwl_enable_interrupts(trans);
	iwl_trans_fw_error(trans);
}