i915_gem_tiling.c 10.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

28 29 30 31
#include <linux/string.h>
#include <linux/bitops.h>
#include <drm/drmP.h>
#include <drm/i915_drm.h>
32 33
#include "i915_drv.h"

34 35
/**
 * DOC: buffer object tiling
36
 *
37 38
 * i915_gem_set_tiling() and i915_gem_get_tiling() is the userspace interface to
 * declare fence register requirements.
39
 *
40 41 42
 * In principle GEM doesn't care at all about the internal data layout of an
 * object, and hence it also doesn't care about tiling or swizzling. There's two
 * exceptions:
43
 *
44 45 46 47 48 49 50 51 52 53
 * - For X and Y tiling the hardware provides detilers for CPU access, so called
 *   fences. Since there's only a limited amount of them the kernel must manage
 *   these, and therefore userspace must tell the kernel the object tiling if it
 *   wants to use fences for detiling.
 * - On gen3 and gen4 platforms have a swizzling pattern for tiled objects which
 *   depends upon the physical page frame number. When swapping such objects the
 *   page frame number might change and the kernel must be able to fix this up
 *   and hence now the tiling. Note that on a subset of platforms with
 *   asymmetric memory channel population the swizzling pattern changes in an
 *   unknown way, and for those the kernel simply forbids swapping completely.
54
 *
55 56 57 58
 * Since neither of this applies for new tiling layouts on modern platforms like
 * W, Ys and Yf tiling GEM only allows object tiling to be set to X or Y tiled.
 * Anything else can be handled in userspace entirely without the kernel's
 * invovlement.
59 60
 */

61
/* Check pitch constriants for all chips & tiling formats */
62
static bool
63 64
i915_tiling_ok(struct drm_device *dev, int stride, int size, int tiling_mode)
{
65
	int tile_width;
66 67 68 69 70

	/* Linear is always fine */
	if (tiling_mode == I915_TILING_NONE)
		return true;

71
	if (IS_GEN2(dev) ||
72
	    (tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev)))
73 74 75 76
		tile_width = 128;
	else
		tile_width = 512;

77
	/* check maximum stride & object size */
78 79 80 81 82 83
	/* i965+ stores the end address of the gtt mapping in the fence
	 * reg, so dont bother to check the size */
	if (INTEL_INFO(dev)->gen >= 7) {
		if (stride / 128 > GEN7_FENCE_MAX_PITCH_VAL)
			return false;
	} else if (INTEL_INFO(dev)->gen >= 4) {
84 85
		if (stride / 128 > I965_FENCE_MAX_PITCH_VAL)
			return false;
86
	} else {
87
		if (stride > 8192)
88
			return false;
89

90 91 92 93 94 95 96
		if (IS_GEN3(dev)) {
			if (size > I830_FENCE_MAX_SIZE_VAL << 20)
				return false;
		} else {
			if (size > I830_FENCE_MAX_SIZE_VAL << 19)
				return false;
		}
97 98
	}

99 100 101
	if (stride < tile_width)
		return false;

102
	/* 965+ just needs multiples of tile width */
103
	if (INTEL_INFO(dev)->gen >= 4) {
104 105 106 107 108 109 110 111 112 113 114 115
		if (stride & (tile_width - 1))
			return false;
		return true;
	}

	/* Pre-965 needs power of two tile widths */
	if (stride & (stride - 1))
		return false;

	return true;
}

116 117
/* Is the current GTT allocation valid for the change in tiling? */
static bool
118
i915_gem_object_fence_ok(struct drm_i915_gem_object *obj, int tiling_mode)
119
{
120
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
121
	u32 size;
122 123 124 125

	if (tiling_mode == I915_TILING_NONE)
		return true;

126
	if (INTEL_GEN(dev_priv) >= 4)
127 128
		return true;

129
	if (IS_GEN3(dev_priv)) {
130
		if (i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK)
131 132
			return false;
	} else {
133
		if (i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK)
134 135 136
			return false;
	}

137
	size = i915_gem_get_ggtt_size(dev_priv, obj->base.size, tiling_mode);
138
	if (i915_gem_obj_ggtt_size(obj) != size)
139 140
		return false;

141
	if (i915_gem_obj_ggtt_offset(obj) & (size - 1))
142
		return false;
143 144 145 146

	return true;
}

147
/**
148 149 150 151 152
 * i915_gem_set_tiling - IOCTL handler to set tiling mode
 * @dev: DRM device
 * @data: data pointer for the ioctl
 * @file: DRM file for the ioctl call
 *
153 154
 * Sets the tiling mode of an object, returning the required swizzling of
 * bit 6 of addresses in the object.
155 156 157 158 159
 *
 * Called by the user via ioctl.
 *
 * Returns:
 * Zero on success, negative errno on failure.
160 161 162
 */
int
i915_gem_set_tiling(struct drm_device *dev, void *data,
163
		   struct drm_file *file)
164 165
{
	struct drm_i915_gem_set_tiling *args = data;
166
	struct drm_i915_private *dev_priv = to_i915(dev);
167
	struct drm_i915_gem_object *obj;
168
	int ret = 0;
169

170 171
	obj = i915_gem_object_lookup(file, args->handle);
	if (!obj)
172
		return -ENOENT;
173

174 175
	if (!i915_tiling_ok(dev,
			    args->stride, obj->base.size, args->tiling_mode)) {
176
		i915_gem_object_put_unlocked(obj);
177
		return -EINVAL;
178
	}
179

180 181
	intel_runtime_pm_get(dev_priv);

182
	mutex_lock(&dev->struct_mutex);
183
	if (obj->pin_display || obj->framebuffer_references) {
184 185
		ret = -EBUSY;
		goto err;
186 187
	}

188 189
	if (args->tiling_mode == I915_TILING_NONE) {
		args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
190
		args->stride = 0;
191 192 193 194 195
	} else {
		if (args->tiling_mode == I915_TILING_X)
			args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
		else
			args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
196 197 198 199 200 201 202 203 204 205 206 207 208

		/* Hide bit 17 swizzling from the user.  This prevents old Mesa
		 * from aborting the application on sw fallbacks to bit 17,
		 * and we use the pread/pwrite bit17 paths to swizzle for it.
		 * If there was a user that was relying on the swizzle
		 * information for drm_intel_bo_map()ed reads/writes this would
		 * break it, but we don't have any of those.
		 */
		if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
			args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
		if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
			args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;

209 210 211 212
		/* If we can't handle the swizzling, make it untiled. */
		if (args->swizzle_mode == I915_BIT_6_SWIZZLE_UNKNOWN) {
			args->tiling_mode = I915_TILING_NONE;
			args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
213
			args->stride = 0;
214 215
		}
	}
216

217 218
	if (args->tiling_mode != obj->tiling_mode ||
	    args->stride != obj->stride) {
219 220 221
		/* We need to rebind the object if its current allocation
		 * no longer meets the alignment restrictions for its new
		 * tiling mode. Otherwise we can just leave it alone, but
222 223 224
		 * need to ensure that any fence register is updated before
		 * the next fenced (either through the GTT or by the BLT unit
		 * on older GPUs) access.
225 226 227 228 229
		 *
		 * After updating the tiling parameters, we then flag whether
		 * we need to update an associated fence register. Note this
		 * has to also include the unfenced register the GPU uses
		 * whilst executing a fenced command for an untiled object.
230
		 */
231 232
		if (obj->map_and_fenceable &&
		    !i915_gem_object_fence_ok(obj, args->tiling_mode))
233
			ret = i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
234 235

		if (ret == 0) {
236 237 238 239 240 241 242 243 244
			if (obj->pages &&
			    obj->madv == I915_MADV_WILLNEED &&
			    dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
				if (args->tiling_mode == I915_TILING_NONE)
					i915_gem_object_unpin_pages(obj);
				if (obj->tiling_mode == I915_TILING_NONE)
					i915_gem_object_pin_pages(obj);
			}

245
			obj->fence_dirty =
246 247
				!i915_gem_active_is_idle(&obj->last_fence,
							 &dev->struct_mutex) ||
248 249
				obj->fence_reg != I915_FENCE_REG_NONE;

250 251
			obj->tiling_mode = args->tiling_mode;
			obj->stride = args->stride;
252 253 254

			/* Force the fence to be reacquired for GTT access */
			i915_gem_release_mmap(obj);
255
		}
256
	}
257 258 259
	/* we have to maintain this existing ABI... */
	args->stride = obj->stride;
	args->tiling_mode = obj->tiling_mode;
260 261 262 263

	/* Try to preallocate memory required to save swizzling on put-pages */
	if (i915_gem_object_needs_bit17_swizzle(obj)) {
		if (obj->bit_17 == NULL) {
D
Daniel Vetter 已提交
264
			obj->bit_17 = kcalloc(BITS_TO_LONGS(obj->base.size >> PAGE_SHIFT),
265 266 267 268 269 270 271
					      sizeof(long), GFP_KERNEL);
		}
	} else {
		kfree(obj->bit_17);
		obj->bit_17 = NULL;
	}

272
err:
273
	i915_gem_object_put(obj);
274
	mutex_unlock(&dev->struct_mutex);
275

276 277
	intel_runtime_pm_put(dev_priv);

278
	return ret;
279 280 281
}

/**
282 283 284 285 286
 * i915_gem_get_tiling - IOCTL handler to get tiling mode
 * @dev: DRM device
 * @data: data pointer for the ioctl
 * @file: DRM file for the ioctl call
 *
287
 * Returns the current tiling mode and required bit 6 swizzling for the object.
288 289 290 291 292
 *
 * Called by the user via ioctl.
 *
 * Returns:
 * Zero on success, negative errno on failure.
293 294 295
 */
int
i915_gem_get_tiling(struct drm_device *dev, void *data,
296
		   struct drm_file *file)
297 298
{
	struct drm_i915_gem_get_tiling *args = data;
299
	struct drm_i915_private *dev_priv = to_i915(dev);
300
	struct drm_i915_gem_object *obj;
301

302 303
	obj = i915_gem_object_lookup(file, args->handle);
	if (!obj)
304
		return -ENOENT;
305

306 307
	args->tiling_mode = READ_ONCE(obj->tiling_mode);
	switch (args->tiling_mode) {
308 309 310 311 312 313 314 315 316 317 318 319 320
	case I915_TILING_X:
		args->swizzle_mode = dev_priv->mm.bit_6_swizzle_x;
		break;
	case I915_TILING_Y:
		args->swizzle_mode = dev_priv->mm.bit_6_swizzle_y;
		break;
	case I915_TILING_NONE:
		args->swizzle_mode = I915_BIT_6_SWIZZLE_NONE;
		break;
	default:
		DRM_ERROR("unknown tiling mode\n");
	}

321
	/* Hide bit 17 from the user -- see comment in i915_gem_set_tiling */
322 323 324 325
	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		args->phys_swizzle_mode = I915_BIT_6_SWIZZLE_UNKNOWN;
	else
		args->phys_swizzle_mode = args->swizzle_mode;
326 327 328 329 330
	if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_17)
		args->swizzle_mode = I915_BIT_6_SWIZZLE_9;
	if (args->swizzle_mode == I915_BIT_6_SWIZZLE_9_10_17)
		args->swizzle_mode = I915_BIT_6_SWIZZLE_9_10;

331
	i915_gem_object_put_unlocked(obj);
332 333
	return 0;
}