sata_mv.c 71.5 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
4
 * Copyright 2005: EMC Corporation, all rights reserved.
5
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

J
Jeff Garzik 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
/*
  sata_mv TODO list:

  1) Needs a full errata audit for all chipsets.  I implemented most
  of the errata workarounds found in the Marvell vendor driver, but
  I distinctly remember a couple workarounds (one related to PCI-X)
  are still needed.

  4) Add NCQ support (easy to intermediate, once new-EH support appears)

  5) Investigate problems with PCI Message Signalled Interrupts (MSI).

  6) Add port multiplier support (intermediate)

  8) Develop a low-power-consumption strategy, and implement it.

  9) [Experiment, low priority] See if ATAPI can be supported using
  "unknown FIS" or "vendor-specific FIS" support, or something creative
  like that.

  10) [Experiment, low priority] Investigate interrupt coalescing.
  Quite often, especially with PCI Message Signalled Interrupts (MSI),
  the overhead reduced by interrupt mitigation is quite often not
  worth the latency cost.

  11) [Experiment, Marvell value added] Is it possible to use target
  mode to cross-connect two Linux boxes with Marvell cards?  If so,
  creating LibATA target mode support would be very interesting.

  Target mode, for those without docs, is the ability to directly
  connect two SATA controllers.

  13) Verify that 7042 is fully supported.  I only have a 6042.

*/


61 62 63 64 65 66 67 68
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
69
#include <linux/device.h>
70
#include <scsi/scsi_host.h>
71
#include <scsi/scsi_cmnd.h>
J
Jeff Garzik 已提交
72
#include <scsi/scsi_device.h>
73 74 75
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
J
Jeff Garzik 已提交
76
#define DRV_VERSION	"1.01"
77 78 79 80 81 82 83 84 85 86 87 88

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
89 90 91 92 93 94
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

95
	MV_SATAHC0_REG_BASE	= 0x20000,
96
	MV_FLASH_CTL		= 0x1046c,
97 98
	MV_GPIO_PORT_CTL	= 0x104f0,
	MV_RESET_CFG		= 0x180d8,
99 100 101 102 103 104

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

105 106 107 108 109 110 111 112 113 114 115 116 117 118
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
	MV_MAX_SG_CT		= 176,
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
	MV_PORT_PRIV_DMA_SZ	= (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),

119 120 121
	MV_PORTS_PER_HC		= 4,
	/* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
	MV_PORT_HC_SHIFT	= 2,
122
	/* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
123 124 125 126 127
	MV_PORT_MASK		= 3,

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
128
	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
129 130
				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
				  ATA_FLAG_PIO_POLLING,
131
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
132

133 134
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
135 136
	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
137 138 139 140 141
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,
142 143
	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
144 145 146

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

147 148
	/* PCI interface registers */

149 150
	PCI_COMMAND_OFS		= 0xc00,

151 152 153 154 155
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

156 157 158 159 160 161 162 163 164 165 166 167 168
	MV_PCI_MODE		= 0xd00,
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
	MV_PCI_XBAR_TMOUT	= 0x1d04,
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

	PCI_IRQ_CAUSE_OFS		= 0x1d58,
	PCI_IRQ_MASK_OFS		= 0x1d5c,
169 170 171 172 173 174 175 176 177 178 179
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

	HC_MAIN_IRQ_CAUSE_OFS	= 0x1d60,
	HC_MAIN_IRQ_MASK_OFS	= 0x1d64,
	PORT0_ERR		= (1 << 0),	/* shift by port # */
	PORT0_DONE		= (1 << 1),	/* shift by port # */
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
180 181
	PORTS_0_3_COAL_DONE	= (1 << 8),
	PORTS_4_7_COAL_DONE	= (1 << 17),
182 183 184 185 186
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
187
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
188
	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
189 190
				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
				   HC_MAIN_RSVD),
191 192
	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
				   HC_MAIN_RSVD_5),
193 194 195 196 197

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
198
	CRPB_DMA_DONE		= (1 << 0),	/* shift by port # */
199 200 201 202
	HC_IRQ_COAL		= (1 << 4),	/* IRQ coalescing */
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
203 204
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
205 206 207 208

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
209
	PHY_MODE3		= 0x310,
210 211
	PHY_MODE4		= 0x314,
	PHY_MODE2		= 0x330,
212 213 214
	MV5_PHY_MODE		= 0x74,
	MV5_LT_MODE		= 0x30,
	MV5_PHY_CTL		= 0x0C,
215 216 217
	SATA_INTERFACE_CTL	= 0x050,

	MV_M2_PREAMP_MASK	= 0x7e0,
218 219 220

	/* Port registers */
	EDMA_CFG_OFS		= 0,
221 222 223 224 225
	EDMA_CFG_Q_DEPTH	= 0,			/* queueing disabled */
	EDMA_CFG_NCQ		= (1 << 5),
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),		/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),		/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),		/* write buffer 512B */
226 227 228

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
229 230 231 232 233 234
	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
	EDMA_ERR_DEV		= (1 << 2),	/* device error */
	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
235 236
	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
237
	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
238
	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
239 240 241 242 243
	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
244
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),
245 246 247 248
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
249 250
	EDMA_ERR_OVERRUN_5	= (1 << 5),
	EDMA_ERR_UNDERRUN_5	= (1 << 6),
251 252 253 254 255 256
	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_SERR |
				  EDMA_ERR_SELF_DIS |
257
				  EDMA_ERR_CRQB_PAR |
258 259 260 261 262 263 264 265 266 267 268 269 270 271
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY |
				  EDMA_ERR_LNK_CTRL_RX_2 |
				  EDMA_ERR_LNK_DATA_RX |
				  EDMA_ERR_LNK_DATA_TX |
				  EDMA_ERR_TRANS_PROTO,
	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_OVERRUN_5 |
				  EDMA_ERR_UNDERRUN_5 |
				  EDMA_ERR_SELF_DIS_5 |
272
				  EDMA_ERR_CRQB_PAR |
273 274 275
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY,
276

277 278 279 280 281 282 283 284 285 286 287
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

J
Jeff Garzik 已提交
288 289 290 291
	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
	EDMA_EN			= (1 << 0),	/* enable EDMA */
	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
	ATA_RST			= (1 << 2),	/* reset trans/link/phy */
292

293
	EDMA_IORDY_TMOUT	= 0x34,
294 295
	EDMA_ARB_CFG		= 0x38,

296 297
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
298 299 300 301
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
302
	MV_HP_ERRATA_XX42A0	= (1 << 5),
J
Jeff Garzik 已提交
303 304 305
	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
306

307
	/* Port private flags (pp_flags) */
J
Jeff Garzik 已提交
308 309
	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
	MV_PP_FLAG_HAD_A_RESET	= (1 << 2),	/* 1st hard reset complete? */
310 311
};

312 313
#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
314
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
315

J
Jeff Garzik 已提交
316
enum {
J
Jeff Garzik 已提交
317 318 319 320
	/* DMA boundary 0xffff is required by the s/g splitting
	 * we need on /length/ in mv_fill-sg().
	 */
	MV_DMA_BOUNDARY		= 0xffffU,
J
Jeff Garzik 已提交
321

J
Jeff Garzik 已提交
322 323 324
	/* mask of register bits containing lower 32 bits
	 * of EDMA request queue DMA address
	 */
J
Jeff Garzik 已提交
325 326
	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

J
Jeff Garzik 已提交
327
	/* ditto, for response queue */
J
Jeff Garzik 已提交
328 329 330
	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

331 332 333 334 335 336
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
337 338
	chip_6042,
	chip_7042,
339 340
};

341 342
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
343 344 345 346
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
347
};
348

349
struct mv_crqb_iie {
M
Mark Lord 已提交
350 351 352 353 354
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
355 356
};

357 358
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
359 360 361
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
362 363
};

364 365
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
366 367 368 369
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
370
};
371

372 373 374 375 376 377 378
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
	struct mv_sg		*sg_tbl;
	dma_addr_t		sg_tbl_dma;
379 380 381 382

	unsigned int		req_idx;
	unsigned int		resp_idx;

383 384 385
	u32			pp_flags;
};

386 387 388 389 390
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

391 392
struct mv_host_priv;
struct mv_hw_ops {
393 394
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
395 396 397
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
398 399
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
400 401
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
402 403
};

404 405
struct mv_host_priv {
	u32			hp_flags;
406
	struct mv_port_signal	signal[8];
407
	const struct mv_hw_ops	*ops;
408 409 410
};

static void mv_irq_clear(struct ata_port *ap);
411 412 413 414
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
415 416 417
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
static void mv_qc_prep(struct ata_queued_cmd *qc);
418
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
419
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
420 421 422 423
static void mv_error_handler(struct ata_port *ap);
static void mv_post_int_cmd(struct ata_queued_cmd *qc);
static void mv_eh_freeze(struct ata_port *ap);
static void mv_eh_thaw(struct ata_port *ap);
J
Jeff Garzik 已提交
424
static int mv_slave_config(struct scsi_device *sdev);
425 426
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);

427 428
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
429 430 431
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
432 433
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
434 435
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
436

437 438
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
439 440 441
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
442 443
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
444 445
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
446 447
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no);
448

449 450 451 452 453 454 455
static struct scsi_host_template mv5_sht = {
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
J
Jeff Garzik 已提交
456
	.sg_tablesize		= MV_MAX_SG_CT / 2,
457 458 459 460 461
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= 1,
	.proc_name		= DRV_NAME,
	.dma_boundary		= MV_DMA_BOUNDARY,
J
Jeff Garzik 已提交
462
	.slave_configure	= mv_slave_config,
463 464 465 466 467
	.slave_destroy		= ata_scsi_slave_destroy,
	.bios_param		= ata_std_bios_param,
};

static struct scsi_host_template mv6_sht = {
468 469 470 471
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
472
	.can_queue		= ATA_DEF_QUEUE,
473
	.this_id		= ATA_SHT_THIS_ID,
J
Jeff Garzik 已提交
474
	.sg_tablesize		= MV_MAX_SG_CT / 2,
475 476
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
477
	.use_clustering		= 1,
478 479
	.proc_name		= DRV_NAME,
	.dma_boundary		= MV_DMA_BOUNDARY,
J
Jeff Garzik 已提交
480
	.slave_configure	= mv_slave_config,
T
Tejun Heo 已提交
481
	.slave_destroy		= ata_scsi_slave_destroy,
482 483 484
	.bios_param		= ata_std_bios_param,
};

485 486 487 488 489 490 491 492 493
static const struct ata_port_operations mv5_ops = {
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

494
	.cable_detect		= ata_cable_sata,
495 496 497

	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
498
	.data_xfer		= ata_data_xfer,
499 500

	.irq_clear		= mv_irq_clear,
501 502
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
503

504 505 506 507 508
	.error_handler		= mv_error_handler,
	.post_internal_cmd	= mv_post_int_cmd,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,

509 510 511 512 513 514 515 516
	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

static const struct ata_port_operations mv6_ops = {
517 518 519 520 521 522 523 524
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

525
	.cable_detect		= ata_cable_sata,
526

527 528
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
529
	.data_xfer		= ata_data_xfer,
530 531

	.irq_clear		= mv_irq_clear,
532 533
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
534

535 536 537 538 539
	.error_handler		= mv_error_handler,
	.post_internal_cmd	= mv_post_int_cmd,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,

540 541 542
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

543 544
	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
545 546
};

547 548 549 550 551 552 553 554 555
static const struct ata_port_operations mv_iie_ops = {
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

556
	.cable_detect		= ata_cable_sata,
557 558 559

	.qc_prep		= mv_qc_prep_iie,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
560
	.data_xfer		= ata_data_xfer,
561 562

	.irq_clear		= mv_irq_clear,
563 564
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
565

566 567 568 569 570
	.error_handler		= mv_error_handler,
	.post_internal_cmd	= mv_post_int_cmd,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,

571 572 573 574 575 576 577
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

578
static const struct ata_port_info mv_port_info[] = {
579
	{  /* chip_504x */
J
Jeff Garzik 已提交
580
		.flags		= MV_COMMON_FLAGS,
581
		.pio_mask	= 0x1f,	/* pio0-4 */
582
		.udma_mask	= ATA_UDMA6,
583
		.port_ops	= &mv5_ops,
584 585
	},
	{  /* chip_508x */
586
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
587
		.pio_mask	= 0x1f,	/* pio0-4 */
588
		.udma_mask	= ATA_UDMA6,
589
		.port_ops	= &mv5_ops,
590
	},
591
	{  /* chip_5080 */
592
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
593
		.pio_mask	= 0x1f,	/* pio0-4 */
594
		.udma_mask	= ATA_UDMA6,
595
		.port_ops	= &mv5_ops,
596
	},
597
	{  /* chip_604x */
598
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS,
599
		.pio_mask	= 0x1f,	/* pio0-4 */
600
		.udma_mask	= ATA_UDMA6,
601
		.port_ops	= &mv6_ops,
602 603
	},
	{  /* chip_608x */
604 605
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  MV_FLAG_DUAL_HC,
606
		.pio_mask	= 0x1f,	/* pio0-4 */
607
		.udma_mask	= ATA_UDMA6,
608
		.port_ops	= &mv6_ops,
609
	},
610
	{  /* chip_6042 */
611
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS,
612
		.pio_mask	= 0x1f,	/* pio0-4 */
613
		.udma_mask	= ATA_UDMA6,
614 615 616
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
617
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS,
618
		.pio_mask	= 0x1f,	/* pio0-4 */
619
		.udma_mask	= ATA_UDMA6,
620 621
		.port_ops	= &mv_iie_ops,
	},
622 623
};

624
static const struct pci_device_id mv_pci_tbl[] = {
625 626 627 628
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
629 630 631
	/* RocketRAID 1740/174x have different identifiers */
	{ PCI_VDEVICE(TTI, 0x1740), chip_508x },
	{ PCI_VDEVICE(TTI, 0x1742), chip_508x },
632 633 634 635 636 637 638 639 640

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

641 642 643
	/* Adaptec 1430SA */
	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },

644 645
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

M
Morrison, Tom 已提交
646 647 648
	/* add Marvell 7042 support */
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

649
	{ }			/* terminate list */
650 651 652 653 654 655 656 657 658
};

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
	.probe			= mv_init_one,
	.remove			= ata_pci_remove_one,
};

659 660 661 662 663
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
664 665
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
666 667 668 669 670 671 672
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
673 674
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
675 676
};

677 678 679 680 681 682
/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

747 748
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
749
	return  mv_hc_base_from_port(base, port) +
750
		MV_SATAHC_ARBTR_REG_SZ +
751
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
752 753 754 755
}

static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
T
Tejun Heo 已提交
756
	return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no);
757 758
}

J
Jeff Garzik 已提交
759
static inline int mv_get_hc_count(unsigned long port_flags)
760
{
J
Jeff Garzik 已提交
761
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
762 763 764
}

static void mv_irq_clear(struct ata_port *ap)
765 766 767
{
}

J
Jeff Garzik 已提交
768 769 770 771 772 773 774 775 776 777 778
static int mv_slave_config(struct scsi_device *sdev)
{
	int rc = ata_scsi_slave_config(sdev);
	if (rc)
		return rc;

	blk_queue_max_phys_segments(sdev->request_queue, MV_MAX_SG_CT / 2);

	return 0;	/* scsi layer doesn't check return value, sigh */
}

779 780 781 782
static void mv_set_edma_ptrs(void __iomem *port_mmio,
			     struct mv_host_priv *hpriv,
			     struct mv_port_priv *pp)
{
783 784
	u32 index;

785 786 787
	/*
	 * initialize request queue
	 */
788 789
	index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;

790 791
	WARN_ON(pp->crqb_dma & 0x3ff);
	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
792
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
793 794 795
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
796
		writelfl((pp->crqb_dma & 0xffffffff) | index,
797 798
			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
	else
799
		writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
800 801 802 803

	/*
	 * initialize response queue
	 */
804 805
	index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT;

806 807 808 809
	WARN_ON(pp->crpb_dma & 0xff);
	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
810
		writelfl((pp->crpb_dma & 0xffffffff) | index,
811 812
			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
	else
813
		writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
814

815
	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
816 817 818
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
}

819 820 821 822 823
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
824 825
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
826 827 828 829
 *
 *      LOCKING:
 *      Inherited from caller.
 */
830 831
static void mv_start_dma(void __iomem *base, struct mv_host_priv *hpriv,
			 struct mv_port_priv *pp)
832
{
833
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
834 835 836 837 838
		/* clear EDMA event indicators, if any */
		writelfl(0, base + EDMA_ERR_IRQ_CAUSE_OFS);

		mv_set_edma_ptrs(base, hpriv, pp);

839 840 841
		writelfl(EDMA_EN, base + EDMA_CMD_OFS);
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
842
	WARN_ON(!(EDMA_EN & readl(base + EDMA_CMD_OFS)));
843 844
}

845
/**
J
Jeff Garzik 已提交
846
 *      __mv_stop_dma - Disable eDMA engine
847 848
 *      @ap: ATA channel to manipulate
 *
849 850
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
851 852 853 854
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
855
static int __mv_stop_dma(struct ata_port *ap)
856
{
857 858 859
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp	= ap->private_data;
	u32 reg;
860
	int i, err = 0;
861

862
	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
863
		/* Disable EDMA if active.   The disable bit auto clears.
864 865 866
		 */
		writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
867
	} else {
868
		WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS));
869
  	}
870

871 872 873
	/* now properly wait for the eDMA to stop */
	for (i = 1000; i > 0; i--) {
		reg = readl(port_mmio + EDMA_CMD_OFS);
874
		if (!(reg & EDMA_EN))
875
			break;
876

877 878 879
		udelay(100);
	}

880
	if (reg & EDMA_EN) {
881
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
882
		err = -EIO;
883
	}
884 885

	return err;
886 887
}

J
Jeff Garzik 已提交
888 889 890 891 892 893 894 895 896 897 898 899
static int mv_stop_dma(struct ata_port *ap)
{
	unsigned long flags;
	int rc;

	spin_lock_irqsave(&ap->host->lock, flags);
	rc = __mv_stop_dma(ap);
	spin_unlock_irqrestore(&ap->host->lock, flags);

	return rc;
}

J
Jeff Garzik 已提交
900
#ifdef ATA_DEBUG
901
static void mv_dump_mem(void __iomem *start, unsigned bytes)
902
{
903 904 905 906 907 908 909 910 911 912
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
			printk("%08x ",readl(start + b));
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
913 914
#endif

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
			(void) pci_read_config_dword(pdev,b,&dw);
			printk("%08x ",dw);
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
935
	void __iomem *hc_base = mv_hc_base(mmio_base,
936 937 938 939 940 941 942 943 944 945 946 947 948
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
949
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
950 951 952 953 954 955 956 957 958 959 960 961
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
962
		hc_base = mv_hc_base(mmio_base, hc);
963 964 965 966 967 968 969 970 971 972 973
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
		DPRINTK("EDMA regs (port %i):\n",p);
		mv_dump_mem(port_base, 0x54);
		DPRINTK("SATA regs (port %i):\n",p);
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

996
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
997 998 999
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1000 1001 1002 1003 1004
	if (ofs != 0xffffffffU) {
		*val = readl(mv_ap_base(ap) + ofs);
		return 0;
	} else
		return -EINVAL;
1005 1006
}

1007
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1008 1009 1010
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1011
	if (ofs != 0xffffffffU) {
1012
		writelfl(val, mv_ap_base(ap) + ofs);
1013 1014 1015
		return 0;
	} else
		return -EINVAL;
1016 1017
}

1018 1019
static void mv_edma_cfg(struct ata_port *ap, struct mv_host_priv *hpriv,
			void __iomem *port_mmio)
1020 1021 1022 1023
{
	u32 cfg = readl(port_mmio + EDMA_CFG_OFS);

	/* set up non-NCQ EDMA configuration */
1024
	cfg &= ~(1 << 9);	/* disable eQue */
1025

1026 1027
	if (IS_GEN_I(hpriv)) {
		cfg &= ~0x1f;		/* clear queue depth */
1028
		cfg |= (1 << 8);	/* enab config burst size mask */
1029
	}
1030

1031 1032
	else if (IS_GEN_II(hpriv)) {
		cfg &= ~0x1f;		/* clear queue depth */
1033
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1034 1035
		cfg &= ~(EDMA_CFG_NCQ | EDMA_CFG_NCQ_GO_ON_ERR); /* clear NCQ */
	}
1036 1037

	else if (IS_GEN_IIE(hpriv)) {
1038 1039
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
1040 1041
		cfg &= ~(1 << 19);	/* dis 128-entry queue (for now?) */
		cfg |= (1 << 18);	/* enab early completion */
1042 1043
		cfg |= (1 << 17);	/* enab cut-through (dis stor&forwrd) */
		cfg &= ~(1 << 16);	/* dis FIS-based switching (for now) */
1044
		cfg &= ~(EDMA_CFG_NCQ);	/* clear NCQ */
1045 1046 1047 1048 1049
	}

	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1060 1061
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1062 1063
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
1064 1065 1066 1067
	struct mv_port_priv *pp;
	void __iomem *port_mmio = mv_ap_base(ap);
	void *mem;
	dma_addr_t mem_dma;
J
Jeff Garzik 已提交
1068
	unsigned long flags;
1069
	int rc;
1070

1071
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1072
	if (!pp)
1073
		return -ENOMEM;
1074

1075 1076
	mem = dmam_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
1077
	if (!mem)
1078
		return -ENOMEM;
1079 1080
	memset(mem, 0, MV_PORT_PRIV_DMA_SZ);

1081 1082
	rc = ata_pad_alloc(ap, dev);
	if (rc)
1083
		return rc;
1084

1085
	/* First item in chunk of DMA memory:
1086 1087 1088 1089 1090 1091 1092
	 * 32-slot command request table (CRQB), 32 bytes each in size
	 */
	pp->crqb = mem;
	pp->crqb_dma = mem_dma;
	mem += MV_CRQB_Q_SZ;
	mem_dma += MV_CRQB_Q_SZ;

1093
	/* Second item:
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
	 * 32-slot command response table (CRPB), 8 bytes each in size
	 */
	pp->crpb = mem;
	pp->crpb_dma = mem_dma;
	mem += MV_CRPB_Q_SZ;
	mem_dma += MV_CRPB_Q_SZ;

	/* Third item:
	 * Table of scatter-gather descriptors (ePRD), 16 bytes each
	 */
	pp->sg_tbl = mem;
	pp->sg_tbl_dma = mem_dma;

J
Jeff Garzik 已提交
1107 1108
	spin_lock_irqsave(&ap->host->lock, flags);

1109
	mv_edma_cfg(ap, hpriv, port_mmio);
1110

1111
	mv_set_edma_ptrs(port_mmio, hpriv, pp);
1112

J
Jeff Garzik 已提交
1113 1114
	spin_unlock_irqrestore(&ap->host->lock, flags);

1115 1116 1117 1118 1119 1120 1121 1122
	/* Don't turn on EDMA here...do it before DMA commands only.  Else
	 * we'll be unable to send non-data, PIO, etc due to restricted access
	 * to shadow regs.
	 */
	ap->private_data = pp;
	return 0;
}

1123 1124 1125 1126 1127 1128 1129
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
1130
 *      This routine uses the host lock to protect the DMA stop.
1131
 */
1132 1133 1134 1135 1136
static void mv_port_stop(struct ata_port *ap)
{
	mv_stop_dma(ap);
}

1137 1138 1139 1140 1141 1142 1143 1144 1145
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1146
static void mv_fill_sg(struct ata_queued_cmd *qc)
1147 1148
{
	struct mv_port_priv *pp = qc->ap->private_data;
1149
	struct scatterlist *sg;
1150
	struct mv_sg *mv_sg;
1151

1152
	mv_sg = pp->sg_tbl;
1153
	ata_for_each_sg(sg, qc) {
1154 1155
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1156

1157 1158 1159
		while (sg_len) {
			u32 offset = addr & 0xffff;
			u32 len = sg_len;
1160

1161 1162 1163 1164 1165
			if ((offset + sg_len > 0x10000))
				len = 0x10000 - offset;

			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
J
Jeff Garzik 已提交
1166
			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1167 1168 1169 1170 1171 1172 1173 1174 1175

			sg_len -= len;
			addr += len;

			if (!sg_len && ata_sg_is_last(sg, qc))
				mv_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);

			mv_sg++;
		}
1176

1177 1178 1179
	}
}

M
Mark Lord 已提交
1180
static inline void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1181
{
M
Mark Lord 已提交
1182
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1183
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1184
	*cmdw = cpu_to_le16(tmp);
1185 1186
}

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1199 1200 1201 1202
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1203
	__le16 *cw;
1204 1205
	struct ata_taskfile *tf;
	u16 flags = 0;
1206
	unsigned in_index;
1207

1208
 	if (qc->tf.protocol != ATA_PROT_DMA)
1209
		return;
1210

1211 1212
	/* Fill in command request block
	 */
1213
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1214
		flags |= CRQB_FLAG_READ;
1215
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1216
	flags |= qc->tag << CRQB_TAG_SHIFT;
1217
	flags |= qc->tag << CRQB_IOID_SHIFT;	/* 50xx appears to ignore this*/
1218

1219 1220
	/* get current queue index from software */
	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1221 1222

	pp->crqb[in_index].sg_addr =
1223
		cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1224
	pp->crqb[in_index].sg_addr_hi =
1225
		cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1226
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1227

1228
	cw = &pp->crqb[in_index].ata_cmd[0];
1229 1230 1231 1232 1233 1234 1235
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
	 * NCQ.  NCQ will drop hob_nsect.
1236
	 */
1237 1238 1239 1240 1241
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1242
	case ATA_CMD_WRITE_FUA_EXT:
1243 1244 1245 1246 1247
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
#ifdef LIBATA_NCQ		/* FIXME: remove this line when NCQ added */
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1248
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
#endif				/* FIXME: remove this line when NCQ added */
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1297
	unsigned in_index;
1298 1299
	u32 flags = 0;

1300
 	if (qc->tf.protocol != ATA_PROT_DMA)
1301 1302 1303 1304 1305 1306 1307
		return;

	/* Fill in Gen IIE command request block
	 */
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1308
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1309
	flags |= qc->tag << CRQB_TAG_SHIFT;
1310
	flags |= qc->tag << CRQB_IOID_SHIFT;	/* "I/O Id" is -really-
1311
						   what we use as our tag */
1312

1313 1314
	/* get current queue index from software */
	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1315 1316

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1344 1345 1346 1347
		return;
	mv_fill_sg(qc);
}

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1360
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1361
{
1362 1363 1364 1365
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
1366
	u32 in_index;
1367

1368
	if (qc->tf.protocol != ATA_PROT_DMA) {
1369 1370 1371 1372
		/* We're about to send a non-EDMA capable command to the
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
J
Jeff Garzik 已提交
1373
		__mv_stop_dma(ap);
1374 1375 1376
		return ata_qc_issue_prot(qc);
	}

1377 1378 1379
	mv_start_dma(port_mmio, hpriv, pp);

	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1380 1381

	/* until we do queuing, the queue should be empty at this point */
1382 1383
	WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
		>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
1384

1385
	pp->req_idx++;
1386

1387
	in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;
1388 1389

	/* and write the request in pointer to kick the EDMA to life */
1390 1391
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1392 1393 1394 1395

	return 0;
}

1396 1397 1398
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
1399
 *      @reset_allowed: bool: 0 == don't trigger from reset here
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
 *
 *      In most cases, just clear the interrupt and move on.  However,
 *      some cases require an eDMA reset, which is done right before
 *      the COMRESET in mv_phy_reset().  The SERR case requires a
 *      clear of pending errors in the SATA SERROR register.  Finally,
 *      if the port disabled DMA, update our cached copy to match.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1410
static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
1411 1412
{
	void __iomem *port_mmio = mv_ap_base(ap);
1413 1414 1415 1416 1417
	u32 edma_err_cause, eh_freeze_mask, serr = 0;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
	unsigned int action = 0, err_mask = 0;
T
Tejun Heo 已提交
1418
	struct ata_eh_info *ehi = &ap->link.eh_info;
1419

1420
	ata_ehi_clear_desc(ehi);
1421

1422 1423 1424 1425
	if (!edma_enabled) {
		/* just a guess: do we need to do this? should we
		 * expand this, and do it in all cases?
		 */
1426 1427
		sata_scr_read(&ap->link, SCR_ERROR, &serr);
		sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1428
	}
1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440

	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause);

	/*
	 * all generations share these EDMA error cause bits
	 */

	if (edma_err_cause & EDMA_ERR_DEV)
		err_mask |= AC_ERR_DEV;
	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
1441
			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1442 1443 1444
			EDMA_ERR_INTRL_PAR)) {
		err_mask |= AC_ERR_ATA_BUS;
		action |= ATA_EH_HARDRESET;
T
Tejun Heo 已提交
1445
		ata_ehi_push_desc(ehi, "parity error");
1446 1447 1448 1449
	}
	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
T
Tejun Heo 已提交
1450
			"dev disconnect" : "dev connect");
1451 1452
	}

1453
	if (IS_GEN_I(hpriv)) {
1454 1455 1456 1457 1458
		eh_freeze_mask = EDMA_EH_FREEZE_5;

		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
			struct mv_port_priv *pp	= ap->private_data;
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1459
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1460 1461 1462 1463 1464 1465 1466
		}
	} else {
		eh_freeze_mask = EDMA_EH_FREEZE;

		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
			struct mv_port_priv *pp	= ap->private_data;
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1467
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1468 1469 1470
		}

		if (edma_err_cause & EDMA_ERR_SERR) {
1471 1472
			sata_scr_read(&ap->link, SCR_ERROR, &serr);
			sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1473 1474 1475
			err_mask = AC_ERR_ATA_BUS;
			action |= ATA_EH_HARDRESET;
		}
1476
	}
1477 1478 1479 1480

	/* Clear EDMA now that SERR cleanup done */
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
	if (!err_mask) {
		err_mask = AC_ERR_OTHER;
		action |= ATA_EH_HARDRESET;
	}

	ehi->serror |= serr;
	ehi->action |= action;

	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;

	if (edma_err_cause & eh_freeze_mask)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
}

static void mv_intr_pio(struct ata_port *ap)
{
	struct ata_queued_cmd *qc;
	u8 ata_status;

	/* ignore spurious intr if drive still BUSY */
	ata_status = readb(ap->ioaddr.status_addr);
	if (unlikely(ata_status & ATA_BUSY))
		return;

	/* get active ATA command */
T
Tejun Heo 已提交
1511
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
	if (unlikely(!qc))			/* no active tag */
		return;
	if (qc->tf.flags & ATA_TFLAG_POLLING)	/* polling; we don't own qc */
		return;

	/* and finally, complete the ATA command */
	qc->err_mask |= ac_err_mask(ata_status);
	ata_qc_complete(qc);
}

static void mv_intr_edma(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
	struct ata_queued_cmd *qc;
	u32 out_index, in_index;
	bool work_done = false;

	/* get h/w response queue pointer */
	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	while (1) {
		u16 status;
1537
		unsigned int tag;
1538 1539 1540 1541 1542 1543 1544

		/* get s/w response queue last-read pointer, and compare */
		out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK;
		if (in_index == out_index)
			break;

		/* 50xx: get active ATA command */
J
Jeff Garzik 已提交
1545
		if (IS_GEN_I(hpriv))
T
Tejun Heo 已提交
1546
			tag = ap->link.active_tag;
1547

1548 1549 1550
		/* Gen II/IIE: get active ATA command via tag, to enable
		 * support for queueing.  this works transparently for
		 * queued and non-queued modes.
1551
		 */
1552 1553 1554
		else if (IS_GEN_II(hpriv))
			tag = (le16_to_cpu(pp->crpb[out_index].id)
				>> CRPB_IOID_SHIFT_6) & 0x3f;
1555

1556 1557 1558
		else /* IS_GEN_IIE */
			tag = (le16_to_cpu(pp->crpb[out_index].id)
				>> CRPB_IOID_SHIFT_7) & 0x3f;
1559

1560
		qc = ata_qc_from_tag(ap, tag);
1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579

		/* lower 8 bits of status are EDMA_ERR_IRQ_CAUSE_OFS
		 * bits (WARNING: might not necessarily be associated
		 * with this command), which -should- be clear
		 * if all is well
		 */
		status = le16_to_cpu(pp->crpb[out_index].flags);
		if (unlikely(status & 0xff)) {
			mv_err_intr(ap, qc);
			return;
		}

		/* and finally, complete the ATA command */
		if (qc) {
			qc->err_mask |=
				ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT);
			ata_qc_complete(qc);
		}

J
Jeff Garzik 已提交
1580
		/* advance software response queue pointer, to
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
		 * indicate (after the loop completes) to hardware
		 * that we have consumed a response queue entry.
		 */
		work_done = true;
		pp->resp_idx++;
	}

	if (work_done)
		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
			 (out_index << EDMA_RSP_Q_PTR_SHIFT),
			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1592 1593
}

1594 1595
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
1596
 *      @host: host specific structure
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609
 *      @relevant: port error bits relevant to this host controller
 *      @hc: which host controller we're to look at
 *
 *      Read then write clear the HC interrupt status then walk each
 *      port connected to the HC and see if it needs servicing.  Port
 *      success ints are reported in the HC interrupt status reg, the
 *      port error ints are reported in the higher level main
 *      interrupt status register and thus are passed in via the
 *      'relevant' argument.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1610
static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
1611
{
T
Tejun Heo 已提交
1612
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
1613 1614
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 hc_irq_cause;
1615
	int port, port0;
1616

1617
	if (hc == 0)
1618
		port0 = 0;
1619
	else
1620 1621 1622 1623
		port0 = MV_PORTS_PER_HC;

	/* we'll need the HC success int register in most cases */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1624 1625 1626 1627
	if (!hc_irq_cause)
		return;

	writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1628 1629 1630 1631 1632

	VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
		hc,relevant,hc_irq_cause);

	for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
J
Jeff Garzik 已提交
1633
		struct ata_port *ap = host->ports[port];
M
Mark Lord 已提交
1634
		struct mv_port_priv *pp = ap->private_data;
1635
		int have_err_bits, hard_port, shift;
J
Jeff Garzik 已提交
1636

1637
		if ((!ap) || (ap->flags & ATA_FLAG_DISABLED))
1638 1639
			continue;

1640
		shift = port << 1;		/* (port * 2) */
1641 1642 1643
		if (port >= MV_PORTS_PER_HC) {
			shift++;	/* skip bit 8 in the HC Main IRQ reg */
		}
1644 1645 1646 1647
		have_err_bits = ((PORT0_ERR << shift) & relevant);

		if (unlikely(have_err_bits)) {
			struct ata_queued_cmd *qc;
1648

T
Tejun Heo 已提交
1649
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
			if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
				continue;

			mv_err_intr(ap, qc);
			continue;
		}

		hard_port = mv_hardport_from_port(port); /* range 0..3 */

		if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
			if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause)
				mv_intr_edma(ap);
		} else {
			if ((DEV_IRQ << hard_port) & hc_irq_cause)
				mv_intr_pio(ap);
1665 1666 1667 1668 1669
		}
	}
	VPRINTK("EXIT\n");
}

1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
static void mv_pci_error(struct ata_host *host, void __iomem *mmio)
{
	struct ata_port *ap;
	struct ata_queued_cmd *qc;
	struct ata_eh_info *ehi;
	unsigned int i, err_mask, printed = 0;
	u32 err_cause;

	err_cause = readl(mmio + PCI_IRQ_CAUSE_OFS);

	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
		   err_cause);

	DPRINTK("All regs @ PCI error\n");
	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));

	writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);

	for (i = 0; i < host->n_ports; i++) {
		ap = host->ports[i];
1690
		if (!ata_link_offline(&ap->link)) {
T
Tejun Heo 已提交
1691
			ehi = &ap->link.eh_info;
1692 1693 1694 1695 1696 1697
			ata_ehi_clear_desc(ehi);
			if (!printed++)
				ata_ehi_push_desc(ehi,
					"PCI err cause 0x%08x", err_cause);
			err_mask = AC_ERR_HOST_BUS;
			ehi->action = ATA_EH_HARDRESET;
T
Tejun Heo 已提交
1698
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
			if (qc)
				qc->err_mask |= err_mask;
			else
				ehi->err_mask |= err_mask;

			ata_port_freeze(ap);
		}
	}
}

1709
/**
1710
 *      mv_interrupt - Main interrupt event handler
1711 1712 1713 1714 1715 1716 1717 1718
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
1719
 *      LOCKING:
J
Jeff Garzik 已提交
1720
 *      This routine holds the host lock while processing pending
1721 1722
 *      interrupts.
 */
1723
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1724
{
J
Jeff Garzik 已提交
1725
	struct ata_host *host = dev_instance;
1726
	unsigned int hc, handled = 0, n_hcs;
T
Tejun Heo 已提交
1727
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
1728 1729 1730 1731 1732 1733 1734
	u32 irq_stat;

	irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);

	/* check the cases where we either have nothing pending or have read
	 * a bogus register value which can indicate HW removal or PCI fault
	 */
1735
	if (!irq_stat || (0xffffffffU == irq_stat))
1736 1737
		return IRQ_NONE;

J
Jeff Garzik 已提交
1738 1739
	n_hcs = mv_get_hc_count(host->ports[0]->flags);
	spin_lock(&host->lock);
1740

1741 1742 1743 1744 1745 1746
	if (unlikely(irq_stat & PCI_ERR)) {
		mv_pci_error(host, mmio);
		handled = 1;
		goto out_unlock;	/* skip all other HC irq handling */
	}

1747 1748 1749
	for (hc = 0; hc < n_hcs; hc++) {
		u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
		if (relevant) {
J
Jeff Garzik 已提交
1750
			mv_host_intr(host, relevant, hc);
1751
			handled = 1;
1752 1753
		}
	}
1754

1755
out_unlock:
J
Jeff Garzik 已提交
1756
	spin_unlock(&host->lock);
1757 1758 1759 1760

	return IRQ_RETVAL(handled);
}

1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

1786
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1787
{
T
Tejun Heo 已提交
1788 1789
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1790 1791
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

1792 1793 1794 1795 1796
	if (ofs != 0xffffffffU) {
		*val = readl(addr + ofs);
		return 0;
	} else
		return -EINVAL;
1797 1798
}

1799
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1800
{
T
Tejun Heo 已提交
1801 1802
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1803 1804
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

1805
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
1806
		writelfl(val, addr + ofs);
1807 1808 1809
		return 0;
	} else
		return -EINVAL;
1810 1811
}

1812 1813 1814 1815
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	int early_5080;

1816
	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

	mv_reset_pci_bus(pdev, mmio);
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	writel(0x0fcfffff, mmio + MV_FLASH_CTL);
}

1832
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1833 1834
			   void __iomem *mmio)
{
1835 1836 1837 1838 1839 1840 1841
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
1842 1843
}

1844
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1845
{
1846 1847 1848 1849 1850 1851 1852 1853 1854
	u32 tmp;

	writel(0, mmio + MV_GPIO_PORT_CTL);

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
1855 1856
}

1857 1858
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
1859
{
1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
		tmp = readl(phy_mmio + MV5_LT_MODE);
		tmp |= (1 << 19);
		writel(tmp, phy_mmio + MV5_LT_MODE);

		tmp = readl(phy_mmio + MV5_PHY_CTL);
		tmp &= ~0x3;
		tmp |= 0x1;
		writel(tmp, phy_mmio + MV5_PHY_CTL);
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
1881 1882
}

1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);

	mv_channel_reset(hpriv, mmio, port);

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
1914
{
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
1944 1945
}

J
Jeff Garzik 已提交
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	u32 tmp;

	tmp = readl(mmio + MV_PCI_MODE);
	tmp &= 0xff00ffff;
	writel(tmp, mmio + MV_PCI_MODE);

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
	ZERO(HC_MAIN_IRQ_MASK_OFS);
	ZERO(MV_PCI_SERR_MASK);
	ZERO(PCI_IRQ_CAUSE_OFS);
	ZERO(PCI_IRQ_MASK_OFS);
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

	tmp = readl(mmio + MV_GPIO_PORT_CTL);
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
	writel(tmp, mmio + MV_GPIO_PORT_CTL);
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1991 1992
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
		if (PCI_MASTER_EMPTY & t) {
			break;
		}
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

2047
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2048 2049 2050 2051 2052 2053 2054
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	tmp = readl(mmio + MV_RESET_CFG);
	if ((tmp & (1 << 0)) == 0) {
2055
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

2067
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2068
{
2069
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
J
Jeff Garzik 已提交
2070 2071
}

2072
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2073
			   unsigned int port)
2074
{
2075 2076
	void __iomem *port_mmio = mv_port_base(mmio, port);

2077
	u32 hp_flags = hpriv->hp_flags;
2078 2079
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2080
	int fix_phy_mode4 =
2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
	u32 m2, tmp;

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

	/* who knows what this magic does */
	tmp = readl(port_mmio + PHY_MODE3);
	tmp &= ~0x7F800000;
	tmp |= 0x2A800000;
	writel(tmp, port_mmio + PHY_MODE3);
2104 2105

	if (fix_phy_mode4) {
2106
		u32 m4;
2107 2108

		m4 = readl(port_mmio + PHY_MODE4);
2109 2110 2111

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			tmp = readl(port_mmio + 0x310);
2112 2113 2114 2115

		m4 = (m4 & ~(1 << 1)) | (1 << 0);

		writel(m4, port_mmio + PHY_MODE4);
2116 2117 2118

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			writel(tmp, port_mmio + 0x310);
2119 2120 2121 2122 2123 2124
	}

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
2125 2126
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
2127
	m2 &= ~(1 << 16);
2128

2129 2130 2131 2132 2133 2134
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

2135 2136 2137
	writel(m2, port_mmio + PHY_MODE2);
}

2138 2139 2140 2141 2142 2143 2144
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);

2145
	if (IS_GEN_II(hpriv)) {
2146
		u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2147 2148
		ifctl |= (1 << 7);		/* enable gen2i speed */
		ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
		writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
	}

	udelay(25);		/* allow reset propagation */

	/* Spec never mentions clearing the bit.  Marvell's driver does
	 * clear the bit, however.
	 */
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

2161
	if (IS_GEN_I(hpriv))
2162 2163 2164
		mdelay(1);
}

2165
/**
2166
 *      mv_phy_reset - Perform eDMA reset followed by COMRESET
2167 2168 2169 2170 2171 2172 2173 2174
 *      @ap: ATA channel to manipulate
 *
 *      Part of this is taken from __sata_phy_reset and modified to
 *      not sleep since this routine gets called from interrupt level.
 *
 *      LOCKING:
 *      Inherited from caller.  This is coded to safe to call at
 *      interrupt level, i.e. it does not sleep.
2175
 */
2176 2177
static void mv_phy_reset(struct ata_port *ap, unsigned int *class,
			 unsigned long deadline)
2178
{
J
Jeff Garzik 已提交
2179
	struct mv_port_priv *pp	= ap->private_data;
J
Jeff Garzik 已提交
2180
	struct mv_host_priv *hpriv = ap->host->private_data;
2181
	void __iomem *port_mmio = mv_ap_base(ap);
2182 2183
	int retry = 5;
	u32 sstatus;
2184 2185 2186

	VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);

2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
#ifdef DEBUG
	{
		u32 sstatus, serror, scontrol;

		mv_scr_read(ap, SCR_STATUS, &sstatus);
		mv_scr_read(ap, SCR_ERROR, &serror);
		mv_scr_read(ap, SCR_CONTROL, &scontrol);
		DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
			"SCtrl 0x%08x\n", status, serror, scontrol);
	}
#endif
2198

2199 2200
	/* Issue COMRESET via SControl */
comreset_retry:
2201
	sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x301);
2202
	msleep(1);
2203

2204
	sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x300);
2205
	msleep(20);
2206

2207
	do {
2208
		sata_scr_read(&ap->link, SCR_STATUS, &sstatus);
2209
		if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0))
2210
			break;
2211

2212
		msleep(1);
2213
	} while (time_before(jiffies, deadline));
2214

2215
	/* work around errata */
2216
	if (IS_GEN_II(hpriv) &&
2217 2218 2219
	    (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
	    (retry-- > 0))
		goto comreset_retry;
J
Jeff Garzik 已提交
2220

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
#ifdef DEBUG
	{
		u32 sstatus, serror, scontrol;

		mv_scr_read(ap, SCR_STATUS, &sstatus);
		mv_scr_read(ap, SCR_ERROR, &serror);
		mv_scr_read(ap, SCR_CONTROL, &scontrol);
		DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
			"SCtrl 0x%08x\n", sstatus, serror, scontrol);
	}
#endif
2232

2233
	if (ata_link_offline(&ap->link)) {
2234
		*class = ATA_DEV_NONE;
2235 2236 2237
		return;
	}

2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
	/* even after SStatus reflects that device is ready,
	 * it seems to take a while for link to be fully
	 * established (and thus Status no longer 0x80/0x7F),
	 * so we poll a bit for that, here.
	 */
	retry = 20;
	while (1) {
		u8 drv_stat = ata_check_status(ap);
		if ((drv_stat != 0x80) && (drv_stat != 0x7f))
			break;
2248
		msleep(500);
2249 2250
		if (retry-- <= 0)
			break;
2251 2252
		if (time_after(jiffies, deadline))
			break;
2253 2254
	}

2255 2256 2257
	/* FIXME: if we passed the deadline, the following
	 * code probably produces an invalid result
	 */
2258

2259 2260
	/* finally, read device signature from TF registers */
	*class = ata_dev_try_classify(ap, 0, NULL);
J
Jeff Garzik 已提交
2261 2262 2263

	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

2264
	WARN_ON(pp->pp_flags & MV_PP_FLAG_EDMA_EN);
J
Jeff Garzik 已提交
2265

2266
	VPRINTK("EXIT\n");
2267 2268
}

2269
static int mv_prereset(struct ata_port *ap, unsigned long deadline)
2270
{
2271
	struct mv_port_priv *pp	= ap->private_data;
T
Tejun Heo 已提交
2272
	struct ata_eh_context *ehc = &ap->link.eh_context;
2273
	int rc;
J
Jeff Garzik 已提交
2274

2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
	rc = mv_stop_dma(ap);
	if (rc)
		ehc->i.action |= ATA_EH_HARDRESET;

	if (!(pp->pp_flags & MV_PP_FLAG_HAD_A_RESET)) {
		pp->pp_flags |= MV_PP_FLAG_HAD_A_RESET;
		ehc->i.action |= ATA_EH_HARDRESET;
	}

	/* if we're about to do hardreset, nothing more to do */
	if (ehc->i.action & ATA_EH_HARDRESET)
		return 0;

2288
	if (ata_link_online(&ap->link))
2289 2290 2291 2292 2293
		rc = ata_wait_ready(ap, deadline);
	else
		rc = -ENODEV;

	return rc;
2294 2295
}

2296 2297
static int mv_hardreset(struct ata_port *ap, unsigned int *class,
			unsigned long deadline)
2298
{
2299
	struct mv_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
2300
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
2301

2302
	mv_stop_dma(ap);
2303

2304
	mv_channel_reset(hpriv, mmio, ap->port_no);
2305

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
	mv_phy_reset(ap, class, deadline);

	return 0;
}

static void mv_postreset(struct ata_port *ap, unsigned int *classes)
{
	u32 serr;

	/* print link status */
2316
	sata_print_link_status(&ap->link);
2317

2318
	/* clear SError */
2319 2320
	sata_scr_read(&ap->link, SCR_ERROR, &serr);
	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
2321 2322 2323 2324 2325

	/* bail out if no device is present */
	if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
		DPRINTK("EXIT, no device\n");
		return;
2326
	}
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393

	/* set up device control */
	iowrite8(ap->ctl, ap->ioaddr.ctl_addr);
}

static void mv_error_handler(struct ata_port *ap)
{
	ata_do_eh(ap, mv_prereset, ata_std_softreset,
		  mv_hardreset, mv_postreset);
}

static void mv_post_int_cmd(struct ata_queued_cmd *qc)
{
	mv_stop_dma(qc->ap);
}

static void mv_eh_freeze(struct ata_port *ap)
{
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
	u32 tmp, mask;
	unsigned int shift;

	/* FIXME: handle coalescing completion events properly */

	shift = ap->port_no * 2;
	if (hc > 0)
		shift++;

	mask = 0x3 << shift;

	/* disable assertion of portN err, done events */
	tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS);
	writelfl(tmp & ~mask, mmio + HC_MAIN_IRQ_MASK_OFS);
}

static void mv_eh_thaw(struct ata_port *ap)
{
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 tmp, mask, hc_irq_cause;
	unsigned int shift, hc_port_no = ap->port_no;

	/* FIXME: handle coalescing completion events properly */

	shift = ap->port_no * 2;
	if (hc > 0) {
		shift++;
		hc_port_no -= 4;
	}

	mask = 0x3 << shift;

	/* clear EDMA errors on this port */
	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* clear pending irq events */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
	hc_irq_cause &= ~(1 << hc_port_no);	/* clear CRPB-done */
	hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */
	writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);

	/* enable assertion of portN err, done events */
	tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS);
	writelfl(tmp | mask, mmio + HC_MAIN_IRQ_MASK_OFS);
2394 2395
}

2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2408
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2409
{
T
Tejun Heo 已提交
2410
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2411 2412
	unsigned serr_ofs;

2413
	/* PIO related setup
2414 2415
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2416
	port->error_addr =
2417 2418 2419 2420 2421 2422
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2423
	port->status_addr =
2424 2425 2426 2427 2428
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
2429
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2430

2431 2432 2433 2434 2435
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

2436
	/* unmask all EDMA error interrupts */
2437
	writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2438

2439
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2440 2441 2442
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2443 2444
}

2445
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2446
{
2447 2448
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2449 2450 2451
	u32 hp_flags = hpriv->hp_flags;

	switch(board_idx) {
2452 2453
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
2454
		hp_flags |= MV_HP_GEN_I;
2455

2456
		switch (pdev->revision) {
2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2471 2472
	case chip_504x:
	case chip_508x:
2473
		hpriv->ops = &mv5xxx_ops;
2474
		hp_flags |= MV_HP_GEN_I;
2475

2476
		switch (pdev->revision) {
2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2488 2489 2490 2491 2492
		}
		break;

	case chip_604x:
	case chip_608x:
2493
		hpriv->ops = &mv6xxx_ops;
2494
		hp_flags |= MV_HP_GEN_II;
2495

2496
		switch (pdev->revision) {
2497 2498 2499 2500 2501
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2502 2503 2504
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2505 2506
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2507 2508 2509 2510
			break;
		}
		break;

2511 2512 2513 2514 2515
	case chip_7042:
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;
		hp_flags |= MV_HP_GEN_IIE;

2516
		switch (pdev->revision) {
2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530
		case 0x0:
			hp_flags |= MV_HP_ERRATA_XX42A0;
			break;
		case 0x1:
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;

2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
	default:
		printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
		return 1;
	}

	hpriv->hp_flags = hp_flags;

	return 0;
}

2541
/**
2542
 *      mv_init_host - Perform some early initialization of the host.
2543 2544
 *	@host: ATA host to initialize
 *      @board_idx: controller index
2545 2546 2547 2548 2549 2550 2551
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2552
static int mv_init_host(struct ata_host *host, unsigned int board_idx)
2553 2554
{
	int rc = 0, n_hc, port, hc;
2555 2556 2557
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
	struct mv_host_priv *hpriv = host->private_data;
2558

2559 2560 2561
	/* global interrupt mask */
	writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);

2562
	rc = mv_chip_id(host, board_idx);
2563 2564 2565
	if (rc)
		goto done;

2566
	n_hc = mv_get_hc_count(host->ports[0]->flags);
2567

2568
	for (port = 0; port < host->n_ports; port++)
2569
		hpriv->ops->read_preamp(hpriv, port, mmio);
2570

2571
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2572
	if (rc)
2573 2574
		goto done;

2575 2576
	hpriv->ops->reset_flash(hpriv, mmio);
	hpriv->ops->reset_bus(pdev, mmio);
2577
	hpriv->ops->enable_leds(hpriv, mmio);
2578

2579
	for (port = 0; port < host->n_ports; port++) {
2580
		if (IS_GEN_II(hpriv)) {
2581 2582
			void __iomem *port_mmio = mv_port_base(mmio, port);

2583
			u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2584 2585
			ifctl |= (1 << 7);		/* enable gen2i speed */
			ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2586 2587 2588
			writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
		}

2589
		hpriv->ops->phy_errata(hpriv, mmio, port);
2590 2591
	}

2592
	for (port = 0; port < host->n_ports; port++) {
2593
		void __iomem *port_mmio = mv_port_base(mmio, port);
2594
		mv_port_init(&host->ports[port]->ioaddr, port_mmio);
2595 2596 2597
	}

	for (hc = 0; hc < n_hc; hc++) {
2598 2599 2600 2601 2602 2603 2604 2605 2606
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2607 2608
	}

2609 2610 2611 2612 2613
	/* Clear any currently outstanding host interrupt conditions */
	writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);

	/* and unmask interrupt generation for host regs */
	writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
2614

2615
	if (IS_GEN_I(hpriv))
2616 2617 2618
		writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS);
	else
		writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
2619 2620

	VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2621
		"PCI int cause/mask=0x%08x/0x%08x\n",
2622 2623 2624 2625
		readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
		readl(mmio + HC_MAIN_IRQ_MASK_OFS),
		readl(mmio + PCI_IRQ_CAUSE_OFS),
		readl(mmio + PCI_IRQ_MASK_OFS));
2626

2627
done:
2628 2629 2630
	return rc;
}

2631 2632
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
2633
 *      @host: ATA host to print info about
2634 2635 2636 2637 2638 2639
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2640
static void mv_print_info(struct ata_host *host)
2641
{
2642 2643
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2644
	u8 scc;
2645
	const char *scc_s, *gen;
2646 2647 2648 2649 2650 2651 2652 2653 2654 2655

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
		scc_s = "?";

	if (IS_GEN_I(hpriv))
		gen = "I";
	else if (IS_GEN_II(hpriv))
		gen = "II";
	else if (IS_GEN_IIE(hpriv))
		gen = "IIE";
	else
		gen = "?";
2666

2667
	dev_printk(KERN_INFO, &pdev->dev,
2668 2669
	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
2670 2671 2672
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

2673 2674 2675 2676 2677 2678 2679 2680
/**
 *      mv_init_one - handle a positive probe of a Marvell host
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2681 2682 2683 2684
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version = 0;
	unsigned int board_idx = (unsigned int)ent->driver_data;
2685 2686 2687 2688
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	int n_ports, rc;
2689

2690 2691
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2692

2693 2694 2695 2696 2697 2698 2699 2700 2701 2702
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;

	/* acquire resources */
2703 2704
	rc = pcim_enable_device(pdev);
	if (rc)
2705 2706
		return rc;

T
Tejun Heo 已提交
2707 2708
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
2709
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
2710
	if (rc)
2711
		return rc;
2712
	host->iomap = pcim_iomap_table(pdev);
2713

2714 2715 2716 2717
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

2718
	/* initialize adapter */
2719
	rc = mv_init_host(host, board_idx);
2720 2721
	if (rc)
		return rc;
2722

2723
	/* Enable interrupts */
2724
	if (msi && pci_enable_msi(pdev))
2725
		pci_intx(pdev, 1);
2726

2727
	mv_dump_pci_cfg(pdev, 0x68);
2728
	mv_print_info(host);
2729

2730
	pci_set_master(pdev);
2731
	pci_try_set_mwi(pdev);
2732
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
2733
				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
2734 2735 2736 2737
}

static int __init mv_init(void)
{
2738
	return pci_register_driver(&mv_pci_driver);
2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
}

static void __exit mv_exit(void)
{
	pci_unregister_driver(&mv_pci_driver);
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);

2752 2753 2754
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");

2755 2756
module_init(mv_init);
module_exit(mv_exit);