sata_mv.c 64.0 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
4
 * Copyright 2005: EMC Corporation, all rights reserved.
5
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/sched.h>
#include <linux/dma-mapping.h>
33
#include <linux/device.h>
34
#include <scsi/scsi_host.h>
35
#include <scsi/scsi_cmnd.h>
36 37 38 39
#include <linux/libata.h>
#include <asm/io.h>

#define DRV_NAME	"sata_mv"
M
Mark Lord 已提交
40
#define DRV_VERSION	"0.7"
41 42 43 44 45 46 47 48 49 50 51 52

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
53 54 55 56 57 58
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

59
	MV_SATAHC0_REG_BASE	= 0x20000,
60
	MV_FLASH_CTL		= 0x1046c,
61 62
	MV_GPIO_PORT_CTL	= 0x104f0,
	MV_RESET_CFG		= 0x180d8,
63 64 65 66 67 68

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

69
	MV_USE_Q_DEPTH		= ATA_DEF_QUEUE,
70

71 72 73 74 75 76 77 78 79 80 81 82 83 84
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
	MV_MAX_SG_CT		= 176,
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
	MV_PORT_PRIV_DMA_SZ	= (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),

85 86 87
	MV_PORTS_PER_HC		= 4,
	/* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
	MV_PORT_HC_SHIFT	= 2,
88
	/* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
89 90 91 92 93
	MV_PORT_MASK		= 3,

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
94
	MV_COMMON_FLAGS		= (ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
95
				   ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
96
				   ATA_FLAG_NO_ATAPI | ATA_FLAG_PIO_POLLING),
97
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
98

99 100 101 102 103 104 105 106 107 108
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

109 110
	/* PCI interface registers */

111 112
	PCI_COMMAND_OFS		= 0xc00,

113 114 115 116 117
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

118 119 120 121 122 123 124 125 126 127 128 129 130
	MV_PCI_MODE		= 0xd00,
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
	MV_PCI_XBAR_TMOUT	= 0x1d04,
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

	PCI_IRQ_CAUSE_OFS		= 0x1d58,
	PCI_IRQ_MASK_OFS		= 0x1d5c,
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

	HC_MAIN_IRQ_CAUSE_OFS	= 0x1d60,
	HC_MAIN_IRQ_MASK_OFS	= 0x1d64,
	PORT0_ERR		= (1 << 0),	/* shift by port # */
	PORT0_DONE		= (1 << 1),	/* shift by port # */
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
147
	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
148 149 150 151 152 153 154
				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
				   HC_MAIN_RSVD),

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
155
	CRPB_DMA_DONE		= (1 << 0),	/* shift by port # */
156 157 158 159
	HC_IRQ_COAL		= (1 << 4),	/* IRQ coalescing */
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
160 161
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
162 163 164 165

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
166
	PHY_MODE3		= 0x310,
167 168
	PHY_MODE4		= 0x314,
	PHY_MODE2		= 0x330,
169 170 171
	MV5_PHY_MODE		= 0x74,
	MV5_LT_MODE		= 0x30,
	MV5_PHY_CTL		= 0x0C,
172 173 174
	SATA_INTERFACE_CTL	= 0x050,

	MV_M2_PREAMP_MASK	= 0x7e0,
175 176 177

	/* Port registers */
	EDMA_CFG_OFS		= 0,
178 179 180 181 182
	EDMA_CFG_Q_DEPTH	= 0,			/* queueing disabled */
	EDMA_CFG_NCQ		= (1 << 5),
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),		/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),		/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),		/* write buffer 512B */
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
	EDMA_ERR_D_PAR		= (1 << 0),
	EDMA_ERR_PRD_PAR	= (1 << 1),
	EDMA_ERR_DEV		= (1 << 2),
	EDMA_ERR_DEV_DCON	= (1 << 3),
	EDMA_ERR_DEV_CON	= (1 << 4),
	EDMA_ERR_SERR		= (1 << 5),
	EDMA_ERR_SELF_DIS	= (1 << 7),
	EDMA_ERR_BIST_ASYNC	= (1 << 8),
	EDMA_ERR_CRBQ_PAR	= (1 << 9),
	EDMA_ERR_CRPB_PAR	= (1 << 10),
	EDMA_ERR_INTRL_PAR	= (1 << 11),
	EDMA_ERR_IORDY		= (1 << 12),
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),
	EDMA_ERR_TRANS_PROTO	= (1 << 31),
204
	EDMA_ERR_FATAL		= (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
205 206
				   EDMA_ERR_DEV_DCON | EDMA_ERR_CRBQ_PAR |
				   EDMA_ERR_CRPB_PAR | EDMA_ERR_INTRL_PAR |
207
				   EDMA_ERR_IORDY | EDMA_ERR_LNK_CTRL_RX_2 |
208
				   EDMA_ERR_LNK_DATA_RX |
209
				   EDMA_ERR_LNK_DATA_TX |
210 211
				   EDMA_ERR_TRANS_PROTO),

212 213 214 215 216 217 218 219 220 221 222
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

223 224 225 226 227
	EDMA_CMD_OFS		= 0x28,
	EDMA_EN			= (1 << 0),
	EDMA_DS			= (1 << 1),
	ATA_RST			= (1 << 2),

228
	EDMA_IORDY_TMOUT	= 0x34,
229 230
	EDMA_ARB_CFG		= 0x38,

231 232
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
233 234 235 236
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
237 238 239
	MV_HP_ERRATA_XX42A0	= (1 << 5),
	MV_HP_50XX		= (1 << 6),
	MV_HP_GEN_IIE		= (1 << 7),
240

241 242 243
	/* Port private flags (pp_flags) */
	MV_PP_FLAG_EDMA_EN	= (1 << 0),
	MV_PP_FLAG_EDMA_DS_ACT	= (1 << 1),
244 245
};

246
#define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX)
247
#define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0)
248 249 250
#define IS_GEN_I(hpriv) IS_50XX(hpriv)
#define IS_GEN_II(hpriv) IS_60XX(hpriv)
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
251

J
Jeff Garzik 已提交
252 253 254 255 256 257 258 259 260 261 262
enum {
	/* Our DMA boundary is determined by an ePRD being unable to handle
	 * anything larger than 64KB
	 */
	MV_DMA_BOUNDARY		= 0xffffU,

	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

263 264 265 266 267 268
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
269 270
	chip_6042,
	chip_7042,
271 272
};

273 274
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
275 276 277 278
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
279
};
280

281
struct mv_crqb_iie {
M
Mark Lord 已提交
282 283 284 285 286
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
287 288
};

289 290
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
291 292 293
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
294 295
};

296 297
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
298 299 300 301
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
302
};
303

304 305 306 307 308 309 310 311 312 313
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
	struct mv_sg		*sg_tbl;
	dma_addr_t		sg_tbl_dma;
	u32			pp_flags;
};

314 315 316 317 318
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

319 320
struct mv_host_priv;
struct mv_hw_ops {
321 322
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
323 324 325
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
326 327
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
328 329
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
330 331
};

332 333
struct mv_host_priv {
	u32			hp_flags;
334
	struct mv_port_signal	signal[8];
335
	const struct mv_hw_ops	*ops;
336 337 338 339 340
};

static void mv_irq_clear(struct ata_port *ap);
static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
341 342
static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
343
static void mv_phy_reset(struct ata_port *ap);
344
static void __mv_phy_reset(struct ata_port *ap, int can_sleep);
J
Jeff Garzik 已提交
345
static void mv_host_stop(struct ata_host *host);
346 347 348
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
static void mv_qc_prep(struct ata_queued_cmd *qc);
349
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
350
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
351
static irqreturn_t mv_interrupt(int irq, void *dev_instance);
352
static void mv_eng_timeout(struct ata_port *ap);
353 354
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);

355 356
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
357 358 359
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
360 361
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
362 363
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
364

365 366
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
367 368 369
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
370 371
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
372 373
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
374 375 376
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no);
static void mv_stop_and_reset(struct ata_port *ap);
377

378
static struct scsi_host_template mv_sht = {
379 380 381 382
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
383
	.can_queue		= MV_USE_Q_DEPTH,
384
	.this_id		= ATA_SHT_THIS_ID,
385
	.sg_tablesize		= MV_MAX_SG_CT / 2,
386 387
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
388
	.use_clustering		= ATA_SHT_USE_CLUSTERING,
389 390 391
	.proc_name		= DRV_NAME,
	.dma_boundary		= MV_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
392
	.slave_destroy		= ata_scsi_slave_destroy,
393 394 395
	.bios_param		= ata_std_bios_param,
};

396 397 398 399 400 401 402 403 404 405 406 407 408
static const struct ata_port_operations mv5_ops = {
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,

	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
409
	.data_xfer		= ata_mmio_data_xfer,
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424

	.eng_timeout		= mv_eng_timeout,

	.irq_handler		= mv_interrupt,
	.irq_clear		= mv_irq_clear,

	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
	.host_stop		= mv_host_stop,
};

static const struct ata_port_operations mv6_ops = {
425 426 427 428 429 430 431 432 433 434
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,

435 436
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
437
	.data_xfer		= ata_mmio_data_xfer,
438

439
	.eng_timeout		= mv_eng_timeout,
440 441 442 443 444 445 446

	.irq_handler		= mv_interrupt,
	.irq_clear		= mv_irq_clear,

	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

447 448 449
	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
	.host_stop		= mv_host_stop,
450 451
};

452 453 454 455 456 457 458 459 460 461 462 463 464
static const struct ata_port_operations mv_iie_ops = {
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,

	.qc_prep		= mv_qc_prep_iie,
	.qc_issue		= mv_qc_issue,
465
	.data_xfer		= ata_mmio_data_xfer,
466 467 468 469 470 471 472 473 474 475 476 477 478 479

	.eng_timeout		= mv_eng_timeout,

	.irq_handler		= mv_interrupt,
	.irq_clear		= mv_irq_clear,

	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
	.host_stop		= mv_host_stop,
};

480
static const struct ata_port_info mv_port_info[] = {
481 482
	{  /* chip_504x */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
483
		.flags		= MV_COMMON_FLAGS,
484
		.pio_mask	= 0x1f,	/* pio0-4 */
485 486
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv5_ops,
487 488 489
	},
	{  /* chip_508x */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
490
		.flags		= (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
491
		.pio_mask	= 0x1f,	/* pio0-4 */
492 493
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv5_ops,
494
	},
495 496
	{  /* chip_5080 */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
497
		.flags		= (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
498
		.pio_mask	= 0x1f,	/* pio0-4 */
499 500
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv5_ops,
501
	},
502 503
	{  /* chip_604x */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
504
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
505 506
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
507
		.port_ops	= &mv6_ops,
508 509 510
	},
	{  /* chip_608x */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
511
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
512 513 514
				   MV_FLAG_DUAL_HC),
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
515
		.port_ops	= &mv6_ops,
516
	},
517 518
	{  /* chip_6042 */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
519
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
520 521 522 523 524 525
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
		.sht		= &mv_sht,
J
Jeff Garzik 已提交
526
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
527 528 529 530 531
				   MV_FLAG_DUAL_HC),
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv_iie_ops,
	},
532 533
};

534
static const struct pci_device_id mv_pci_tbl[] = {
535 536 537 538 539 540 541 542 543 544 545 546 547 548
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

	{ }			/* terminate list */
549 550 551 552 553 554 555 556 557
};

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
	.probe			= mv_init_one,
	.remove			= ata_pci_remove_one,
};

558 559 560 561 562
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
563 564
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
565 566 567 568 569 570 571
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
572 573
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
574 575
};

576 577 578 579 580 581
/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

613 614
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
615
	return  mv_hc_base_from_port(base, port) +
616
		MV_SATAHC_ARBTR_REG_SZ +
617
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
618 619 620 621
}

static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
J
Jeff Garzik 已提交
622
	return mv_port_base(ap->host->mmio_base, ap->port_no);
623 624
}

J
Jeff Garzik 已提交
625
static inline int mv_get_hc_count(unsigned long port_flags)
626
{
J
Jeff Garzik 已提交
627
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
628 629 630
}

static void mv_irq_clear(struct ata_port *ap)
631 632 633
{
}

634 635 636 637 638
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
639 640
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
641 642 643 644
 *
 *      LOCKING:
 *      Inherited from caller.
 */
645
static void mv_start_dma(void __iomem *base, struct mv_port_priv *pp)
646
{
647 648 649 650
	if (!(MV_PP_FLAG_EDMA_EN & pp->pp_flags)) {
		writelfl(EDMA_EN, base + EDMA_CMD_OFS);
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
651
	WARN_ON(!(EDMA_EN & readl(base + EDMA_CMD_OFS)));
652 653
}

654 655 656 657
/**
 *      mv_stop_dma - Disable eDMA engine
 *      @ap: ATA channel to manipulate
 *
658 659
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
660 661 662 663
 *
 *      LOCKING:
 *      Inherited from caller.
 */
664
static void mv_stop_dma(struct ata_port *ap)
665
{
666 667 668 669 670
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp	= ap->private_data;
	u32 reg;
	int i;

671 672
	if (MV_PP_FLAG_EDMA_EN & pp->pp_flags) {
		/* Disable EDMA if active.   The disable bit auto clears.
673 674 675
		 */
		writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
676
	} else {
677
		WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS));
678
  	}
679

680 681 682 683 684 685 686 687 688 689
	/* now properly wait for the eDMA to stop */
	for (i = 1000; i > 0; i--) {
		reg = readl(port_mmio + EDMA_CMD_OFS);
		if (!(EDMA_EN & reg)) {
			break;
		}
		udelay(100);
	}

	if (EDMA_EN & reg) {
690
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
691
		/* FIXME: Consider doing a reset here to recover */
692
	}
693 694
}

J
Jeff Garzik 已提交
695
#ifdef ATA_DEBUG
696
static void mv_dump_mem(void __iomem *start, unsigned bytes)
697
{
698 699 700 701 702 703 704 705 706 707
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
			printk("%08x ",readl(start + b));
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
708 709
#endif

710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
			(void) pci_read_config_dword(pdev,b,&dw);
			printk("%08x ",dw);
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
730
	void __iomem *hc_base = mv_hc_base(mmio_base,
731 732 733 734 735 736 737 738 739 740 741 742 743
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
744
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
745 746 747 748 749 750 751 752 753 754 755 756
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
757
		hc_base = mv_hc_base(mmio_base, hc);
758 759 760 761 762 763 764 765 766 767 768
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
		DPRINTK("EDMA regs (port %i):\n",p);
		mv_dump_mem(port_base, 0x54);
		DPRINTK("SATA regs (port %i):\n",p);
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

	if (0xffffffffU != ofs) {
		return readl(mv_ap_base(ap) + ofs);
	} else {
		return (u32) ofs;
	}
}

static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

	if (0xffffffffU != ofs) {
		writelfl(val, mv_ap_base(ap) + ofs);
	}
}

811 812
/**
 *      mv_host_stop - Host specific cleanup/stop routine.
J
Jeff Garzik 已提交
813
 *      @host: host data structure
814 815 816 817 818 819 820
 *
 *      Disable ints, cleanup host memory, call general purpose
 *      host_stop.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
821
static void mv_host_stop(struct ata_host *host)
822
{
J
Jeff Garzik 已提交
823 824
	struct mv_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
825 826 827 828 829 830 831

	if (hpriv->hp_flags & MV_HP_FLAG_MSI) {
		pci_disable_msi(pdev);
	} else {
		pci_intx(pdev, 0);
	}
	kfree(hpriv);
J
Jeff Garzik 已提交
832
	ata_host_stop(host);
833 834
}

835 836 837 838 839
static inline void mv_priv_free(struct mv_port_priv *pp, struct device *dev)
{
	dma_free_coherent(dev, MV_PORT_PRIV_DMA_SZ, pp->crpb, pp->crpb_dma);
}

840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866
static void mv_edma_cfg(struct mv_host_priv *hpriv, void __iomem *port_mmio)
{
	u32 cfg = readl(port_mmio + EDMA_CFG_OFS);

	/* set up non-NCQ EDMA configuration */
	cfg &= ~0x1f;		/* clear queue depth */
	cfg &= ~EDMA_CFG_NCQ;	/* clear NCQ mode */
	cfg &= ~(1 << 9);	/* disable equeue */

	if (IS_GEN_I(hpriv))
		cfg |= (1 << 8);	/* enab config burst size mask */

	else if (IS_GEN_II(hpriv))
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;

	else if (IS_GEN_IIE(hpriv)) {
		cfg |= (1 << 23);	/* dis RX PM port mask */
		cfg &= ~(1 << 16);	/* dis FIS-based switching (for now) */
		cfg &= ~(1 << 19);	/* dis 128-entry queue (for now?) */
		cfg |= (1 << 18);	/* enab early completion */
		cfg |= (1 << 17);	/* enab host q cache */
		cfg |= (1 << 22);	/* enab cutthrough */
	}

	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

867 868 869 870 871 872 873 874 875 876
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
877 878
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
879 880
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
881 882 883 884
	struct mv_port_priv *pp;
	void __iomem *port_mmio = mv_ap_base(ap);
	void *mem;
	dma_addr_t mem_dma;
885
	int rc = -ENOMEM;
886 887

	pp = kmalloc(sizeof(*pp), GFP_KERNEL);
888 889
	if (!pp)
		goto err_out;
890 891
	memset(pp, 0, sizeof(*pp));

892
	mem = dma_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
893
				 GFP_KERNEL);
894 895
	if (!mem)
		goto err_out_pp;
896 897
	memset(mem, 0, MV_PORT_PRIV_DMA_SZ);

898 899 900 901
	rc = ata_pad_alloc(ap, dev);
	if (rc)
		goto err_out_priv;

902
	/* First item in chunk of DMA memory:
903 904 905 906 907 908 909
	 * 32-slot command request table (CRQB), 32 bytes each in size
	 */
	pp->crqb = mem;
	pp->crqb_dma = mem_dma;
	mem += MV_CRQB_Q_SZ;
	mem_dma += MV_CRQB_Q_SZ;

910
	/* Second item:
911 912 913 914 915 916 917 918 919 920 921 922 923
	 * 32-slot command response table (CRPB), 8 bytes each in size
	 */
	pp->crpb = mem;
	pp->crpb_dma = mem_dma;
	mem += MV_CRPB_Q_SZ;
	mem_dma += MV_CRPB_Q_SZ;

	/* Third item:
	 * Table of scatter-gather descriptors (ePRD), 16 bytes each
	 */
	pp->sg_tbl = mem;
	pp->sg_tbl_dma = mem_dma;

924
	mv_edma_cfg(hpriv, port_mmio);
925 926

	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
927
	writelfl(pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK,
928 929
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

930 931 932 933 934
	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
		writelfl(pp->crqb_dma & 0xffffffff,
			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
	else
		writelfl(0, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
935 936

	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
937 938 939 940 941 942 943

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
		writelfl(pp->crpb_dma & 0xffffffff,
			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
	else
		writelfl(0, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);

944
	writelfl(pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK,
945 946 947 948 949 950 951 952
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);

	/* Don't turn on EDMA here...do it before DMA commands only.  Else
	 * we'll be unable to send non-data, PIO, etc due to restricted access
	 * to shadow regs.
	 */
	ap->private_data = pp;
	return 0;
953 954 955 956 957 958 959

err_out_priv:
	mv_priv_free(pp, dev);
err_out_pp:
	kfree(pp);
err_out:
	return rc;
960 961
}

962 963 964 965 966 967 968
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
969
 *      This routine uses the host lock to protect the DMA stop.
970
 */
971 972
static void mv_port_stop(struct ata_port *ap)
{
J
Jeff Garzik 已提交
973
	struct device *dev = ap->host->dev;
974
	struct mv_port_priv *pp = ap->private_data;
975
	unsigned long flags;
976

J
Jeff Garzik 已提交
977
	spin_lock_irqsave(&ap->host->lock, flags);
978
	mv_stop_dma(ap);
J
Jeff Garzik 已提交
979
	spin_unlock_irqrestore(&ap->host->lock, flags);
980 981

	ap->private_data = NULL;
982 983
	ata_pad_free(ap, dev);
	mv_priv_free(pp, dev);
984 985 986
	kfree(pp);
}

987 988 989 990 991 992 993 994 995
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
996 997 998
static void mv_fill_sg(struct ata_queued_cmd *qc)
{
	struct mv_port_priv *pp = qc->ap->private_data;
999 1000
	unsigned int i = 0;
	struct scatterlist *sg;
1001

1002
	ata_for_each_sg(sg, qc) {
1003
		dma_addr_t addr;
1004
		u32 sg_len, len, offset;
1005

1006 1007
		addr = sg_dma_address(sg);
		sg_len = sg_dma_len(sg);
1008

1009 1010 1011 1012 1013
		while (sg_len) {
			offset = addr & MV_DMA_BOUNDARY;
			len = sg_len;
			if ((offset + sg_len) > 0x10000)
				len = 0x10000 - offset;
1014

1015 1016
			pp->sg_tbl[i].addr = cpu_to_le32(addr & 0xffffffff);
			pp->sg_tbl[i].addr_hi = cpu_to_le32((addr >> 16) >> 16);
M
Mark Lord 已提交
1017
			pp->sg_tbl[i].flags_size = cpu_to_le32(len & 0xffff);
1018 1019 1020 1021 1022 1023 1024 1025 1026

			sg_len -= len;
			addr += len;

			if (!sg_len && ata_sg_is_last(sg, qc))
				pp->sg_tbl[i].flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);

			i++;
		}
1027 1028 1029
	}
}

1030
static inline unsigned mv_inc_q_index(unsigned index)
1031
{
1032
	return (index + 1) & MV_MAX_Q_DEPTH_MASK;
1033 1034
}

M
Mark Lord 已提交
1035
static inline void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1036
{
M
Mark Lord 已提交
1037
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1038
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1039
	*cmdw = cpu_to_le16(tmp);
1040 1041
}

1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1054 1055 1056 1057
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1058
	__le16 *cw;
1059 1060
	struct ata_taskfile *tf;
	u16 flags = 0;
1061
	unsigned in_index;
1062

1063
 	if (ATA_PROT_DMA != qc->tf.protocol)
1064
		return;
1065

1066 1067
	/* Fill in command request block
	 */
1068
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1069
		flags |= CRQB_FLAG_READ;
1070
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1071 1072
	flags |= qc->tag << CRQB_TAG_SHIFT;

1073 1074 1075 1076 1077
	/* get current queue index from hardware */
	in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	pp->crqb[in_index].sg_addr =
1078
		cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1079
	pp->crqb[in_index].sg_addr_hi =
1080
		cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1081
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1082

1083
	cw = &pp->crqb[in_index].ata_cmd[0];
1084 1085 1086 1087 1088 1089 1090
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
	 * NCQ.  NCQ will drop hob_nsect.
1091
	 */
1092 1093 1094 1095 1096
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1097
	case ATA_CMD_WRITE_FUA_EXT:
1098 1099 1100 1101 1102
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
#ifdef LIBATA_NCQ		/* FIXME: remove this line when NCQ added */
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1103
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
#endif				/* FIXME: remove this line when NCQ added */
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1152
	unsigned in_index;
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
	u32 flags = 0;

 	if (ATA_PROT_DMA != qc->tf.protocol)
		return;

	/* Fill in Gen IIE command request block
	 */
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1163
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1164 1165
	flags |= qc->tag << CRQB_TAG_SHIFT;

1166 1167 1168 1169 1170
	/* get current queue index from hardware */
	in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1198 1199 1200 1201
		return;
	mv_fill_sg(qc);
}

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1214
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1215 1216 1217
{
	void __iomem *port_mmio = mv_ap_base(qc->ap);
	struct mv_port_priv *pp = qc->ap->private_data;
1218
	unsigned in_index;
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
	u32 in_ptr;

	if (ATA_PROT_DMA != qc->tf.protocol) {
		/* We're about to send a non-EDMA capable command to the
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
		mv_stop_dma(qc->ap);
		return ata_qc_issue_prot(qc);
	}

1230 1231
	in_ptr   = readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
	in_index = (in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1232 1233

	/* until we do queuing, the queue should be empty at this point */
1234 1235
	WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
		>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
1236

1237
	in_index = mv_inc_q_index(in_index);	/* now incr producer index */
1238

1239
	mv_start_dma(port_mmio, pp);
1240 1241 1242

	/* and write the request in pointer to kick the EDMA to life */
	in_ptr &= EDMA_REQ_Q_BASE_LO_MASK;
1243
	in_ptr |= in_index << EDMA_REQ_Q_PTR_SHIFT;
1244 1245 1246 1247 1248
	writelfl(in_ptr, port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	return 0;
}

1249 1250 1251 1252 1253 1254
/**
 *      mv_get_crpb_status - get status from most recently completed cmd
 *      @ap: ATA channel to manipulate
 *
 *      This routine is for use when the port is in DMA mode, when it
 *      will be using the CRPB (command response block) method of
1255
 *      returning command completion information.  We check indices
1256 1257 1258 1259 1260 1261
 *      are good, grab status, and bump the response consumer index to
 *      prove that we're up to date.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1262 1263 1264 1265
static u8 mv_get_crpb_status(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
1266
	unsigned out_index;
1267
	u32 out_ptr;
M
Mark Lord 已提交
1268
	u8 ata_status;
1269

1270 1271
	out_ptr   = readl(port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
	out_index = (out_ptr >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1272

1273 1274
	ata_status = le16_to_cpu(pp->crpb[out_index].flags)
					>> CRPB_FLAG_STATUS_SHIFT;
M
Mark Lord 已提交
1275

1276
	/* increment our consumer index... */
1277
	out_index = mv_inc_q_index(out_index);
1278

1279
	/* and, until we do NCQ, there should only be 1 CRPB waiting */
1280 1281
	WARN_ON(out_index != ((readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
		>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
1282 1283 1284

	/* write out our inc'd consumer index so EDMA knows we're caught up */
	out_ptr &= EDMA_RSP_Q_BASE_LO_MASK;
1285
	out_ptr |= out_index << EDMA_RSP_Q_PTR_SHIFT;
1286 1287 1288
	writelfl(out_ptr, port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);

	/* Return ATA status register for completed CRPB */
M
Mark Lord 已提交
1289
	return ata_status;
1290 1291
}

1292 1293 1294
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
1295
 *      @reset_allowed: bool: 0 == don't trigger from reset here
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
 *
 *      In most cases, just clear the interrupt and move on.  However,
 *      some cases require an eDMA reset, which is done right before
 *      the COMRESET in mv_phy_reset().  The SERR case requires a
 *      clear of pending errors in the SATA SERROR register.  Finally,
 *      if the port disabled DMA, update our cached copy to match.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1306
static void mv_err_intr(struct ata_port *ap, int reset_allowed)
1307 1308 1309
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 edma_err_cause, serr = 0;
1310 1311 1312 1313

	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	if (EDMA_ERR_SERR & edma_err_cause) {
1314 1315
		sata_scr_read(ap, SCR_ERROR, &serr);
		sata_scr_write_flush(ap, SCR_ERROR, serr);
1316
	}
1317 1318 1319 1320 1321 1322
	if (EDMA_ERR_SELF_DIS & edma_err_cause) {
		struct mv_port_priv *pp	= ap->private_data;
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
	}
	DPRINTK(KERN_ERR "ata%u: port error; EDMA err cause: 0x%08x "
		"SERR: 0x%08x\n", ap->id, edma_err_cause, serr);
1323 1324 1325 1326 1327

	/* Clear EDMA now that SERR cleanup done */
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* check for fatal here and recover if needed */
1328
	if (reset_allowed && (EDMA_ERR_FATAL & edma_err_cause))
1329
		mv_stop_and_reset(ap);
1330 1331
}

1332 1333
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
1334
 *      @host: host specific structure
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
 *      @relevant: port error bits relevant to this host controller
 *      @hc: which host controller we're to look at
 *
 *      Read then write clear the HC interrupt status then walk each
 *      port connected to the HC and see if it needs servicing.  Port
 *      success ints are reported in the HC interrupt status reg, the
 *      port error ints are reported in the higher level main
 *      interrupt status register and thus are passed in via the
 *      'relevant' argument.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1348
static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
1349
{
J
Jeff Garzik 已提交
1350
	void __iomem *mmio = host->mmio_base;
1351 1352 1353
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	struct ata_queued_cmd *qc;
	u32 hc_irq_cause;
1354
	int shift, port, port0, hard_port, handled;
1355
	unsigned int err_mask;
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365

	if (hc == 0) {
		port0 = 0;
	} else {
		port0 = MV_PORTS_PER_HC;
	}

	/* we'll need the HC success int register in most cases */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
	if (hc_irq_cause) {
1366
		writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1367 1368 1369 1370 1371 1372
	}

	VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
		hc,relevant,hc_irq_cause);

	for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
1373
		u8 ata_status = 0;
J
Jeff Garzik 已提交
1374
		struct ata_port *ap = host->ports[port];
M
Mark Lord 已提交
1375
		struct mv_port_priv *pp = ap->private_data;
J
Jeff Garzik 已提交
1376

1377
		hard_port = mv_hardport_from_port(port); /* range 0..3 */
1378
		handled = 0;	/* ensure ata_status is set if handled++ */
1379

M
Mark Lord 已提交
1380
		/* Note that DEV_IRQ might happen spuriously during EDMA,
1381 1382
		 * and should be ignored in such cases.
		 * The cause of this is still under investigation.
1383
		 */
M
Mark Lord 已提交
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
		if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
			/* EDMA: check for response queue interrupt */
			if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) {
				ata_status = mv_get_crpb_status(ap);
				handled = 1;
			}
		} else {
			/* PIO: check for device (drive) interrupt */
			if ((DEV_IRQ << hard_port) & hc_irq_cause) {
				ata_status = readb((void __iomem *)
1394
					   ap->ioaddr.status_addr);
M
Mark Lord 已提交
1395
				handled = 1;
1396 1397 1398 1399 1400
				/* ignore spurious intr if drive still BUSY */
				if (ata_status & ATA_BUSY) {
					ata_status = 0;
					handled = 0;
				}
M
Mark Lord 已提交
1401
			}
1402 1403
		}

J
Jeff Garzik 已提交
1404
		if (ap && (ap->flags & ATA_FLAG_DISABLED))
1405 1406
			continue;

1407 1408
		err_mask = ac_err_mask(ata_status);

1409
		shift = port << 1;		/* (port * 2) */
1410 1411 1412 1413
		if (port >= MV_PORTS_PER_HC) {
			shift++;	/* skip bit 8 in the HC Main IRQ reg */
		}
		if ((PORT0_ERR << shift) & relevant) {
1414
			mv_err_intr(ap, 1);
1415
			err_mask |= AC_ERR_OTHER;
M
Mark Lord 已提交
1416
			handled = 1;
1417
		}
1418

M
Mark Lord 已提交
1419
		if (handled) {
1420
			qc = ata_qc_from_tag(ap, ap->active_tag);
M
Mark Lord 已提交
1421
			if (qc && (qc->flags & ATA_QCFLAG_ACTIVE)) {
1422 1423 1424
				VPRINTK("port %u IRQ found for qc, "
					"ata_status 0x%x\n", port,ata_status);
				/* mark qc status appropriately */
J
Jeff Garzik 已提交
1425
				if (!(qc->tf.flags & ATA_TFLAG_POLLING)) {
1426 1427 1428
					qc->err_mask |= err_mask;
					ata_qc_complete(qc);
				}
1429 1430 1431 1432 1433 1434
			}
		}
	}
	VPRINTK("EXIT\n");
}

1435
/**
1436
 *      mv_interrupt -
1437 1438 1439 1440 1441 1442 1443 1444 1445
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *      @regs: unused
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
1446
 *      LOCKING:
J
Jeff Garzik 已提交
1447
 *      This routine holds the host lock while processing pending
1448 1449
 *      interrupts.
 */
1450
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1451
{
J
Jeff Garzik 已提交
1452
	struct ata_host *host = dev_instance;
1453
	unsigned int hc, handled = 0, n_hcs;
J
Jeff Garzik 已提交
1454
	void __iomem *mmio = host->mmio_base;
1455
	struct mv_host_priv *hpriv;
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
	u32 irq_stat;

	irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);

	/* check the cases where we either have nothing pending or have read
	 * a bogus register value which can indicate HW removal or PCI fault
	 */
	if (!irq_stat || (0xffffffffU == irq_stat)) {
		return IRQ_NONE;
	}

J
Jeff Garzik 已提交
1467 1468
	n_hcs = mv_get_hc_count(host->ports[0]->flags);
	spin_lock(&host->lock);
1469 1470 1471 1472

	for (hc = 0; hc < n_hcs; hc++) {
		u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
		if (relevant) {
J
Jeff Garzik 已提交
1473
			mv_host_intr(host, relevant, hc);
1474
			handled++;
1475 1476
		}
	}
1477

J
Jeff Garzik 已提交
1478
	hpriv = host->private_data;
1479 1480 1481 1482 1483 1484 1485 1486 1487
	if (IS_60XX(hpriv)) {
		/* deal with the interrupt coalescing bits */
		if (irq_stat & (TRAN_LO_DONE | TRAN_HI_DONE | PORTS_0_7_COAL_DONE)) {
			writelfl(0, mmio + MV_IRQ_COAL_CAUSE_LO);
			writelfl(0, mmio + MV_IRQ_COAL_CAUSE_HI);
			writelfl(0, mmio + MV_IRQ_COAL_CAUSE);
		}
	}

1488
	if (PCI_ERR & irq_stat) {
1489 1490 1491
		printk(KERN_ERR DRV_NAME ": PCI ERROR; PCI IRQ cause=0x%08x\n",
		       readl(mmio + PCI_IRQ_CAUSE_OFS));

1492
		DPRINTK("All regs @ PCI error\n");
J
Jeff Garzik 已提交
1493
		mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
1494

1495 1496 1497
		writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
		handled++;
	}
J
Jeff Garzik 已提交
1498
	spin_unlock(&host->lock);
1499 1500 1501 1502

	return IRQ_RETVAL(handled);
}

1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
{
J
Jeff Garzik 已提交
1530
	void __iomem *mmio = mv5_phy_base(ap->host->mmio_base, ap->port_no);
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

	if (ofs != 0xffffffffU)
		return readl(mmio + ofs);
	else
		return (u32) ofs;
}

static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
{
J
Jeff Garzik 已提交
1541
	void __iomem *mmio = mv5_phy_base(ap->host->mmio_base, ap->port_no);
1542 1543 1544 1545 1546 1547
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

	if (ofs != 0xffffffffU)
		writelfl(val, mmio + ofs);
}

1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	u8 rev_id;
	int early_5080;

	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	early_5080 = (pdev->device == 0x5080) && (rev_id == 0);

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

	mv_reset_pci_bus(pdev, mmio);
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	writel(0x0fcfffff, mmio + MV_FLASH_CTL);
}

1571
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1572 1573
			   void __iomem *mmio)
{
1574 1575 1576 1577 1578 1579 1580
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
1581 1582
}

1583
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1584
{
1585 1586 1587 1588 1589 1590 1591 1592 1593
	u32 tmp;

	writel(0, mmio + MV_GPIO_PORT_CTL);

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
1594 1595
}

1596 1597
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
1598
{
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
		tmp = readl(phy_mmio + MV5_LT_MODE);
		tmp |= (1 << 19);
		writel(tmp, phy_mmio + MV5_LT_MODE);

		tmp = readl(phy_mmio + MV5_PHY_CTL);
		tmp &= ~0x3;
		tmp |= 0x1;
		writel(tmp, phy_mmio + MV5_PHY_CTL);
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
1620 1621
}

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);

	mv_channel_reset(hpriv, mmio, port);

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
1653
{
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
1683 1684
}

J
Jeff Garzik 已提交
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	u32 tmp;

	tmp = readl(mmio + MV_PCI_MODE);
	tmp &= 0xff00ffff;
	writel(tmp, mmio + MV_PCI_MODE);

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
	ZERO(HC_MAIN_IRQ_MASK_OFS);
	ZERO(MV_PCI_SERR_MASK);
	ZERO(PCI_IRQ_CAUSE_OFS);
	ZERO(PCI_IRQ_MASK_OFS);
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

	tmp = readl(mmio + MV_GPIO_PORT_CTL);
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
	writel(tmp, mmio + MV_GPIO_PORT_CTL);
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1730 1731
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
		if (PCI_MASTER_EMPTY & t) {
			break;
		}
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

1786
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1787 1788 1789 1790 1791 1792 1793
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	tmp = readl(mmio + MV_RESET_CFG);
	if ((tmp & (1 << 0)) == 0) {
1794
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

1806
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1807
{
1808
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
J
Jeff Garzik 已提交
1809 1810
}

1811
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1812
			   unsigned int port)
1813
{
1814 1815
	void __iomem *port_mmio = mv_port_base(mmio, port);

1816
	u32 hp_flags = hpriv->hp_flags;
1817 1818
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
1819
	int fix_phy_mode4 =
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
	u32 m2, tmp;

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

	/* who knows what this magic does */
	tmp = readl(port_mmio + PHY_MODE3);
	tmp &= ~0x7F800000;
	tmp |= 0x2A800000;
	writel(tmp, port_mmio + PHY_MODE3);
1843 1844

	if (fix_phy_mode4) {
1845
		u32 m4;
1846 1847

		m4 = readl(port_mmio + PHY_MODE4);
1848 1849 1850

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			tmp = readl(port_mmio + 0x310);
1851 1852 1853 1854

		m4 = (m4 & ~(1 << 1)) | (1 << 0);

		writel(m4, port_mmio + PHY_MODE4);
1855 1856 1857

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			writel(tmp, port_mmio + 0x310);
1858 1859 1860 1861 1862 1863
	}

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
1864 1865
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
1866
	m2 &= ~(1 << 16);
1867

1868 1869 1870 1871 1872 1873
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

1874 1875 1876
	writel(m2, port_mmio + PHY_MODE2);
}

1877 1878 1879 1880 1881 1882 1883 1884 1885
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);

	if (IS_60XX(hpriv)) {
		u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
1886 1887
		ifctl |= (1 << 7);		/* enable gen2i speed */
		ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
		writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
	}

	udelay(25);		/* allow reset propagation */

	/* Spec never mentions clearing the bit.  Marvell's driver does
	 * clear the bit, however.
	 */
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

	if (IS_50XX(hpriv))
		mdelay(1);
}

static void mv_stop_and_reset(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1906 1907
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = ap->host->mmio_base;
1908 1909 1910 1911 1912

	mv_stop_dma(ap);

	mv_channel_reset(hpriv, mmio, ap->port_no);

1913 1914 1915 1916 1917 1918 1919 1920 1921
	__mv_phy_reset(ap, 0);
}

static inline void __msleep(unsigned int msec, int can_sleep)
{
	if (can_sleep)
		msleep(msec);
	else
		mdelay(msec);
1922 1923
}

1924
/**
1925
 *      __mv_phy_reset - Perform eDMA reset followed by COMRESET
1926 1927 1928 1929 1930 1931 1932 1933
 *      @ap: ATA channel to manipulate
 *
 *      Part of this is taken from __sata_phy_reset and modified to
 *      not sleep since this routine gets called from interrupt level.
 *
 *      LOCKING:
 *      Inherited from caller.  This is coded to safe to call at
 *      interrupt level, i.e. it does not sleep.
1934
 */
1935
static void __mv_phy_reset(struct ata_port *ap, int can_sleep)
1936
{
J
Jeff Garzik 已提交
1937
	struct mv_port_priv *pp	= ap->private_data;
J
Jeff Garzik 已提交
1938
	struct mv_host_priv *hpriv = ap->host->private_data;
1939 1940 1941
	void __iomem *port_mmio = mv_ap_base(ap);
	struct ata_taskfile tf;
	struct ata_device *dev = &ap->device[0];
1942
	unsigned long timeout;
1943 1944
	int retry = 5;
	u32 sstatus;
1945 1946 1947

	VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);

J
Jeff Garzik 已提交
1948
	DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
1949 1950
		"SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
		mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
1951

1952 1953
	/* Issue COMRESET via SControl */
comreset_retry:
1954
	sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
1955 1956
	__msleep(1, can_sleep);

1957
	sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
1958 1959 1960
	__msleep(20, can_sleep);

	timeout = jiffies + msecs_to_jiffies(200);
1961
	do {
1962
		sata_scr_read(ap, SCR_STATUS, &sstatus);
1963
		if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0))
1964
			break;
1965 1966

		__msleep(1, can_sleep);
1967
	} while (time_before(jiffies, timeout));
1968

1969 1970 1971 1972 1973
	/* work around errata */
	if (IS_60XX(hpriv) &&
	    (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
	    (retry-- > 0))
		goto comreset_retry;
J
Jeff Garzik 已提交
1974 1975

	DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
1976 1977 1978
		"SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
		mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));

1979
	if (ata_port_online(ap)) {
1980 1981
		ata_port_probe(ap);
	} else {
1982
		sata_scr_read(ap, SCR_STATUS, &sstatus);
1983 1984
		ata_port_printk(ap, KERN_INFO,
				"no device found (phy stat %08x)\n", sstatus);
1985
		ata_port_disable(ap);
1986 1987
		return;
	}
1988
	ap->cbl = ATA_CBL_SATA;
1989

1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
	/* even after SStatus reflects that device is ready,
	 * it seems to take a while for link to be fully
	 * established (and thus Status no longer 0x80/0x7F),
	 * so we poll a bit for that, here.
	 */
	retry = 20;
	while (1) {
		u8 drv_stat = ata_check_status(ap);
		if ((drv_stat != 0x80) && (drv_stat != 0x7f))
			break;
		__msleep(500, can_sleep);
		if (retry-- <= 0)
			break;
	}

2005 2006 2007 2008 2009 2010
	tf.lbah = readb((void __iomem *) ap->ioaddr.lbah_addr);
	tf.lbam = readb((void __iomem *) ap->ioaddr.lbam_addr);
	tf.lbal = readb((void __iomem *) ap->ioaddr.lbal_addr);
	tf.nsect = readb((void __iomem *) ap->ioaddr.nsect_addr);

	dev->class = ata_dev_classify(&tf);
2011
	if (!ata_dev_enabled(dev)) {
2012 2013 2014
		VPRINTK("Port disabled post-sig: No device present.\n");
		ata_port_disable(ap);
	}
J
Jeff Garzik 已提交
2015 2016 2017 2018 2019

	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;

2020
	VPRINTK("EXIT\n");
2021 2022
}

2023 2024 2025 2026 2027
static void mv_phy_reset(struct ata_port *ap)
{
	__mv_phy_reset(ap, 1);
}

2028 2029 2030 2031 2032 2033 2034 2035
/**
 *      mv_eng_timeout - Routine called by libata when SCSI times out I/O
 *      @ap: ATA channel to manipulate
 *
 *      Intent is to clear all pending error conditions, reset the
 *      chip/bus, fail the command, and move on.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
2036
 *      This routine holds the host lock while failing the command.
2037
 */
2038 2039 2040
static void mv_eng_timeout(struct ata_port *ap)
{
	struct ata_queued_cmd *qc;
2041
	unsigned long flags;
2042

2043
	ata_port_printk(ap, KERN_ERR, "Entering mv_eng_timeout\n");
2044
	DPRINTK("All regs @ start of eng_timeout\n");
J
Jeff Garzik 已提交
2045 2046
	mv_dump_all_regs(ap->host->mmio_base, ap->port_no,
			 to_pci_dev(ap->host->dev));
2047 2048 2049

	qc = ata_qc_from_tag(ap, ap->active_tag);
        printk(KERN_ERR "mmio_base %p ap %p qc %p scsi_cmnd %p &cmnd %p\n",
J
Jeff Garzik 已提交
2050
	       ap->host->mmio_base, ap, qc, qc->scsicmd, &qc->scsicmd->cmnd);
2051

J
Jeff Garzik 已提交
2052
	spin_lock_irqsave(&ap->host->lock, flags);
2053
	mv_err_intr(ap, 0);
2054
	mv_stop_and_reset(ap);
J
Jeff Garzik 已提交
2055
	spin_unlock_irqrestore(&ap->host->lock, flags);
2056

2057 2058 2059 2060 2061
	WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
	if (qc->flags & ATA_QCFLAG_ACTIVE) {
		qc->err_mask |= AC_ERR_TIMEOUT;
		ata_eh_qc_complete(qc);
	}
2062 2063
}

2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2076
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2077
{
2078 2079 2080
	unsigned long shd_base = (unsigned long) port_mmio + SHD_BLK_OFS;
	unsigned serr_ofs;

2081
	/* PIO related setup
2082 2083
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2084
	port->error_addr =
2085 2086 2087 2088 2089 2090
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2091
	port->status_addr =
2092 2093 2094 2095 2096
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
2097 2098
	port->cmd_addr = port->bmdma_addr = port->scr_addr = 0;

2099 2100 2101 2102 2103
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

2104
	/* unmask all EDMA error interrupts */
2105
	writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2106

2107
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2108 2109 2110
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2111 2112
}

2113
static int mv_chip_id(struct pci_dev *pdev, struct mv_host_priv *hpriv,
2114
		      unsigned int board_idx)
2115 2116 2117 2118 2119 2120 2121
{
	u8 rev_id;
	u32 hp_flags = hpriv->hp_flags;

	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	switch(board_idx) {
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
		hp_flags |= MV_HP_50XX;

		switch (rev_id) {
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2141 2142
	case chip_504x:
	case chip_508x:
2143
		hpriv->ops = &mv5xxx_ops;
2144 2145
		hp_flags |= MV_HP_50XX;

2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
		switch (rev_id) {
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2158 2159 2160 2161 2162
		}
		break;

	case chip_604x:
	case chip_608x:
2163 2164
		hpriv->ops = &mv6xxx_ops;

2165
		switch (rev_id) {
2166 2167 2168 2169 2170
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2171 2172 2173
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2174 2175
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2176 2177 2178 2179
			break;
		}
		break;

2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
	case chip_7042:
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;

		hp_flags |= MV_HP_GEN_IIE;

		switch (rev_id) {
		case 0x0:
			hp_flags |= MV_HP_ERRATA_XX42A0;
			break;
		case 0x1:
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
	default:
		printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
		return 1;
	}

	hpriv->hp_flags = hp_flags;

	return 0;
}

2211
/**
2212
 *      mv_init_host - Perform some early initialization of the host.
2213
 *	@pdev: host PCI device
2214 2215 2216 2217 2218 2219 2220 2221
 *      @probe_ent: early data struct representing the host
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2222
static int mv_init_host(struct pci_dev *pdev, struct ata_probe_ent *probe_ent,
2223
			unsigned int board_idx)
2224 2225 2226
{
	int rc = 0, n_hc, port, hc;
	void __iomem *mmio = probe_ent->mmio_base;
2227 2228
	struct mv_host_priv *hpriv = probe_ent->private_data;

2229 2230 2231 2232
	/* global interrupt mask */
	writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);

	rc = mv_chip_id(pdev, hpriv, board_idx);
2233 2234 2235
	if (rc)
		goto done;

J
Jeff Garzik 已提交
2236
	n_hc = mv_get_hc_count(probe_ent->port_flags);
2237 2238
	probe_ent->n_ports = MV_PORTS_PER_HC * n_hc;

2239 2240
	for (port = 0; port < probe_ent->n_ports; port++)
		hpriv->ops->read_preamp(hpriv, port, mmio);
2241

2242
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2243
	if (rc)
2244 2245
		goto done;

2246 2247
	hpriv->ops->reset_flash(hpriv, mmio);
	hpriv->ops->reset_bus(pdev, mmio);
2248
	hpriv->ops->enable_leds(hpriv, mmio);
2249 2250

	for (port = 0; port < probe_ent->n_ports; port++) {
2251
		if (IS_60XX(hpriv)) {
2252 2253
			void __iomem *port_mmio = mv_port_base(mmio, port);

2254
			u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2255 2256
			ifctl |= (1 << 7);		/* enable gen2i speed */
			ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2257 2258 2259
			writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
		}

2260
		hpriv->ops->phy_errata(hpriv, mmio, port);
2261 2262 2263 2264
	}

	for (port = 0; port < probe_ent->n_ports; port++) {
		void __iomem *port_mmio = mv_port_base(mmio, port);
2265
		mv_port_init(&probe_ent->port[port], port_mmio);
2266 2267 2268
	}

	for (hc = 0; hc < n_hc; hc++) {
2269 2270 2271 2272 2273 2274 2275 2276 2277
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2278 2279
	}

2280 2281 2282 2283 2284 2285
	/* Clear any currently outstanding host interrupt conditions */
	writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);

	/* and unmask interrupt generation for host regs */
	writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
	writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
2286 2287

	VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2288
		"PCI int cause/mask=0x%08x/0x%08x\n",
2289 2290 2291 2292
		readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
		readl(mmio + HC_MAIN_IRQ_MASK_OFS),
		readl(mmio + PCI_IRQ_CAUSE_OFS),
		readl(mmio + PCI_IRQ_MASK_OFS));
2293

2294
done:
2295 2296 2297
	return rc;
}

2298 2299 2300 2301 2302 2303 2304 2305 2306
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
 *      @probe_ent: early data struct representing the host
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
static void mv_print_info(struct ata_probe_ent *probe_ent)
{
	struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
	struct mv_host_priv *hpriv = probe_ent->private_data;
	u8 rev_id, scc;
	const char *scc_s;

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
		scc_s = "unknown";

2327 2328
	dev_printk(KERN_INFO, &pdev->dev,
	       "%u slots %u ports %s mode IRQ via %s\n",
2329
	       (unsigned)MV_MAX_Q_DEPTH, probe_ent->n_ports,
2330 2331 2332
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

2333 2334 2335 2336 2337 2338 2339 2340
/**
 *      mv_init_one - handle a positive probe of a Marvell host
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2341 2342 2343 2344 2345 2346 2347
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version = 0;
	struct ata_probe_ent *probe_ent = NULL;
	struct mv_host_priv *hpriv;
	unsigned int board_idx = (unsigned int)ent->driver_data;
	void __iomem *mmio_base;
2348
	int pci_dev_busy = 0, rc;
2349

2350 2351
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2352 2353 2354 2355 2356

	rc = pci_enable_device(pdev);
	if (rc) {
		return rc;
	}
2357
	pci_set_master(pdev);
2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374

	rc = pci_request_regions(pdev, DRV_NAME);
	if (rc) {
		pci_dev_busy = 1;
		goto err_out;
	}

	probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
	if (probe_ent == NULL) {
		rc = -ENOMEM;
		goto err_out_regions;
	}

	memset(probe_ent, 0, sizeof(*probe_ent));
	probe_ent->dev = pci_dev_to_dev(pdev);
	INIT_LIST_HEAD(&probe_ent->node);

2375
	mmio_base = pci_iomap(pdev, MV_PRIMARY_BAR, 0);
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388
	if (mmio_base == NULL) {
		rc = -ENOMEM;
		goto err_out_free_ent;
	}

	hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv) {
		rc = -ENOMEM;
		goto err_out_iounmap;
	}
	memset(hpriv, 0, sizeof(*hpriv));

	probe_ent->sht = mv_port_info[board_idx].sht;
J
Jeff Garzik 已提交
2389
	probe_ent->port_flags = mv_port_info[board_idx].flags;
2390 2391 2392 2393 2394
	probe_ent->pio_mask = mv_port_info[board_idx].pio_mask;
	probe_ent->udma_mask = mv_port_info[board_idx].udma_mask;
	probe_ent->port_ops = mv_port_info[board_idx].port_ops;

	probe_ent->irq = pdev->irq;
2395
	probe_ent->irq_flags = IRQF_SHARED;
2396 2397 2398 2399
	probe_ent->mmio_base = mmio_base;
	probe_ent->private_data = hpriv;

	/* initialize adapter */
2400
	rc = mv_init_host(pdev, probe_ent, board_idx);
2401 2402 2403 2404
	if (rc) {
		goto err_out_hpriv;
	}

2405
	/* Enable interrupts */
2406
	if (msi && pci_enable_msi(pdev) == 0) {
2407 2408 2409
		hpriv->hp_flags |= MV_HP_FLAG_MSI;
	} else {
		pci_intx(pdev, 1);
2410 2411
	}

2412 2413 2414 2415 2416 2417 2418
	mv_dump_pci_cfg(pdev, 0x68);
	mv_print_info(probe_ent);

	if (ata_device_add(probe_ent) == 0) {
		rc = -ENODEV;		/* No devices discovered */
		goto err_out_dev_add;
	}
2419

2420
	kfree(probe_ent);
2421 2422
	return 0;

2423 2424 2425 2426 2427 2428 2429
err_out_dev_add:
	if (MV_HP_FLAG_MSI & hpriv->hp_flags) {
		pci_disable_msi(pdev);
	} else {
		pci_intx(pdev, 0);
	}
err_out_hpriv:
2430
	kfree(hpriv);
2431 2432 2433
err_out_iounmap:
	pci_iounmap(pdev, mmio_base);
err_out_free_ent:
2434
	kfree(probe_ent);
2435
err_out_regions:
2436
	pci_release_regions(pdev);
2437
err_out:
2438 2439 2440 2441 2442 2443 2444 2445 2446
	if (!pci_dev_busy) {
		pci_disable_device(pdev);
	}

	return rc;
}

static int __init mv_init(void)
{
2447
	return pci_register_driver(&mv_pci_driver);
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
}

static void __exit mv_exit(void)
{
	pci_unregister_driver(&mv_pci_driver);
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);

2461 2462 2463
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");

2464 2465
module_init(mv_init);
module_exit(mv_exit);