sata_mv.c 65.7 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
4
 * Copyright 2005: EMC Corporation, all rights reserved.
5
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

J
Jeff Garzik 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67
/*
  sata_mv TODO list:

  1) Needs a full errata audit for all chipsets.  I implemented most
  of the errata workarounds found in the Marvell vendor driver, but
  I distinctly remember a couple workarounds (one related to PCI-X)
  are still needed.

  2) Convert to LibATA new EH.  Required for hotplug, NCQ, and sane
  probing/error handling in general.  MUST HAVE.

  3) Add hotplug support (easy, once new-EH support appears)

  4) Add NCQ support (easy to intermediate, once new-EH support appears)

  5) Investigate problems with PCI Message Signalled Interrupts (MSI).

  6) Add port multiplier support (intermediate)

  7) Test and verify 3.0 Gbps support

  8) Develop a low-power-consumption strategy, and implement it.

  9) [Experiment, low priority] See if ATAPI can be supported using
  "unknown FIS" or "vendor-specific FIS" support, or something creative
  like that.

  10) [Experiment, low priority] Investigate interrupt coalescing.
  Quite often, especially with PCI Message Signalled Interrupts (MSI),
  the overhead reduced by interrupt mitigation is quite often not
  worth the latency cost.

  11) [Experiment, Marvell value added] Is it possible to use target
  mode to cross-connect two Linux boxes with Marvell cards?  If so,
  creating LibATA target mode support would be very interesting.

  Target mode, for those without docs, is the ability to directly
  connect two SATA controllers.

  13) Verify that 7042 is fully supported.  I only have a 6042.

*/


68 69 70 71 72 73 74 75
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
76
#include <linux/device.h>
77
#include <scsi/scsi_host.h>
78
#include <scsi/scsi_cmnd.h>
79 80 81
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
J
Jeff Garzik 已提交
82
#define DRV_VERSION	"0.81"
83 84 85 86 87 88 89 90 91 92 93 94

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
95 96 97 98 99 100
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

101
	MV_SATAHC0_REG_BASE	= 0x20000,
102
	MV_FLASH_CTL		= 0x1046c,
103 104
	MV_GPIO_PORT_CTL	= 0x104f0,
	MV_RESET_CFG		= 0x180d8,
105 106 107 108 109 110

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

111 112 113 114 115 116 117 118 119 120 121 122 123 124
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
	MV_MAX_SG_CT		= 176,
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
	MV_PORT_PRIV_DMA_SZ	= (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),

125 126 127
	MV_PORTS_PER_HC		= 4,
	/* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
	MV_PORT_HC_SHIFT	= 2,
128
	/* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
129 130 131 132 133
	MV_PORT_MASK		= 3,

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
134 135 136
	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
				  ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
				  ATA_FLAG_NO_ATAPI | ATA_FLAG_PIO_POLLING,
137
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
138

139 140
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
141 142
	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
143 144 145 146 147
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,
148 149
	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
150 151 152

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

153 154
	/* PCI interface registers */

155 156
	PCI_COMMAND_OFS		= 0xc00,

157 158 159 160 161
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

162 163 164 165 166 167 168 169 170 171 172 173 174
	MV_PCI_MODE		= 0xd00,
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
	MV_PCI_XBAR_TMOUT	= 0x1d04,
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

	PCI_IRQ_CAUSE_OFS		= 0x1d58,
	PCI_IRQ_MASK_OFS		= 0x1d5c,
175 176 177 178 179 180 181 182 183 184 185
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

	HC_MAIN_IRQ_CAUSE_OFS	= 0x1d60,
	HC_MAIN_IRQ_MASK_OFS	= 0x1d64,
	PORT0_ERR		= (1 << 0),	/* shift by port # */
	PORT0_DONE		= (1 << 1),	/* shift by port # */
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
186 187
	PORTS_0_3_COAL_DONE	= (1 << 8),
	PORTS_4_7_COAL_DONE	= (1 << 17),
188 189 190 191 192
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
193
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
194
	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
195 196
				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
				   HC_MAIN_RSVD),
197 198
	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
				   HC_MAIN_RSVD_5),
199 200 201 202 203

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
204
	CRPB_DMA_DONE		= (1 << 0),	/* shift by port # */
205 206 207 208
	HC_IRQ_COAL		= (1 << 4),	/* IRQ coalescing */
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
209 210
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
211 212 213 214

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
215
	PHY_MODE3		= 0x310,
216 217
	PHY_MODE4		= 0x314,
	PHY_MODE2		= 0x330,
218 219 220
	MV5_PHY_MODE		= 0x74,
	MV5_LT_MODE		= 0x30,
	MV5_PHY_CTL		= 0x0C,
221 222 223
	SATA_INTERFACE_CTL	= 0x050,

	MV_M2_PREAMP_MASK	= 0x7e0,
224 225 226

	/* Port registers */
	EDMA_CFG_OFS		= 0,
227 228 229 230 231
	EDMA_CFG_Q_DEPTH	= 0,			/* queueing disabled */
	EDMA_CFG_NCQ		= (1 << 5),
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),		/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),		/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),		/* write buffer 512B */
232 233 234 235 236 237 238 239 240

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
	EDMA_ERR_D_PAR		= (1 << 0),
	EDMA_ERR_PRD_PAR	= (1 << 1),
	EDMA_ERR_DEV		= (1 << 2),
	EDMA_ERR_DEV_DCON	= (1 << 3),
	EDMA_ERR_DEV_CON	= (1 << 4),
	EDMA_ERR_SERR		= (1 << 5),
241 242
	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
243
	EDMA_ERR_BIST_ASYNC	= (1 << 8),
244
	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
245 246 247 248 249 250 251 252 253 254
	EDMA_ERR_CRBQ_PAR	= (1 << 9),
	EDMA_ERR_CRPB_PAR	= (1 << 10),
	EDMA_ERR_INTRL_PAR	= (1 << 11),
	EDMA_ERR_IORDY		= (1 << 12),
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),
	EDMA_ERR_TRANS_PROTO	= (1 << 31),
255 256
	EDMA_ERR_OVERRUN_5	= (1 << 5),
	EDMA_ERR_UNDERRUN_5	= (1 << 6),
257
	EDMA_ERR_FATAL		= (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
258 259
				   EDMA_ERR_DEV_DCON | EDMA_ERR_CRBQ_PAR |
				   EDMA_ERR_CRPB_PAR | EDMA_ERR_INTRL_PAR |
260
				   EDMA_ERR_IORDY | EDMA_ERR_LNK_CTRL_RX_2 |
261
				   EDMA_ERR_LNK_DATA_RX |
262
				   EDMA_ERR_LNK_DATA_TX |
263 264
				   EDMA_ERR_TRANS_PROTO),

265 266 267 268 269 270 271 272 273 274 275
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

276 277 278 279 280
	EDMA_CMD_OFS		= 0x28,
	EDMA_EN			= (1 << 0),
	EDMA_DS			= (1 << 1),
	ATA_RST			= (1 << 2),

281
	EDMA_IORDY_TMOUT	= 0x34,
282 283
	EDMA_ARB_CFG		= 0x38,

284 285
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
286 287 288 289
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
290 291 292
	MV_HP_ERRATA_XX42A0	= (1 << 5),
	MV_HP_50XX		= (1 << 6),
	MV_HP_GEN_IIE		= (1 << 7),
293

294 295 296
	/* Port private flags (pp_flags) */
	MV_PP_FLAG_EDMA_EN	= (1 << 0),
	MV_PP_FLAG_EDMA_DS_ACT	= (1 << 1),
297
	MV_PP_FLAG_HAD_A_RESET	= (1 << 2),
298 299
};

300
#define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX)
301
#define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0)
302 303 304
#define IS_GEN_I(hpriv) IS_50XX(hpriv)
#define IS_GEN_II(hpriv) IS_60XX(hpriv)
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
305

J
Jeff Garzik 已提交
306
enum {
307
	MV_DMA_BOUNDARY		= 0xffffffffU,
J
Jeff Garzik 已提交
308 309 310 311 312 313

	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

314 315 316 317 318 319
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
320 321
	chip_6042,
	chip_7042,
322 323
};

324 325
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
326 327 328 329
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
330
};
331

332
struct mv_crqb_iie {
M
Mark Lord 已提交
333 334 335 336 337
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
338 339
};

340 341
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
342 343 344
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
345 346
};

347 348
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
349 350 351 352
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
353
};
354

355 356 357 358 359 360 361 362 363 364
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
	struct mv_sg		*sg_tbl;
	dma_addr_t		sg_tbl_dma;
	u32			pp_flags;
};

365 366 367 368 369
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

370 371
struct mv_host_priv;
struct mv_hw_ops {
372 373
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
374 375 376
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
377 378
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
379 380
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
381 382
};

383 384
struct mv_host_priv {
	u32			hp_flags;
385
	struct mv_port_signal	signal[8];
386
	const struct mv_hw_ops	*ops;
387 388 389 390 391
};

static void mv_irq_clear(struct ata_port *ap);
static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
392 393
static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
394
static void mv_phy_reset(struct ata_port *ap);
395
static void __mv_phy_reset(struct ata_port *ap, int can_sleep);
396 397 398
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
static void mv_qc_prep(struct ata_queued_cmd *qc);
399
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
400
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
401
static void mv_eng_timeout(struct ata_port *ap);
402 403
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);

404 405
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
406 407 408
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
409 410
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
411 412
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
413

414 415
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
416 417 418
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
419 420
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
421 422
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
423 424 425
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no);
static void mv_stop_and_reset(struct ata_port *ap);
426

427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
static struct scsi_host_template mv5_sht = {
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= MV_MAX_SG_CT,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= 1,
	.proc_name		= DRV_NAME,
	.dma_boundary		= MV_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
	.slave_destroy		= ata_scsi_slave_destroy,
	.bios_param		= ata_std_bios_param,
};

static struct scsi_host_template mv6_sht = {
446 447 448 449
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
450
	.can_queue		= ATA_DEF_QUEUE,
451
	.this_id		= ATA_SHT_THIS_ID,
452
	.sg_tablesize		= MV_MAX_SG_CT,
453 454
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
455
	.use_clustering		= 1,
456 457 458
	.proc_name		= DRV_NAME,
	.dma_boundary		= MV_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
459
	.slave_destroy		= ata_scsi_slave_destroy,
460 461 462
	.bios_param		= ata_std_bios_param,
};

463 464 465 466 467 468 469 470 471 472
static const struct ata_port_operations mv5_ops = {
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,
473
	.cable_detect		= ata_cable_sata,
474 475 476

	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
477
	.data_xfer		= ata_data_xfer,
478 479 480 481

	.eng_timeout		= mv_eng_timeout,

	.irq_clear		= mv_irq_clear,
482 483
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
484 485 486 487 488 489 490 491 492

	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

static const struct ata_port_operations mv6_ops = {
493 494 495 496 497 498 499 500 501
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,
502
	.cable_detect		= ata_cable_sata,
503

504 505
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
506
	.data_xfer		= ata_data_xfer,
507

508
	.eng_timeout		= mv_eng_timeout,
509 510

	.irq_clear		= mv_irq_clear,
511 512
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
513 514 515 516

	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

517 518
	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
519 520
};

521 522 523 524 525 526 527 528 529 530
static const struct ata_port_operations mv_iie_ops = {
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,
531
	.cable_detect		= ata_cable_sata,
532 533 534

	.qc_prep		= mv_qc_prep_iie,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
535
	.data_xfer		= ata_data_xfer,
536 537 538 539

	.eng_timeout		= mv_eng_timeout,

	.irq_clear		= mv_irq_clear,
540 541
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
542 543 544 545 546 547 548 549

	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

550
static const struct ata_port_info mv_port_info[] = {
551
	{  /* chip_504x */
J
Jeff Garzik 已提交
552
		.flags		= MV_COMMON_FLAGS,
553
		.pio_mask	= 0x1f,	/* pio0-4 */
554
		.udma_mask	= ATA_UDMA6,
555
		.port_ops	= &mv5_ops,
556 557
	},
	{  /* chip_508x */
558
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
559
		.pio_mask	= 0x1f,	/* pio0-4 */
560
		.udma_mask	= ATA_UDMA6,
561
		.port_ops	= &mv5_ops,
562
	},
563
	{  /* chip_5080 */
564
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
565
		.pio_mask	= 0x1f,	/* pio0-4 */
566
		.udma_mask	= ATA_UDMA6,
567
		.port_ops	= &mv5_ops,
568
	},
569
	{  /* chip_604x */
570
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS,
571
		.pio_mask	= 0x1f,	/* pio0-4 */
572
		.udma_mask	= ATA_UDMA6,
573
		.port_ops	= &mv6_ops,
574 575
	},
	{  /* chip_608x */
576 577
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  MV_FLAG_DUAL_HC,
578
		.pio_mask	= 0x1f,	/* pio0-4 */
579
		.udma_mask	= ATA_UDMA6,
580
		.port_ops	= &mv6_ops,
581
	},
582
	{  /* chip_6042 */
583
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS,
584
		.pio_mask	= 0x1f,	/* pio0-4 */
585
		.udma_mask	= ATA_UDMA6,
586 587 588
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
589
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS,
590
		.pio_mask	= 0x1f,	/* pio0-4 */
591
		.udma_mask	= ATA_UDMA6,
592 593
		.port_ops	= &mv_iie_ops,
	},
594 595
};

596
static const struct pci_device_id mv_pci_tbl[] = {
597 598 599 600 601 602 603 604 605 606 607 608 609
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

610 611 612
	/* Adaptec 1430SA */
	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },

613 614
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

M
Morrison, Tom 已提交
615 616 617
	/* add Marvell 7042 support */
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

618
	{ }			/* terminate list */
619 620 621 622 623 624 625 626 627
};

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
	.probe			= mv_init_one,
	.remove			= ata_pci_remove_one,
};

628 629 630 631 632
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
633 634
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
635 636 637 638 639 640 641
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
642 643
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
644 645
};

646 647 648 649 650 651
/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684
/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

716 717
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
718
	return  mv_hc_base_from_port(base, port) +
719
		MV_SATAHC_ARBTR_REG_SZ +
720
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
721 722 723 724
}

static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
T
Tejun Heo 已提交
725
	return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no);
726 727
}

J
Jeff Garzik 已提交
728
static inline int mv_get_hc_count(unsigned long port_flags)
729
{
J
Jeff Garzik 已提交
730
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
731 732 733
}

static void mv_irq_clear(struct ata_port *ap)
734 735 736
{
}

737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
static void mv_set_edma_ptrs(void __iomem *port_mmio,
			     struct mv_host_priv *hpriv,
			     struct mv_port_priv *pp)
{
	/*
	 * initialize request queue
	 */
	WARN_ON(pp->crqb_dma & 0x3ff);
	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
	writelfl(pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK,
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
		writelfl(pp->crqb_dma & 0xffffffff,
			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
	else
		writelfl(0, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);

	/*
	 * initialize response queue
	 */
	WARN_ON(pp->crpb_dma & 0xff);
	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
		writelfl(pp->crpb_dma & 0xffffffff,
			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
	else
		writelfl(0, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);

	writelfl(pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK,
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);

}

772 773 774 775 776
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
777 778
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
779 780 781 782
 *
 *      LOCKING:
 *      Inherited from caller.
 */
783 784
static void mv_start_dma(void __iomem *base, struct mv_host_priv *hpriv,
			 struct mv_port_priv *pp)
785
{
786
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
787 788 789
		writelfl(EDMA_EN, base + EDMA_CMD_OFS);
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
790
	WARN_ON(!(EDMA_EN & readl(base + EDMA_CMD_OFS)));
791 792
}

793 794 795 796
/**
 *      mv_stop_dma - Disable eDMA engine
 *      @ap: ATA channel to manipulate
 *
797 798
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
799 800 801 802
 *
 *      LOCKING:
 *      Inherited from caller.
 */
803
static int mv_stop_dma(struct ata_port *ap)
804
{
805 806 807
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp	= ap->private_data;
	u32 reg;
808
	int i, err = 0;
809

810
	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
811
		/* Disable EDMA if active.   The disable bit auto clears.
812 813 814
		 */
		writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
815
	} else {
816
		WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS));
817
  	}
818

819 820 821
	/* now properly wait for the eDMA to stop */
	for (i = 1000; i > 0; i--) {
		reg = readl(port_mmio + EDMA_CMD_OFS);
822
		if (!(reg & EDMA_EN))
823
			break;
824

825 826 827
		udelay(100);
	}

828
	if (reg & EDMA_EN) {
829
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
830
		/* FIXME: Consider doing a reset here to recover */
831
		err = -EIO;
832
	}
833 834

	return err;
835 836
}

J
Jeff Garzik 已提交
837
#ifdef ATA_DEBUG
838
static void mv_dump_mem(void __iomem *start, unsigned bytes)
839
{
840 841 842 843 844 845 846 847 848 849
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
			printk("%08x ",readl(start + b));
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
850 851
#endif

852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
			(void) pci_read_config_dword(pdev,b,&dw);
			printk("%08x ",dw);
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
872
	void __iomem *hc_base = mv_hc_base(mmio_base,
873 874 875 876 877 878 879 880 881 882 883 884 885
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
886
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
887 888 889 890 891 892 893 894 895 896 897 898
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
899
		hc_base = mv_hc_base(mmio_base, hc);
900 901 902 903 904 905 906 907 908 909 910
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
		DPRINTK("EDMA regs (port %i):\n",p);
		mv_dump_mem(port_base, 0x54);
		DPRINTK("SATA regs (port %i):\n",p);
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

937
	if (0xffffffffU != ofs)
938
		return readl(mv_ap_base(ap) + ofs);
939
	else
940 941 942 943 944 945 946
		return (u32) ofs;
}

static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

947
	if (0xffffffffU != ofs)
948 949 950
		writelfl(val, mv_ap_base(ap) + ofs);
}

951 952
static void mv_edma_cfg(struct ata_port *ap, struct mv_host_priv *hpriv,
			void __iomem *port_mmio)
953 954 955 956
{
	u32 cfg = readl(port_mmio + EDMA_CFG_OFS);

	/* set up non-NCQ EDMA configuration */
957
	cfg &= ~(1 << 9);	/* disable eQue */
958

959 960
	if (IS_GEN_I(hpriv)) {
		cfg &= ~0x1f;		/* clear queue depth */
961
		cfg |= (1 << 8);	/* enab config burst size mask */
962
	}
963

964 965
	else if (IS_GEN_II(hpriv)) {
		cfg &= ~0x1f;		/* clear queue depth */
966
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
967 968
		cfg &= ~(EDMA_CFG_NCQ | EDMA_CFG_NCQ_GO_ON_ERR); /* clear NCQ */
	}
969 970

	else if (IS_GEN_IIE(hpriv)) {
971 972
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
973 974
		cfg &= ~(1 << 19);	/* dis 128-entry queue (for now?) */
		cfg |= (1 << 18);	/* enab early completion */
975 976
		cfg |= (1 << 17);	/* enab cut-through (dis stor&forwrd) */
		cfg &= ~(1 << 16);	/* dis FIS-based switching (for now) */
977
		cfg &= ~(EDMA_CFG_NCQ);	/* clear NCQ */
978 979 980 981 982
	}

	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

983 984 985 986 987 988 989 990 991 992
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
993 994
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
995 996
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
997 998 999 1000
	struct mv_port_priv *pp;
	void __iomem *port_mmio = mv_ap_base(ap);
	void *mem;
	dma_addr_t mem_dma;
1001
	int rc;
1002

1003
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1004
	if (!pp)
1005
		return -ENOMEM;
1006

1007 1008
	mem = dmam_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
1009
	if (!mem)
1010
		return -ENOMEM;
1011 1012
	memset(mem, 0, MV_PORT_PRIV_DMA_SZ);

1013 1014
	rc = ata_pad_alloc(ap, dev);
	if (rc)
1015
		return rc;
1016

1017
	/* First item in chunk of DMA memory:
1018 1019 1020 1021 1022 1023 1024
	 * 32-slot command request table (CRQB), 32 bytes each in size
	 */
	pp->crqb = mem;
	pp->crqb_dma = mem_dma;
	mem += MV_CRQB_Q_SZ;
	mem_dma += MV_CRQB_Q_SZ;

1025
	/* Second item:
1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
	 * 32-slot command response table (CRPB), 8 bytes each in size
	 */
	pp->crpb = mem;
	pp->crpb_dma = mem_dma;
	mem += MV_CRPB_Q_SZ;
	mem_dma += MV_CRPB_Q_SZ;

	/* Third item:
	 * Table of scatter-gather descriptors (ePRD), 16 bytes each
	 */
	pp->sg_tbl = mem;
	pp->sg_tbl_dma = mem_dma;

1039
	mv_edma_cfg(ap, hpriv, port_mmio);
1040

1041
	mv_set_edma_ptrs(port_mmio, hpriv, pp);
1042 1043 1044 1045 1046 1047 1048 1049 1050

	/* Don't turn on EDMA here...do it before DMA commands only.  Else
	 * we'll be unable to send non-data, PIO, etc due to restricted access
	 * to shadow regs.
	 */
	ap->private_data = pp;
	return 0;
}

1051 1052 1053 1054 1055 1056 1057
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
1058
 *      This routine uses the host lock to protect the DMA stop.
1059
 */
1060 1061
static void mv_port_stop(struct ata_port *ap)
{
1062
	unsigned long flags;
1063

J
Jeff Garzik 已提交
1064
	spin_lock_irqsave(&ap->host->lock, flags);
1065
	mv_stop_dma(ap);
J
Jeff Garzik 已提交
1066
	spin_unlock_irqrestore(&ap->host->lock, flags);
1067 1068
}

1069 1070 1071 1072 1073 1074 1075 1076 1077
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1078
static unsigned int mv_fill_sg(struct ata_queued_cmd *qc)
1079 1080
{
	struct mv_port_priv *pp = qc->ap->private_data;
1081
	unsigned int n_sg = 0;
1082
	struct scatterlist *sg;
1083
	struct mv_sg *mv_sg;
1084

1085
	mv_sg = pp->sg_tbl;
1086
	ata_for_each_sg(sg, qc) {
1087 1088
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1089

1090 1091 1092
		mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
		mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
		mv_sg->flags_size = cpu_to_le32(sg_len & 0xffff);
1093

1094 1095
		if (ata_sg_is_last(sg, qc))
			mv_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1096

1097 1098
		mv_sg++;
		n_sg++;
1099
	}
1100 1101

	return n_sg;
1102 1103
}

1104
static inline unsigned mv_inc_q_index(unsigned index)
1105
{
1106
	return (index + 1) & MV_MAX_Q_DEPTH_MASK;
1107 1108
}

M
Mark Lord 已提交
1109
static inline void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1110
{
M
Mark Lord 已提交
1111
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1112
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1113
	*cmdw = cpu_to_le16(tmp);
1114 1115
}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1128 1129 1130 1131
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1132
	__le16 *cw;
1133 1134
	struct ata_taskfile *tf;
	u16 flags = 0;
1135
	unsigned in_index;
1136

1137
 	if (qc->tf.protocol != ATA_PROT_DMA)
1138
		return;
1139

1140 1141
	/* Fill in command request block
	 */
1142
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1143
		flags |= CRQB_FLAG_READ;
1144
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1145
	flags |= qc->tag << CRQB_TAG_SHIFT;
1146
	flags |= qc->tag << CRQB_IOID_SHIFT;	/* 50xx appears to ignore this*/
1147

1148 1149 1150 1151 1152
	/* get current queue index from hardware */
	in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	pp->crqb[in_index].sg_addr =
1153
		cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1154
	pp->crqb[in_index].sg_addr_hi =
1155
		cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1156
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1157

1158
	cw = &pp->crqb[in_index].ata_cmd[0];
1159 1160 1161 1162 1163 1164 1165
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
	 * NCQ.  NCQ will drop hob_nsect.
1166
	 */
1167 1168 1169 1170 1171
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1172
	case ATA_CMD_WRITE_FUA_EXT:
1173 1174 1175 1176 1177
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
#ifdef LIBATA_NCQ		/* FIXME: remove this line when NCQ added */
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1178
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
#endif				/* FIXME: remove this line when NCQ added */
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1227
	unsigned in_index;
1228 1229
	u32 flags = 0;

1230
 	if (qc->tf.protocol != ATA_PROT_DMA)
1231 1232 1233 1234 1235 1236 1237
		return;

	/* Fill in Gen IIE command request block
	 */
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1238
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1239
	flags |= qc->tag << CRQB_TAG_SHIFT;
1240 1241
	flags |= qc->tag << CRQB_IOID_SHIFT;    /* "I/O Id" is -really-
						   what we use as our tag */
1242

1243 1244 1245 1246 1247
	/* get current queue index from hardware */
	in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1275 1276 1277 1278
		return;
	mv_fill_sg(qc);
}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1291
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1292
{
1293 1294 1295 1296
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
1297
	unsigned in_index;
1298 1299
	u32 in_ptr;

1300
	if (qc->tf.protocol != ATA_PROT_DMA) {
1301 1302 1303 1304
		/* We're about to send a non-EDMA capable command to the
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
1305
		mv_stop_dma(ap);
1306 1307 1308
		return ata_qc_issue_prot(qc);
	}

1309 1310
	in_ptr   = readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
	in_index = (in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1311 1312

	/* until we do queuing, the queue should be empty at this point */
1313 1314
	WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
		>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
1315

1316
	in_index = mv_inc_q_index(in_index);	/* now incr producer index */
1317

1318
	mv_start_dma(port_mmio, hpriv, pp);
1319 1320 1321

	/* and write the request in pointer to kick the EDMA to life */
	in_ptr &= EDMA_REQ_Q_BASE_LO_MASK;
1322
	in_ptr |= in_index << EDMA_REQ_Q_PTR_SHIFT;
1323 1324 1325 1326 1327
	writelfl(in_ptr, port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	return 0;
}

1328 1329 1330 1331 1332 1333
/**
 *      mv_get_crpb_status - get status from most recently completed cmd
 *      @ap: ATA channel to manipulate
 *
 *      This routine is for use when the port is in DMA mode, when it
 *      will be using the CRPB (command response block) method of
1334
 *      returning command completion information.  We check indices
1335 1336 1337 1338 1339 1340
 *      are good, grab status, and bump the response consumer index to
 *      prove that we're up to date.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1341 1342 1343 1344
static u8 mv_get_crpb_status(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
1345
	unsigned out_index;
1346
	u32 out_ptr;
M
Mark Lord 已提交
1347
	u8 ata_status;
1348

1349 1350
	out_ptr   = readl(port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
	out_index = (out_ptr >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1351

1352 1353
	ata_status = le16_to_cpu(pp->crpb[out_index].flags)
					>> CRPB_FLAG_STATUS_SHIFT;
M
Mark Lord 已提交
1354

1355
	/* increment our consumer index... */
1356
	out_index = mv_inc_q_index(out_index);
1357

1358
	/* and, until we do NCQ, there should only be 1 CRPB waiting */
1359 1360
	WARN_ON(out_index != ((readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
		>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
1361 1362 1363

	/* write out our inc'd consumer index so EDMA knows we're caught up */
	out_ptr &= EDMA_RSP_Q_BASE_LO_MASK;
1364
	out_ptr |= out_index << EDMA_RSP_Q_PTR_SHIFT;
1365 1366 1367
	writelfl(out_ptr, port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);

	/* Return ATA status register for completed CRPB */
M
Mark Lord 已提交
1368
	return ata_status;
1369 1370
}

1371 1372 1373
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
1374
 *      @reset_allowed: bool: 0 == don't trigger from reset here
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
 *
 *      In most cases, just clear the interrupt and move on.  However,
 *      some cases require an eDMA reset, which is done right before
 *      the COMRESET in mv_phy_reset().  The SERR case requires a
 *      clear of pending errors in the SATA SERROR register.  Finally,
 *      if the port disabled DMA, update our cached copy to match.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1385
static void mv_err_intr(struct ata_port *ap, int reset_allowed)
1386 1387 1388
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 edma_err_cause, serr = 0;
1389 1390 1391 1392

	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	if (EDMA_ERR_SERR & edma_err_cause) {
1393 1394
		sata_scr_read(ap, SCR_ERROR, &serr);
		sata_scr_write_flush(ap, SCR_ERROR, serr);
1395
	}
1396 1397 1398 1399 1400
	if (EDMA_ERR_SELF_DIS & edma_err_cause) {
		struct mv_port_priv *pp	= ap->private_data;
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
	}
	DPRINTK(KERN_ERR "ata%u: port error; EDMA err cause: 0x%08x "
T
Tejun Heo 已提交
1401
		"SERR: 0x%08x\n", ap->print_id, edma_err_cause, serr);
1402 1403 1404 1405 1406

	/* Clear EDMA now that SERR cleanup done */
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* check for fatal here and recover if needed */
1407
	if (reset_allowed && (EDMA_ERR_FATAL & edma_err_cause))
1408
		mv_stop_and_reset(ap);
1409 1410
}

1411 1412
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
1413
 *      @host: host specific structure
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
 *      @relevant: port error bits relevant to this host controller
 *      @hc: which host controller we're to look at
 *
 *      Read then write clear the HC interrupt status then walk each
 *      port connected to the HC and see if it needs servicing.  Port
 *      success ints are reported in the HC interrupt status reg, the
 *      port error ints are reported in the higher level main
 *      interrupt status register and thus are passed in via the
 *      'relevant' argument.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1427
static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
1428
{
T
Tejun Heo 已提交
1429
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
1430 1431 1432
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	struct ata_queued_cmd *qc;
	u32 hc_irq_cause;
1433 1434
	int port, port0;
	int shift, hard_port, handled;
1435
	unsigned int err_mask;
1436

1437
	if (hc == 0)
1438
		port0 = 0;
1439
	else
1440 1441 1442 1443
		port0 = MV_PORTS_PER_HC;

	/* we'll need the HC success int register in most cases */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1444
	if (hc_irq_cause)
1445
		writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1446 1447 1448 1449 1450

	VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
		hc,relevant,hc_irq_cause);

	for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
1451
		u8 ata_status = 0;
J
Jeff Garzik 已提交
1452
		struct ata_port *ap = host->ports[port];
M
Mark Lord 已提交
1453
		struct mv_port_priv *pp = ap->private_data;
J
Jeff Garzik 已提交
1454

1455
		hard_port = mv_hardport_from_port(port); /* range 0..3 */
1456
		handled = 0;	/* ensure ata_status is set if handled++ */
1457

M
Mark Lord 已提交
1458
		/* Note that DEV_IRQ might happen spuriously during EDMA,
1459 1460
		 * and should be ignored in such cases.
		 * The cause of this is still under investigation.
1461
		 */
M
Mark Lord 已提交
1462 1463 1464 1465 1466 1467 1468 1469 1470
		if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
			/* EDMA: check for response queue interrupt */
			if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) {
				ata_status = mv_get_crpb_status(ap);
				handled = 1;
			}
		} else {
			/* PIO: check for device (drive) interrupt */
			if ((DEV_IRQ << hard_port) & hc_irq_cause) {
T
Tejun Heo 已提交
1471
				ata_status = readb(ap->ioaddr.status_addr);
M
Mark Lord 已提交
1472
				handled = 1;
1473 1474 1475 1476 1477
				/* ignore spurious intr if drive still BUSY */
				if (ata_status & ATA_BUSY) {
					ata_status = 0;
					handled = 0;
				}
M
Mark Lord 已提交
1478
			}
1479 1480
		}

J
Jeff Garzik 已提交
1481
		if (ap && (ap->flags & ATA_FLAG_DISABLED))
1482 1483
			continue;

1484 1485
		err_mask = ac_err_mask(ata_status);

1486
		shift = port << 1;		/* (port * 2) */
1487 1488 1489 1490
		if (port >= MV_PORTS_PER_HC) {
			shift++;	/* skip bit 8 in the HC Main IRQ reg */
		}
		if ((PORT0_ERR << shift) & relevant) {
1491
			mv_err_intr(ap, 1);
1492
			err_mask |= AC_ERR_OTHER;
M
Mark Lord 已提交
1493
			handled = 1;
1494
		}
1495

M
Mark Lord 已提交
1496
		if (handled) {
1497
			qc = ata_qc_from_tag(ap, ap->active_tag);
M
Mark Lord 已提交
1498
			if (qc && (qc->flags & ATA_QCFLAG_ACTIVE)) {
1499 1500 1501
				VPRINTK("port %u IRQ found for qc, "
					"ata_status 0x%x\n", port,ata_status);
				/* mark qc status appropriately */
J
Jeff Garzik 已提交
1502
				if (!(qc->tf.flags & ATA_TFLAG_POLLING)) {
1503 1504 1505
					qc->err_mask |= err_mask;
					ata_qc_complete(qc);
				}
1506 1507 1508 1509 1510 1511
			}
		}
	}
	VPRINTK("EXIT\n");
}

1512
/**
1513
 *      mv_interrupt - Main interrupt event handler
1514 1515 1516 1517 1518 1519 1520 1521
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
1522
 *      LOCKING:
J
Jeff Garzik 已提交
1523
 *      This routine holds the host lock while processing pending
1524 1525
 *      interrupts.
 */
1526
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1527
{
J
Jeff Garzik 已提交
1528
	struct ata_host *host = dev_instance;
1529
	unsigned int hc, handled = 0, n_hcs;
T
Tejun Heo 已提交
1530
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
1531 1532 1533 1534 1535 1536 1537
	u32 irq_stat;

	irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);

	/* check the cases where we either have nothing pending or have read
	 * a bogus register value which can indicate HW removal or PCI fault
	 */
1538
	if (!irq_stat || (0xffffffffU == irq_stat))
1539 1540
		return IRQ_NONE;

J
Jeff Garzik 已提交
1541 1542
	n_hcs = mv_get_hc_count(host->ports[0]->flags);
	spin_lock(&host->lock);
1543 1544 1545 1546

	for (hc = 0; hc < n_hcs; hc++) {
		u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
		if (relevant) {
J
Jeff Garzik 已提交
1547
			mv_host_intr(host, relevant, hc);
1548
			handled++;
1549 1550
		}
	}
1551

1552
	if (PCI_ERR & irq_stat) {
1553 1554 1555
		printk(KERN_ERR DRV_NAME ": PCI ERROR; PCI IRQ cause=0x%08x\n",
		       readl(mmio + PCI_IRQ_CAUSE_OFS));

1556
		DPRINTK("All regs @ PCI error\n");
J
Jeff Garzik 已提交
1557
		mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
1558

1559 1560 1561
		writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
		handled++;
	}
J
Jeff Garzik 已提交
1562
	spin_unlock(&host->lock);
1563 1564 1565 1566

	return IRQ_RETVAL(handled);
}

1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
{
T
Tejun Heo 已提交
1594 1595
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1596 1597 1598
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

	if (ofs != 0xffffffffU)
T
Tejun Heo 已提交
1599
		return readl(addr + ofs);
1600 1601 1602 1603 1604 1605
	else
		return (u32) ofs;
}

static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
{
T
Tejun Heo 已提交
1606 1607
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1608 1609 1610
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

	if (ofs != 0xffffffffU)
T
Tejun Heo 已提交
1611
		writelfl(val, addr + ofs);
1612 1613
}

1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	u8 rev_id;
	int early_5080;

	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	early_5080 = (pdev->device == 0x5080) && (rev_id == 0);

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

	mv_reset_pci_bus(pdev, mmio);
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	writel(0x0fcfffff, mmio + MV_FLASH_CTL);
}

1637
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1638 1639
			   void __iomem *mmio)
{
1640 1641 1642 1643 1644 1645 1646
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
1647 1648
}

1649
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1650
{
1651 1652 1653 1654 1655 1656 1657 1658 1659
	u32 tmp;

	writel(0, mmio + MV_GPIO_PORT_CTL);

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
1660 1661
}

1662 1663
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
1664
{
1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
		tmp = readl(phy_mmio + MV5_LT_MODE);
		tmp |= (1 << 19);
		writel(tmp, phy_mmio + MV5_LT_MODE);

		tmp = readl(phy_mmio + MV5_PHY_CTL);
		tmp &= ~0x3;
		tmp |= 0x1;
		writel(tmp, phy_mmio + MV5_PHY_CTL);
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
1686 1687
}

1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);

	mv_channel_reset(hpriv, mmio, port);

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
1719
{
1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
1749 1750
}

J
Jeff Garzik 已提交
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	u32 tmp;

	tmp = readl(mmio + MV_PCI_MODE);
	tmp &= 0xff00ffff;
	writel(tmp, mmio + MV_PCI_MODE);

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
	ZERO(HC_MAIN_IRQ_MASK_OFS);
	ZERO(MV_PCI_SERR_MASK);
	ZERO(PCI_IRQ_CAUSE_OFS);
	ZERO(PCI_IRQ_MASK_OFS);
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

	tmp = readl(mmio + MV_GPIO_PORT_CTL);
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
	writel(tmp, mmio + MV_GPIO_PORT_CTL);
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1796 1797
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
		if (PCI_MASTER_EMPTY & t) {
			break;
		}
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

1852
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1853 1854 1855 1856 1857 1858 1859
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	tmp = readl(mmio + MV_RESET_CFG);
	if ((tmp & (1 << 0)) == 0) {
1860
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

1872
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1873
{
1874
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
J
Jeff Garzik 已提交
1875 1876
}

1877
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1878
			   unsigned int port)
1879
{
1880 1881
	void __iomem *port_mmio = mv_port_base(mmio, port);

1882
	u32 hp_flags = hpriv->hp_flags;
1883 1884
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
1885
	int fix_phy_mode4 =
1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
	u32 m2, tmp;

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

	/* who knows what this magic does */
	tmp = readl(port_mmio + PHY_MODE3);
	tmp &= ~0x7F800000;
	tmp |= 0x2A800000;
	writel(tmp, port_mmio + PHY_MODE3);
1909 1910

	if (fix_phy_mode4) {
1911
		u32 m4;
1912 1913

		m4 = readl(port_mmio + PHY_MODE4);
1914 1915 1916

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			tmp = readl(port_mmio + 0x310);
1917 1918 1919 1920

		m4 = (m4 & ~(1 << 1)) | (1 << 0);

		writel(m4, port_mmio + PHY_MODE4);
1921 1922 1923

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			writel(tmp, port_mmio + 0x310);
1924 1925 1926 1927 1928 1929
	}

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
1930 1931
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
1932
	m2 &= ~(1 << 16);
1933

1934 1935 1936 1937 1938 1939
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

1940 1941 1942
	writel(m2, port_mmio + PHY_MODE2);
}

1943 1944 1945 1946 1947 1948 1949 1950 1951
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);

	if (IS_60XX(hpriv)) {
		u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
1952 1953
		ifctl |= (1 << 7);		/* enable gen2i speed */
		ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971
		writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
	}

	udelay(25);		/* allow reset propagation */

	/* Spec never mentions clearing the bit.  Marvell's driver does
	 * clear the bit, however.
	 */
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

	if (IS_50XX(hpriv))
		mdelay(1);
}

static void mv_stop_and_reset(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1972
	struct mv_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
1973
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
1974 1975 1976 1977 1978

	mv_stop_dma(ap);

	mv_channel_reset(hpriv, mmio, ap->port_no);

1979 1980 1981 1982 1983 1984 1985 1986 1987
	__mv_phy_reset(ap, 0);
}

static inline void __msleep(unsigned int msec, int can_sleep)
{
	if (can_sleep)
		msleep(msec);
	else
		mdelay(msec);
1988 1989
}

1990
/**
1991
 *      __mv_phy_reset - Perform eDMA reset followed by COMRESET
1992 1993 1994 1995 1996 1997 1998 1999
 *      @ap: ATA channel to manipulate
 *
 *      Part of this is taken from __sata_phy_reset and modified to
 *      not sleep since this routine gets called from interrupt level.
 *
 *      LOCKING:
 *      Inherited from caller.  This is coded to safe to call at
 *      interrupt level, i.e. it does not sleep.
2000
 */
2001
static void __mv_phy_reset(struct ata_port *ap, int can_sleep)
2002
{
J
Jeff Garzik 已提交
2003
	struct mv_port_priv *pp	= ap->private_data;
J
Jeff Garzik 已提交
2004
	struct mv_host_priv *hpriv = ap->host->private_data;
2005 2006 2007
	void __iomem *port_mmio = mv_ap_base(ap);
	struct ata_taskfile tf;
	struct ata_device *dev = &ap->device[0];
2008
	unsigned long deadline;
2009 2010
	int retry = 5;
	u32 sstatus;
2011 2012 2013

	VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);

J
Jeff Garzik 已提交
2014
	DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
2015 2016
		"SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
		mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
2017

2018 2019
	/* Issue COMRESET via SControl */
comreset_retry:
2020
	sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
2021 2022
	__msleep(1, can_sleep);

2023
	sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
2024 2025
	__msleep(20, can_sleep);

2026
	deadline = jiffies + msecs_to_jiffies(200);
2027
	do {
2028
		sata_scr_read(ap, SCR_STATUS, &sstatus);
2029
		if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0))
2030
			break;
2031 2032

		__msleep(1, can_sleep);
2033
	} while (time_before(jiffies, deadline));
2034

2035 2036 2037 2038 2039
	/* work around errata */
	if (IS_60XX(hpriv) &&
	    (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
	    (retry-- > 0))
		goto comreset_retry;
J
Jeff Garzik 已提交
2040 2041

	DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
2042 2043 2044
		"SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
		mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));

2045
	if (ata_port_online(ap)) {
2046 2047
		ata_port_probe(ap);
	} else {
2048
		sata_scr_read(ap, SCR_STATUS, &sstatus);
2049 2050
		ata_port_printk(ap, KERN_INFO,
				"no device found (phy stat %08x)\n", sstatus);
2051
		ata_port_disable(ap);
2052 2053 2054
		return;
	}

2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
	/* even after SStatus reflects that device is ready,
	 * it seems to take a while for link to be fully
	 * established (and thus Status no longer 0x80/0x7F),
	 * so we poll a bit for that, here.
	 */
	retry = 20;
	while (1) {
		u8 drv_stat = ata_check_status(ap);
		if ((drv_stat != 0x80) && (drv_stat != 0x7f))
			break;
		__msleep(500, can_sleep);
		if (retry-- <= 0)
			break;
	}

T
Tejun Heo 已提交
2070 2071 2072 2073
	tf.lbah = readb(ap->ioaddr.lbah_addr);
	tf.lbam = readb(ap->ioaddr.lbam_addr);
	tf.lbal = readb(ap->ioaddr.lbal_addr);
	tf.nsect = readb(ap->ioaddr.nsect_addr);
2074 2075

	dev->class = ata_dev_classify(&tf);
2076
	if (!ata_dev_enabled(dev)) {
2077 2078 2079
		VPRINTK("Port disabled post-sig: No device present.\n");
		ata_port_disable(ap);
	}
J
Jeff Garzik 已提交
2080 2081 2082 2083 2084

	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;

2085
	VPRINTK("EXIT\n");
2086 2087
}

2088 2089 2090 2091 2092
static void mv_phy_reset(struct ata_port *ap)
{
	__mv_phy_reset(ap, 1);
}

2093 2094 2095 2096 2097 2098 2099 2100
/**
 *      mv_eng_timeout - Routine called by libata when SCSI times out I/O
 *      @ap: ATA channel to manipulate
 *
 *      Intent is to clear all pending error conditions, reset the
 *      chip/bus, fail the command, and move on.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
2101
 *      This routine holds the host lock while failing the command.
2102
 */
2103 2104
static void mv_eng_timeout(struct ata_port *ap)
{
T
Tejun Heo 已提交
2105
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
2106
	struct ata_queued_cmd *qc;
2107
	unsigned long flags;
2108

2109
	ata_port_printk(ap, KERN_ERR, "Entering mv_eng_timeout\n");
2110
	DPRINTK("All regs @ start of eng_timeout\n");
T
Tejun Heo 已提交
2111
	mv_dump_all_regs(mmio, ap->port_no, to_pci_dev(ap->host->dev));
2112 2113 2114

	qc = ata_qc_from_tag(ap, ap->active_tag);
        printk(KERN_ERR "mmio_base %p ap %p qc %p scsi_cmnd %p &cmnd %p\n",
T
Tejun Heo 已提交
2115
	       mmio, ap, qc, qc->scsicmd, &qc->scsicmd->cmnd);
2116

J
Jeff Garzik 已提交
2117
	spin_lock_irqsave(&ap->host->lock, flags);
2118
	mv_err_intr(ap, 0);
2119
	mv_stop_and_reset(ap);
J
Jeff Garzik 已提交
2120
	spin_unlock_irqrestore(&ap->host->lock, flags);
2121

2122 2123 2124 2125 2126
	WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
	if (qc->flags & ATA_QCFLAG_ACTIVE) {
		qc->err_mask |= AC_ERR_TIMEOUT;
		ata_eh_qc_complete(qc);
	}
2127 2128
}

2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2141
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2142
{
T
Tejun Heo 已提交
2143
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2144 2145
	unsigned serr_ofs;

2146
	/* PIO related setup
2147 2148
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2149
	port->error_addr =
2150 2151 2152 2153 2154 2155
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2156
	port->status_addr =
2157 2158 2159 2160 2161
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
2162
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2163

2164 2165 2166 2167 2168
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

2169
	/* unmask all EDMA error interrupts */
2170
	writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2171

2172
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2173 2174 2175
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2176 2177
}

2178
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2179
{
2180 2181
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2182 2183 2184 2185 2186 2187
	u8 rev_id;
	u32 hp_flags = hpriv->hp_flags;

	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	switch(board_idx) {
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
		hp_flags |= MV_HP_50XX;

		switch (rev_id) {
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2207 2208
	case chip_504x:
	case chip_508x:
2209
		hpriv->ops = &mv5xxx_ops;
2210 2211
		hp_flags |= MV_HP_50XX;

2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
		switch (rev_id) {
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2224 2225 2226 2227 2228
		}
		break;

	case chip_604x:
	case chip_608x:
2229 2230
		hpriv->ops = &mv6xxx_ops;

2231
		switch (rev_id) {
2232 2233 2234 2235 2236
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2237 2238 2239
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2240 2241
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2242 2243 2244 2245
			break;
		}
		break;

2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
	case chip_7042:
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;

		hp_flags |= MV_HP_GEN_IIE;

		switch (rev_id) {
		case 0x0:
			hp_flags |= MV_HP_ERRATA_XX42A0;
			break;
		case 0x1:
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;

2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
	default:
		printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
		return 1;
	}

	hpriv->hp_flags = hp_flags;

	return 0;
}

2277
/**
2278
 *      mv_init_host - Perform some early initialization of the host.
2279 2280
 *	@host: ATA host to initialize
 *      @board_idx: controller index
2281 2282 2283 2284 2285 2286 2287
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2288
static int mv_init_host(struct ata_host *host, unsigned int board_idx)
2289 2290
{
	int rc = 0, n_hc, port, hc;
2291 2292 2293
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
	struct mv_host_priv *hpriv = host->private_data;
2294

2295 2296 2297
	/* global interrupt mask */
	writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);

2298
	rc = mv_chip_id(host, board_idx);
2299 2300 2301
	if (rc)
		goto done;

2302
	n_hc = mv_get_hc_count(host->ports[0]->flags);
2303

2304
	for (port = 0; port < host->n_ports; port++)
2305
		hpriv->ops->read_preamp(hpriv, port, mmio);
2306

2307
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2308
	if (rc)
2309 2310
		goto done;

2311 2312
	hpriv->ops->reset_flash(hpriv, mmio);
	hpriv->ops->reset_bus(pdev, mmio);
2313
	hpriv->ops->enable_leds(hpriv, mmio);
2314

2315
	for (port = 0; port < host->n_ports; port++) {
2316
		if (IS_60XX(hpriv)) {
2317 2318
			void __iomem *port_mmio = mv_port_base(mmio, port);

2319
			u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2320 2321
			ifctl |= (1 << 7);		/* enable gen2i speed */
			ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2322 2323 2324
			writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
		}

2325
		hpriv->ops->phy_errata(hpriv, mmio, port);
2326 2327
	}

2328
	for (port = 0; port < host->n_ports; port++) {
2329
		void __iomem *port_mmio = mv_port_base(mmio, port);
2330
		mv_port_init(&host->ports[port]->ioaddr, port_mmio);
2331 2332 2333
	}

	for (hc = 0; hc < n_hc; hc++) {
2334 2335 2336 2337 2338 2339 2340 2341 2342
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2343 2344
	}

2345 2346 2347 2348 2349
	/* Clear any currently outstanding host interrupt conditions */
	writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);

	/* and unmask interrupt generation for host regs */
	writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
2350 2351 2352 2353 2354

	if (IS_50XX(hpriv))
		writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS);
	else
		writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
2355 2356

	VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2357
		"PCI int cause/mask=0x%08x/0x%08x\n",
2358 2359 2360 2361
		readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
		readl(mmio + HC_MAIN_IRQ_MASK_OFS),
		readl(mmio + PCI_IRQ_CAUSE_OFS),
		readl(mmio + PCI_IRQ_MASK_OFS));
2362

2363
done:
2364 2365 2366
	return rc;
}

2367 2368
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
2369
 *      @host: ATA host to print info about
2370 2371 2372 2373 2374 2375
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2376
static void mv_print_info(struct ata_host *host)
2377
{
2378 2379
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2380
	u8 rev_id, scc;
2381
	const char *scc_s, *gen;
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
		scc_s = "?";

	if (IS_GEN_I(hpriv))
		gen = "I";
	else if (IS_GEN_II(hpriv))
		gen = "II";
	else if (IS_GEN_IIE(hpriv))
		gen = "IIE";
	else
		gen = "?";
2404

2405
	dev_printk(KERN_INFO, &pdev->dev,
2406 2407
	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
2408 2409 2410
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

2411 2412 2413 2414 2415 2416 2417 2418
/**
 *      mv_init_one - handle a positive probe of a Marvell host
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2419 2420 2421 2422
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version = 0;
	unsigned int board_idx = (unsigned int)ent->driver_data;
2423 2424 2425 2426
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	int n_ports, rc;
2427

2428 2429
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2430

2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;

	/* acquire resources */
2441 2442
	rc = pcim_enable_device(pdev);
	if (rc)
2443 2444
		return rc;

T
Tejun Heo 已提交
2445 2446
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
2447
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
2448
	if (rc)
2449
		return rc;
2450
	host->iomap = pcim_iomap_table(pdev);
2451

2452 2453 2454 2455
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

2456
	/* initialize adapter */
2457
	rc = mv_init_host(host, board_idx);
2458 2459
	if (rc)
		return rc;
2460

2461
	/* Enable interrupts */
2462
	if (msi && pci_enable_msi(pdev))
2463
		pci_intx(pdev, 1);
2464

2465
	mv_dump_pci_cfg(pdev, 0x68);
2466
	mv_print_info(host);
2467

2468
	pci_set_master(pdev);
2469
	pci_set_mwi(pdev);
2470
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
2471
				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
2472 2473 2474 2475
}

static int __init mv_init(void)
{
2476
	return pci_register_driver(&mv_pci_driver);
2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
}

static void __exit mv_exit(void)
{
	pci_unregister_driver(&mv_pci_driver);
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);

2490 2491 2492
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");

2493 2494
module_init(mv_init);
module_exit(mv_exit);