vmx.c 226.2 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-only
A
Avi Kivity 已提交
2 3 4 5 6 7 8
/*
 * Kernel-based Virtual Machine driver for Linux
 *
 * This module enables machines with Intel VT-x extensions to run virtual
 * machines without emulation or binary translation.
 *
 * Copyright (C) 2006 Qumranet, Inc.
N
Nicolas Kaiser 已提交
9
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
10 11 12 13 14 15
 *
 * Authors:
 *   Avi Kivity   <avi@qumranet.com>
 *   Yaniv Kamay  <yaniv@qumranet.com>
 */

16 17 18
#include <linux/highmem.h>
#include <linux/hrtimer.h>
#include <linux/kernel.h>
19
#include <linux/kvm_host.h>
A
Avi Kivity 已提交
20
#include <linux/module.h>
21
#include <linux/moduleparam.h>
22
#include <linux/mod_devicetable.h>
23
#include <linux/mm.h>
24
#include <linux/objtool.h>
25
#include <linux/sched.h>
26
#include <linux/sched/smt.h>
27
#include <linux/slab.h>
28
#include <linux/tboot.h>
29
#include <linux/trace_events.h>
30
#include <linux/entry-kvm.h>
A
Avi Kivity 已提交
31

32
#include <asm/apic.h>
33
#include <asm/asm.h>
34
#include <asm/cpu.h>
35
#include <asm/cpu_device_id.h>
36
#include <asm/debugreg.h>
A
Anthony Liguori 已提交
37
#include <asm/desc.h>
38
#include <asm/fpu/api.h>
39
#include <asm/idtentry.h>
40
#include <asm/io.h>
41
#include <asm/irq_remapping.h>
42 43
#include <asm/kexec.h>
#include <asm/perf_event.h>
44
#include <asm/mmu_context.h>
45
#include <asm/mshyperv.h>
46
#include <asm/mwait.h>
47 48 49
#include <asm/spec-ctrl.h>
#include <asm/virtext.h>
#include <asm/vmx.h>
A
Avi Kivity 已提交
50

51
#include "capabilities.h"
52
#include "cpuid.h"
53
#include "evmcs.h"
54
#include "hyperv.h"
55
#include "kvm_onhyperv.h"
56 57 58 59
#include "irq.h"
#include "kvm_cache_regs.h"
#include "lapic.h"
#include "mmu.h"
60
#include "nested.h"
61
#include "pmu.h"
62
#include "sgx.h"
63
#include "trace.h"
64
#include "vmcs.h"
65
#include "vmcs12.h"
66
#include "vmx.h"
67
#include "x86.h"
68

A
Avi Kivity 已提交
69 70 71
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

72
#ifdef MODULE
73
static const struct x86_cpu_id vmx_cpu_id[] = {
74
	X86_MATCH_FEATURE(X86_FEATURE_VMX, NULL),
75 76 77
	{}
};
MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
78
#endif
79

80
bool __read_mostly enable_vpid = 1;
81
module_param_named(vpid, enable_vpid, bool, 0444);
82

83 84 85
static bool __read_mostly enable_vnmi = 1;
module_param_named(vnmi, enable_vnmi, bool, S_IRUGO);

86
bool __read_mostly flexpriority_enabled = 1;
87
module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
88

89
bool __read_mostly enable_ept = 1;
90
module_param_named(ept, enable_ept, bool, S_IRUGO);
S
Sheng Yang 已提交
91

92
bool __read_mostly enable_unrestricted_guest = 1;
93 94 95
module_param_named(unrestricted_guest,
			enable_unrestricted_guest, bool, S_IRUGO);

96
bool __read_mostly enable_ept_ad_bits = 1;
97 98
module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);

99
static bool __read_mostly emulate_invalid_guest_state = true;
100
module_param(emulate_invalid_guest_state, bool, S_IRUGO);
101

102
static bool __read_mostly fasteoi = 1;
103 104
module_param(fasteoi, bool, S_IRUGO);

105
module_param(enable_apicv, bool, S_IRUGO);
106

107 108 109 110 111
/*
 * If nested=1, nested virtualization is supported, i.e., guests may use
 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
 * use VMX instructions.
 */
112
static bool __read_mostly nested = 1;
113 114
module_param(nested, bool, S_IRUGO);

115
bool __read_mostly enable_pml = 1;
K
Kai Huang 已提交
116 117
module_param_named(pml, enable_pml, bool, S_IRUGO);

118 119 120
static bool __read_mostly dump_invalid_vmcs = 0;
module_param(dump_invalid_vmcs, bool, 0644);

121 122 123
#define MSR_BITMAP_MODE_X2APIC		1
#define MSR_BITMAP_MODE_X2APIC_APICV	2

124 125
#define KVM_VMX_TSC_MULTIPLIER_MAX     0xffffffffffffffffULL

126 127 128 129 130 131 132
/* Guest_tsc -> host_tsc conversion requires 64-bit division.  */
static int __read_mostly cpu_preemption_timer_multi;
static bool __read_mostly enable_preemption_timer = 1;
#ifdef CONFIG_X86_64
module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
#endif

133 134 135
extern bool __read_mostly allow_smaller_maxphyaddr;
module_param(allow_smaller_maxphyaddr, bool, S_IRUGO);

136
#define KVM_VM_CR0_ALWAYS_OFF (X86_CR0_NW | X86_CR0_CD)
137 138
#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR0_NE
#define KVM_VM_CR0_ALWAYS_ON				\
139
	(KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
140

141
#define KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST X86_CR4_VMXE
142 143 144
#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)

145 146
#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))

147 148 149 150 151
#define MSR_IA32_RTIT_STATUS_MASK (~(RTIT_STATUS_FILTEREN | \
	RTIT_STATUS_CONTEXTEN | RTIT_STATUS_TRIGGEREN | \
	RTIT_STATUS_ERROR | RTIT_STATUS_STOPPED | \
	RTIT_STATUS_BYTECNT))

152 153 154 155 156 157 158 159
/*
 * List of MSRs that can be directly passed to the guest.
 * In addition to these x2apic and PT MSRs are handled specially.
 */
static u32 vmx_possible_passthrough_msrs[MAX_POSSIBLE_PASSTHROUGH_MSRS] = {
	MSR_IA32_SPEC_CTRL,
	MSR_IA32_PRED_CMD,
	MSR_IA32_TSC,
160
#ifdef CONFIG_X86_64
161 162 163
	MSR_FS_BASE,
	MSR_GS_BASE,
	MSR_KERNEL_GS_BASE,
164
#endif
165 166 167 168 169 170 171 172
	MSR_IA32_SYSENTER_CS,
	MSR_IA32_SYSENTER_ESP,
	MSR_IA32_SYSENTER_EIP,
	MSR_CORE_C1_RES,
	MSR_CORE_C3_RESIDENCY,
	MSR_CORE_C6_RESIDENCY,
	MSR_CORE_C7_RESIDENCY,
};
173

174 175 176 177
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * ple_gap:    upper bound on the amount of time between two successive
 *             executions of PAUSE in a loop. Also indicate if ple enabled.
178
 *             According to test, this time is usually smaller than 128 cycles.
179 180 181 182 183 184
 * ple_window: upper bound on the amount of time a guest is allowed to execute
 *             in a PAUSE loop. Tests indicate that most spinlocks are held for
 *             less than 2^12 cycles
 * Time is measured based on a counter that runs at the same rate as the TSC,
 * refer SDM volume 3b section 21.6.13 & 22.1.3.
 */
185
static unsigned int ple_gap = KVM_DEFAULT_PLE_GAP;
186
module_param(ple_gap, uint, 0444);
R
Radim Krčmář 已提交
187

188 189
static unsigned int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
module_param(ple_window, uint, 0444);
190

R
Radim Krčmář 已提交
191
/* Default doubles per-vcpu window every exit. */
192
static unsigned int ple_window_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
193
module_param(ple_window_grow, uint, 0444);
R
Radim Krčmář 已提交
194 195

/* Default resets per-vcpu window every exit to ple_window. */
196
static unsigned int ple_window_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
197
module_param(ple_window_shrink, uint, 0444);
R
Radim Krčmář 已提交
198 199

/* Default is to compute the maximum so we can never overflow. */
200 201
static unsigned int ple_window_max        = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
module_param(ple_window_max, uint, 0444);
R
Radim Krčmář 已提交
202

203 204 205 206
/* Default is SYSTEM mode, 1 for host-guest mode */
int __read_mostly pt_mode = PT_MODE_SYSTEM;
module_param(pt_mode, int, S_IRUGO);

207
static DEFINE_STATIC_KEY_FALSE(vmx_l1d_should_flush);
208
static DEFINE_STATIC_KEY_FALSE(vmx_l1d_flush_cond);
209
static DEFINE_MUTEX(vmx_l1d_flush_mutex);
210

211 212
/* Storage for pre module init parameter parsing */
static enum vmx_l1d_flush_state __read_mostly vmentry_l1d_flush_param = VMENTER_L1D_FLUSH_AUTO;
213 214 215

static const struct {
	const char *option;
216
	bool for_parse;
217
} vmentry_l1d_param[] = {
218 219 220 221 222 223
	[VMENTER_L1D_FLUSH_AUTO]	 = {"auto", true},
	[VMENTER_L1D_FLUSH_NEVER]	 = {"never", true},
	[VMENTER_L1D_FLUSH_COND]	 = {"cond", true},
	[VMENTER_L1D_FLUSH_ALWAYS]	 = {"always", true},
	[VMENTER_L1D_FLUSH_EPT_DISABLED] = {"EPT disabled", false},
	[VMENTER_L1D_FLUSH_NOT_REQUIRED] = {"not required", false},
224 225
};

226 227 228 229
#define L1D_CACHE_ORDER 4
static void *vmx_l1d_flush_pages;

static int vmx_setup_l1d_flush(enum vmx_l1d_flush_state l1tf)
230
{
231
	struct page *page;
232
	unsigned int i;
233

234 235 236 237 238
	if (!boot_cpu_has_bug(X86_BUG_L1TF)) {
		l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
		return 0;
	}

239 240 241
	if (!enable_ept) {
		l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_EPT_DISABLED;
		return 0;
242 243
	}

244 245 246 247 248 249 250 251 252
	if (boot_cpu_has(X86_FEATURE_ARCH_CAPABILITIES)) {
		u64 msr;

		rdmsrl(MSR_IA32_ARCH_CAPABILITIES, msr);
		if (msr & ARCH_CAP_SKIP_VMENTRY_L1DFLUSH) {
			l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_NOT_REQUIRED;
			return 0;
		}
	}
253

254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
	/* If set to auto use the default l1tf mitigation method */
	if (l1tf == VMENTER_L1D_FLUSH_AUTO) {
		switch (l1tf_mitigation) {
		case L1TF_MITIGATION_OFF:
			l1tf = VMENTER_L1D_FLUSH_NEVER;
			break;
		case L1TF_MITIGATION_FLUSH_NOWARN:
		case L1TF_MITIGATION_FLUSH:
		case L1TF_MITIGATION_FLUSH_NOSMT:
			l1tf = VMENTER_L1D_FLUSH_COND;
			break;
		case L1TF_MITIGATION_FULL:
		case L1TF_MITIGATION_FULL_FORCE:
			l1tf = VMENTER_L1D_FLUSH_ALWAYS;
			break;
		}
	} else if (l1tf_mitigation == L1TF_MITIGATION_FULL_FORCE) {
		l1tf = VMENTER_L1D_FLUSH_ALWAYS;
	}

274 275
	if (l1tf != VMENTER_L1D_FLUSH_NEVER && !vmx_l1d_flush_pages &&
	    !boot_cpu_has(X86_FEATURE_FLUSH_L1D)) {
276 277 278 279
		/*
		 * This allocation for vmx_l1d_flush_pages is not tied to a VM
		 * lifetime and so should not be charged to a memcg.
		 */
280 281 282 283
		page = alloc_pages(GFP_KERNEL, L1D_CACHE_ORDER);
		if (!page)
			return -ENOMEM;
		vmx_l1d_flush_pages = page_address(page);
284 285 286 287 288 289 290 291 292 293

		/*
		 * Initialize each page with a different pattern in
		 * order to protect against KSM in the nested
		 * virtualization case.
		 */
		for (i = 0; i < 1u << L1D_CACHE_ORDER; ++i) {
			memset(vmx_l1d_flush_pages + i * PAGE_SIZE, i + 1,
			       PAGE_SIZE);
		}
294 295 296 297
	}

	l1tf_vmx_mitigation = l1tf;

298 299 300 301
	if (l1tf != VMENTER_L1D_FLUSH_NEVER)
		static_branch_enable(&vmx_l1d_should_flush);
	else
		static_branch_disable(&vmx_l1d_should_flush);
302

303 304
	if (l1tf == VMENTER_L1D_FLUSH_COND)
		static_branch_enable(&vmx_l1d_flush_cond);
305
	else
306
		static_branch_disable(&vmx_l1d_flush_cond);
307 308 309 310 311 312 313 314 315
	return 0;
}

static int vmentry_l1d_flush_parse(const char *s)
{
	unsigned int i;

	if (s) {
		for (i = 0; i < ARRAY_SIZE(vmentry_l1d_param); i++) {
316 317 318
			if (vmentry_l1d_param[i].for_parse &&
			    sysfs_streq(s, vmentry_l1d_param[i].option))
				return i;
319 320
		}
	}
321 322 323
	return -EINVAL;
}

324 325
static int vmentry_l1d_flush_set(const char *s, const struct kernel_param *kp)
{
326
	int l1tf, ret;
327 328 329 330 331

	l1tf = vmentry_l1d_flush_parse(s);
	if (l1tf < 0)
		return l1tf;

332 333 334
	if (!boot_cpu_has(X86_BUG_L1TF))
		return 0;

335 336 337 338 339 340 341 342 343 344 345
	/*
	 * Has vmx_init() run already? If not then this is the pre init
	 * parameter parsing. In that case just store the value and let
	 * vmx_init() do the proper setup after enable_ept has been
	 * established.
	 */
	if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_AUTO) {
		vmentry_l1d_flush_param = l1tf;
		return 0;
	}

346 347 348 349
	mutex_lock(&vmx_l1d_flush_mutex);
	ret = vmx_setup_l1d_flush(l1tf);
	mutex_unlock(&vmx_l1d_flush_mutex);
	return ret;
350 351
}

352 353
static int vmentry_l1d_flush_get(char *s, const struct kernel_param *kp)
{
354 355 356
	if (WARN_ON_ONCE(l1tf_vmx_mitigation >= ARRAY_SIZE(vmentry_l1d_param)))
		return sprintf(s, "???\n");

357
	return sprintf(s, "%s\n", vmentry_l1d_param[l1tf_vmx_mitigation].option);
358 359 360 361 362 363
}

static const struct kernel_param_ops vmentry_l1d_flush_ops = {
	.set = vmentry_l1d_flush_set,
	.get = vmentry_l1d_flush_get,
};
364
module_param_cb(vmentry_l1d_flush, &vmentry_l1d_flush_ops, NULL, 0644);
365

366
static u32 vmx_segment_access_rights(struct kvm_segment *var);
367

368 369
void vmx_vmexit(void);

370 371 372 373 374 375
#define vmx_insn_failed(fmt...)		\
do {					\
	WARN_ONCE(1, fmt);		\
	pr_warn_ratelimited(fmt);	\
} while (0)

376 377 378 379 380 381 382 383
asmlinkage void vmread_error(unsigned long field, bool fault)
{
	if (fault)
		kvm_spurious_fault();
	else
		vmx_insn_failed("kvm: vmread failed: field=%lx\n", field);
}

384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411
noinline void vmwrite_error(unsigned long field, unsigned long value)
{
	vmx_insn_failed("kvm: vmwrite failed: field=%lx val=%lx err=%d\n",
			field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
}

noinline void vmclear_error(struct vmcs *vmcs, u64 phys_addr)
{
	vmx_insn_failed("kvm: vmclear failed: %p/%llx\n", vmcs, phys_addr);
}

noinline void vmptrld_error(struct vmcs *vmcs, u64 phys_addr)
{
	vmx_insn_failed("kvm: vmptrld failed: %p/%llx\n", vmcs, phys_addr);
}

noinline void invvpid_error(unsigned long ext, u16 vpid, gva_t gva)
{
	vmx_insn_failed("kvm: invvpid failed: ext=0x%lx vpid=%u gva=0x%lx\n",
			ext, vpid, gva);
}

noinline void invept_error(unsigned long ext, u64 eptp, gpa_t gpa)
{
	vmx_insn_failed("kvm: invept failed: ext=0x%lx eptp=%llx gpa=0x%llx\n",
			ext, eptp, gpa);
}

A
Avi Kivity 已提交
412
static DEFINE_PER_CPU(struct vmcs *, vmxarea);
413
DEFINE_PER_CPU(struct vmcs *, current_vmcs);
414 415 416 417 418
/*
 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
 */
static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
A
Avi Kivity 已提交
419

420 421 422
static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
static DEFINE_SPINLOCK(vmx_vpid_lock);

423 424
struct vmcs_config vmcs_config;
struct vmx_capability vmx_capability;
S
Sheng Yang 已提交
425

A
Avi Kivity 已提交
426 427 428 429 430 431 432 433
#define VMX_SEGMENT_FIELD(seg)					\
	[VCPU_SREG_##seg] = {                                   \
		.selector = GUEST_##seg##_SELECTOR,		\
		.base = GUEST_##seg##_BASE,		   	\
		.limit = GUEST_##seg##_LIMIT,		   	\
		.ar_bytes = GUEST_##seg##_AR_BYTES,	   	\
	}

434
static const struct kvm_vmx_segment_field {
A
Avi Kivity 已提交
435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
	unsigned selector;
	unsigned base;
	unsigned limit;
	unsigned ar_bytes;
} kvm_vmx_segment_fields[] = {
	VMX_SEGMENT_FIELD(CS),
	VMX_SEGMENT_FIELD(DS),
	VMX_SEGMENT_FIELD(ES),
	VMX_SEGMENT_FIELD(FS),
	VMX_SEGMENT_FIELD(GS),
	VMX_SEGMENT_FIELD(SS),
	VMX_SEGMENT_FIELD(TR),
	VMX_SEGMENT_FIELD(LDTR),
};

450 451 452 453 454
static inline void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
{
	vmx->segment_cache.bitmask = 0;
}

455
static unsigned long host_idt_base;
456

457 458 459 460
#if IS_ENABLED(CONFIG_HYPERV)
static bool __read_mostly enlightened_vmcs = true;
module_param(enlightened_vmcs, bool, 0444);

461 462 463 464
static int hv_enable_direct_tlbflush(struct kvm_vcpu *vcpu)
{
	struct hv_enlightened_vmcs *evmcs;
	struct hv_partition_assist_pg **p_hv_pa_pg =
465
			&to_kvm_hv(vcpu->kvm)->hv_pa_pg;
466 467 468 469
	/*
	 * Synthetic VM-Exit is not enabled in current code and so All
	 * evmcs in singe VM shares same assist page.
	 */
470
	if (!*p_hv_pa_pg)
471
		*p_hv_pa_pg = kzalloc(PAGE_SIZE, GFP_KERNEL_ACCOUNT);
472 473 474

	if (!*p_hv_pa_pg)
		return -ENOMEM;
475 476 477 478 479

	evmcs = (struct hv_enlightened_vmcs *)to_vmx(vcpu)->loaded_vmcs->vmcs;

	evmcs->partition_assist_page =
		__pa(*p_hv_pa_pg);
480
	evmcs->hv_vm_id = (unsigned long)vcpu->kvm;
481 482 483 484 485
	evmcs->hv_enlightenments_control.nested_flush_hypercall = 1;

	return 0;
}

486 487
#endif /* IS_ENABLED(CONFIG_HYPERV) */

488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
/*
 * Comment's format: document - errata name - stepping - processor name.
 * Refer from
 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
 */
static u32 vmx_preemption_cpu_tfms[] = {
/* 323344.pdf - BA86   - D0 - Xeon 7500 Series */
0x000206E6,
/* 323056.pdf - AAX65  - C2 - Xeon L3406 */
/* 322814.pdf - AAT59  - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
/* 322911.pdf - AAU65  - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020652,
/* 322911.pdf - AAU65  - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020655,
/* 322373.pdf - AAO95  - B1 - Xeon 3400 Series */
/* 322166.pdf - AAN92  - B1 - i7-800 and i5-700 Desktop */
/*
 * 320767.pdf - AAP86  - B1 -
 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
 */
0x000106E5,
/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
0x000106A0,
/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
0x000106A1,
/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
0x000106A4,
 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
0x000106A5,
519 520
 /* Xeon E3-1220 V2 */
0x000306A8,
521 522 523 524 525 526 527 528
};

static inline bool cpu_has_broken_vmx_preemption_timer(void)
{
	u32 eax = cpuid_eax(0x00000001), i;

	/* Clear the reserved bits */
	eax &= ~(0x3U << 14 | 0xfU << 28);
529
	for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
530 531 532 533 534 535
		if (eax == vmx_preemption_cpu_tfms[i])
			return true;

	return false;
}

536
static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
537
{
538
	return flexpriority_enabled && lapic_in_kernel(vcpu);
539 540
}

541 542 543 544 545
static inline bool report_flexpriority(void)
{
	return flexpriority_enabled;
}

546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
static int possible_passthrough_msr_slot(u32 msr)
{
	u32 i;

	for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++)
		if (vmx_possible_passthrough_msrs[i] == msr)
			return i;

	return -ENOENT;
}

static bool is_valid_passthrough_msr(u32 msr)
{
	bool r;

	switch (msr) {
	case 0x800 ... 0x8ff:
		/* x2APIC MSRs. These are handled in vmx_update_msr_bitmap_x2apic() */
		return true;
	case MSR_IA32_RTIT_STATUS:
	case MSR_IA32_RTIT_OUTPUT_BASE:
	case MSR_IA32_RTIT_OUTPUT_MASK:
	case MSR_IA32_RTIT_CR3_MATCH:
	case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
		/* PT MSRs. These are handled in pt_update_intercept_for_msr() */
571 572 573 574 575 576 577 578
	case MSR_LBR_SELECT:
	case MSR_LBR_TOS:
	case MSR_LBR_INFO_0 ... MSR_LBR_INFO_0 + 31:
	case MSR_LBR_NHM_FROM ... MSR_LBR_NHM_FROM + 31:
	case MSR_LBR_NHM_TO ... MSR_LBR_NHM_TO + 31:
	case MSR_LBR_CORE_FROM ... MSR_LBR_CORE_FROM + 8:
	case MSR_LBR_CORE_TO ... MSR_LBR_CORE_TO + 8:
		/* LBR MSRs. These are handled in vmx_update_intercept_for_lbr_msrs() */
579 580 581 582 583 584 585 586 587 588
		return true;
	}

	r = possible_passthrough_msr_slot(msr) != -ENOENT;

	WARN(!r, "Invalid MSR %x, please adapt vmx_possible_passthrough_msrs[]", msr);

	return r;
}

589
struct vmx_uret_msr *vmx_find_uret_msr(struct vcpu_vmx *vmx, u32 msr)
590 591 592
{
	int i;

593
	i = kvm_find_user_return_msr(msr);
594
	if (i >= 0)
595
		return &vmx->guest_uret_msrs[i];
A
Al Viro 已提交
596
	return NULL;
597 598
}

599 600
static int vmx_set_guest_uret_msr(struct vcpu_vmx *vmx,
				  struct vmx_uret_msr *msr, u64 data)
601
{
602
	unsigned int slot = msr - vmx->guest_uret_msrs;
603 604
	int ret = 0;

605
	if (msr->load_into_hardware) {
606
		preempt_disable();
607
		ret = kvm_set_user_return_msr(slot, data, msr->mask);
608 609
		preempt_enable();
	}
610 611
	if (!ret)
		msr->data = data;
612 613 614
	return ret;
}

615
#ifdef CONFIG_KEXEC_CORE
616 617 618 619 620 621 622 623 624
static void crash_vmclear_local_loaded_vmcss(void)
{
	int cpu = raw_smp_processor_id();
	struct loaded_vmcs *v;

	list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
			    loaded_vmcss_on_cpu_link)
		vmcs_clear(v->vmcs);
}
625
#endif /* CONFIG_KEXEC_CORE */
626

627
static void __loaded_vmcs_clear(void *arg)
A
Avi Kivity 已提交
628
{
629
	struct loaded_vmcs *loaded_vmcs = arg;
630
	int cpu = raw_smp_processor_id();
A
Avi Kivity 已提交
631

632 633 634
	if (loaded_vmcs->cpu != cpu)
		return; /* vcpu migration can race with cpu offline */
	if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
A
Avi Kivity 已提交
635
		per_cpu(current_vmcs, cpu) = NULL;
636 637 638 639 640

	vmcs_clear(loaded_vmcs->vmcs);
	if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
		vmcs_clear(loaded_vmcs->shadow_vmcs);

641
	list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
642 643

	/*
644 645 646 647 648
	 * Ensure all writes to loaded_vmcs, including deleting it from its
	 * current percpu list, complete before setting loaded_vmcs->vcpu to
	 * -1, otherwise a different cpu can see vcpu == -1 first and add
	 * loaded_vmcs to its percpu list before it's deleted from this cpu's
	 * list. Pairs with the smp_rmb() in vmx_vcpu_load_vmcs().
649 650 651
	 */
	smp_wmb();

652 653
	loaded_vmcs->cpu = -1;
	loaded_vmcs->launched = 0;
A
Avi Kivity 已提交
654 655
}

656
void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
A
Avi Kivity 已提交
657
{
658 659 660 661 662
	int cpu = loaded_vmcs->cpu;

	if (cpu != -1)
		smp_call_function_single(cpu,
			 __loaded_vmcs_clear, loaded_vmcs, 1);
A
Avi Kivity 已提交
663 664
}

A
Avi Kivity 已提交
665 666 667 668 669 670
static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
				       unsigned field)
{
	bool ret;
	u32 mask = 1 << (seg * SEG_FIELD_NR + field);

671 672
	if (!kvm_register_is_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS)) {
		kvm_register_mark_available(&vmx->vcpu, VCPU_EXREG_SEGMENTS);
A
Avi Kivity 已提交
673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
		vmx->segment_cache.bitmask = 0;
	}
	ret = vmx->segment_cache.bitmask & mask;
	vmx->segment_cache.bitmask |= mask;
	return ret;
}

static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
{
	u16 *p = &vmx->segment_cache.seg[seg].selector;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
		*p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
	return *p;
}

static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
{
	ulong *p = &vmx->segment_cache.seg[seg].base;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
		*p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
	return *p;
}

static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].limit;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
	return *p;
}

static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].ar;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
	return *p;
}

716
void vmx_update_exception_bitmap(struct kvm_vcpu *vcpu)
717 718 719
{
	u32 eb;

J
Jan Kiszka 已提交
720
	eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
721
	     (1u << DB_VECTOR) | (1u << AC_VECTOR);
722 723 724 725 726 727 728 729
	/*
	 * Guest access to VMware backdoor ports could legitimately
	 * trigger #GP because of TSS I/O permission bitmap.
	 * We intercept those #GP and allow access to them anyway
	 * as VMware does.
	 */
	if (enable_vmware_backdoor)
		eb |= (1u << GP_VECTOR);
J
Jan Kiszka 已提交
730 731 732 733
	if ((vcpu->guest_debug &
	     (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
	    (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
		eb |= 1u << BP_VECTOR;
734
	if (to_vmx(vcpu)->rmode.vm86_active)
735
		eb = ~0;
736
	if (!vmx_need_pf_intercept(vcpu))
M
Miaohe Lin 已提交
737
		eb &= ~(1u << PF_VECTOR);
738 739 740 741 742 743 744 745

	/* When we are running a nested L2 guest and L1 specified for it a
	 * certain exception bitmap, we must trap the same exceptions and pass
	 * them to L1. When running L2, we will only handle the exceptions
	 * specified above if L1 did not want them.
	 */
	if (is_guest_mode(vcpu))
		eb |= get_vmcs12(vcpu)->exception_bitmap;
746
        else {
747 748 749 750 751 752 753 754 755 756 757 758 759
		int mask = 0, match = 0;

		if (enable_ept && (eb & (1u << PF_VECTOR))) {
			/*
			 * If EPT is enabled, #PF is currently only intercepted
			 * if MAXPHYADDR is smaller on the guest than on the
			 * host.  In that case we only care about present,
			 * non-reserved faults.  For vmcs02, however, PFEC_MASK
			 * and PFEC_MATCH are set in prepare_vmcs02_rare.
			 */
			mask = PFERR_PRESENT_MASK | PFERR_RSVD_MASK;
			match = PFERR_PRESENT_MASK;
		}
760
		vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, mask);
761
		vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, match);
762
	}
763

764 765 766
	vmcs_write32(EXCEPTION_BITMAP, eb);
}

767 768 769
/*
 * Check if MSR is intercepted for currently loaded MSR bitmap.
 */
770
static bool msr_write_intercepted(struct vcpu_vmx *vmx, u32 msr)
771
{
772
	if (!(exec_controls_get(vmx) & CPU_BASED_USE_MSR_BITMAPS))
773 774
		return true;

775 776
	return vmx_test_msr_bitmap_write(vmx->loaded_vmcs->msr_bitmap,
					 MSR_IA32_SPEC_CTRL);
777 778
}

779 780
static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit)
781
{
782 783
	vm_entry_controls_clearbit(vmx, entry);
	vm_exit_controls_clearbit(vmx, exit);
784 785
}

786
int vmx_find_loadstore_msr_slot(struct vmx_msrs *m, u32 msr)
787 788 789 790 791 792 793 794 795 796
{
	unsigned int i;

	for (i = 0; i < m->nr; ++i) {
		if (m->val[i].index == msr)
			return i;
	}
	return -ENOENT;
}

797 798
static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
{
799
	int i;
800 801
	struct msr_autoload *m = &vmx->msr_autoload;

802 803
	switch (msr) {
	case MSR_EFER:
804
		if (cpu_has_load_ia32_efer()) {
805 806
			clear_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
807 808 809 810 811
					VM_EXIT_LOAD_IA32_EFER);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
812
		if (cpu_has_load_perf_global_ctrl()) {
813
			clear_atomic_switch_msr_special(vmx,
814 815 816 817 818
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
			return;
		}
		break;
A
Avi Kivity 已提交
819
	}
820
	i = vmx_find_loadstore_msr_slot(&m->guest, msr);
821
	if (i < 0)
822
		goto skip_guest;
823 824 825
	--m->guest.nr;
	m->guest.val[i] = m->guest.val[m->guest.nr];
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
A
Avi Kivity 已提交
826

827
skip_guest:
828
	i = vmx_find_loadstore_msr_slot(&m->host, msr);
829
	if (i < 0)
830
		return;
831 832 833

	--m->host.nr;
	m->host.val[i] = m->host.val[m->host.nr];
834
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
835 836
}

837 838 839 840
static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit,
		unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
		u64 guest_val, u64 host_val)
841 842
{
	vmcs_write64(guest_val_vmcs, guest_val);
843 844
	if (host_val_vmcs != HOST_IA32_EFER)
		vmcs_write64(host_val_vmcs, host_val);
845 846
	vm_entry_controls_setbit(vmx, entry);
	vm_exit_controls_setbit(vmx, exit);
847 848
}

849
static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
850
				  u64 guest_val, u64 host_val, bool entry_only)
851
{
852
	int i, j = 0;
853 854
	struct msr_autoload *m = &vmx->msr_autoload;

855 856
	switch (msr) {
	case MSR_EFER:
857
		if (cpu_has_load_ia32_efer()) {
858 859
			add_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
860 861 862 863 864 865 866 867
					VM_EXIT_LOAD_IA32_EFER,
					GUEST_IA32_EFER,
					HOST_IA32_EFER,
					guest_val, host_val);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
868
		if (cpu_has_load_perf_global_ctrl()) {
869
			add_atomic_switch_msr_special(vmx,
870 871 872 873 874 875 876 877
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
					GUEST_IA32_PERF_GLOBAL_CTRL,
					HOST_IA32_PERF_GLOBAL_CTRL,
					guest_val, host_val);
			return;
		}
		break;
878 879 880 881 882 883 884
	case MSR_IA32_PEBS_ENABLE:
		/* PEBS needs a quiescent period after being disabled (to write
		 * a record).  Disabling PEBS through VMX MSR swapping doesn't
		 * provide that period, so a CPU could write host's record into
		 * guest's memory.
		 */
		wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
A
Avi Kivity 已提交
885 886
	}

887
	i = vmx_find_loadstore_msr_slot(&m->guest, msr);
888
	if (!entry_only)
889
		j = vmx_find_loadstore_msr_slot(&m->host, msr);
890

891 892
	if ((i < 0 && m->guest.nr == MAX_NR_LOADSTORE_MSRS) ||
	    (j < 0 &&  m->host.nr == MAX_NR_LOADSTORE_MSRS)) {
893
		printk_once(KERN_WARNING "Not enough msr switch entries. "
894 895
				"Can't add msr %x\n", msr);
		return;
896
	}
897
	if (i < 0) {
898
		i = m->guest.nr++;
899
		vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->guest.nr);
900
	}
901 902 903 904 905
	m->guest.val[i].index = msr;
	m->guest.val[i].value = guest_val;

	if (entry_only)
		return;
906

907 908
	if (j < 0) {
		j = m->host.nr++;
909
		vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->host.nr);
910
	}
911 912
	m->host.val[j].index = msr;
	m->host.val[j].value = host_val;
913 914
}

915
static bool update_transition_efer(struct vcpu_vmx *vmx)
916
{
917 918
	u64 guest_efer = vmx->vcpu.arch.efer;
	u64 ignore_bits = 0;
919
	int i;
920

921 922 923
	/* Shadow paging assumes NX to be available.  */
	if (!enable_ept)
		guest_efer |= EFER_NX;
R
Roel Kluin 已提交
924

925
	/*
926
	 * LMA and LME handled by hardware; SCE meaningless outside long mode.
927
	 */
928
	ignore_bits |= EFER_SCE;
929 930 931 932 933 934
#ifdef CONFIG_X86_64
	ignore_bits |= EFER_LMA | EFER_LME;
	/* SCE is meaningful only in long mode on Intel */
	if (guest_efer & EFER_LMA)
		ignore_bits &= ~(u64)EFER_SCE;
#endif
935

936 937 938 939 940
	/*
	 * On EPT, we can't emulate NX, so we must switch EFER atomically.
	 * On CPUs that support "load IA32_EFER", always switch EFER
	 * atomically, since it's faster than switching it manually.
	 */
941
	if (cpu_has_load_ia32_efer() ||
942
	    (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
943 944
		if (!(guest_efer & EFER_LMA))
			guest_efer &= ~EFER_LME;
945 946
		if (guest_efer != host_efer)
			add_atomic_switch_msr(vmx, MSR_EFER,
947
					      guest_efer, host_efer, false);
948 949
		else
			clear_atomic_switch_msr(vmx, MSR_EFER);
950
		return false;
951
	}
952

953
	i = kvm_find_user_return_msr(MSR_EFER);
954 955
	if (i < 0)
		return false;
956

957
	clear_atomic_switch_msr(vmx, MSR_EFER);
958

959 960
	guest_efer &= ~ignore_bits;
	guest_efer |= host_efer & ignore_bits;
961

962 963 964 965
	vmx->guest_uret_msrs[i].data = guest_efer;
	vmx->guest_uret_msrs[i].mask = ~ignore_bits;

	return true;
966 967
}

968 969 970 971 972 973
#ifdef CONFIG_X86_32
/*
 * On 32-bit kernels, VM exits still load the FS and GS bases from the
 * VMCS rather than the segment table.  KVM uses this helper to figure
 * out the current bases to poke them into the VMCS before entry.
 */
974 975
static unsigned long segment_base(u16 selector)
{
976
	struct desc_struct *table;
977 978
	unsigned long v;

979
	if (!(selector & ~SEGMENT_RPL_MASK))
980 981
		return 0;

982
	table = get_current_gdt_ro();
983

984
	if ((selector & SEGMENT_TI_MASK) == SEGMENT_LDT) {
985 986
		u16 ldt_selector = kvm_read_ldt();

987
		if (!(ldt_selector & ~SEGMENT_RPL_MASK))
988 989
			return 0;

990
		table = (struct desc_struct *)segment_base(ldt_selector);
991
	}
992
	v = get_desc_base(&table[selector >> 3]);
993 994
	return v;
}
995
#endif
996

997 998
static inline bool pt_can_write_msr(struct vcpu_vmx *vmx)
{
999
	return vmx_pt_mode_is_host_guest() &&
1000 1001 1002
	       !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
}

1003 1004 1005
static inline bool pt_output_base_valid(struct kvm_vcpu *vcpu, u64 base)
{
	/* The base must be 128-byte aligned and a legal physical address. */
1006
	return kvm_vcpu_is_legal_aligned_gpa(vcpu, base, 128);
1007 1008
}

1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
static inline void pt_load_msr(struct pt_ctx *ctx, u32 addr_range)
{
	u32 i;

	wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
	wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
	wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
	wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
	for (i = 0; i < addr_range; i++) {
		wrmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
		wrmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
	}
}

static inline void pt_save_msr(struct pt_ctx *ctx, u32 addr_range)
{
	u32 i;

	rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status);
	rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base);
	rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask);
	rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match);
	for (i = 0; i < addr_range; i++) {
		rdmsrl(MSR_IA32_RTIT_ADDR0_A + i * 2, ctx->addr_a[i]);
		rdmsrl(MSR_IA32_RTIT_ADDR0_B + i * 2, ctx->addr_b[i]);
	}
}

static void pt_guest_enter(struct vcpu_vmx *vmx)
{
1039
	if (vmx_pt_mode_is_system())
1040 1041 1042
		return;

	/*
1043 1044
	 * GUEST_IA32_RTIT_CTL is already set in the VMCS.
	 * Save host state before VM entry.
1045
	 */
1046
	rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1047 1048
	if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
		wrmsrl(MSR_IA32_RTIT_CTL, 0);
1049 1050
		pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.num_address_ranges);
		pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.num_address_ranges);
1051 1052 1053 1054 1055
	}
}

static void pt_guest_exit(struct vcpu_vmx *vmx)
{
1056
	if (vmx_pt_mode_is_system())
1057 1058 1059
		return;

	if (vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) {
1060 1061
		pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.num_address_ranges);
		pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.num_address_ranges);
1062 1063
	}

1064 1065 1066 1067 1068 1069
	/*
	 * KVM requires VM_EXIT_CLEAR_IA32_RTIT_CTL to expose PT to the guest,
	 * i.e. RTIT_CTL is always cleared on VM-Exit.  Restore it if necessary.
	 */
	if (vmx->pt_desc.host.ctl)
		wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl);
1070 1071
}

1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
void vmx_set_host_fs_gs(struct vmcs_host_state *host, u16 fs_sel, u16 gs_sel,
			unsigned long fs_base, unsigned long gs_base)
{
	if (unlikely(fs_sel != host->fs_sel)) {
		if (!(fs_sel & 7))
			vmcs_write16(HOST_FS_SELECTOR, fs_sel);
		else
			vmcs_write16(HOST_FS_SELECTOR, 0);
		host->fs_sel = fs_sel;
	}
	if (unlikely(gs_sel != host->gs_sel)) {
		if (!(gs_sel & 7))
			vmcs_write16(HOST_GS_SELECTOR, gs_sel);
		else
			vmcs_write16(HOST_GS_SELECTOR, 0);
		host->gs_sel = gs_sel;
	}
	if (unlikely(fs_base != host->fs_base)) {
		vmcs_writel(HOST_FS_BASE, fs_base);
		host->fs_base = fs_base;
	}
	if (unlikely(gs_base != host->gs_base)) {
		vmcs_writel(HOST_GS_BASE, gs_base);
		host->gs_base = gs_base;
	}
}

1099
void vmx_prepare_switch_to_guest(struct kvm_vcpu *vcpu)
1100
{
1101
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1102
	struct vmcs_host_state *host_state;
1103
#ifdef CONFIG_X86_64
1104
	int cpu = raw_smp_processor_id();
1105
#endif
1106
	unsigned long cr3;
1107 1108
	unsigned long fs_base, gs_base;
	u16 fs_sel, gs_sel;
1109
	int i;
1110

1111 1112
	vmx->req_immediate_exit = false;

1113 1114 1115 1116 1117
	/*
	 * Note that guest MSRs to be saved/restored can also be changed
	 * when guest state is loaded. This happens when guest transitions
	 * to/from long-mode by setting MSR_EFER.LMA.
	 */
1118 1119
	if (!vmx->guest_uret_msrs_loaded) {
		vmx->guest_uret_msrs_loaded = true;
1120
		for (i = 0; i < kvm_nr_uret_msrs; ++i) {
1121 1122 1123 1124
			if (!vmx->guest_uret_msrs[i].load_into_hardware)
				continue;

			kvm_set_user_return_msr(i,
1125 1126
						vmx->guest_uret_msrs[i].data,
						vmx->guest_uret_msrs[i].mask);
1127
		}
1128
	}
1129 1130 1131 1132

    	if (vmx->nested.need_vmcs12_to_shadow_sync)
		nested_sync_vmcs12_to_shadow(vcpu);

1133
	if (vmx->guest_state_loaded)
1134 1135
		return;

1136
	host_state = &vmx->loaded_vmcs->host_state;
1137

1138 1139 1140 1141
	/*
	 * Set host fs and gs selectors.  Unfortunately, 22.2.3 does not
	 * allow segment selectors with cpl > 0 or ti == 1.
	 */
1142
	host_state->ldt_sel = kvm_read_ldt();
1143 1144

#ifdef CONFIG_X86_64
1145 1146
	savesegment(ds, host_state->ds_sel);
	savesegment(es, host_state->es_sel);
1147 1148

	gs_base = cpu_kernelmode_gs_base(cpu);
1149
	if (likely(is_64bit_mm(current->mm))) {
1150
		current_save_fsgs();
1151 1152
		fs_sel = current->thread.fsindex;
		gs_sel = current->thread.gsindex;
1153
		fs_base = current->thread.fsbase;
1154
		vmx->msr_host_kernel_gs_base = current->thread.gsbase;
1155
	} else {
1156 1157
		savesegment(fs, fs_sel);
		savesegment(gs, gs_sel);
1158
		fs_base = read_msr(MSR_FS_BASE);
1159
		vmx->msr_host_kernel_gs_base = read_msr(MSR_KERNEL_GS_BASE);
1160
	}
A
Avi Kivity 已提交
1161

1162
	wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
P
Paolo Bonzini 已提交
1163
#else
1164 1165 1166 1167
	savesegment(fs, fs_sel);
	savesegment(gs, gs_sel);
	fs_base = segment_base(fs_sel);
	gs_base = segment_base(gs_sel);
1168
#endif
1169

1170
	vmx_set_host_fs_gs(host_state, fs_sel, gs_sel, fs_base, gs_base);
1171 1172 1173 1174 1175 1176 1177 1178

	/* Host CR3 including its PCID is stable when guest state is loaded. */
	cr3 = __get_current_cr3_fast();
	if (unlikely(cr3 != host_state->cr3)) {
		vmcs_writel(HOST_CR3, cr3);
		host_state->cr3 = cr3;
	}

1179
	vmx->guest_state_loaded = true;
1180 1181
}

1182
static void vmx_prepare_switch_to_host(struct vcpu_vmx *vmx)
1183
{
1184 1185
	struct vmcs_host_state *host_state;

1186
	if (!vmx->guest_state_loaded)
1187 1188
		return;

1189
	host_state = &vmx->loaded_vmcs->host_state;
1190

1191
	++vmx->vcpu.stat.host_state_reload;
1192

1193
#ifdef CONFIG_X86_64
1194
	rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1195
#endif
1196 1197
	if (host_state->ldt_sel || (host_state->gs_sel & 7)) {
		kvm_load_ldt(host_state->ldt_sel);
1198
#ifdef CONFIG_X86_64
1199
		load_gs_index(host_state->gs_sel);
1200
#else
1201
		loadsegment(gs, host_state->gs_sel);
1202 1203
#endif
	}
1204 1205
	if (host_state->fs_sel & 7)
		loadsegment(fs, host_state->fs_sel);
A
Avi Kivity 已提交
1206
#ifdef CONFIG_X86_64
1207 1208 1209
	if (unlikely(host_state->ds_sel | host_state->es_sel)) {
		loadsegment(ds, host_state->ds_sel);
		loadsegment(es, host_state->es_sel);
A
Avi Kivity 已提交
1210 1211
	}
#endif
1212
	invalidate_tss_limit();
1213
#ifdef CONFIG_X86_64
1214
	wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1215
#endif
1216
	load_fixmap_gdt(raw_smp_processor_id());
1217
	vmx->guest_state_loaded = false;
1218
	vmx->guest_uret_msrs_loaded = false;
1219 1220
}

1221 1222
#ifdef CONFIG_X86_64
static u64 vmx_read_guest_kernel_gs_base(struct vcpu_vmx *vmx)
1223
{
1224
	preempt_disable();
1225
	if (vmx->guest_state_loaded)
1226 1227
		rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
	preempt_enable();
1228
	return vmx->msr_guest_kernel_gs_base;
1229 1230
}

1231 1232
static void vmx_write_guest_kernel_gs_base(struct vcpu_vmx *vmx, u64 data)
{
1233
	preempt_disable();
1234
	if (vmx->guest_state_loaded)
1235 1236
		wrmsrl(MSR_KERNEL_GS_BASE, data);
	preempt_enable();
1237 1238 1239 1240
	vmx->msr_guest_kernel_gs_base = data;
}
#endif

1241 1242
void vmx_vcpu_load_vmcs(struct kvm_vcpu *vcpu, int cpu,
			struct loaded_vmcs *buddy)
A
Avi Kivity 已提交
1243
{
1244
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1245
	bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
1246
	struct vmcs *prev;
A
Avi Kivity 已提交
1247

1248
	if (!already_loaded) {
1249
		loaded_vmcs_clear(vmx->loaded_vmcs);
1250
		local_irq_disable();
1251 1252

		/*
1253 1254 1255 1256
		 * Ensure loaded_vmcs->cpu is read before adding loaded_vmcs to
		 * this cpu's percpu list, otherwise it may not yet be deleted
		 * from its previous cpu's percpu list.  Pairs with the
		 * smb_wmb() in __loaded_vmcs_clear().
1257 1258 1259
		 */
		smp_rmb();

1260 1261
		list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
			 &per_cpu(loaded_vmcss_on_cpu, cpu));
1262
		local_irq_enable();
1263 1264
	}

1265 1266
	prev = per_cpu(current_vmcs, cpu);
	if (prev != vmx->loaded_vmcs->vmcs) {
1267 1268
		per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
		vmcs_load(vmx->loaded_vmcs->vmcs);
1269 1270 1271 1272 1273 1274 1275 1276

		/*
		 * No indirect branch prediction barrier needed when switching
		 * the active VMCS within a guest, e.g. on nested VM-Enter.
		 * The L1 VMM can protect itself with retpolines, IBPB or IBRS.
		 */
		if (!buddy || WARN_ON_ONCE(buddy->vmcs != prev))
			indirect_branch_prediction_barrier();
1277 1278 1279
	}

	if (!already_loaded) {
1280
		void *gdt = get_current_gdt_ro();
1281

1282 1283 1284 1285
		/*
		 * Flush all EPTP/VPID contexts, the new pCPU may have stale
		 * TLB entries from its previous association with the vCPU.
		 */
1286
		kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
1287

A
Avi Kivity 已提交
1288 1289
		/*
		 * Linux uses per-cpu TSS and GDT, so set these when switching
1290
		 * processors.  See 22.2.4.
A
Avi Kivity 已提交
1291
		 */
1292
		vmcs_writel(HOST_TR_BASE,
1293
			    (unsigned long)&get_cpu_entry_area(cpu)->tss.x86_tss);
1294
		vmcs_writel(HOST_GDTR_BASE, (unsigned long)gdt);   /* 22.2.4 */
A
Avi Kivity 已提交
1295

1296 1297 1298 1299 1300
		if (IS_ENABLED(CONFIG_IA32_EMULATION) || IS_ENABLED(CONFIG_X86_32)) {
			/* 22.2.3 */
			vmcs_writel(HOST_IA32_SYSENTER_ESP,
				    (unsigned long)(cpu_entry_stack(cpu) + 1));
		}
1301

1302
		vmx->loaded_vmcs->cpu = cpu;
A
Avi Kivity 已提交
1303
	}
1304 1305 1306 1307 1308 1309
}

/*
 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
 * vcpu mutex is already taken.
 */
1310
static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
1311 1312 1313
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

1314
	vmx_vcpu_load_vmcs(vcpu, cpu, NULL);
1315

1316
	vmx_vcpu_pi_load(vcpu, cpu);
1317

1318
	vmx->host_debugctlmsr = get_debugctlmsr();
1319 1320
}

1321
static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1322
{
1323 1324
	vmx_vcpu_pi_put(vcpu);

1325
	vmx_prepare_switch_to_host(to_vmx(vcpu));
A
Avi Kivity 已提交
1326 1327
}

1328
bool vmx_emulation_required(struct kvm_vcpu *vcpu)
1329
{
1330
	return emulate_invalid_guest_state && !vmx_guest_state_valid(vcpu);
1331 1332
}

1333
unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1334
{
1335
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1336
	unsigned long rflags, save_rflags;
1337

1338 1339
	if (!kvm_register_is_available(vcpu, VCPU_EXREG_RFLAGS)) {
		kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
A
Avi Kivity 已提交
1340
		rflags = vmcs_readl(GUEST_RFLAGS);
1341
		if (vmx->rmode.vm86_active) {
A
Avi Kivity 已提交
1342
			rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1343
			save_rflags = vmx->rmode.save_rflags;
A
Avi Kivity 已提交
1344 1345
			rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
		}
1346
		vmx->rflags = rflags;
1347
	}
1348
	return vmx->rflags;
A
Avi Kivity 已提交
1349 1350
}

1351
void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
A
Avi Kivity 已提交
1352
{
1353
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1354
	unsigned long old_rflags;
1355

1356
	if (is_unrestricted_guest(vcpu)) {
1357
		kvm_register_mark_available(vcpu, VCPU_EXREG_RFLAGS);
1358 1359 1360 1361 1362 1363
		vmx->rflags = rflags;
		vmcs_writel(GUEST_RFLAGS, rflags);
		return;
	}

	old_rflags = vmx_get_rflags(vcpu);
1364 1365 1366
	vmx->rflags = rflags;
	if (vmx->rmode.vm86_active) {
		vmx->rmode.save_rflags = rflags;
1367
		rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
1368
	}
A
Avi Kivity 已提交
1369
	vmcs_writel(GUEST_RFLAGS, rflags);
1370

1371
	if ((old_rflags ^ vmx->rflags) & X86_EFLAGS_VM)
1372
		vmx->emulation_required = vmx_emulation_required(vcpu);
A
Avi Kivity 已提交
1373 1374
}

M
Marc Orr 已提交
1375 1376 1377 1378 1379
static bool vmx_get_if_flag(struct kvm_vcpu *vcpu)
{
	return vmx_get_rflags(vcpu) & X86_EFLAGS_IF;
}

1380
u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
1381 1382 1383 1384 1385
{
	u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	int ret = 0;

	if (interruptibility & GUEST_INTR_STATE_STI)
1386
		ret |= KVM_X86_SHADOW_INT_STI;
1387
	if (interruptibility & GUEST_INTR_STATE_MOV_SS)
1388
		ret |= KVM_X86_SHADOW_INT_MOV_SS;
1389

1390
	return ret;
1391 1392
}

1393
void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1394 1395 1396 1397 1398 1399
{
	u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	u32 interruptibility = interruptibility_old;

	interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);

1400
	if (mask & KVM_X86_SHADOW_INT_MOV_SS)
1401
		interruptibility |= GUEST_INTR_STATE_MOV_SS;
1402
	else if (mask & KVM_X86_SHADOW_INT_STI)
1403 1404 1405 1406 1407 1408
		interruptibility |= GUEST_INTR_STATE_STI;

	if ((interruptibility != interruptibility_old))
		vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
}

1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
static int vmx_rtit_ctl_check(struct kvm_vcpu *vcpu, u64 data)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long value;

	/*
	 * Any MSR write that attempts to change bits marked reserved will
	 * case a #GP fault.
	 */
	if (data & vmx->pt_desc.ctl_bitmask)
		return 1;

	/*
	 * Any attempt to modify IA32_RTIT_CTL while TraceEn is set will
	 * result in a #GP unless the same write also clears TraceEn.
	 */
	if ((vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) &&
		((vmx->pt_desc.guest.ctl ^ data) & ~RTIT_CTL_TRACEEN))
		return 1;

	/*
	 * WRMSR to IA32_RTIT_CTL that sets TraceEn but clears this bit
	 * and FabricEn would cause #GP, if
	 * CPUID.(EAX=14H, ECX=0):ECX.SNGLRGNOUT[bit 2] = 0
	 */
	if ((data & RTIT_CTL_TRACEEN) && !(data & RTIT_CTL_TOPA) &&
		!(data & RTIT_CTL_FABRIC_EN) &&
		!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output))
		return 1;

	/*
	 * MTCFreq, CycThresh and PSBFreq encodings check, any MSR write that
I
Ingo Molnar 已提交
1442
	 * utilize encodings marked reserved will cause a #GP fault.
1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	 */
	value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc_periods);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc) &&
			!test_bit((data & RTIT_CTL_MTC_RANGE) >>
			RTIT_CTL_MTC_RANGE_OFFSET, &value))
		return 1;
	value = intel_pt_validate_cap(vmx->pt_desc.caps,
						PT_CAP_cycle_thresholds);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
			!test_bit((data & RTIT_CTL_CYC_THRESH) >>
			RTIT_CTL_CYC_THRESH_OFFSET, &value))
		return 1;
	value = intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_periods);
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc) &&
			!test_bit((data & RTIT_CTL_PSB_FREQ) >>
			RTIT_CTL_PSB_FREQ_OFFSET, &value))
		return 1;

	/*
	 * If ADDRx_CFG is reserved or the encodings is >2 will
	 * cause a #GP fault.
	 */
	value = (data & RTIT_CTL_ADDR0) >> RTIT_CTL_ADDR0_OFFSET;
1466
	if ((value && (vmx->pt_desc.num_address_ranges < 1)) || (value > 2))
1467 1468
		return 1;
	value = (data & RTIT_CTL_ADDR1) >> RTIT_CTL_ADDR1_OFFSET;
1469
	if ((value && (vmx->pt_desc.num_address_ranges < 2)) || (value > 2))
1470 1471
		return 1;
	value = (data & RTIT_CTL_ADDR2) >> RTIT_CTL_ADDR2_OFFSET;
1472
	if ((value && (vmx->pt_desc.num_address_ranges < 3)) || (value > 2))
1473 1474
		return 1;
	value = (data & RTIT_CTL_ADDR3) >> RTIT_CTL_ADDR3_OFFSET;
1475
	if ((value && (vmx->pt_desc.num_address_ranges < 4)) || (value > 2))
1476 1477 1478 1479 1480
		return 1;

	return 0;
}

1481 1482
static bool vmx_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
{
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
	/*
	 * Emulation of instructions in SGX enclaves is impossible as RIP does
	 * not point  tthe failing instruction, and even if it did, the code
	 * stream is inaccessible.  Inject #UD instead of exiting to userspace
	 * so that guest userspace can't DoS the guest simply by triggering
	 * emulation (enclaves are CPL3 only).
	 */
	if (to_vmx(vcpu)->exit_reason.enclave_mode) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return false;
	}
1494 1495 1496
	return true;
}

1497
static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
1498
{
1499
	union vmx_exit_reason exit_reason = to_vmx(vcpu)->exit_reason;
1500
	unsigned long rip, orig_rip;
1501
	u32 instr_len;
A
Avi Kivity 已提交
1502

1503 1504 1505 1506 1507 1508 1509 1510 1511
	/*
	 * Using VMCS.VM_EXIT_INSTRUCTION_LEN on EPT misconfig depends on
	 * undefined behavior: Intel's SDM doesn't mandate the VMCS field be
	 * set when EPT misconfig occurs.  In practice, real hardware updates
	 * VM_EXIT_INSTRUCTION_LEN on EPT misconfig, but other hypervisors
	 * (namely Hyper-V) don't set it due to it being undefined behavior,
	 * i.e. we end up advancing IP with some random value.
	 */
	if (!static_cpu_has(X86_FEATURE_HYPERVISOR) ||
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
	    exit_reason.basic != EXIT_REASON_EPT_MISCONFIG) {
		instr_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);

		/*
		 * Emulating an enclave's instructions isn't supported as KVM
		 * cannot access the enclave's memory or its true RIP, e.g. the
		 * vmcs.GUEST_RIP points at the exit point of the enclave, not
		 * the RIP that actually triggered the VM-Exit.  But, because
		 * most instructions that cause VM-Exit will #UD in an enclave,
		 * most instruction-based VM-Exits simply do not occur.
		 *
		 * There are a few exceptions, notably the debug instructions
		 * INT1ICEBRK and INT3, as they are allowed in debug enclaves
		 * and generate #DB/#BP as expected, which KVM might intercept.
		 * But again, the CPU does the dirty work and saves an instr
		 * length of zero so VMMs don't shoot themselves in the foot.
		 * WARN if KVM tries to skip a non-zero length instruction on
		 * a VM-Exit from an enclave.
		 */
		if (!instr_len)
			goto rip_updated;

		WARN(exit_reason.enclave_mode,
		     "KVM: skipping instruction after SGX enclave VM-Exit");

1537
		orig_rip = kvm_rip_read(vcpu);
1538
		rip = orig_rip + instr_len;
1539 1540 1541 1542 1543 1544 1545 1546 1547
#ifdef CONFIG_X86_64
		/*
		 * We need to mask out the high 32 bits of RIP if not in 64-bit
		 * mode, but just finding out that we are in 64-bit mode is
		 * quite expensive.  Only do it if there was a carry.
		 */
		if (unlikely(((rip ^ orig_rip) >> 31) == 3) && !is_64_bit_mode(vcpu))
			rip = (u32)rip;
#endif
1548 1549 1550 1551 1552
		kvm_rip_write(vcpu, rip);
	} else {
		if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
			return 0;
	}
A
Avi Kivity 已提交
1553

1554
rip_updated:
1555 1556
	/* skipping an emulated instruction also counts */
	vmx_set_interrupt_shadow(vcpu, 0);
1557

1558
	return 1;
1559 1560
}

1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
/*
 * Recognizes a pending MTF VM-exit and records the nested state for later
 * delivery.
 */
static void vmx_update_emulated_instruction(struct kvm_vcpu *vcpu)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!is_guest_mode(vcpu))
		return;

	/*
	 * Per the SDM, MTF takes priority over debug-trap exceptions besides
	 * T-bit traps. As instruction emulation is completed (i.e. at the
	 * instruction boundary), any #DB exception pending delivery must be a
	 * debug-trap. Record the pending MTF state to be delivered in
	 * vmx_check_nested_events().
	 */
	if (nested_cpu_has_mtf(vmcs12) &&
	    (!vcpu->arch.exception.pending ||
	     vcpu->arch.exception.nr == DB_VECTOR))
		vmx->nested.mtf_pending = true;
	else
		vmx->nested.mtf_pending = false;
}

static int vmx_skip_emulated_instruction(struct kvm_vcpu *vcpu)
{
	vmx_update_emulated_instruction(vcpu);
	return skip_emulated_instruction(vcpu);
}

1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
static void vmx_clear_hlt(struct kvm_vcpu *vcpu)
{
	/*
	 * Ensure that we clear the HLT state in the VMCS.  We don't need to
	 * explicitly skip the instruction because if the HLT state is set,
	 * then the instruction is already executing and RIP has already been
	 * advanced.
	 */
	if (kvm_hlt_in_guest(vcpu->kvm) &&
			vmcs_read32(GUEST_ACTIVITY_STATE) == GUEST_ACTIVITY_HLT)
		vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
}

1607
static void vmx_queue_exception(struct kvm_vcpu *vcpu)
1608
{
1609
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1610 1611 1612
	unsigned nr = vcpu->arch.exception.nr;
	bool has_error_code = vcpu->arch.exception.has_error_code;
	u32 error_code = vcpu->arch.exception.error_code;
1613
	u32 intr_info = nr | INTR_INFO_VALID_MASK;
1614

1615 1616
	kvm_deliver_exception_payload(vcpu);

1617
	if (has_error_code) {
1618
		vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
1619 1620
		intr_info |= INTR_INFO_DELIVER_CODE_MASK;
	}
1621

1622
	if (vmx->rmode.vm86_active) {
1623 1624 1625
		int inc_eip = 0;
		if (kvm_exception_is_soft(nr))
			inc_eip = vcpu->arch.event_exit_inst_len;
1626
		kvm_inject_realmode_interrupt(vcpu, nr, inc_eip);
1627 1628 1629
		return;
	}

1630 1631
	WARN_ON_ONCE(vmx->emulation_required);

1632 1633 1634
	if (kvm_exception_is_soft(nr)) {
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
1635 1636 1637 1638 1639
		intr_info |= INTR_TYPE_SOFT_EXCEPTION;
	} else
		intr_info |= INTR_TYPE_HARD_EXCEPTION;

	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
1640 1641

	vmx_clear_hlt(vcpu);
1642 1643
}

1644 1645
static void vmx_setup_uret_msr(struct vcpu_vmx *vmx, unsigned int msr,
			       bool load_into_hardware)
1646
{
1647
	struct vmx_uret_msr *uret_msr;
1648

1649 1650
	uret_msr = vmx_find_uret_msr(vmx, msr);
	if (!uret_msr)
1651
		return;
1652

1653
	uret_msr->load_into_hardware = load_into_hardware;
1654 1655
}

1656
/*
1657 1658 1659 1660
 * Configuring user return MSRs to automatically save, load, and restore MSRs
 * that need to be shoved into hardware when running the guest.  Note, omitting
 * an MSR here does _NOT_ mean it's not emulated, only that it will not be
 * loaded into hardware when running the guest.
1661
 */
1662
static void vmx_setup_uret_msrs(struct vcpu_vmx *vmx)
1663
{
1664
#ifdef CONFIG_X86_64
1665 1666
	bool load_syscall_msrs;

1667 1668 1669 1670
	/*
	 * The SYSCALL MSRs are only needed on long mode guests, and only
	 * when EFER.SCE is set.
	 */
1671 1672 1673 1674 1675 1676
	load_syscall_msrs = is_long_mode(&vmx->vcpu) &&
			    (vmx->vcpu.arch.efer & EFER_SCE);

	vmx_setup_uret_msr(vmx, MSR_STAR, load_syscall_msrs);
	vmx_setup_uret_msr(vmx, MSR_LSTAR, load_syscall_msrs);
	vmx_setup_uret_msr(vmx, MSR_SYSCALL_MASK, load_syscall_msrs);
1677
#endif
1678
	vmx_setup_uret_msr(vmx, MSR_EFER, update_transition_efer(vmx));
1679

1680 1681 1682
	vmx_setup_uret_msr(vmx, MSR_TSC_AUX,
			   guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDTSCP) ||
			   guest_cpuid_has(&vmx->vcpu, X86_FEATURE_RDPID));
1683

1684 1685 1686 1687 1688 1689 1690
	/*
	 * hle=0, rtm=0, tsx_ctrl=1 can be found with some combinations of new
	 * kernel and old userspace.  If those guests run on a tsx=off host, do
	 * allow guests to use TSX_CTRL, but don't change the value in hardware
	 * so that TSX remains always disabled.
	 */
	vmx_setup_uret_msr(vmx, MSR_IA32_TSX_CTRL, boot_cpu_has(X86_FEATURE_RTM));
1691

1692 1693 1694 1695 1696
	/*
	 * The set of MSRs to load may have changed, reload MSRs before the
	 * next VM-Enter.
	 */
	vmx->guest_uret_msrs_loaded = false;
1697 1698
}

1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
u64 vmx_get_l2_tsc_offset(struct kvm_vcpu *vcpu)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

	if (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETTING))
		return vmcs12->tsc_offset;

	return 0;
}

u64 vmx_get_l2_tsc_multiplier(struct kvm_vcpu *vcpu)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

	if (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETTING) &&
	    nested_cpu_has2(vmcs12, SECONDARY_EXEC_TSC_SCALING))
		return vmcs12->tsc_multiplier;

	return kvm_default_tsc_scaling_ratio;
}

1720
static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
A
Avi Kivity 已提交
1721
{
1722
	vmcs_write64(TSC_OFFSET, offset);
A
Avi Kivity 已提交
1723 1724
}

1725 1726 1727 1728 1729
static void vmx_write_tsc_multiplier(struct kvm_vcpu *vcpu, u64 multiplier)
{
	vmcs_write64(TSC_MULTIPLIER, multiplier);
}

1730 1731 1732 1733 1734 1735
/*
 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
 * all guests if the "nested" module option is off, and can also be disabled
 * for a single guest by disabling its VMX cpuid bit.
 */
1736
bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1737
{
1738
	return nested && guest_cpuid_has(vcpu, X86_FEATURE_VMX);
1739 1740
}

1741 1742
static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
						 uint64_t val)
1743
{
1744
	uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
1745

1746
	return !(val & ~valid_bits);
1747 1748
}

1749
static int vmx_get_msr_feature(struct kvm_msr_entry *msr)
1750
{
1751 1752 1753 1754 1755
	switch (msr->index) {
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		if (!nested)
			return 1;
		return vmx_get_vmx_msr(&vmcs_config.nested, msr->index, &msr->data);
1756 1757 1758
	case MSR_IA32_PERF_CAPABILITIES:
		msr->data = vmx_get_perf_capabilities();
		return 0;
1759
	default:
1760
		return KVM_MSR_RET_INVALID;
1761
	}
1762 1763
}

1764
/*
1765
 * Reads an msr value (of 'msr_info->index') into 'msr_info->data'.
1766 1767 1768 1769
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
1770
{
1771
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1772
	struct vmx_uret_msr *msr;
1773
	u32 index;
1774

1775 1776 1777 1778
	switch (msr_info->index) {
#ifdef CONFIG_X86_64
	case MSR_FS_BASE:
		msr_info->data = vmcs_readl(GUEST_FS_BASE);
1779
		break;
1780 1781
	case MSR_GS_BASE:
		msr_info->data = vmcs_readl(GUEST_GS_BASE);
1782
		break;
1783 1784
	case MSR_KERNEL_GS_BASE:
		msr_info->data = vmx_read_guest_kernel_gs_base(vmx);
1785
		break;
1786 1787 1788
#endif
	case MSR_EFER:
		return kvm_get_msr_common(vcpu, msr_info);
1789 1790 1791 1792
	case MSR_IA32_TSX_CTRL:
		if (!msr_info->host_initiated &&
		    !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
			return 1;
1793
		goto find_uret_msr;
1794 1795 1796 1797 1798 1799
	case MSR_IA32_UMWAIT_CONTROL:
		if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
			return 1;

		msr_info->data = vmx->msr_ia32_umwait_control;
		break;
1800 1801
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
1802
		    !guest_has_spec_ctrl_msr(vcpu))
1803 1804 1805
			return 1;

		msr_info->data = to_vmx(vcpu)->spec_ctrl;
1806
		break;
A
Avi Kivity 已提交
1807
	case MSR_IA32_SYSENTER_CS:
1808
		msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
A
Avi Kivity 已提交
1809 1810
		break;
	case MSR_IA32_SYSENTER_EIP:
1811
		msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
A
Avi Kivity 已提交
1812 1813
		break;
	case MSR_IA32_SYSENTER_ESP:
1814
		msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
A
Avi Kivity 已提交
1815
		break;
1816
	case MSR_IA32_BNDCFGS:
1817
		if (!kvm_mpx_supported() ||
1818 1819
		    (!msr_info->host_initiated &&
		     !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
1820
			return 1;
1821
		msr_info->data = vmcs_read64(GUEST_BNDCFGS);
1822
		break;
1823 1824
	case MSR_IA32_MCG_EXT_CTL:
		if (!msr_info->host_initiated &&
1825
		    !(vmx->msr_ia32_feature_control &
1826
		      FEAT_CTL_LMCE_ENABLED))
1827
			return 1;
1828 1829
		msr_info->data = vcpu->arch.mcg_ext_ctl;
		break;
1830
	case MSR_IA32_FEAT_CTL:
1831
		msr_info->data = vmx->msr_ia32_feature_control;
1832
		break;
1833 1834 1835 1836 1837 1838 1839
	case MSR_IA32_SGXLEPUBKEYHASH0 ... MSR_IA32_SGXLEPUBKEYHASH3:
		if (!msr_info->host_initiated &&
		    !guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC))
			return 1;
		msr_info->data = to_vmx(vcpu)->msr_ia32_sgxlepubkeyhash
			[msr_info->index - MSR_IA32_SGXLEPUBKEYHASH0];
		break;
1840 1841 1842
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		if (!nested_vmx_allowed(vcpu))
			return 1;
1843 1844 1845 1846
		if (vmx_get_vmx_msr(&vmx->nested.msrs, msr_info->index,
				    &msr_info->data))
			return 1;
		/*
1847 1848 1849 1850 1851
		 * Enlightened VMCS v1 doesn't have certain VMCS fields but
		 * instead of just ignoring the features, different Hyper-V
		 * versions are either trying to use them and fail or do some
		 * sanity checking and refuse to boot. Filter all unsupported
		 * features out.
1852 1853 1854 1855 1856 1857
		 */
		if (!msr_info->host_initiated &&
		    vmx->nested.enlightened_vmcs_enabled)
			nested_evmcs_filter_control_msr(msr_info->index,
							&msr_info->data);
		break;
1858
	case MSR_IA32_RTIT_CTL:
1859
		if (!vmx_pt_mode_is_host_guest())
1860 1861 1862 1863
			return 1;
		msr_info->data = vmx->pt_desc.guest.ctl;
		break;
	case MSR_IA32_RTIT_STATUS:
1864
		if (!vmx_pt_mode_is_host_guest())
1865 1866 1867 1868
			return 1;
		msr_info->data = vmx->pt_desc.guest.status;
		break;
	case MSR_IA32_RTIT_CR3_MATCH:
1869
		if (!vmx_pt_mode_is_host_guest() ||
1870 1871 1872 1873 1874 1875
			!intel_pt_validate_cap(vmx->pt_desc.caps,
						PT_CAP_cr3_filtering))
			return 1;
		msr_info->data = vmx->pt_desc.guest.cr3_match;
		break;
	case MSR_IA32_RTIT_OUTPUT_BASE:
1876
		if (!vmx_pt_mode_is_host_guest() ||
1877 1878 1879 1880 1881 1882 1883 1884
			(!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_topa_output) &&
			 !intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output)))
			return 1;
		msr_info->data = vmx->pt_desc.guest.output_base;
		break;
	case MSR_IA32_RTIT_OUTPUT_MASK:
1885
		if (!vmx_pt_mode_is_host_guest() ||
1886 1887 1888 1889 1890 1891 1892 1893 1894
			(!intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_topa_output) &&
			 !intel_pt_validate_cap(vmx->pt_desc.caps,
					PT_CAP_single_range_output)))
			return 1;
		msr_info->data = vmx->pt_desc.guest.output_mask;
		break;
	case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
		index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
1895
		if (!vmx_pt_mode_is_host_guest() ||
1896
		    (index >= 2 * vmx->pt_desc.num_address_ranges))
1897 1898 1899 1900 1901 1902
			return 1;
		if (index % 2)
			msr_info->data = vmx->pt_desc.guest.addr_b[index / 2];
		else
			msr_info->data = vmx->pt_desc.guest.addr_a[index / 2];
		break;
1903 1904 1905
	case MSR_IA32_DEBUGCTLMSR:
		msr_info->data = vmcs_read64(GUEST_IA32_DEBUGCTL);
		break;
A
Avi Kivity 已提交
1906
	default:
1907
	find_uret_msr:
1908
		msr = vmx_find_uret_msr(vmx, msr_info->index);
1909
		if (msr) {
1910
			msr_info->data = msr->data;
1911
			break;
A
Avi Kivity 已提交
1912
		}
1913
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
1914 1915 1916 1917 1918
	}

	return 0;
}

1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
static u64 nested_vmx_truncate_sysenter_addr(struct kvm_vcpu *vcpu,
						    u64 data)
{
#ifdef CONFIG_X86_64
	if (!guest_cpuid_has(vcpu, X86_FEATURE_LM))
		return (u32)data;
#endif
	return (unsigned long)data;
}

1929 1930 1931 1932 1933
static u64 vcpu_supported_debugctl(struct kvm_vcpu *vcpu)
{
	u64 debugctl = vmx_supported_debugctl();

	if (!intel_pmu_lbr_is_enabled(vcpu))
1934
		debugctl &= ~DEBUGCTLMSR_LBR_MASK;
1935

1936 1937 1938
	if (!guest_cpuid_has(vcpu, X86_FEATURE_BUS_LOCK_DETECT))
		debugctl &= ~DEBUGCTLMSR_BUS_LOCK_DETECT;

1939 1940 1941
	return debugctl;
}

A
Avi Kivity 已提交
1942
/*
M
Miaohe Lin 已提交
1943
 * Writes msr value into the appropriate "register".
A
Avi Kivity 已提交
1944 1945 1946
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
1947
static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
1948
{
1949
	struct vcpu_vmx *vmx = to_vmx(vcpu);
1950
	struct vmx_uret_msr *msr;
1951
	int ret = 0;
1952 1953
	u32 msr_index = msr_info->index;
	u64 data = msr_info->data;
1954
	u32 index;
1955

A
Avi Kivity 已提交
1956
	switch (msr_index) {
1957
	case MSR_EFER:
1958
		ret = kvm_set_msr_common(vcpu, msr_info);
1959
		break;
1960
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
1961
	case MSR_FS_BASE:
A
Avi Kivity 已提交
1962
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
1963 1964 1965
		vmcs_writel(GUEST_FS_BASE, data);
		break;
	case MSR_GS_BASE:
A
Avi Kivity 已提交
1966
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
1967 1968
		vmcs_writel(GUEST_GS_BASE, data);
		break;
1969
	case MSR_KERNEL_GS_BASE:
1970
		vmx_write_guest_kernel_gs_base(vmx, data);
1971
		break;
A
Avi Kivity 已提交
1972 1973
#endif
	case MSR_IA32_SYSENTER_CS:
1974 1975
		if (is_guest_mode(vcpu))
			get_vmcs12(vcpu)->guest_sysenter_cs = data;
A
Avi Kivity 已提交
1976 1977 1978
		vmcs_write32(GUEST_SYSENTER_CS, data);
		break;
	case MSR_IA32_SYSENTER_EIP:
1979 1980
		if (is_guest_mode(vcpu)) {
			data = nested_vmx_truncate_sysenter_addr(vcpu, data);
1981
			get_vmcs12(vcpu)->guest_sysenter_eip = data;
1982
		}
A
Avi Kivity 已提交
1983
		vmcs_writel(GUEST_SYSENTER_EIP, data);
A
Avi Kivity 已提交
1984 1985
		break;
	case MSR_IA32_SYSENTER_ESP:
1986 1987
		if (is_guest_mode(vcpu)) {
			data = nested_vmx_truncate_sysenter_addr(vcpu, data);
1988
			get_vmcs12(vcpu)->guest_sysenter_esp = data;
1989
		}
A
Avi Kivity 已提交
1990
		vmcs_writel(GUEST_SYSENTER_ESP, data);
A
Avi Kivity 已提交
1991
		break;
1992
	case MSR_IA32_DEBUGCTLMSR: {
1993
		u64 invalid = data & ~vcpu_supported_debugctl(vcpu);
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
		if (invalid & (DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR)) {
			if (report_ignored_msrs)
				vcpu_unimpl(vcpu, "%s: BTF|LBR in IA32_DEBUGCTLMSR 0x%llx, nop\n",
					    __func__, data);
			data &= ~(DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR);
			invalid &= ~(DEBUGCTLMSR_BTF|DEBUGCTLMSR_LBR);
		}

		if (invalid)
			return 1;

2005 2006 2007 2008
		if (is_guest_mode(vcpu) && get_vmcs12(vcpu)->vm_exit_controls &
						VM_EXIT_SAVE_DEBUG_CONTROLS)
			get_vmcs12(vcpu)->guest_ia32_debugctl = data;

2009
		vmcs_write64(GUEST_IA32_DEBUGCTL, data);
2010 2011 2012
		if (intel_pmu_lbr_is_enabled(vcpu) && !to_vmx(vcpu)->lbr_desc.event &&
		    (data & DEBUGCTLMSR_LBR))
			intel_pmu_create_guest_lbr_event(vcpu);
2013 2014
		return 0;
	}
2015
	case MSR_IA32_BNDCFGS:
2016
		if (!kvm_mpx_supported() ||
2017 2018
		    (!msr_info->host_initiated &&
		     !guest_cpuid_has(vcpu, X86_FEATURE_MPX)))
2019
			return 1;
2020
		if (is_noncanonical_address(data & PAGE_MASK, vcpu) ||
2021
		    (data & MSR_IA32_BNDCFGS_RSVD))
2022
			return 1;
2023 2024
		vmcs_write64(GUEST_BNDCFGS, data);
		break;
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034
	case MSR_IA32_UMWAIT_CONTROL:
		if (!msr_info->host_initiated && !vmx_has_waitpkg(vmx))
			return 1;

		/* The reserved bit 1 and non-32 bit [63:32] should be zero */
		if (data & (BIT_ULL(1) | GENMASK_ULL(63, 32)))
			return 1;

		vmx->msr_ia32_umwait_control = data;
		break;
2035 2036
	case MSR_IA32_SPEC_CTRL:
		if (!msr_info->host_initiated &&
2037
		    !guest_has_spec_ctrl_msr(vcpu))
2038 2039
			return 1;

2040
		if (kvm_spec_ctrl_test_value(data))
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
			return 1;

		vmx->spec_ctrl = data;
		if (!data)
			break;

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
2054
		 * nested_vmx_prepare_msr_bitmap. We should not touch the
2055 2056 2057 2058
		 * vmcs02.msr_bitmap here since it gets completely overwritten
		 * in the merging. We update the vmcs01 here for L1 as well
		 * since it will end up touching the MSR anyway now.
		 */
2059
		vmx_disable_intercept_for_msr(vcpu,
2060 2061 2062
					      MSR_IA32_SPEC_CTRL,
					      MSR_TYPE_RW);
		break;
2063 2064 2065 2066 2067 2068
	case MSR_IA32_TSX_CTRL:
		if (!msr_info->host_initiated &&
		    !(vcpu->arch.arch_capabilities & ARCH_CAP_TSX_CTRL_MSR))
			return 1;
		if (data & ~(TSX_CTRL_RTM_DISABLE | TSX_CTRL_CPUID_CLEAR))
			return 1;
2069
		goto find_uret_msr;
A
Ashok Raj 已提交
2070 2071
	case MSR_IA32_PRED_CMD:
		if (!msr_info->host_initiated &&
2072
		    !guest_has_pred_cmd_msr(vcpu))
A
Ashok Raj 已提交
2073 2074 2075 2076
			return 1;

		if (data & ~PRED_CMD_IBPB)
			return 1;
2077
		if (!boot_cpu_has(X86_FEATURE_IBPB))
2078
			return 1;
A
Ashok Raj 已提交
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
		if (!data)
			break;

		wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);

		/*
		 * For non-nested:
		 * When it's written (to non-zero) for the first time, pass
		 * it through.
		 *
		 * For nested:
		 * The handling of the MSR bitmap for L2 guests is done in
2091
		 * nested_vmx_prepare_msr_bitmap. We should not touch the
A
Ashok Raj 已提交
2092 2093 2094
		 * vmcs02.msr_bitmap here since it gets completely overwritten
		 * in the merging.
		 */
2095
		vmx_disable_intercept_for_msr(vcpu, MSR_IA32_PRED_CMD, MSR_TYPE_W);
A
Ashok Raj 已提交
2096
		break;
S
Sheng Yang 已提交
2097
	case MSR_IA32_CR_PAT:
2098 2099 2100
		if (!kvm_pat_valid(data))
			return 1;

2101 2102 2103 2104
		if (is_guest_mode(vcpu) &&
		    get_vmcs12(vcpu)->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
			get_vmcs12(vcpu)->guest_ia32_pat = data;

S
Sheng Yang 已提交
2105 2106 2107 2108 2109
		if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
			vmcs_write64(GUEST_IA32_PAT, data);
			vcpu->arch.pat = data;
			break;
		}
2110
		ret = kvm_set_msr_common(vcpu, msr_info);
2111
		break;
2112 2113 2114
	case MSR_IA32_MCG_EXT_CTL:
		if ((!msr_info->host_initiated &&
		     !(to_vmx(vcpu)->msr_ia32_feature_control &
2115
		       FEAT_CTL_LMCE_ENABLED)) ||
2116 2117 2118 2119
		    (data & ~MCG_EXT_CTL_LMCE_EN))
			return 1;
		vcpu->arch.mcg_ext_ctl = data;
		break;
2120
	case MSR_IA32_FEAT_CTL:
2121
		if (!vmx_feature_control_msr_valid(vcpu, data) ||
2122
		    (to_vmx(vcpu)->msr_ia32_feature_control &
2123
		     FEAT_CTL_LOCKED && !msr_info->host_initiated))
2124
			return 1;
2125
		vmx->msr_ia32_feature_control = data;
2126 2127
		if (msr_info->host_initiated && data == 0)
			vmx_leave_nested(vcpu);
2128 2129 2130

		/* SGX may be enabled/disabled by guest's firmware */
		vmx_write_encls_bitmap(vcpu, NULL);
2131
		break;
2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
	case MSR_IA32_SGXLEPUBKEYHASH0 ... MSR_IA32_SGXLEPUBKEYHASH3:
		/*
		 * On real hardware, the LE hash MSRs are writable before
		 * the firmware sets bit 0 in MSR 0x7a ("activating" SGX),
		 * at which point SGX related bits in IA32_FEATURE_CONTROL
		 * become writable.
		 *
		 * KVM does not emulate SGX activation for simplicity, so
		 * allow writes to the LE hash MSRs if IA32_FEATURE_CONTROL
		 * is unlocked.  This is technically not architectural
		 * behavior, but it's close enough.
		 */
		if (!msr_info->host_initiated &&
		    (!guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC) ||
		    ((vmx->msr_ia32_feature_control & FEAT_CTL_LOCKED) &&
		    !(vmx->msr_ia32_feature_control & FEAT_CTL_SGX_LC_ENABLED))))
			return 1;
		vmx->msr_ia32_sgxlepubkeyhash
			[msr_index - MSR_IA32_SGXLEPUBKEYHASH0] = data;
2151 2152
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2153 2154 2155 2156 2157
		if (!msr_info->host_initiated)
			return 1; /* they are read-only */
		if (!nested_vmx_allowed(vcpu))
			return 1;
		return vmx_set_vmx_msr(vcpu, msr_index, data);
2158
	case MSR_IA32_RTIT_CTL:
2159
		if (!vmx_pt_mode_is_host_guest() ||
2160 2161
			vmx_rtit_ctl_check(vcpu, data) ||
			vmx->nested.vmxon)
2162 2163 2164
			return 1;
		vmcs_write64(GUEST_IA32_RTIT_CTL, data);
		vmx->pt_desc.guest.ctl = data;
2165
		pt_update_intercept_for_msr(vcpu);
2166 2167
		break;
	case MSR_IA32_RTIT_STATUS:
2168 2169 2170
		if (!pt_can_write_msr(vmx))
			return 1;
		if (data & MSR_IA32_RTIT_STATUS_MASK)
2171 2172 2173 2174
			return 1;
		vmx->pt_desc.guest.status = data;
		break;
	case MSR_IA32_RTIT_CR3_MATCH:
2175 2176 2177 2178
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_cr3_filtering))
2179 2180 2181 2182
			return 1;
		vmx->pt_desc.guest.cr3_match = data;
		break;
	case MSR_IA32_RTIT_OUTPUT_BASE:
2183 2184 2185 2186 2187 2188 2189
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_topa_output) &&
		    !intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_single_range_output))
			return 1;
2190
		if (!pt_output_base_valid(vcpu, data))
2191 2192 2193 2194
			return 1;
		vmx->pt_desc.guest.output_base = data;
		break;
	case MSR_IA32_RTIT_OUTPUT_MASK:
2195 2196 2197 2198 2199 2200
		if (!pt_can_write_msr(vmx))
			return 1;
		if (!intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_topa_output) &&
		    !intel_pt_validate_cap(vmx->pt_desc.caps,
					   PT_CAP_single_range_output))
2201 2202 2203 2204
			return 1;
		vmx->pt_desc.guest.output_mask = data;
		break;
	case MSR_IA32_RTIT_ADDR0_A ... MSR_IA32_RTIT_ADDR3_B:
2205 2206
		if (!pt_can_write_msr(vmx))
			return 1;
2207
		index = msr_info->index - MSR_IA32_RTIT_ADDR0_A;
2208
		if (index >= 2 * vmx->pt_desc.num_address_ranges)
2209
			return 1;
2210
		if (is_noncanonical_address(data, vcpu))
2211 2212 2213 2214 2215 2216
			return 1;
		if (index % 2)
			vmx->pt_desc.guest.addr_b[index / 2] = data;
		else
			vmx->pt_desc.guest.addr_a[index / 2] = data;
		break;
2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
	case MSR_IA32_PERF_CAPABILITIES:
		if (data && !vcpu_to_pmu(vcpu)->version)
			return 1;
		if (data & PMU_CAP_LBR_FMT) {
			if ((data & PMU_CAP_LBR_FMT) !=
			    (vmx_get_perf_capabilities() & PMU_CAP_LBR_FMT))
				return 1;
			if (!intel_pmu_lbr_is_compatible(vcpu))
				return 1;
		}
		ret = kvm_set_msr_common(vcpu, msr_info);
		break;
2229

A
Avi Kivity 已提交
2230
	default:
2231
	find_uret_msr:
2232
		msr = vmx_find_uret_msr(vmx, msr_index);
2233
		if (msr)
2234
			ret = vmx_set_guest_uret_msr(vmx, msr, data);
2235 2236
		else
			ret = kvm_set_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
2237 2238
	}

2239
	return ret;
A
Avi Kivity 已提交
2240 2241
}

2242
static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
A
Avi Kivity 已提交
2243
{
2244 2245
	unsigned long guest_owned_bits;

2246 2247
	kvm_register_mark_available(vcpu, reg);

2248 2249 2250 2251 2252 2253 2254
	switch (reg) {
	case VCPU_REGS_RSP:
		vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
		break;
	case VCPU_REGS_RIP:
		vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
		break;
A
Avi Kivity 已提交
2255 2256 2257 2258
	case VCPU_EXREG_PDPTR:
		if (enable_ept)
			ept_save_pdptrs(vcpu);
		break;
2259 2260 2261 2262 2263 2264
	case VCPU_EXREG_CR0:
		guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;

		vcpu->arch.cr0 &= ~guest_owned_bits;
		vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & guest_owned_bits;
		break;
2265
	case VCPU_EXREG_CR3:
2266 2267 2268 2269 2270
		/*
		 * When intercepting CR3 loads, e.g. for shadowing paging, KVM's
		 * CR3 is loaded into hardware, not the guest's CR3.
		 */
		if (!(exec_controls_get(to_vmx(vcpu)) & CPU_BASED_CR3_LOAD_EXITING))
2271 2272
			vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
		break;
2273 2274 2275 2276 2277 2278
	case VCPU_EXREG_CR4:
		guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;

		vcpu->arch.cr4 &= ~guest_owned_bits;
		vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & guest_owned_bits;
		break;
2279
	default:
2280
		KVM_BUG_ON(1, vcpu->kvm);
2281 2282
		break;
	}
A
Avi Kivity 已提交
2283 2284 2285 2286
}

static __init int cpu_has_kvm_support(void)
{
2287
	return cpu_has_vmx();
A
Avi Kivity 已提交
2288 2289 2290 2291
}

static __init int vmx_disabled_by_bios(void)
{
2292 2293
	return !boot_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
	       !boot_cpu_has(X86_FEATURE_VMX);
A
Avi Kivity 已提交
2294 2295
}

2296
static int kvm_cpu_vmxon(u64 vmxon_pointer)
2297
{
2298 2299
	u64 msr;

2300
	cr4_set_bits(X86_CR4_VMXE);
2301

2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
	asm_volatile_goto("1: vmxon %[vmxon_pointer]\n\t"
			  _ASM_EXTABLE(1b, %l[fault])
			  : : [vmxon_pointer] "m"(vmxon_pointer)
			  : : fault);
	return 0;

fault:
	WARN_ONCE(1, "VMXON faulted, MSR_IA32_FEAT_CTL (0x3a) = 0x%llx\n",
		  rdmsrl_safe(MSR_IA32_FEAT_CTL, &msr) ? 0xdeadbeef : msr);
	cr4_clear_bits(X86_CR4_VMXE);

	return -EFAULT;
2314 2315
}

2316
static int hardware_enable(void)
A
Avi Kivity 已提交
2317 2318 2319
{
	int cpu = raw_smp_processor_id();
	u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
2320
	int r;
A
Avi Kivity 已提交
2321

2322
	if (cr4_read_shadow() & X86_CR4_VMXE)
2323 2324
		return -EBUSY;

2325 2326 2327 2328 2329 2330 2331 2332
	/*
	 * This can happen if we hot-added a CPU but failed to allocate
	 * VP assist page for it.
	 */
	if (static_branch_unlikely(&enable_evmcs) &&
	    !hv_get_vp_assist_page(cpu))
		return -EFAULT;

2333 2334
	intel_pt_handle_vmx(1);

2335
	r = kvm_cpu_vmxon(phys_addr);
2336 2337
	if (r) {
		intel_pt_handle_vmx(0);
2338
		return r;
2339
	}
2340

2341 2342
	if (enable_ept)
		ept_sync_global();
2343 2344

	return 0;
A
Avi Kivity 已提交
2345 2346
}

2347
static void vmclear_local_loaded_vmcss(void)
2348 2349
{
	int cpu = raw_smp_processor_id();
2350
	struct loaded_vmcs *v, *n;
2351

2352 2353 2354
	list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
				 loaded_vmcss_on_cpu_link)
		__loaded_vmcs_clear(v);
2355 2356
}

2357
static void hardware_disable(void)
2358
{
2359
	vmclear_local_loaded_vmcss();
2360 2361 2362

	if (cpu_vmxoff())
		kvm_spurious_fault();
2363 2364

	intel_pt_handle_vmx(0);
2365 2366
}

2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377
/*
 * There is no X86_FEATURE for SGX yet, but anyway we need to query CPUID
 * directly instead of going through cpu_has(), to ensure KVM is trapping
 * ENCLS whenever it's supported in hardware.  It does not matter whether
 * the host OS supports or has enabled SGX.
 */
static bool cpu_has_sgx(void)
{
	return cpuid_eax(0) >= 0x12 && (cpuid_eax(0x12) & BIT(0));
}

2378
static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
M
Mike Day 已提交
2379
				      u32 msr, u32 *result)
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390
{
	u32 vmx_msr_low, vmx_msr_high;
	u32 ctl = ctl_min | ctl_opt;

	rdmsr(msr, vmx_msr_low, vmx_msr_high);

	ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
	ctl |= vmx_msr_low;  /* bit == 1 in low word  ==> must be one  */

	/* Ensure minimum (required) set of control bits are supported. */
	if (ctl_min & ~ctl)
Y
Yang, Sheng 已提交
2391
		return -EIO;
2392 2393 2394 2395 2396

	*result = ctl;
	return 0;
}

2397 2398
static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf,
				    struct vmx_capability *vmx_cap)
A
Avi Kivity 已提交
2399 2400
{
	u32 vmx_msr_low, vmx_msr_high;
S
Sheng Yang 已提交
2401
	u32 min, opt, min2, opt2;
2402 2403
	u32 _pin_based_exec_control = 0;
	u32 _cpu_based_exec_control = 0;
2404
	u32 _cpu_based_2nd_exec_control = 0;
2405 2406 2407
	u32 _vmexit_control = 0;
	u32 _vmentry_control = 0;

2408
	memset(vmcs_conf, 0, sizeof(*vmcs_conf));
R
Raghavendra K T 已提交
2409
	min = CPU_BASED_HLT_EXITING |
2410 2411 2412 2413
#ifdef CONFIG_X86_64
	      CPU_BASED_CR8_LOAD_EXITING |
	      CPU_BASED_CR8_STORE_EXITING |
#endif
S
Sheng Yang 已提交
2414 2415
	      CPU_BASED_CR3_LOAD_EXITING |
	      CPU_BASED_CR3_STORE_EXITING |
Q
Quan Xu 已提交
2416
	      CPU_BASED_UNCOND_IO_EXITING |
2417
	      CPU_BASED_MOV_DR_EXITING |
2418
	      CPU_BASED_USE_TSC_OFFSETTING |
2419 2420
	      CPU_BASED_MWAIT_EXITING |
	      CPU_BASED_MONITOR_EXITING |
A
Avi Kivity 已提交
2421 2422
	      CPU_BASED_INVLPG_EXITING |
	      CPU_BASED_RDPMC_EXITING;
2423

2424
	opt = CPU_BASED_TPR_SHADOW |
S
Sheng Yang 已提交
2425
	      CPU_BASED_USE_MSR_BITMAPS |
2426
	      CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2427 2428
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
				&_cpu_based_exec_control) < 0)
Y
Yang, Sheng 已提交
2429
		return -EIO;
2430 2431 2432 2433 2434
#ifdef CONFIG_X86_64
	if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
					   ~CPU_BASED_CR8_STORE_EXITING;
#endif
2435
	if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
S
Sheng Yang 已提交
2436 2437
		min2 = 0;
		opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2438
			SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2439
			SECONDARY_EXEC_WBINVD_EXITING |
S
Sheng Yang 已提交
2440
			SECONDARY_EXEC_ENABLE_VPID |
2441
			SECONDARY_EXEC_ENABLE_EPT |
2442
			SECONDARY_EXEC_UNRESTRICTED_GUEST |
2443
			SECONDARY_EXEC_PAUSE_LOOP_EXITING |
2444
			SECONDARY_EXEC_DESC |
2445
			SECONDARY_EXEC_ENABLE_RDTSCP |
2446
			SECONDARY_EXEC_ENABLE_INVPCID |
2447
			SECONDARY_EXEC_APIC_REGISTER_VIRT |
2448
			SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
W
Wanpeng Li 已提交
2449
			SECONDARY_EXEC_SHADOW_VMCS |
K
Kai Huang 已提交
2450
			SECONDARY_EXEC_XSAVES |
2451 2452
			SECONDARY_EXEC_RDSEED_EXITING |
			SECONDARY_EXEC_RDRAND_EXITING |
X
Xiao Guangrong 已提交
2453
			SECONDARY_EXEC_ENABLE_PML |
B
Bandan Das 已提交
2454
			SECONDARY_EXEC_TSC_SCALING |
2455
			SECONDARY_EXEC_ENABLE_USR_WAIT_PAUSE |
2456 2457
			SECONDARY_EXEC_PT_USE_GPA |
			SECONDARY_EXEC_PT_CONCEAL_VMX |
C
Chenyi Qiang 已提交
2458 2459
			SECONDARY_EXEC_ENABLE_VMFUNC |
			SECONDARY_EXEC_BUS_LOCK_DETECTION;
2460 2461
		if (cpu_has_sgx())
			opt2 |= SECONDARY_EXEC_ENCLS_EXITING;
S
Sheng Yang 已提交
2462 2463
		if (adjust_vmx_controls(min2, opt2,
					MSR_IA32_VMX_PROCBASED_CTLS2,
2464 2465 2466 2467 2468 2469 2470 2471
					&_cpu_based_2nd_exec_control) < 0)
			return -EIO;
	}
#ifndef CONFIG_X86_64
	if (!(_cpu_based_2nd_exec_control &
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		_cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
#endif
2472 2473 2474

	if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_2nd_exec_control &= ~(
2475
				SECONDARY_EXEC_APIC_REGISTER_VIRT |
2476 2477
				SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
				SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
2478

2479
	rdmsr_safe(MSR_IA32_VMX_EPT_VPID_CAP,
2480
		&vmx_cap->ept, &vmx_cap->vpid);
2481

S
Sheng Yang 已提交
2482
	if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
M
Marcelo Tosatti 已提交
2483 2484
		/* CR3 accesses and invlpg don't need to cause VM Exits when EPT
		   enabled */
2485 2486 2487
		_cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
					     CPU_BASED_CR3_STORE_EXITING |
					     CPU_BASED_INVLPG_EXITING);
2488 2489
	} else if (vmx_cap->ept) {
		vmx_cap->ept = 0;
2490 2491 2492 2493
		pr_warn_once("EPT CAP should not exist if not support "
				"1-setting enable EPT VM-execution control\n");
	}
	if (!(_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_VPID) &&
2494 2495
		vmx_cap->vpid) {
		vmx_cap->vpid = 0;
2496 2497
		pr_warn_once("VPID CAP should not exist if not support "
				"1-setting enable VPID VM-execution control\n");
S
Sheng Yang 已提交
2498
	}
2499

2500
	min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
2501 2502 2503
#ifdef CONFIG_X86_64
	min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
#endif
2504 2505 2506
	opt = VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL |
	      VM_EXIT_LOAD_IA32_PAT |
	      VM_EXIT_LOAD_IA32_EFER |
2507 2508 2509
	      VM_EXIT_CLEAR_BNDCFGS |
	      VM_EXIT_PT_CONCEAL_PIP |
	      VM_EXIT_CLEAR_IA32_RTIT_CTL;
2510 2511
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
				&_vmexit_control) < 0)
Y
Yang, Sheng 已提交
2512
		return -EIO;
2513

2514 2515 2516
	min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
	opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
		 PIN_BASED_VMX_PREEMPTION_TIMER;
2517 2518 2519 2520
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
				&_pin_based_exec_control) < 0)
		return -EIO;

2521 2522
	if (cpu_has_broken_vmx_preemption_timer())
		_pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
2523
	if (!(_cpu_based_2nd_exec_control &
2524
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
2525 2526
		_pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;

2527
	min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
2528 2529 2530
	opt = VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL |
	      VM_ENTRY_LOAD_IA32_PAT |
	      VM_ENTRY_LOAD_IA32_EFER |
2531 2532 2533
	      VM_ENTRY_LOAD_BNDCFGS |
	      VM_ENTRY_PT_CONCEAL_PIP |
	      VM_ENTRY_LOAD_IA32_RTIT_CTL;
2534 2535
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
				&_vmentry_control) < 0)
Y
Yang, Sheng 已提交
2536
		return -EIO;
A
Avi Kivity 已提交
2537

2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
	/*
	 * Some cpus support VM_{ENTRY,EXIT}_IA32_PERF_GLOBAL_CTRL but they
	 * can't be used due to an errata where VM Exit may incorrectly clear
	 * IA32_PERF_GLOBAL_CTRL[34:32].  Workaround the errata by using the
	 * MSR load mechanism to switch IA32_PERF_GLOBAL_CTRL.
	 */
	if (boot_cpu_data.x86 == 0x6) {
		switch (boot_cpu_data.x86_model) {
		case 26: /* AAK155 */
		case 30: /* AAP115 */
		case 37: /* AAT100 */
		case 44: /* BC86,AAY89,BD102 */
		case 46: /* BA97 */
2551
			_vmentry_control &= ~VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL;
2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
			_vmexit_control &= ~VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL;
			pr_warn_once("kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
					"does not work properly. Using workaround\n");
			break;
		default:
			break;
		}
	}


N
Nguyen Anh Quynh 已提交
2562
	rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
2563 2564 2565

	/* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
	if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Y
Yang, Sheng 已提交
2566
		return -EIO;
2567 2568 2569 2570

#ifdef CONFIG_X86_64
	/* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
	if (vmx_msr_high & (1u<<16))
Y
Yang, Sheng 已提交
2571
		return -EIO;
2572 2573 2574 2575
#endif

	/* Require Write-Back (WB) memory type for VMCS accesses. */
	if (((vmx_msr_high >> 18) & 15) != 6)
Y
Yang, Sheng 已提交
2576
		return -EIO;
2577

Y
Yang, Sheng 已提交
2578
	vmcs_conf->size = vmx_msr_high & 0x1fff;
2579
	vmcs_conf->order = get_order(vmcs_conf->size);
2580
	vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
2581

2582
	vmcs_conf->revision_id = vmx_msr_low;
2583

Y
Yang, Sheng 已提交
2584 2585
	vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
	vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
2586
	vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Y
Yang, Sheng 已提交
2587 2588
	vmcs_conf->vmexit_ctrl         = _vmexit_control;
	vmcs_conf->vmentry_ctrl        = _vmentry_control;
2589

2590 2591
#if IS_ENABLED(CONFIG_HYPERV)
	if (enlightened_vmcs)
2592
		evmcs_sanitize_exec_ctrls(vmcs_conf);
2593
#endif
2594

2595
	return 0;
N
Nguyen Anh Quynh 已提交
2596
}
A
Avi Kivity 已提交
2597

2598
struct vmcs *alloc_vmcs_cpu(bool shadow, int cpu, gfp_t flags)
A
Avi Kivity 已提交
2599 2600 2601 2602 2603
{
	int node = cpu_to_node(cpu);
	struct page *pages;
	struct vmcs *vmcs;

2604
	pages = __alloc_pages_node(node, flags, vmcs_config.order);
A
Avi Kivity 已提交
2605 2606 2607
	if (!pages)
		return NULL;
	vmcs = page_address(pages);
2608
	memset(vmcs, 0, vmcs_config.size);
2609 2610 2611

	/* KVM supports Enlightened VMCS v1 only */
	if (static_branch_unlikely(&enable_evmcs))
2612
		vmcs->hdr.revision_id = KVM_EVMCS_VERSION;
2613
	else
2614
		vmcs->hdr.revision_id = vmcs_config.revision_id;
2615

2616 2617
	if (shadow)
		vmcs->hdr.shadow_vmcs = 1;
A
Avi Kivity 已提交
2618 2619 2620
	return vmcs;
}

2621
void free_vmcs(struct vmcs *vmcs)
A
Avi Kivity 已提交
2622
{
2623
	free_pages((unsigned long)vmcs, vmcs_config.order);
A
Avi Kivity 已提交
2624 2625
}

2626 2627 2628
/*
 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
 */
2629
void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2630 2631 2632 2633 2634 2635
{
	if (!loaded_vmcs->vmcs)
		return;
	loaded_vmcs_clear(loaded_vmcs);
	free_vmcs(loaded_vmcs->vmcs);
	loaded_vmcs->vmcs = NULL;
2636 2637
	if (loaded_vmcs->msr_bitmap)
		free_page((unsigned long)loaded_vmcs->msr_bitmap);
2638
	WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
2639 2640
}

2641
int alloc_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2642
{
2643
	loaded_vmcs->vmcs = alloc_vmcs(false);
2644 2645 2646
	if (!loaded_vmcs->vmcs)
		return -ENOMEM;

2647 2648
	vmcs_clear(loaded_vmcs->vmcs);

2649
	loaded_vmcs->shadow_vmcs = NULL;
2650
	loaded_vmcs->hv_timer_soft_disabled = false;
2651 2652
	loaded_vmcs->cpu = -1;
	loaded_vmcs->launched = 0;
2653 2654

	if (cpu_has_vmx_msr_bitmap()) {
2655 2656
		loaded_vmcs->msr_bitmap = (unsigned long *)
				__get_free_page(GFP_KERNEL_ACCOUNT);
2657 2658 2659 2660
		if (!loaded_vmcs->msr_bitmap)
			goto out_vmcs;
		memset(loaded_vmcs->msr_bitmap, 0xff, PAGE_SIZE);
	}
2661 2662

	memset(&loaded_vmcs->host_state, 0, sizeof(struct vmcs_host_state));
2663 2664
	memset(&loaded_vmcs->controls_shadow, 0,
		sizeof(struct vmcs_controls_shadow));
2665

2666
	return 0;
2667 2668 2669 2670

out_vmcs:
	free_loaded_vmcs(loaded_vmcs);
	return -ENOMEM;
2671 2672
}

2673
static void free_kvm_area(void)
A
Avi Kivity 已提交
2674 2675 2676
{
	int cpu;

Z
Zachary Amsden 已提交
2677
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
2678
		free_vmcs(per_cpu(vmxarea, cpu));
Z
Zachary Amsden 已提交
2679 2680
		per_cpu(vmxarea, cpu) = NULL;
	}
A
Avi Kivity 已提交
2681 2682 2683 2684 2685 2686
}

static __init int alloc_kvm_area(void)
{
	int cpu;

Z
Zachary Amsden 已提交
2687
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
2688 2689
		struct vmcs *vmcs;

2690
		vmcs = alloc_vmcs_cpu(false, cpu, GFP_KERNEL);
A
Avi Kivity 已提交
2691 2692 2693 2694 2695
		if (!vmcs) {
			free_kvm_area();
			return -ENOMEM;
		}

2696 2697 2698 2699 2700
		/*
		 * When eVMCS is enabled, alloc_vmcs_cpu() sets
		 * vmcs->revision_id to KVM_EVMCS_VERSION instead of
		 * revision_id reported by MSR_IA32_VMX_BASIC.
		 *
2701
		 * However, even though not explicitly documented by
2702 2703 2704 2705 2706
		 * TLFS, VMXArea passed as VMXON argument should
		 * still be marked with revision_id reported by
		 * physical CPU.
		 */
		if (static_branch_unlikely(&enable_evmcs))
2707
			vmcs->hdr.revision_id = vmcs_config.revision_id;
2708

A
Avi Kivity 已提交
2709 2710 2711 2712 2713
		per_cpu(vmxarea, cpu) = vmcs;
	}
	return 0;
}

2714
static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
2715
		struct kvm_segment *save)
A
Avi Kivity 已提交
2716
{
2717 2718 2719 2720 2721 2722 2723 2724 2725
	if (!emulate_invalid_guest_state) {
		/*
		 * CS and SS RPL should be equal during guest entry according
		 * to VMX spec, but in reality it is not always so. Since vcpu
		 * is in the middle of the transition from real mode to
		 * protected mode it is safe to assume that RPL 0 is a good
		 * default value.
		 */
		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
2726 2727
			save->selector &= ~SEGMENT_RPL_MASK;
		save->dpl = save->selector & SEGMENT_RPL_MASK;
2728
		save->s = 1;
A
Avi Kivity 已提交
2729
	}
2730
	__vmx_set_segment(vcpu, save, seg);
A
Avi Kivity 已提交
2731 2732 2733 2734 2735
}

static void enter_pmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
2736
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
2737

2738
	/*
I
Ingo Molnar 已提交
2739
	 * Update real mode segment cache. It may be not up-to-date if segment
2740 2741 2742 2743 2744 2745 2746 2747 2748
	 * register was written while vcpu was in a guest mode.
	 */
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);

2749
	vmx->rmode.vm86_active = 0;
A
Avi Kivity 已提交
2750

2751
	__vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
A
Avi Kivity 已提交
2752 2753

	flags = vmcs_readl(GUEST_RFLAGS);
2754 2755
	flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
	flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
A
Avi Kivity 已提交
2756 2757
	vmcs_writel(GUEST_RFLAGS, flags);

2758 2759
	vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
			(vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
A
Avi Kivity 已提交
2760

2761
	vmx_update_exception_bitmap(vcpu);
A
Avi Kivity 已提交
2762

2763 2764 2765 2766 2767 2768
	fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
	fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
A
Avi Kivity 已提交
2769 2770
}

2771
static void fix_rmode_seg(int seg, struct kvm_segment *save)
A
Avi Kivity 已提交
2772
{
2773
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796
	struct kvm_segment var = *save;

	var.dpl = 0x3;
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;

	if (!emulate_invalid_guest_state) {
		var.selector = var.base >> 4;
		var.base = var.base & 0xffff0;
		var.limit = 0xffff;
		var.g = 0;
		var.db = 0;
		var.present = 1;
		var.s = 1;
		var.l = 0;
		var.unusable = 0;
		var.type = 0x3;
		var.avl = 0;
		if (save->base & 0xf)
			printk_once(KERN_WARNING "kvm: segment base is not "
					"paragraph aligned when entering "
					"protected mode (seg=%d)", seg);
	}
A
Avi Kivity 已提交
2797

2798
	vmcs_write16(sf->selector, var.selector);
2799
	vmcs_writel(sf->base, var.base);
2800 2801
	vmcs_write32(sf->limit, var.limit);
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
A
Avi Kivity 已提交
2802 2803 2804 2805 2806
}

static void enter_rmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
2807
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2808
	struct kvm_vmx *kvm_vmx = to_kvm_vmx(vcpu->kvm);
A
Avi Kivity 已提交
2809

2810 2811 2812 2813 2814
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2815 2816
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2817

2818
	vmx->rmode.vm86_active = 1;
A
Avi Kivity 已提交
2819

2820 2821
	/*
	 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2822
	 * vcpu. Warn the user that an update is overdue.
2823
	 */
2824
	if (!kvm_vmx->tss_addr)
2825 2826 2827
		printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
			     "called before entering vcpu\n");

A
Avi Kivity 已提交
2828 2829
	vmx_segment_cache_clear(vmx);

2830
	vmcs_writel(GUEST_TR_BASE, kvm_vmx->tss_addr);
A
Avi Kivity 已提交
2831 2832 2833 2834
	vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	flags = vmcs_readl(GUEST_RFLAGS);
2835
	vmx->rmode.save_rflags = flags;
A
Avi Kivity 已提交
2836

2837
	flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
A
Avi Kivity 已提交
2838 2839

	vmcs_writel(GUEST_RFLAGS, flags);
2840
	vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
2841
	vmx_update_exception_bitmap(vcpu);
A
Avi Kivity 已提交
2842

2843 2844 2845 2846 2847 2848
	fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
	fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
A
Avi Kivity 已提交
2849 2850
}

2851
int vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2852 2853
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2854
	struct vmx_uret_msr *msr = vmx_find_uret_msr(vmx, MSR_EFER);
2855

2856
	/* Nothing to do if hardware doesn't support EFER. */
2857
	if (!msr)
2858
		return 0;
2859

2860
	vcpu->arch.efer = efer;
2861
	if (efer & EFER_LMA) {
2862
		vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2863 2864
		msr->data = efer;
	} else {
2865
		vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2866 2867 2868

		msr->data = efer & ~EFER_LME;
	}
2869
	vmx_setup_uret_msrs(vmx);
2870
	return 0;
2871 2872
}

2873
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2874 2875 2876 2877 2878

static void enter_lmode(struct kvm_vcpu *vcpu)
{
	u32 guest_tr_ar;

A
Avi Kivity 已提交
2879 2880
	vmx_segment_cache_clear(to_vmx(vcpu));

A
Avi Kivity 已提交
2881
	guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2882
	if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
2883 2884
		pr_debug_ratelimited("%s: tss fixup for long mode. \n",
				     __func__);
A
Avi Kivity 已提交
2885
		vmcs_write32(GUEST_TR_AR_BYTES,
2886 2887
			     (guest_tr_ar & ~VMX_AR_TYPE_MASK)
			     | VMX_AR_TYPE_BUSY_64_TSS);
A
Avi Kivity 已提交
2888
	}
2889
	vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
A
Avi Kivity 已提交
2890 2891 2892 2893
}

static void exit_lmode(struct kvm_vcpu *vcpu)
{
2894
	vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
2895
	vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
A
Avi Kivity 已提交
2896 2897 2898 2899
}

#endif

2900
static void vmx_flush_tlb_all(struct kvm_vcpu *vcpu)
2901 2902 2903 2904
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	/*
2905 2906 2907 2908 2909
	 * INVEPT must be issued when EPT is enabled, irrespective of VPID, as
	 * the CPU is not required to invalidate guest-physical mappings on
	 * VM-Entry, even if VPID is disabled.  Guest-physical mappings are
	 * associated with the root EPT structure and not any particular VPID
	 * (INVVPID also isn't required to invalidate guest-physical mappings).
2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
	 */
	if (enable_ept) {
		ept_sync_global();
	} else if (enable_vpid) {
		if (cpu_has_vmx_invvpid_global()) {
			vpid_sync_vcpu_global();
		} else {
			vpid_sync_vcpu_single(vmx->vpid);
			vpid_sync_vcpu_single(vmx->nested.vpid02);
		}
	}
}

2923 2924 2925 2926 2927 2928 2929
static inline int vmx_get_current_vpid(struct kvm_vcpu *vcpu)
{
	if (is_guest_mode(vcpu))
		return nested_get_vpid02(vcpu);
	return to_vmx(vcpu)->vpid;
}

2930 2931
static void vmx_flush_tlb_current(struct kvm_vcpu *vcpu)
{
2932 2933
	struct kvm_mmu *mmu = vcpu->arch.mmu;
	u64 root_hpa = mmu->root_hpa;
2934 2935 2936 2937 2938 2939

	/* No flush required if the current context is invalid. */
	if (!VALID_PAGE(root_hpa))
		return;

	if (enable_ept)
2940 2941
		ept_sync_context(construct_eptp(vcpu, root_hpa,
						mmu->shadow_root_level));
2942
	else
2943
		vpid_sync_context(vmx_get_current_vpid(vcpu));
2944 2945
}

2946 2947 2948
static void vmx_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t addr)
{
	/*
2949
	 * vpid_sync_vcpu_addr() is a nop if vpid==0, see the comment in
2950
	 * vmx_flush_tlb_guest() for an explanation of why this is ok.
2951
	 */
2952
	vpid_sync_vcpu_addr(vmx_get_current_vpid(vcpu), addr);
2953 2954
}

2955 2956 2957
static void vmx_flush_tlb_guest(struct kvm_vcpu *vcpu)
{
	/*
2958 2959 2960
	 * vpid_sync_context() is a nop if vpid==0, e.g. if enable_vpid==0 or a
	 * vpid couldn't be allocated for this vCPU.  VM-Enter and VM-Exit are
	 * required to flush GVA->{G,H}PA mappings from the TLB if vpid is
2961 2962 2963
	 * disabled (VM-Enter with vpid enabled and vpid==0 is disallowed),
	 * i.e. no explicit INVVPID is necessary.
	 */
2964
	vpid_sync_context(vmx_get_current_vpid(vcpu));
2965 2966
}

2967
void vmx_ept_load_pdptrs(struct kvm_vcpu *vcpu)
2968
{
G
Gleb Natapov 已提交
2969 2970
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

2971
	if (!kvm_register_is_dirty(vcpu, VCPU_EXREG_PDPTR))
A
Avi Kivity 已提交
2972 2973
		return;

2974
	if (is_pae_paging(vcpu)) {
G
Gleb Natapov 已提交
2975 2976 2977 2978
		vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
		vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
		vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
		vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
2979 2980 2981
	}
}

2982
void ept_save_pdptrs(struct kvm_vcpu *vcpu)
2983
{
G
Gleb Natapov 已提交
2984 2985
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

2986 2987 2988 2989 2990 2991 2992
	if (WARN_ON_ONCE(!is_pae_paging(vcpu)))
		return;

	mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
	mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
	mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
	mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
A
Avi Kivity 已提交
2993

2994
	kvm_register_mark_available(vcpu, VCPU_EXREG_PDPTR);
2995 2996
}

2997 2998 2999
#define CR3_EXITING_BITS (CPU_BASED_CR3_LOAD_EXITING | \
			  CPU_BASED_CR3_STORE_EXITING)

3000
void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
A
Avi Kivity 已提交
3001
{
3002
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3003
	unsigned long hw_cr0, old_cr0_pg;
3004
	u32 tmp;
3005

3006 3007
	old_cr0_pg = kvm_read_cr0_bits(vcpu, X86_CR0_PG);

3008
	hw_cr0 = (cr0 & ~KVM_VM_CR0_ALWAYS_OFF);
3009
	if (is_unrestricted_guest(vcpu))
G
Gleb Natapov 已提交
3010
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
3011
	else {
G
Gleb Natapov 已提交
3012
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
3013 3014
		if (!enable_ept)
			hw_cr0 |= X86_CR0_WP;
3015

3016 3017
		if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
			enter_pmode(vcpu);
A
Avi Kivity 已提交
3018

3019 3020 3021
		if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
			enter_rmode(vcpu);
	}
A
Avi Kivity 已提交
3022

3023 3024 3025 3026 3027
	vmcs_writel(CR0_READ_SHADOW, cr0);
	vmcs_writel(GUEST_CR0, hw_cr0);
	vcpu->arch.cr0 = cr0;
	kvm_register_mark_available(vcpu, VCPU_EXREG_CR0);

3028
#ifdef CONFIG_X86_64
3029
	if (vcpu->arch.efer & EFER_LME) {
3030
		if (!old_cr0_pg && (cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
3031
			enter_lmode(vcpu);
3032
		else if (old_cr0_pg && !(cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
3033 3034 3035 3036
			exit_lmode(vcpu);
	}
#endif

3037
	if (enable_ept && !is_unrestricted_guest(vcpu)) {
3038 3039 3040 3041 3042 3043
		/*
		 * Ensure KVM has an up-to-date snapshot of the guest's CR3.  If
		 * the below code _enables_ CR3 exiting, vmx_cache_reg() will
		 * (correctly) stop reading vmcs.GUEST_CR3 because it thinks
		 * KVM's CR3 is installed.
		 */
3044 3045
		if (!kvm_register_is_available(vcpu, VCPU_EXREG_CR3))
			vmx_cache_reg(vcpu, VCPU_EXREG_CR3);
3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061

		/*
		 * When running with EPT but not unrestricted guest, KVM must
		 * intercept CR3 accesses when paging is _disabled_.  This is
		 * necessary because restricted guests can't actually run with
		 * paging disabled, and so KVM stuffs its own CR3 in order to
		 * run the guest when identity mapped page tables.
		 *
		 * Do _NOT_ check the old CR0.PG, e.g. to optimize away the
		 * update, it may be stale with respect to CR3 interception,
		 * e.g. after nested VM-Enter.
		 *
		 * Lastly, honor L1's desires, i.e. intercept CR3 loads and/or
		 * stores to forward them to L1, even if KVM does not need to
		 * intercept them to preserve its identity mapped page tables.
		 */
3062
		if (!(cr0 & X86_CR0_PG)) {
3063 3064 3065 3066 3067 3068 3069 3070 3071 3072
			exec_controls_setbit(vmx, CR3_EXITING_BITS);
		} else if (!is_guest_mode(vcpu)) {
			exec_controls_clearbit(vmx, CR3_EXITING_BITS);
		} else {
			tmp = exec_controls_get(vmx);
			tmp &= ~CR3_EXITING_BITS;
			tmp |= get_vmcs12(vcpu)->cpu_based_vm_exec_control & CR3_EXITING_BITS;
			exec_controls_set(vmx, tmp);
		}

3073 3074
		/* Note, vmx_set_cr4() consumes the new vcpu->arch.cr0. */
		if ((old_cr0_pg ^ cr0) & X86_CR0_PG)
3075 3076
			vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
	}
3077

3078
	/* depends on vcpu->arch.cr0 to be set to a new value */
3079
	vmx->emulation_required = vmx_emulation_required(vcpu);
A
Avi Kivity 已提交
3080 3081
}

3082
static int vmx_get_max_tdp_level(void)
3083
{
3084
	if (cpu_has_vmx_ept_5levels())
3085 3086 3087 3088
		return 5;
	return 4;
}

3089
u64 construct_eptp(struct kvm_vcpu *vcpu, hpa_t root_hpa, int root_level)
3090
{
3091 3092
	u64 eptp = VMX_EPTP_MT_WB;

3093
	eptp |= (root_level == 5) ? VMX_EPTP_PWL_5 : VMX_EPTP_PWL_4;
3094

3095 3096
	if (enable_ept_ad_bits &&
	    (!is_guest_mode(vcpu) || nested_ept_ad_enabled(vcpu)))
3097
		eptp |= VMX_EPTP_AD_ENABLE_BIT;
3098
	eptp |= root_hpa;
3099 3100 3101 3102

	return eptp;
}

3103 3104
static void vmx_load_mmu_pgd(struct kvm_vcpu *vcpu, hpa_t root_hpa,
			     int root_level)
A
Avi Kivity 已提交
3105
{
3106
	struct kvm *kvm = vcpu->kvm;
3107
	bool update_guest_cr3 = true;
3108 3109 3110
	unsigned long guest_cr3;
	u64 eptp;

3111
	if (enable_ept) {
3112
		eptp = construct_eptp(vcpu, root_hpa, root_level);
3113
		vmcs_write64(EPT_POINTER, eptp);
3114

3115
		hv_track_root_tdp(vcpu, root_hpa);
3116

3117
		if (!enable_unrestricted_guest && !is_paging(vcpu))
3118
			guest_cr3 = to_kvm_vmx(kvm)->ept_identity_map_addr;
3119
		else if (kvm_register_is_dirty(vcpu, VCPU_EXREG_CR3))
3120
			guest_cr3 = vcpu->arch.cr3;
3121
		else /* vmcs.GUEST_CR3 is already up-to-date. */
3122
			update_guest_cr3 = false;
3123
		vmx_ept_load_pdptrs(vcpu);
3124
	} else {
3125
		guest_cr3 = root_hpa | kvm_get_active_pcid(vcpu);
3126 3127
	}

3128 3129
	if (update_guest_cr3)
		vmcs_writel(GUEST_CR3, guest_cr3);
A
Avi Kivity 已提交
3130 3131
}

3132 3133 3134 3135 3136
static bool vmx_is_valid_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
{
	/*
	 * We operate under the default treatment of SMM, so VMX cannot be
	 * enabled under SMM.  Note, whether or not VMXE is allowed at all is
3137
	 * handled by kvm_is_valid_cr4().
3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
	 */
	if ((cr4 & X86_CR4_VMXE) && is_smm(vcpu))
		return false;

	if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
		return false;

	return true;
}

void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
3149
{
3150
	unsigned long old_cr4 = vcpu->arch.cr4;
3151
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3152 3153 3154 3155 3156
	/*
	 * Pass through host's Machine Check Enable value to hw_cr4, which
	 * is in force while we are in guest mode.  Do not let guests control
	 * this bit, even if host CR4.MCE == 0.
	 */
3157 3158 3159
	unsigned long hw_cr4;

	hw_cr4 = (cr4_read_shadow() & X86_CR4_MCE) | (cr4 & ~X86_CR4_MCE);
3160
	if (is_unrestricted_guest(vcpu))
3161
		hw_cr4 |= KVM_VM_CR4_ALWAYS_ON_UNRESTRICTED_GUEST;
3162
	else if (vmx->rmode.vm86_active)
3163 3164 3165
		hw_cr4 |= KVM_RMODE_VM_CR4_ALWAYS_ON;
	else
		hw_cr4 |= KVM_PMODE_VM_CR4_ALWAYS_ON;
3166

3167 3168
	if (!boot_cpu_has(X86_FEATURE_UMIP) && vmx_umip_emulated()) {
		if (cr4 & X86_CR4_UMIP) {
3169
			secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_DESC);
3170 3171
			hw_cr4 &= ~X86_CR4_UMIP;
		} else if (!is_guest_mode(vcpu) ||
3172 3173 3174
			!nested_cpu_has2(get_vmcs12(vcpu), SECONDARY_EXEC_DESC)) {
			secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_DESC);
		}
3175
	}
3176

3177
	vcpu->arch.cr4 = cr4;
3178
	kvm_register_mark_available(vcpu, VCPU_EXREG_CR4);
3179

3180
	if (!is_unrestricted_guest(vcpu)) {
3181 3182 3183 3184 3185 3186 3187
		if (enable_ept) {
			if (!is_paging(vcpu)) {
				hw_cr4 &= ~X86_CR4_PAE;
				hw_cr4 |= X86_CR4_PSE;
			} else if (!(cr4 & X86_CR4_PAE)) {
				hw_cr4 &= ~X86_CR4_PAE;
			}
3188
		}
3189

3190
		/*
3191 3192 3193 3194 3195 3196 3197 3198 3199
		 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
		 * hardware.  To emulate this behavior, SMEP/SMAP/PKU needs
		 * to be manually disabled when guest switches to non-paging
		 * mode.
		 *
		 * If !enable_unrestricted_guest, the CPU is always running
		 * with CR0.PG=1 and CR4 needs to be modified.
		 * If enable_unrestricted_guest, the CPU automatically
		 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
3200
		 */
3201 3202 3203
		if (!is_paging(vcpu))
			hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
	}
3204

3205 3206
	vmcs_writel(CR4_READ_SHADOW, cr4);
	vmcs_writel(GUEST_CR4, hw_cr4);
3207 3208 3209

	if ((cr4 ^ old_cr4) & (X86_CR4_OSXSAVE | X86_CR4_PKE))
		kvm_update_cpuid_runtime(vcpu);
A
Avi Kivity 已提交
3210 3211
}

3212
void vmx_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
A
Avi Kivity 已提交
3213
{
3214
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
3215 3216
	u32 ar;

3217
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3218
		*var = vmx->rmode.segs[seg];
3219
		if (seg == VCPU_SREG_TR
A
Avi Kivity 已提交
3220
		    || var->selector == vmx_read_guest_seg_selector(vmx, seg))
3221
			return;
3222 3223 3224
		var->base = vmx_read_guest_seg_base(vmx, seg);
		var->selector = vmx_read_guest_seg_selector(vmx, seg);
		return;
3225
	}
A
Avi Kivity 已提交
3226 3227 3228 3229
	var->base = vmx_read_guest_seg_base(vmx, seg);
	var->limit = vmx_read_guest_seg_limit(vmx, seg);
	var->selector = vmx_read_guest_seg_selector(vmx, seg);
	ar = vmx_read_guest_seg_ar(vmx, seg);
3230
	var->unusable = (ar >> 16) & 1;
A
Avi Kivity 已提交
3231 3232 3233
	var->type = ar & 15;
	var->s = (ar >> 4) & 1;
	var->dpl = (ar >> 5) & 3;
3234 3235 3236 3237 3238 3239 3240 3241
	/*
	 * Some userspaces do not preserve unusable property. Since usable
	 * segment has to be present according to VMX spec we can use present
	 * property to amend userspace bug by making unusable segment always
	 * nonpresent. vmx_segment_access_rights() already marks nonpresent
	 * segment as unusable.
	 */
	var->present = !var->unusable;
A
Avi Kivity 已提交
3242 3243 3244 3245 3246 3247
	var->avl = (ar >> 12) & 1;
	var->l = (ar >> 13) & 1;
	var->db = (ar >> 14) & 1;
	var->g = (ar >> 15) & 1;
}

3248 3249 3250 3251 3252 3253 3254 3255
static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment s;

	if (to_vmx(vcpu)->rmode.vm86_active) {
		vmx_get_segment(vcpu, &s, seg);
		return s.base;
	}
A
Avi Kivity 已提交
3256
	return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
3257 3258
}

3259
int vmx_get_cpl(struct kvm_vcpu *vcpu)
3260
{
3261 3262
	struct vcpu_vmx *vmx = to_vmx(vcpu);

P
Paolo Bonzini 已提交
3263
	if (unlikely(vmx->rmode.vm86_active))
3264
		return 0;
P
Paolo Bonzini 已提交
3265 3266
	else {
		int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
3267
		return VMX_AR_DPL(ar);
A
Avi Kivity 已提交
3268 3269 3270
	}
}

3271
static u32 vmx_segment_access_rights(struct kvm_segment *var)
A
Avi Kivity 已提交
3272 3273 3274
{
	u32 ar;

3275
	if (var->unusable || !var->present)
A
Avi Kivity 已提交
3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
		ar = 1 << 16;
	else {
		ar = var->type & 15;
		ar |= (var->s & 1) << 4;
		ar |= (var->dpl & 3) << 5;
		ar |= (var->present & 1) << 7;
		ar |= (var->avl & 1) << 12;
		ar |= (var->l & 1) << 13;
		ar |= (var->db & 1) << 14;
		ar |= (var->g & 1) << 15;
	}
3287 3288 3289 3290

	return ar;
}

3291
void __vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
3292
{
3293
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3294
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3295

A
Avi Kivity 已提交
3296 3297
	vmx_segment_cache_clear(vmx);

3298 3299 3300 3301 3302 3303
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
		vmx->rmode.segs[seg] = *var;
		if (seg == VCPU_SREG_TR)
			vmcs_write16(sf->selector, var->selector);
		else if (var->s)
			fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
3304
		return;
3305
	}
3306

3307 3308 3309
	vmcs_writel(sf->base, var->base);
	vmcs_write32(sf->limit, var->limit);
	vmcs_write16(sf->selector, var->selector);
3310 3311 3312 3313 3314 3315

	/*
	 *   Fix the "Accessed" bit in AR field of segment registers for older
	 * qemu binaries.
	 *   IA32 arch specifies that at the time of processor reset the
	 * "Accessed" bit in the AR field of segment registers is 1. And qemu
G
Guo Chao 已提交
3316
	 * is setting it to 0 in the userland code. This causes invalid guest
3317 3318 3319 3320 3321
	 * state vmexit when "unrestricted guest" mode is turned on.
	 *    Fix for this setup issue in cpu_reset is being pushed in the qemu
	 * tree. Newer qemu binaries with that qemu fix would not need this
	 * kvm hack.
	 */
3322
	if (is_unrestricted_guest(vcpu) && (seg != VCPU_SREG_LDTR))
3323
		var->type |= 0x1; /* Accessed */
3324

3325
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
3326
}
3327

3328
static void vmx_set_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg)
3329 3330 3331
{
	__vmx_set_segment(vcpu, var, seg);

3332
	to_vmx(vcpu)->emulation_required = vmx_emulation_required(vcpu);
A
Avi Kivity 已提交
3333 3334 3335 3336
}

static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
{
A
Avi Kivity 已提交
3337
	u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
A
Avi Kivity 已提交
3338 3339 3340 3341 3342

	*db = (ar >> 14) & 1;
	*l = (ar >> 13) & 1;
}

3343
static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3344
{
3345 3346
	dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_IDTR_BASE);
A
Avi Kivity 已提交
3347 3348
}

3349
static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3350
{
3351 3352
	vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_IDTR_BASE, dt->address);
A
Avi Kivity 已提交
3353 3354
}

3355
static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3356
{
3357 3358
	dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_GDTR_BASE);
A
Avi Kivity 已提交
3359 3360
}

3361
static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
3362
{
3363 3364
	vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_GDTR_BASE, dt->address);
A
Avi Kivity 已提交
3365 3366
}

3367 3368 3369 3370 3371 3372
static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	u32 ar;

	vmx_get_segment(vcpu, &var, seg);
3373
	var.dpl = 0x3;
3374 3375
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;
3376 3377 3378 3379
	ar = vmx_segment_access_rights(&var);

	if (var.base != (var.selector << 4))
		return false;
3380
	if (var.limit != 0xffff)
3381
		return false;
3382
	if (ar != 0xf3)
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393
		return false;

	return true;
}

static bool code_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	unsigned int cs_rpl;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3394
	cs_rpl = cs.selector & SEGMENT_RPL_MASK;
3395

3396 3397
	if (cs.unusable)
		return false;
3398
	if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
3399 3400 3401
		return false;
	if (!cs.s)
		return false;
3402
	if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
3403 3404
		if (cs.dpl > cs_rpl)
			return false;
3405
	} else {
3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421
		if (cs.dpl != cs_rpl)
			return false;
	}
	if (!cs.present)
		return false;

	/* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
	return true;
}

static bool stack_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ss;
	unsigned int ss_rpl;

	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3422
	ss_rpl = ss.selector & SEGMENT_RPL_MASK;
3423

3424 3425 3426
	if (ss.unusable)
		return true;
	if (ss.type != 3 && ss.type != 7)
3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443
		return false;
	if (!ss.s)
		return false;
	if (ss.dpl != ss_rpl) /* DPL != RPL */
		return false;
	if (!ss.present)
		return false;

	return true;
}

static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	unsigned int rpl;

	vmx_get_segment(vcpu, &var, seg);
3444
	rpl = var.selector & SEGMENT_RPL_MASK;
3445

3446 3447
	if (var.unusable)
		return true;
3448 3449 3450 3451
	if (!var.s)
		return false;
	if (!var.present)
		return false;
3452
	if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468
		if (var.dpl < rpl) /* DPL < RPL */
			return false;
	}

	/* TODO: Add other members to kvm_segment_field to allow checking for other access
	 * rights flags
	 */
	return true;
}

static bool tr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment tr;

	vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);

3469 3470
	if (tr.unusable)
		return false;
3471
	if (tr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
3472
		return false;
3473
	if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486
		return false;
	if (!tr.present)
		return false;

	return true;
}

static bool ldtr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ldtr;

	vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);

3487 3488
	if (ldtr.unusable)
		return true;
3489
	if (ldtr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505
		return false;
	if (ldtr.type != 2)
		return false;
	if (!ldtr.present)
		return false;

	return true;
}

static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs, ss;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);

3506 3507
	return ((cs.selector & SEGMENT_RPL_MASK) ==
		 (ss.selector & SEGMENT_RPL_MASK));
3508 3509 3510 3511 3512 3513 3514
}

/*
 * Check if guest state is valid. Returns true if valid, false if
 * not.
 * We assume that registers are always usable
 */
3515
bool __vmx_guest_state_valid(struct kvm_vcpu *vcpu)
3516 3517
{
	/* real mode guest state checks */
3518
	if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559
		if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
	} else {
	/* protected mode guest state checks */
		if (!cs_ss_rpl_check(vcpu))
			return false;
		if (!code_segment_valid(vcpu))
			return false;
		if (!stack_segment_valid(vcpu))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
		if (!tr_valid(vcpu))
			return false;
		if (!ldtr_valid(vcpu))
			return false;
	}
	/* TODO:
	 * - Add checks on RIP
	 * - Add checks on RFLAGS
	 */

	return true;
}

3560
static int init_rmode_tss(struct kvm *kvm, void __user *ua)
A
Avi Kivity 已提交
3561
{
3562 3563 3564 3565 3566 3567 3568 3569
	const void *zero_page = (const void *) __va(page_to_phys(ZERO_PAGE(0)));
	u16 data;
	int i;

	for (i = 0; i < 3; i++) {
		if (__copy_to_user(ua + PAGE_SIZE * i, zero_page, PAGE_SIZE))
			return -EFAULT;
	}
A
Avi Kivity 已提交
3570

3571
	data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
3572 3573 3574
	if (__copy_to_user(ua + TSS_IOPB_BASE_OFFSET, &data, sizeof(u16)))
		return -EFAULT;

3575
	data = ~0;
3576 3577 3578 3579
	if (__copy_to_user(ua + RMODE_TSS_SIZE - 1, &data, sizeof(u8)))
		return -EFAULT;

	return 0;
A
Avi Kivity 已提交
3580 3581
}

3582 3583
static int init_rmode_identity_map(struct kvm *kvm)
{
3584
	struct kvm_vmx *kvm_vmx = to_kvm_vmx(kvm);
3585
	int i, r = 0;
3586
	void __user *uaddr;
3587 3588
	u32 tmp;

3589
	/* Protect kvm_vmx->ept_identity_pagetable_done. */
3590 3591
	mutex_lock(&kvm->slots_lock);

3592
	if (likely(kvm_vmx->ept_identity_pagetable_done))
3593
		goto out;
3594

3595 3596
	if (!kvm_vmx->ept_identity_map_addr)
		kvm_vmx->ept_identity_map_addr = VMX_EPT_IDENTITY_PAGETABLE_ADDR;
3597

3598 3599 3600 3601 3602 3603
	uaddr = __x86_set_memory_region(kvm,
					IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
					kvm_vmx->ept_identity_map_addr,
					PAGE_SIZE);
	if (IS_ERR(uaddr)) {
		r = PTR_ERR(uaddr);
3604
		goto out;
3605
	}
3606

3607 3608 3609 3610
	/* Set up identity-mapping pagetable for EPT in real mode */
	for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
		tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
			_PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3611 3612
		if (__copy_to_user(uaddr + i * sizeof(tmp), &tmp, sizeof(tmp))) {
			r = -EFAULT;
3613
			goto out;
3614
		}
3615
	}
3616
	kvm_vmx->ept_identity_pagetable_done = true;
3617

3618
out:
3619
	mutex_unlock(&kvm->slots_lock);
3620
	return r;
3621 3622
}

A
Avi Kivity 已提交
3623 3624
static void seg_setup(int seg)
{
3625
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3626
	unsigned int ar;
A
Avi Kivity 已提交
3627 3628 3629 3630

	vmcs_write16(sf->selector, 0);
	vmcs_writel(sf->base, 0);
	vmcs_write32(sf->limit, 0xffff);
3631 3632 3633
	ar = 0x93;
	if (seg == VCPU_SREG_CS)
		ar |= 0x08; /* code segment */
3634 3635

	vmcs_write32(sf->ar_bytes, ar);
A
Avi Kivity 已提交
3636 3637
}

3638 3639
static int alloc_apic_access_page(struct kvm *kvm)
{
3640
	struct page *page;
3641 3642
	void __user *hva;
	int ret = 0;
3643

3644
	mutex_lock(&kvm->slots_lock);
3645
	if (kvm->arch.apic_access_memslot_enabled)
3646
		goto out;
3647 3648 3649 3650
	hva = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
				      APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
	if (IS_ERR(hva)) {
		ret = PTR_ERR(hva);
3651
		goto out;
3652
	}
3653

3654
	page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
3655
	if (is_error_page(page)) {
3656
		ret = -EFAULT;
3657 3658 3659
		goto out;
	}

3660 3661 3662 3663 3664
	/*
	 * Do not pin the page in memory, so that memory hot-unplug
	 * is able to migrate it.
	 */
	put_page(page);
3665
	kvm->arch.apic_access_memslot_enabled = true;
3666
out:
3667
	mutex_unlock(&kvm->slots_lock);
3668
	return ret;
3669 3670
}

3671
int allocate_vpid(void)
3672 3673 3674
{
	int vpid;

3675
	if (!enable_vpid)
3676
		return 0;
3677 3678
	spin_lock(&vmx_vpid_lock);
	vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3679
	if (vpid < VMX_NR_VPIDS)
3680
		__set_bit(vpid, vmx_vpid_bitmap);
3681 3682
	else
		vpid = 0;
3683
	spin_unlock(&vmx_vpid_lock);
3684
	return vpid;
3685 3686
}

3687
void free_vpid(int vpid)
3688
{
3689
	if (!enable_vpid || vpid == 0)
3690 3691
		return;
	spin_lock(&vmx_vpid_lock);
3692
	__clear_bit(vpid, vmx_vpid_bitmap);
3693 3694 3695
	spin_unlock(&vmx_vpid_lock);
}

3696 3697 3698 3699 3700 3701 3702 3703 3704
static void vmx_msr_bitmap_l01_changed(struct vcpu_vmx *vmx)
{
	/*
	 * When KVM is a nested hypervisor on top of Hyper-V and uses
	 * 'Enlightened MSR Bitmap' feature L0 needs to know that MSR
	 * bitmap has changed.
	 */
	if (static_branch_unlikely(&enable_evmcs))
		evmcs_touch_msr_bitmap();
3705 3706

	vmx->nested.force_msr_bitmap_recalc = true;
3707 3708
}

3709
void vmx_disable_intercept_for_msr(struct kvm_vcpu *vcpu, u32 msr, int type)
S
Sheng Yang 已提交
3710
{
3711 3712
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
S
Sheng Yang 已提交
3713 3714 3715 3716

	if (!cpu_has_vmx_msr_bitmap())
		return;

3717
	vmx_msr_bitmap_l01_changed(vmx);
3718

S
Sheng Yang 已提交
3719
	/*
3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732
	 * Mark the desired intercept state in shadow bitmap, this is needed
	 * for resync when the MSR filters change.
	*/
	if (is_valid_passthrough_msr(msr)) {
		int idx = possible_passthrough_msr_slot(msr);

		if (idx != -ENOENT) {
			if (type & MSR_TYPE_R)
				clear_bit(idx, vmx->shadow_msr_intercept.read);
			if (type & MSR_TYPE_W)
				clear_bit(idx, vmx->shadow_msr_intercept.write);
		}
	}
3733

3734 3735 3736 3737 3738
	if ((type & MSR_TYPE_R) &&
	    !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ)) {
		vmx_set_msr_bitmap_read(msr_bitmap, msr);
		type &= ~MSR_TYPE_R;
	}
3739

3740 3741 3742 3743 3744
	if ((type & MSR_TYPE_W) &&
	    !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE)) {
		vmx_set_msr_bitmap_write(msr_bitmap, msr);
		type &= ~MSR_TYPE_W;
	}
3745

3746 3747
	if (type & MSR_TYPE_R)
		vmx_clear_msr_bitmap_read(msr_bitmap, msr);
3748

3749 3750
	if (type & MSR_TYPE_W)
		vmx_clear_msr_bitmap_write(msr_bitmap, msr);
3751 3752
}

3753
void vmx_enable_intercept_for_msr(struct kvm_vcpu *vcpu, u32 msr, int type)
3754
{
3755 3756
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	unsigned long *msr_bitmap = vmx->vmcs01.msr_bitmap;
3757 3758 3759 3760

	if (!cpu_has_vmx_msr_bitmap())
		return;

3761
	vmx_msr_bitmap_l01_changed(vmx);
3762

3763
	/*
3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776
	 * Mark the desired intercept state in shadow bitmap, this is needed
	 * for resync when the MSR filter changes.
	*/
	if (is_valid_passthrough_msr(msr)) {
		int idx = possible_passthrough_msr_slot(msr);

		if (idx != -ENOENT) {
			if (type & MSR_TYPE_R)
				set_bit(idx, vmx->shadow_msr_intercept.read);
			if (type & MSR_TYPE_W)
				set_bit(idx, vmx->shadow_msr_intercept.write);
		}
	}
3777

3778 3779
	if (type & MSR_TYPE_R)
		vmx_set_msr_bitmap_read(msr_bitmap, msr);
3780

3781 3782
	if (type & MSR_TYPE_W)
		vmx_set_msr_bitmap_write(msr_bitmap, msr);
3783 3784
}

3785
static void vmx_reset_x2apic_msrs(struct kvm_vcpu *vcpu, u8 mode)
3786
{
3787 3788
	unsigned long *msr_bitmap = to_vmx(vcpu)->vmcs01.msr_bitmap;
	unsigned long read_intercept;
3789 3790
	int msr;

3791 3792
	read_intercept = (mode & MSR_BITMAP_MODE_X2APIC_APICV) ? 0 : ~0;

3793
	for (msr = 0x800; msr <= 0x8ff; msr += BITS_PER_LONG) {
3794 3795
		unsigned int read_idx = msr / BITS_PER_LONG;
		unsigned int write_idx = read_idx + (0x800 / sizeof(long));
3796

3797 3798
		msr_bitmap[read_idx] = read_intercept;
		msr_bitmap[write_idx] = ~0ul;
3799
	}
3800
}
3801

3802
static void vmx_update_msr_bitmap_x2apic(struct kvm_vcpu *vcpu)
3803
{
3804 3805 3806
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u8 mode;

3807 3808 3809
	if (!cpu_has_vmx_msr_bitmap())
		return;

3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824
	if (cpu_has_secondary_exec_ctrls() &&
	    (secondary_exec_controls_get(vmx) &
	     SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
		mode = MSR_BITMAP_MODE_X2APIC;
		if (enable_apicv && kvm_vcpu_apicv_active(vcpu))
			mode |= MSR_BITMAP_MODE_X2APIC_APICV;
	} else {
		mode = 0;
	}

	if (mode == vmx->x2apic_msr_bitmap_mode)
		return;

	vmx->x2apic_msr_bitmap_mode = mode;

3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837
	vmx_reset_x2apic_msrs(vcpu, mode);

	/*
	 * TPR reads and writes can be virtualized even if virtual interrupt
	 * delivery is not in use.
	 */
	vmx_set_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TASKPRI), MSR_TYPE_RW,
				  !(mode & MSR_BITMAP_MODE_X2APIC));

	if (mode & MSR_BITMAP_MODE_X2APIC_APICV) {
		vmx_enable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_TMCCT), MSR_TYPE_RW);
		vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_EOI), MSR_TYPE_W);
		vmx_disable_intercept_for_msr(vcpu, X2APIC_MSR(APIC_SELF_IPI), MSR_TYPE_W);
3838
	}
3839 3840
}

3841
void pt_update_intercept_for_msr(struct kvm_vcpu *vcpu)
3842
{
3843
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3844 3845 3846
	bool flag = !(vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN);
	u32 i;

3847 3848 3849 3850
	vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_STATUS, MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_BASE, MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_OUTPUT_MASK, MSR_TYPE_RW, flag);
	vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_CR3_MATCH, MSR_TYPE_RW, flag);
3851
	for (i = 0; i < vmx->pt_desc.num_address_ranges; i++) {
3852 3853
		vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_A + i * 2, MSR_TYPE_RW, flag);
		vmx_set_intercept_for_msr(vcpu, MSR_IA32_RTIT_ADDR0_B + i * 2, MSR_TYPE_RW, flag);
3854 3855 3856
	}
}

3857 3858 3859 3860 3861 3862 3863 3864 3865
static bool vmx_guest_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	void *vapic_page;
	u32 vppr;
	int rvi;

	if (WARN_ON_ONCE(!is_guest_mode(vcpu)) ||
		!nested_cpu_has_vid(get_vmcs12(vcpu)) ||
3866
		WARN_ON_ONCE(!vmx->nested.virtual_apic_map.gfn))
3867 3868
		return false;

3869
	rvi = vmx_get_rvi();
3870

3871
	vapic_page = vmx->nested.virtual_apic_map.hva;
3872 3873 3874 3875 3876
	vppr = *((u32 *)(vapic_page + APIC_PROCPRI));

	return ((rvi & 0xf0) > (vppr & 0xf0));
}

3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898
static void vmx_msr_filter_changed(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 i;

	/*
	 * Set intercept permissions for all potentially passed through MSRs
	 * again. They will automatically get filtered through the MSR filter,
	 * so we are back in sync after this.
	 */
	for (i = 0; i < ARRAY_SIZE(vmx_possible_passthrough_msrs); i++) {
		u32 msr = vmx_possible_passthrough_msrs[i];
		bool read = test_bit(i, vmx->shadow_msr_intercept.read);
		bool write = test_bit(i, vmx->shadow_msr_intercept.write);

		vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_R, read);
		vmx_set_intercept_for_msr(vcpu, msr, MSR_TYPE_W, write);
	}

	pt_update_intercept_for_msr(vcpu);
}

3899 3900
static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu,
						     bool nested)
3901 3902
{
#ifdef CONFIG_SMP
3903 3904
	int pi_vec = nested ? POSTED_INTR_NESTED_VECTOR : POSTED_INTR_VECTOR;

3905
	if (vcpu->mode == IN_GUEST_MODE) {
3906
		/*
3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921
		 * The vector of interrupt to be delivered to vcpu had
		 * been set in PIR before this function.
		 *
		 * Following cases will be reached in this block, and
		 * we always send a notification event in all cases as
		 * explained below.
		 *
		 * Case 1: vcpu keeps in non-root mode. Sending a
		 * notification event posts the interrupt to vcpu.
		 *
		 * Case 2: vcpu exits to root mode and is still
		 * runnable. PIR will be synced to vIRR before the
		 * next vcpu entry. Sending a notification event in
		 * this case has no effect, as vcpu is not in root
		 * mode.
3922
		 *
3923 3924 3925 3926 3927 3928
		 * Case 3: vcpu exits to root mode and is blocked.
		 * vcpu_block() has already synced PIR to vIRR and
		 * never blocks vcpu if vIRR is not cleared. Therefore,
		 * a blocked vcpu here does not wait for any requested
		 * interrupts in PIR, and sending a notification event
		 * which has no effect is safe here.
3929 3930
		 */

3931
		apic->send_IPI_mask(get_cpu_mask(vcpu->cpu), pi_vec);
3932 3933 3934 3935 3936 3937
		return true;
	}
#endif
	return false;
}

3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950
static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
						int vector)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (is_guest_mode(vcpu) &&
	    vector == vmx->nested.posted_intr_nv) {
		/*
		 * If a posted intr is not recognized by hardware,
		 * we will accomplish it in the next vmentry.
		 */
		vmx->nested.pi_pending = true;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963

		/*
		 * This pairs with the smp_mb_*() after setting vcpu->mode in
		 * vcpu_enter_guest() to guarantee the vCPU sees the event
		 * request if triggering a posted interrupt "fails" because
		 * vcpu->mode != IN_GUEST_MODE.  The extra barrier is needed as
		 * the smb_wmb() in kvm_make_request() only ensures everything
		 * done before making the request is visible when the request
		 * is visible, it doesn't ensure ordering between the store to
		 * vcpu->requests and the load from vcpu->mode.
		 */
		smp_mb__after_atomic();

3964 3965 3966
		/* the PIR and ON have been set by L1. */
		if (!kvm_vcpu_trigger_posted_interrupt(vcpu, true))
			kvm_vcpu_kick(vcpu);
3967 3968 3969 3970
		return 0;
	}
	return -1;
}
3971 3972 3973 3974 3975 3976 3977
/*
 * Send interrupt to vcpu via posted interrupt way.
 * 1. If target vcpu is running(non-root mode), send posted interrupt
 * notification to vcpu and hardware will sync PIR to vIRR atomically.
 * 2. If target vcpu isn't running(root mode), kick it to pick up the
 * interrupt from PIR in next vmentry.
 */
3978
static int vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3979 3980 3981 3982
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int r;

3983 3984
	r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
	if (!r)
3985 3986 3987 3988
		return 0;

	if (!vcpu->arch.apicv_active)
		return -1;
3989

3990
	if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3991
		return 0;
3992

3993 3994
	/* If a previous notification has sent the IPI, nothing to do.  */
	if (pi_test_and_set_on(&vmx->pi_desc))
3995
		return 0;
3996

3997 3998 3999 4000 4001 4002
	/*
	 * The implied barrier in pi_test_and_set_on() pairs with the smp_mb_*()
	 * after setting vcpu->mode in vcpu_enter_guest(), thus the vCPU is
	 * guaranteed to see PID.ON=1 and sync the PIR to IRR if triggering a
	 * posted interrupt "fails" because vcpu->mode != IN_GUEST_MODE.
	 */
4003
	if (!kvm_vcpu_trigger_posted_interrupt(vcpu, false))
4004
		kvm_vcpu_kick(vcpu);
4005 4006

	return 0;
4007 4008
}

4009 4010 4011 4012 4013 4014
/*
 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
 * will not change in the lifetime of the guest.
 * Note that host-state that does change is set elsewhere. E.g., host-state
 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
 */
4015
void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
4016 4017 4018
{
	u32 low32, high32;
	unsigned long tmpl;
4019
	unsigned long cr0, cr3, cr4;
4020

4021 4022 4023
	cr0 = read_cr0();
	WARN_ON(cr0 & X86_CR0_TS);
	vmcs_writel(HOST_CR0, cr0);  /* 22.2.3 */
4024 4025 4026 4027 4028

	/*
	 * Save the most likely value for this task's CR3 in the VMCS.
	 * We can't use __get_current_cr3_fast() because we're not atomic.
	 */
4029
	cr3 = __read_cr3();
4030
	vmcs_writel(HOST_CR3, cr3);		/* 22.2.3  FIXME: shadow tables */
4031
	vmx->loaded_vmcs->host_state.cr3 = cr3;
4032

4033
	/* Save the most likely value for this task's CR4 in the VMCS. */
4034
	cr4 = cr4_read_shadow();
4035
	vmcs_writel(HOST_CR4, cr4);			/* 22.2.3, 22.2.5 */
4036
	vmx->loaded_vmcs->host_state.cr4 = cr4;
4037

4038
	vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS);  /* 22.2.4 */
A
Avi Kivity 已提交
4039 4040 4041
#ifdef CONFIG_X86_64
	/*
	 * Load null selectors, so we can avoid reloading them in
4042 4043
	 * vmx_prepare_switch_to_host(), in case userspace uses
	 * the null selectors too (the expected case).
A
Avi Kivity 已提交
4044 4045 4046 4047
	 */
	vmcs_write16(HOST_DS_SELECTOR, 0);
	vmcs_write16(HOST_ES_SELECTOR, 0);
#else
4048 4049
	vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
A
Avi Kivity 已提交
4050
#endif
4051 4052 4053
	vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8);  /* 22.2.4 */

4054
	vmcs_writel(HOST_IDTR_BASE, host_idt_base);   /* 22.2.4 */
4055

4056
	vmcs_writel(HOST_RIP, (unsigned long)vmx_vmexit); /* 22.2.5 */
4057 4058 4059

	rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
	vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4060 4061 4062 4063 4064 4065

	/*
	 * If 32-bit syscall is enabled, vmx_vcpu_load_vcms rewrites
	 * HOST_IA32_SYSENTER_ESP.
	 */
	vmcs_writel(HOST_IA32_SYSENTER_ESP, 0);
4066 4067 4068 4069 4070 4071 4072
	rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
	vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl);   /* 22.2.3 */

	if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
		rdmsr(MSR_IA32_CR_PAT, low32, high32);
		vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
	}
4073

4074
	if (cpu_has_load_ia32_efer())
4075
		vmcs_write64(HOST_IA32_EFER, host_efer);
4076 4077
}

4078
void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4079
{
4080 4081 4082 4083
	struct kvm_vcpu *vcpu = &vmx->vcpu;

	vcpu->arch.cr4_guest_owned_bits = KVM_POSSIBLE_CR4_GUEST_BITS &
					  ~vcpu->arch.cr4_guest_rsvd_bits;
4084
	if (!enable_ept) {
4085
		vcpu->arch.cr4_guest_owned_bits &= ~X86_CR4_TLBFLUSH_BITS;
4086 4087
		vcpu->arch.cr4_guest_owned_bits &= ~X86_CR4_PDPTR_BITS;
	}
4088
	if (is_guest_mode(&vmx->vcpu))
4089 4090 4091
		vcpu->arch.cr4_guest_owned_bits &=
			~get_vmcs12(vcpu)->cr4_guest_host_mask;
	vmcs_writel(CR4_GUEST_HOST_MASK, ~vcpu->arch.cr4_guest_owned_bits);
4092 4093
}

4094
static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4095 4096 4097
{
	u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;

4098
	if (!kvm_vcpu_apicv_active(&vmx->vcpu))
4099
		pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4100 4101 4102 4103

	if (!enable_vnmi)
		pin_based_exec_ctrl &= ~PIN_BASED_VIRTUAL_NMIS;

4104 4105 4106
	if (!enable_preemption_timer)
		pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;

4107 4108 4109
	return pin_based_exec_ctrl;
}

4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133
static u32 vmx_vmentry_ctrl(void)
{
	u32 vmentry_ctrl = vmcs_config.vmentry_ctrl;

	if (vmx_pt_mode_is_system())
		vmentry_ctrl &= ~(VM_ENTRY_PT_CONCEAL_PIP |
				  VM_ENTRY_LOAD_IA32_RTIT_CTL);
	/* Loading of EFER and PERF_GLOBAL_CTRL are toggled dynamically */
	return vmentry_ctrl &
		~(VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL | VM_ENTRY_LOAD_IA32_EFER);
}

static u32 vmx_vmexit_ctrl(void)
{
	u32 vmexit_ctrl = vmcs_config.vmexit_ctrl;

	if (vmx_pt_mode_is_system())
		vmexit_ctrl &= ~(VM_EXIT_PT_CONCEAL_PIP |
				 VM_EXIT_CLEAR_IA32_RTIT_CTL);
	/* Loading of EFER and PERF_GLOBAL_CTRL are toggled dynamically */
	return vmexit_ctrl &
		~(VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL | VM_EXIT_LOAD_IA32_EFER);
}

4134 4135 4136 4137
static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4138
	pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
4139 4140
	if (cpu_has_secondary_exec_ctrls()) {
		if (kvm_vcpu_apicv_active(vcpu))
4141
			secondary_exec_controls_setbit(vmx,
4142 4143 4144
				      SECONDARY_EXEC_APIC_REGISTER_VIRT |
				      SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
		else
4145
			secondary_exec_controls_clearbit(vmx,
4146 4147 4148 4149
					SECONDARY_EXEC_APIC_REGISTER_VIRT |
					SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
	}

4150
	vmx_update_msr_bitmap_x2apic(vcpu);
4151 4152
}

4153
static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178
{
	u32 exec_control = vmcs_config.cpu_based_exec_ctrl;

	if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
		exec_control &= ~CPU_BASED_MOV_DR_EXITING;

	if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
		exec_control &= ~CPU_BASED_TPR_SHADOW;
#ifdef CONFIG_X86_64
		exec_control |= CPU_BASED_CR8_STORE_EXITING |
				CPU_BASED_CR8_LOAD_EXITING;
#endif
	}
	if (!enable_ept)
		exec_control |= CPU_BASED_CR3_STORE_EXITING |
				CPU_BASED_CR3_LOAD_EXITING  |
				CPU_BASED_INVLPG_EXITING;
	if (kvm_mwait_in_guest(vmx->vcpu.kvm))
		exec_control &= ~(CPU_BASED_MWAIT_EXITING |
				CPU_BASED_MONITOR_EXITING);
	if (kvm_hlt_in_guest(vmx->vcpu.kvm))
		exec_control &= ~CPU_BASED_HLT_EXITING;
	return exec_control;
}

4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233
/*
 * Adjust a single secondary execution control bit to intercept/allow an
 * instruction in the guest.  This is usually done based on whether or not a
 * feature has been exposed to the guest in order to correctly emulate faults.
 */
static inline void
vmx_adjust_secondary_exec_control(struct vcpu_vmx *vmx, u32 *exec_control,
				  u32 control, bool enabled, bool exiting)
{
	/*
	 * If the control is for an opt-in feature, clear the control if the
	 * feature is not exposed to the guest, i.e. not enabled.  If the
	 * control is opt-out, i.e. an exiting control, clear the control if
	 * the feature _is_ exposed to the guest, i.e. exiting/interception is
	 * disabled for the associated instruction.  Note, the caller is
	 * responsible presetting exec_control to set all supported bits.
	 */
	if (enabled == exiting)
		*exec_control &= ~control;

	/*
	 * Update the nested MSR settings so that a nested VMM can/can't set
	 * controls for features that are/aren't exposed to the guest.
	 */
	if (nested) {
		if (enabled)
			vmx->nested.msrs.secondary_ctls_high |= control;
		else
			vmx->nested.msrs.secondary_ctls_high &= ~control;
	}
}

/*
 * Wrapper macro for the common case of adjusting a secondary execution control
 * based on a single guest CPUID bit, with a dedicated feature bit.  This also
 * verifies that the control is actually supported by KVM and hardware.
 */
#define vmx_adjust_sec_exec_control(vmx, exec_control, name, feat_name, ctrl_name, exiting) \
({									 \
	bool __enabled;							 \
									 \
	if (cpu_has_vmx_##name()) {					 \
		__enabled = guest_cpuid_has(&(vmx)->vcpu,		 \
					    X86_FEATURE_##feat_name);	 \
		vmx_adjust_secondary_exec_control(vmx, exec_control,	 \
			SECONDARY_EXEC_##ctrl_name, __enabled, exiting); \
	}								 \
})

/* More macro magic for ENABLE_/opt-in versus _EXITING/opt-out controls. */
#define vmx_adjust_sec_exec_feature(vmx, exec_control, lname, uname) \
	vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, ENABLE_##uname, false)

#define vmx_adjust_sec_exec_exiting(vmx, exec_control, lname, uname) \
	vmx_adjust_sec_exec_control(vmx, exec_control, lname, uname, uname##_EXITING, true)
4234

4235
static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4236
{
4237 4238
	struct kvm_vcpu *vcpu = &vmx->vcpu;

4239
	u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4240

4241
	if (vmx_pt_mode_is_system())
4242
		exec_control &= ~(SECONDARY_EXEC_PT_USE_GPA | SECONDARY_EXEC_PT_CONCEAL_VMX);
4243
	if (!cpu_need_virtualize_apic_accesses(vcpu))
4244 4245 4246 4247 4248 4249 4250 4251 4252
		exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
	if (vmx->vpid == 0)
		exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
	if (!enable_ept) {
		exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
		enable_unrestricted_guest = 0;
	}
	if (!enable_unrestricted_guest)
		exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4253
	if (kvm_pause_in_guest(vmx->vcpu.kvm))
4254
		exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
4255
	if (!kvm_vcpu_apicv_active(vcpu))
4256 4257
		exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
				  SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4258
	exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
4259 4260 4261 4262 4263

	/* SECONDARY_EXEC_DESC is enabled/disabled on writes to CR4.UMIP,
	 * in vmx_set_cr4.  */
	exec_control &= ~SECONDARY_EXEC_DESC;

4264 4265 4266 4267 4268 4269
	/* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
	   (handle_vmptrld).
	   We can NOT enable shadow_vmcs here because we don't have yet
	   a current VMCS12
	*/
	exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
K
Kai Huang 已提交
4270

4271 4272 4273 4274 4275 4276
	/*
	 * PML is enabled/disabled when dirty logging of memsmlots changes, but
	 * it needs to be set here when dirty logging is already active, e.g.
	 * if this vCPU was created after dirty logging was enabled.
	 */
	if (!vcpu->kvm->arch.cpu_dirty_logging_count)
K
Kai Huang 已提交
4277
		exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
K
Kai Huang 已提交
4278

4279
	if (cpu_has_vmx_xsaves()) {
4280 4281
		/* Exposing XSAVES only when XSAVE is exposed */
		bool xsaves_enabled =
4282
			boot_cpu_has(X86_FEATURE_XSAVE) &&
4283 4284 4285
			guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
			guest_cpuid_has(vcpu, X86_FEATURE_XSAVES);

4286 4287
		vcpu->arch.xsaves_enabled = xsaves_enabled;

4288 4289 4290
		vmx_adjust_secondary_exec_control(vmx, &exec_control,
						  SECONDARY_EXEC_XSAVES,
						  xsaves_enabled, false);
4291 4292
	}

4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309
	/*
	 * RDPID is also gated by ENABLE_RDTSCP, turn on the control if either
	 * feature is exposed to the guest.  This creates a virtualization hole
	 * if both are supported in hardware but only one is exposed to the
	 * guest, but letting the guest execute RDTSCP or RDPID when either one
	 * is advertised is preferable to emulating the advertised instruction
	 * in KVM on #UD, and obviously better than incorrectly injecting #UD.
	 */
	if (cpu_has_vmx_rdtscp()) {
		bool rdpid_or_rdtscp_enabled =
			guest_cpuid_has(vcpu, X86_FEATURE_RDTSCP) ||
			guest_cpuid_has(vcpu, X86_FEATURE_RDPID);

		vmx_adjust_secondary_exec_control(vmx, &exec_control,
						  SECONDARY_EXEC_ENABLE_RDTSCP,
						  rdpid_or_rdtscp_enabled, false);
	}
4310
	vmx_adjust_sec_exec_feature(vmx, &exec_control, invpcid, INVPCID);
4311

4312 4313
	vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdrand, RDRAND);
	vmx_adjust_sec_exec_exiting(vmx, &exec_control, rdseed, RDSEED);
4314

4315 4316
	vmx_adjust_sec_exec_control(vmx, &exec_control, waitpkg, WAITPKG,
				    ENABLE_USR_WAIT_PAUSE, false);
4317

C
Chenyi Qiang 已提交
4318 4319 4320
	if (!vcpu->kvm->arch.bus_lock_detection_enabled)
		exec_control &= ~SECONDARY_EXEC_BUS_LOCK_DETECTION;

4321
	return exec_control;
4322 4323
}

4324
#define VMX_XSS_EXIT_BITMAP 0
A
Avi Kivity 已提交
4325

4326
static void init_vmcs(struct vcpu_vmx *vmx)
4327 4328
{
	if (nested)
4329
		nested_vmx_set_vmcs_shadowing_bitmap();
4330

S
Sheng Yang 已提交
4331
	if (cpu_has_vmx_msr_bitmap())
4332
		vmcs_write64(MSR_BITMAP, __pa(vmx->vmcs01.msr_bitmap));
S
Sheng Yang 已提交
4333

4334
	vmcs_write64(VMCS_LINK_POINTER, INVALID_GPA); /* 22.3.1.5 */
A
Avi Kivity 已提交
4335 4336

	/* Control */
4337
	pin_controls_set(vmx, vmx_pin_based_exec_ctrl(vmx));
4338

4339
	exec_controls_set(vmx, vmx_exec_control(vmx));
A
Avi Kivity 已提交
4340

4341 4342
	if (cpu_has_secondary_exec_ctrls())
		secondary_exec_controls_set(vmx, vmx_secondary_exec_control(vmx));
4343

4344
	if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
4345 4346 4347 4348 4349 4350
		vmcs_write64(EOI_EXIT_BITMAP0, 0);
		vmcs_write64(EOI_EXIT_BITMAP1, 0);
		vmcs_write64(EOI_EXIT_BITMAP2, 0);
		vmcs_write64(EOI_EXIT_BITMAP3, 0);

		vmcs_write16(GUEST_INTR_STATUS, 0);
4351

4352
		vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4353
		vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
4354 4355
	}

4356
	if (!kvm_pause_in_guest(vmx->vcpu.kvm)) {
4357
		vmcs_write32(PLE_GAP, ple_gap);
4358 4359
		vmx->ple_window = ple_window;
		vmx->ple_window_dirty = true;
4360 4361
	}

4362 4363
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
A
Avi Kivity 已提交
4364 4365
	vmcs_write32(CR3_TARGET_COUNT, 0);           /* 22.2.1 */

4366 4367
	vmcs_write16(HOST_FS_SELECTOR, 0);            /* 22.2.4 */
	vmcs_write16(HOST_GS_SELECTOR, 0);            /* 22.2.4 */
4368
	vmx_set_constant_host_state(vmx);
A
Avi Kivity 已提交
4369 4370 4371
	vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
	vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */

B
Bandan Das 已提交
4372 4373 4374
	if (cpu_has_vmx_vmfunc())
		vmcs_write64(VM_FUNCTION_CONTROL, 0);

4375 4376
	vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
4377
	vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host.val));
4378
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
4379
	vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest.val));
A
Avi Kivity 已提交
4380

4381 4382
	if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
		vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
S
Sheng Yang 已提交
4383

4384
	vm_exit_controls_set(vmx, vmx_vmexit_ctrl());
A
Avi Kivity 已提交
4385 4386

	/* 22.2.1, 20.8.1 */
4387
	vm_entry_controls_set(vmx, vmx_vmentry_ctrl());
4388

4389 4390
	vmx->vcpu.arch.cr0_guest_owned_bits = KVM_POSSIBLE_CR0_GUEST_BITS;
	vmcs_writel(CR0_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr0_guest_owned_bits);
4391

4392
	set_cr4_guest_host_mask(vmx);
4393

4394 4395 4396
	if (vmx->vpid != 0)
		vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);

4397
	if (cpu_has_vmx_xsaves())
4398 4399
		vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);

4400 4401 4402 4403
	if (enable_pml) {
		vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
		vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
	}
4404

4405
	vmx_write_encls_bitmap(&vmx->vcpu, NULL);
4406

4407
	if (vmx_pt_mode_is_host_guest()) {
4408 4409 4410 4411 4412
		memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc));
		/* Bit[6~0] are forced to 1, writes are ignored. */
		vmx->pt_desc.guest.output_mask = 0x7F;
		vmcs_write64(GUEST_IA32_RTIT_CTL, 0);
	}
4413

4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426
	vmcs_write32(GUEST_SYSENTER_CS, 0);
	vmcs_writel(GUEST_SYSENTER_ESP, 0);
	vmcs_writel(GUEST_SYSENTER_EIP, 0);
	vmcs_write64(GUEST_IA32_DEBUGCTL, 0);

	if (cpu_has_vmx_tpr_shadow()) {
		vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
		if (cpu_need_tpr_shadow(&vmx->vcpu))
			vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
				     __pa(vmx->vcpu.arch.apic->regs));
		vmcs_write32(TPR_THRESHOLD, 0);
	}

4427
	vmx_setup_uret_msrs(vmx);
4428 4429
}

4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456
static void __vmx_vcpu_reset(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	init_vmcs(vmx);

	if (nested)
		memcpy(&vmx->nested.msrs, &vmcs_config.nested, sizeof(vmx->nested.msrs));

	vcpu_setup_sgx_lepubkeyhash(vcpu);

	vmx->nested.posted_intr_nv = -1;
	vmx->nested.vmxon_ptr = INVALID_GPA;
	vmx->nested.current_vmptr = INVALID_GPA;
	vmx->nested.hv_evmcs_vmptr = EVMPTR_INVALID;

	vcpu->arch.microcode_version = 0x100000000ULL;
	vmx->msr_ia32_feature_control_valid_bits = FEAT_CTL_LOCKED;

	/*
	 * Enforce invariant: pi_desc.nv is always either POSTED_INTR_VECTOR
	 * or POSTED_INTR_WAKEUP_VECTOR.
	 */
	vmx->pi_desc.nv = POSTED_INTR_VECTOR;
	vmx->pi_desc.sn = 1;
}

4457
static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
4458 4459 4460
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4461 4462 4463
	if (!init_event)
		__vmx_vcpu_reset(vcpu);

4464
	vmx->rmode.vm86_active = 0;
4465
	vmx->spec_ctrl = 0;
4466

4467 4468
	vmx->msr_ia32_umwait_control = 0;

4469
	vmx->hv_deadline_tsc = -1;
4470 4471
	kvm_set_cr8(vcpu, 0);

A
Avi Kivity 已提交
4472
	vmx_segment_cache_clear(vmx);
4473
	kvm_register_mark_available(vcpu, VCPU_EXREG_SEGMENTS);
A
Avi Kivity 已提交
4474

4475
	seg_setup(VCPU_SREG_CS);
4476
	vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
4477
	vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500

	seg_setup(VCPU_SREG_DS);
	seg_setup(VCPU_SREG_ES);
	seg_setup(VCPU_SREG_FS);
	seg_setup(VCPU_SREG_GS);
	seg_setup(VCPU_SREG_SS);

	vmcs_write16(GUEST_TR_SELECTOR, 0);
	vmcs_writel(GUEST_TR_BASE, 0);
	vmcs_write32(GUEST_TR_LIMIT, 0xffff);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	vmcs_write16(GUEST_LDTR_SELECTOR, 0);
	vmcs_writel(GUEST_LDTR_BASE, 0);
	vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
	vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);

	vmcs_writel(GUEST_GDTR_BASE, 0);
	vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);

	vmcs_writel(GUEST_IDTR_BASE, 0);
	vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);

4501
	vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
4502
	vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4503
	vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4504 4505
	if (kvm_mpx_supported())
		vmcs_write64(GUEST_BNDCFGS, 0);
4506

A
Avi Kivity 已提交
4507 4508
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);  /* 22.2.1 */

4509
	kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
A
Avi Kivity 已提交
4510

4511
	vpid_sync_context(vmx->vpid);
A
Avi Kivity 已提交
4512 4513
}

4514
static void vmx_enable_irq_window(struct kvm_vcpu *vcpu)
4515
{
4516
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
4517 4518
}

4519
static void vmx_enable_nmi_window(struct kvm_vcpu *vcpu)
4520
{
4521
	if (!enable_vnmi ||
4522
	    vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4523
		vmx_enable_irq_window(vcpu);
4524 4525
		return;
	}
4526

4527
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
4528 4529
}

4530
static void vmx_inject_irq(struct kvm_vcpu *vcpu)
4531
{
4532
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4533 4534
	uint32_t intr;
	int irq = vcpu->arch.interrupt.nr;
4535

4536
	trace_kvm_inj_virq(irq);
F
Feng (Eric) Liu 已提交
4537

4538
	++vcpu->stat.irq_injections;
4539
	if (vmx->rmode.vm86_active) {
4540 4541 4542
		int inc_eip = 0;
		if (vcpu->arch.interrupt.soft)
			inc_eip = vcpu->arch.event_exit_inst_len;
4543
		kvm_inject_realmode_interrupt(vcpu, irq, inc_eip);
4544 4545
		return;
	}
4546 4547 4548 4549 4550 4551 4552 4553
	intr = irq | INTR_INFO_VALID_MASK;
	if (vcpu->arch.interrupt.soft) {
		intr |= INTR_TYPE_SOFT_INTR;
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
	} else
		intr |= INTR_TYPE_EXT_INTR;
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
4554 4555

	vmx_clear_hlt(vcpu);
4556 4557
}

4558 4559
static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
{
J
Jan Kiszka 已提交
4560 4561
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4562
	if (!enable_vnmi) {
4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574
		/*
		 * Tracking the NMI-blocked state in software is built upon
		 * finding the next open IRQ window. This, in turn, depends on
		 * well-behaving guests: They have to keep IRQs disabled at
		 * least as long as the NMI handler runs. Otherwise we may
		 * cause NMI nesting, maybe breaking the guest. But as this is
		 * highly unlikely, we can live with the residual risk.
		 */
		vmx->loaded_vmcs->soft_vnmi_blocked = 1;
		vmx->loaded_vmcs->vnmi_blocked_time = 0;
	}

4575 4576
	++vcpu->stat.nmi_injections;
	vmx->loaded_vmcs->nmi_known_unmasked = false;
4577

4578
	if (vmx->rmode.vm86_active) {
4579
		kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0);
J
Jan Kiszka 已提交
4580 4581
		return;
	}
4582

4583 4584
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
			INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
4585 4586

	vmx_clear_hlt(vcpu);
4587 4588
}

4589
bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
J
Jan Kiszka 已提交
4590
{
4591 4592 4593
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	bool masked;

4594
	if (!enable_vnmi)
4595
		return vmx->loaded_vmcs->soft_vnmi_blocked;
4596
	if (vmx->loaded_vmcs->nmi_known_unmasked)
4597
		return false;
4598 4599 4600
	masked = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
	vmx->loaded_vmcs->nmi_known_unmasked = !masked;
	return masked;
J
Jan Kiszka 已提交
4601 4602
}

4603
void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
J
Jan Kiszka 已提交
4604 4605 4606
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4607
	if (!enable_vnmi) {
4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620
		if (vmx->loaded_vmcs->soft_vnmi_blocked != masked) {
			vmx->loaded_vmcs->soft_vnmi_blocked = masked;
			vmx->loaded_vmcs->vnmi_blocked_time = 0;
		}
	} else {
		vmx->loaded_vmcs->nmi_known_unmasked = !masked;
		if (masked)
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
		else
			vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
					GUEST_INTR_STATE_NMI);
	}
J
Jan Kiszka 已提交
4621 4622
}

4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635
bool vmx_nmi_blocked(struct kvm_vcpu *vcpu)
{
	if (is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
		return false;

	if (!enable_vnmi && to_vmx(vcpu)->loaded_vmcs->soft_vnmi_blocked)
		return true;

	return (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
		(GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI |
		 GUEST_INTR_STATE_NMI));
}

4636
static int vmx_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
4637
{
4638
	if (to_vmx(vcpu)->nested.nested_run_pending)
4639
		return -EBUSY;
4640

4641 4642
	/* An NMI must not be injected into L2 if it's supposed to VM-Exit.  */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(vcpu))
4643
		return -EBUSY;
4644

4645 4646
	return !vmx_nmi_blocked(vcpu);
}
4647

4648 4649 4650
bool vmx_interrupt_blocked(struct kvm_vcpu *vcpu)
{
	if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
4651
		return false;
4652

4653
	return !(vmx_get_rflags(vcpu) & X86_EFLAGS_IF) ||
4654 4655
	       (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
		(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
4656 4657
}

4658
static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
4659
{
4660
	if (to_vmx(vcpu)->nested.nested_run_pending)
4661
		return -EBUSY;
4662

4663 4664 4665 4666 4667
       /*
        * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
        * e.g. if the IRQ arrived asynchronously after checking nested events.
        */
	if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
4668
		return -EBUSY;
4669

4670
	return !vmx_interrupt_blocked(vcpu);
4671 4672
}

4673 4674
static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
4675
	void __user *ret;
4676

4677 4678 4679
	if (enable_unrestricted_guest)
		return 0;

4680 4681 4682 4683 4684
	mutex_lock(&kvm->slots_lock);
	ret = __x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
				      PAGE_SIZE * 3);
	mutex_unlock(&kvm->slots_lock);

4685 4686 4687
	if (IS_ERR(ret))
		return PTR_ERR(ret);

4688
	to_kvm_vmx(kvm)->tss_addr = addr;
4689 4690

	return init_rmode_tss(kvm, ret);
4691 4692
}

4693 4694
static int vmx_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
{
4695
	to_kvm_vmx(kvm)->ept_identity_map_addr = ident_addr;
4696 4697 4698
	return 0;
}

4699
static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
A
Avi Kivity 已提交
4700
{
4701 4702
	switch (vec) {
	case BP_VECTOR:
4703 4704 4705 4706 4707 4708
		/*
		 * Update instruction length as we may reinject the exception
		 * from user space while in guest debugging mode.
		 */
		to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
J
Jan Kiszka 已提交
4709
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
4710
			return false;
4711
		fallthrough;
4712
	case DB_VECTOR:
4713 4714
		return !(vcpu->guest_debug &
			(KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP));
J
Jan Kiszka 已提交
4715
	case DE_VECTOR:
4716 4717 4718 4719 4720 4721 4722
	case OF_VECTOR:
	case BR_VECTOR:
	case UD_VECTOR:
	case DF_VECTOR:
	case SS_VECTOR:
	case GP_VECTOR:
	case MF_VECTOR:
4723
		return true;
4724
	}
4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735
	return false;
}

static int handle_rmode_exception(struct kvm_vcpu *vcpu,
				  int vec, u32 err_code)
{
	/*
	 * Instruction with address size override prefix opcode 0x67
	 * Cause the #SS fault with 0 error code in VM86 mode.
	 */
	if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4736
		if (kvm_emulate_instruction(vcpu, 0)) {
4737 4738
			if (vcpu->arch.halt_request) {
				vcpu->arch.halt_request = 0;
4739
				return kvm_emulate_halt_noskip(vcpu);
4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752
			}
			return 1;
		}
		return 0;
	}

	/*
	 * Forward all other exceptions that are valid in real mode.
	 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
	 *        the required debugging infrastructure rework.
	 */
	kvm_queue_exception(vcpu, vec);
	return 1;
A
Avi Kivity 已提交
4753 4754
}

A
Avi Kivity 已提交
4755
static int handle_machine_check(struct kvm_vcpu *vcpu)
A
Andi Kleen 已提交
4756
{
4757
	/* handled by vmx_vcpu_run() */
A
Andi Kleen 已提交
4758 4759 4760
	return 1;
}

4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771
/*
 * If the host has split lock detection disabled, then #AC is
 * unconditionally injected into the guest, which is the pre split lock
 * detection behaviour.
 *
 * If the host has split lock detection enabled then #AC is
 * only injected into the guest when:
 *  - Guest CPL == 3 (user mode)
 *  - Guest has #AC detection enabled in CR0
 *  - Guest EFLAGS has AC bit set
 */
4772
bool vmx_guest_inject_ac(struct kvm_vcpu *vcpu)
4773 4774 4775 4776 4777 4778 4779 4780
{
	if (!boot_cpu_has(X86_FEATURE_SPLIT_LOCK_DETECT))
		return true;

	return vmx_get_cpl(vcpu) == 3 && kvm_read_cr0_bits(vcpu, X86_CR0_AM) &&
	       (kvm_get_rflags(vcpu) & X86_EFLAGS_AC);
}

4781
static int handle_exception_nmi(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4782
{
4783
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
4784
	struct kvm_run *kvm_run = vcpu->run;
J
Jan Kiszka 已提交
4785
	u32 intr_info, ex_no, error_code;
4786
	unsigned long cr2, dr6;
A
Avi Kivity 已提交
4787 4788
	u32 vect_info;

4789
	vect_info = vmx->idt_vectoring_info;
4790
	intr_info = vmx_get_intr_info(vcpu);
A
Avi Kivity 已提交
4791

4792
	if (is_machine_check(intr_info) || is_nmi(intr_info))
4793
		return 1; /* handled by handle_exception_nmi_irqoff() */
4794

W
Wanpeng Li 已提交
4795 4796
	if (is_invalid_opcode(intr_info))
		return handle_ud(vcpu);
4797

A
Avi Kivity 已提交
4798
	error_code = 0;
4799
	if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
A
Avi Kivity 已提交
4800
		error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
4801

4802 4803
	if (!vmx->rmode.vm86_active && is_gp_fault(intr_info)) {
		WARN_ON_ONCE(!enable_vmware_backdoor);
4804 4805 4806 4807 4808 4809 4810 4811 4812 4813

		/*
		 * VMware backdoor emulation on #GP interception only handles
		 * IN{S}, OUT{S}, and RDPMC, none of which generate a non-zero
		 * error code on #GP.
		 */
		if (error_code) {
			kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
			return 1;
		}
4814
		return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
4815 4816
	}

4817 4818 4819 4820 4821 4822 4823 4824 4825
	/*
	 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
	 * MMIO, it is better to report an internal error.
	 * See the comments in vmx_handle_exit.
	 */
	if ((vect_info & VECTORING_INFO_VALID_MASK) &&
	    !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4826
		vcpu->run->internal.ndata = 4;
4827 4828
		vcpu->run->internal.data[0] = vect_info;
		vcpu->run->internal.data[1] = intr_info;
4829
		vcpu->run->internal.data[2] = error_code;
4830
		vcpu->run->internal.data[3] = vcpu->arch.last_vmentry_cpu;
4831 4832 4833
		return 0;
	}

A
Avi Kivity 已提交
4834
	if (is_page_fault(intr_info)) {
4835
		cr2 = vmx_get_exit_qual(vcpu);
4836 4837 4838 4839 4840
		if (enable_ept && !vcpu->arch.apf.host_apf_flags) {
			/*
			 * EPT will cause page fault only if we need to
			 * detect illegal GPAs.
			 */
4841
			WARN_ON_ONCE(!allow_smaller_maxphyaddr);
4842 4843 4844 4845
			kvm_fixup_and_inject_pf_error(vcpu, cr2, error_code);
			return 1;
		} else
			return kvm_handle_page_fault(vcpu, error_code, cr2, NULL, 0);
A
Avi Kivity 已提交
4846 4847
	}

J
Jan Kiszka 已提交
4848
	ex_no = intr_info & INTR_INFO_VECTOR_MASK;
4849 4850 4851 4852

	if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
		return handle_rmode_exception(vcpu, ex_no, error_code);

4853 4854
	switch (ex_no) {
	case DB_VECTOR:
4855
		dr6 = vmx_get_exit_qual(vcpu);
4856 4857
		if (!(vcpu->guest_debug &
		      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4858
			if (is_icebp(intr_info))
4859
				WARN_ON(!skip_emulated_instruction(vcpu));
4860

4861
			kvm_queue_exception_p(vcpu, DB_VECTOR, dr6);
4862 4863
			return 1;
		}
4864
		kvm_run->debug.arch.dr6 = dr6 | DR6_ACTIVE_LOW;
4865
		kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4866
		fallthrough;
4867
	case BP_VECTOR:
4868 4869 4870 4871 4872 4873 4874
		/*
		 * Update instruction length as we may reinject #BP from
		 * user space while in guest debugging mode. Reading it for
		 * #DB as well causes no harm, it is not used in that case.
		 */
		vmx->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
A
Avi Kivity 已提交
4875
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
4876
		kvm_run->debug.arch.pc = kvm_get_linear_rip(vcpu);
J
Jan Kiszka 已提交
4877
		kvm_run->debug.arch.exception = ex_no;
4878
		break;
4879
	case AC_VECTOR:
4880
		if (vmx_guest_inject_ac(vcpu)) {
4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892
			kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
			return 1;
		}

		/*
		 * Handle split lock. Depending on detection mode this will
		 * either warn and disable split lock detection for this
		 * task or force SIGBUS on it.
		 */
		if (handle_guest_split_lock(kvm_rip_read(vcpu)))
			return 1;
		fallthrough;
4893
	default:
J
Jan Kiszka 已提交
4894 4895 4896
		kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
		kvm_run->ex.exception = ex_no;
		kvm_run->ex.error_code = error_code;
4897
		break;
A
Avi Kivity 已提交
4898 4899 4900 4901
	}
	return 0;
}

4902
static __always_inline int handle_external_interrupt(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4903
{
A
Avi Kivity 已提交
4904
	++vcpu->stat.irq_exits;
A
Avi Kivity 已提交
4905 4906 4907
	return 1;
}

A
Avi Kivity 已提交
4908
static int handle_triple_fault(struct kvm_vcpu *vcpu)
4909
{
A
Avi Kivity 已提交
4910
	vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
4911
	vcpu->mmio_needed = 0;
4912 4913
	return 0;
}
A
Avi Kivity 已提交
4914

A
Avi Kivity 已提交
4915
static int handle_io(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
4916
{
4917
	unsigned long exit_qualification;
4918
	int size, in, string;
4919
	unsigned port;
A
Avi Kivity 已提交
4920

4921
	exit_qualification = vmx_get_exit_qual(vcpu);
4922
	string = (exit_qualification & 16) != 0;
4923

4924
	++vcpu->stat.io_exits;
4925

4926
	if (string)
4927
		return kvm_emulate_instruction(vcpu, 0);
4928

4929 4930
	port = exit_qualification >> 16;
	size = (exit_qualification & 7) + 1;
4931
	in = (exit_qualification & 8) != 0;
4932

4933
	return kvm_fast_pio(vcpu, size, port, in);
A
Avi Kivity 已提交
4934 4935
}

I
Ingo Molnar 已提交
4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946
static void
vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xc1;
}

G
Guo Chao 已提交
4947
/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
4948 4949 4950
static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
4951 4952 4953
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

4954 4955 4956
		/*
		 * We get here when L2 changed cr0 in a way that did not change
		 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4957 4958 4959 4960
		 * but did change L0 shadowed bits. So we first calculate the
		 * effective cr0 value that L1 would like to write into the
		 * hardware. It consists of the L2-owned bits from the new
		 * value combined with the L1-owned bits from L1's guest_cr0.
4961
		 */
4962 4963 4964
		val = (val & ~vmcs12->cr0_guest_host_mask) |
			(vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);

4965
		if (!nested_guest_cr0_valid(vcpu, val))
4966
			return 1;
4967 4968 4969 4970

		if (kvm_set_cr0(vcpu, val))
			return 1;
		vmcs_writel(CR0_READ_SHADOW, orig_val);
4971
		return 0;
4972 4973
	} else {
		if (to_vmx(vcpu)->nested.vmxon &&
4974
		    !nested_host_cr0_valid(vcpu, val))
4975
			return 1;
4976

4977
		return kvm_set_cr0(vcpu, val);
4978
	}
4979 4980 4981 4982 4983
}

static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
4984 4985 4986 4987 4988 4989 4990
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

		/* analogously to handle_set_cr0 */
		val = (val & ~vmcs12->cr4_guest_host_mask) |
			(vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
		if (kvm_set_cr4(vcpu, val))
4991
			return 1;
4992
		vmcs_writel(CR4_READ_SHADOW, orig_val);
4993 4994 4995 4996 4997
		return 0;
	} else
		return kvm_set_cr4(vcpu, val);
}

4998 4999 5000
static int handle_desc(struct kvm_vcpu *vcpu)
{
	WARN_ON(!(vcpu->arch.cr4 & X86_CR4_UMIP));
5001
	return kvm_emulate_instruction(vcpu, 0);
5002 5003
}

A
Avi Kivity 已提交
5004
static int handle_cr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5005
{
5006
	unsigned long exit_qualification, val;
A
Avi Kivity 已提交
5007 5008
	int cr;
	int reg;
5009
	int err;
5010
	int ret;
A
Avi Kivity 已提交
5011

5012
	exit_qualification = vmx_get_exit_qual(vcpu);
A
Avi Kivity 已提交
5013 5014 5015 5016
	cr = exit_qualification & 15;
	reg = (exit_qualification >> 8) & 15;
	switch ((exit_qualification >> 4) & 3) {
	case 0: /* mov to cr */
5017
		val = kvm_register_read(vcpu, reg);
5018
		trace_kvm_cr_write(cr, val);
A
Avi Kivity 已提交
5019 5020
		switch (cr) {
		case 0:
5021
			err = handle_set_cr0(vcpu, val);
5022
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5023
		case 3:
5024
			WARN_ON_ONCE(enable_unrestricted_guest);
5025

5026
			err = kvm_set_cr3(vcpu, val);
5027
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5028
		case 4:
5029
			err = handle_set_cr4(vcpu, val);
5030
			return kvm_complete_insn_gp(vcpu, err);
5031 5032
		case 8: {
				u8 cr8_prev = kvm_get_cr8(vcpu);
5033
				u8 cr8 = (u8)val;
A
Andre Przywara 已提交
5034
				err = kvm_set_cr8(vcpu, cr8);
5035
				ret = kvm_complete_insn_gp(vcpu, err);
5036
				if (lapic_in_kernel(vcpu))
5037
					return ret;
5038
				if (cr8_prev <= cr8)
5039 5040 5041 5042 5043 5044
					return ret;
				/*
				 * TODO: we might be squashing a
				 * KVM_GUESTDBG_SINGLESTEP-triggered
				 * KVM_EXIT_DEBUG here.
				 */
A
Avi Kivity 已提交
5045
				vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
5046 5047
				return 0;
			}
5048
		}
A
Avi Kivity 已提交
5049
		break;
5050
	case 2: /* clts */
5051 5052
		KVM_BUG(1, vcpu->kvm, "Guest always owns CR0.TS");
		return -EIO;
A
Avi Kivity 已提交
5053 5054 5055
	case 1: /*mov from cr*/
		switch (cr) {
		case 3:
5056
			WARN_ON_ONCE(enable_unrestricted_guest);
5057

5058 5059 5060
			val = kvm_read_cr3(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
5061
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5062
		case 8:
5063 5064 5065
			val = kvm_get_cr8(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
5066
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5067 5068 5069
		}
		break;
	case 3: /* lmsw */
5070
		val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
5071
		trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
5072
		kvm_lmsw(vcpu, val);
A
Avi Kivity 已提交
5073

5074
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5075 5076 5077
	default:
		break;
	}
A
Avi Kivity 已提交
5078
	vcpu->run->exit_reason = 0;
5079
	vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
A
Avi Kivity 已提交
5080 5081 5082 5083
	       (int)(exit_qualification >> 4) & 3, cr);
	return 0;
}

A
Avi Kivity 已提交
5084
static int handle_dr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5085
{
5086
	unsigned long exit_qualification;
5087
	int dr, dr7, reg;
5088
	int err = 1;
5089

5090
	exit_qualification = vmx_get_exit_qual(vcpu);
5091 5092 5093 5094 5095
	dr = exit_qualification & DEBUG_REG_ACCESS_NUM;

	/* First, if DR does not exist, trigger UD */
	if (!kvm_require_dr(vcpu, dr))
		return 1;
A
Avi Kivity 已提交
5096

5097 5098 5099
	if (kvm_x86_ops.get_cpl(vcpu) > 0)
		goto out;

5100 5101
	dr7 = vmcs_readl(GUEST_DR7);
	if (dr7 & DR7_GD) {
5102 5103 5104 5105 5106 5107
		/*
		 * As the vm-exit takes precedence over the debug trap, we
		 * need to emulate the latter, either for the host or the
		 * guest debugging itself.
		 */
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
5108
			vcpu->run->debug.arch.dr6 = DR6_BD | DR6_ACTIVE_LOW;
5109
			vcpu->run->debug.arch.dr7 = dr7;
5110
			vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
A
Avi Kivity 已提交
5111 5112
			vcpu->run->debug.arch.exception = DB_VECTOR;
			vcpu->run->exit_reason = KVM_EXIT_DEBUG;
5113 5114
			return 0;
		} else {
5115
			kvm_queue_exception_p(vcpu, DB_VECTOR, DR6_BD);
5116 5117 5118 5119
			return 1;
		}
	}

5120
	if (vcpu->guest_debug == 0) {
5121
		exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
5122 5123 5124 5125 5126 5127 5128 5129 5130 5131

		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
		return 1;
	}

5132 5133
	reg = DEBUG_REG_ACCESS_REG(exit_qualification);
	if (exit_qualification & TYPE_MOV_FROM_DR) {
5134
		unsigned long val;
5135

P
Paolo Bonzini 已提交
5136
		kvm_get_dr(vcpu, dr, &val);
5137
		kvm_register_write(vcpu, reg, val);
5138 5139
		err = 0;
	} else {
5140
		err = kvm_set_dr(vcpu, dr, kvm_register_read(vcpu, reg));
5141
	}
5142

5143 5144
out:
	return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5145 5146
}

5147 5148 5149 5150 5151 5152 5153 5154 5155 5156
static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
	get_debugreg(vcpu->arch.dr6, 6);
	vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);

	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5157
	exec_controls_setbit(to_vmx(vcpu), CPU_BASED_MOV_DR_EXITING);
5158 5159 5160 5161 5162 5163

	/*
	 * exc_debug expects dr6 to be cleared after it runs, avoid that it sees
	 * a stale dr6 from the guest.
	 */
	set_debugreg(DR6_RESERVED, 6);
5164 5165
}

5166 5167 5168 5169 5170
static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
{
	vmcs_writel(GUEST_DR7, val);
}

A
Avi Kivity 已提交
5171
static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
5172
{
5173
	kvm_apic_update_ppr(vcpu);
5174 5175 5176
	return 1;
}

A
Avi Kivity 已提交
5177
static int handle_interrupt_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5178
{
5179
	exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_INTR_WINDOW_EXITING);
F
Feng (Eric) Liu 已提交
5180

5181 5182
	kvm_make_request(KVM_REQ_EVENT, vcpu);

5183
	++vcpu->stat.irq_window_exits;
A
Avi Kivity 已提交
5184 5185 5186
	return 1;
}

A
Avi Kivity 已提交
5187
static int handle_invlpg(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
5188
{
5189
	unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
M
Marcelo Tosatti 已提交
5190 5191

	kvm_mmu_invlpg(vcpu, exit_qualification);
5192
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
5193 5194
}

A
Avi Kivity 已提交
5195
static int handle_apic_access(struct kvm_vcpu *vcpu)
5196
{
5197
	if (likely(fasteoi)) {
5198
		unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209 5210
		int access_type, offset;

		access_type = exit_qualification & APIC_ACCESS_TYPE;
		offset = exit_qualification & APIC_ACCESS_OFFSET;
		/*
		 * Sane guest uses MOV to write EOI, with written value
		 * not cared. So make a short-circuit here by avoiding
		 * heavy instruction emulation.
		 */
		if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
		    (offset == APIC_EOI)) {
			kvm_lapic_set_eoi(vcpu);
5211
			return kvm_skip_emulated_instruction(vcpu);
5212 5213
		}
	}
5214
	return kvm_emulate_instruction(vcpu, 0);
5215 5216
}

5217 5218
static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
{
5219
	unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
5220 5221 5222 5223 5224 5225 5226
	int vector = exit_qualification & 0xff;

	/* EOI-induced VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_set_eoi_accelerated(vcpu, vector);
	return 1;
}

5227 5228
static int handle_apic_write(struct kvm_vcpu *vcpu)
{
5229
	unsigned long exit_qualification = vmx_get_exit_qual(vcpu);
5230 5231 5232 5233 5234 5235 5236
	u32 offset = exit_qualification & 0xfff;

	/* APIC-write VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_write_nodecode(vcpu, offset);
	return 1;
}

A
Avi Kivity 已提交
5237
static int handle_task_switch(struct kvm_vcpu *vcpu)
5238
{
J
Jan Kiszka 已提交
5239
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5240
	unsigned long exit_qualification;
5241 5242
	bool has_error_code = false;
	u32 error_code = 0;
5243
	u16 tss_selector;
5244
	int reason, type, idt_v, idt_index;
5245 5246

	idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
5247
	idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
5248
	type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
5249

5250
	exit_qualification = vmx_get_exit_qual(vcpu);
5251 5252

	reason = (u32)exit_qualification >> 30;
5253 5254 5255 5256
	if (reason == TASK_SWITCH_GATE && idt_v) {
		switch (type) {
		case INTR_TYPE_NMI_INTR:
			vcpu->arch.nmi_injected = false;
5257
			vmx_set_nmi_mask(vcpu, true);
5258 5259
			break;
		case INTR_TYPE_EXT_INTR:
5260
		case INTR_TYPE_SOFT_INTR:
5261 5262 5263
			kvm_clear_interrupt_queue(vcpu);
			break;
		case INTR_TYPE_HARD_EXCEPTION:
5264 5265 5266 5267 5268 5269
			if (vmx->idt_vectoring_info &
			    VECTORING_INFO_DELIVER_CODE_MASK) {
				has_error_code = true;
				error_code =
					vmcs_read32(IDT_VECTORING_ERROR_CODE);
			}
5270
			fallthrough;
5271 5272 5273 5274 5275 5276
		case INTR_TYPE_SOFT_EXCEPTION:
			kvm_clear_exception_queue(vcpu);
			break;
		default:
			break;
		}
J
Jan Kiszka 已提交
5277
	}
5278 5279
	tss_selector = exit_qualification;

5280 5281 5282
	if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
		       type != INTR_TYPE_EXT_INTR &&
		       type != INTR_TYPE_NMI_INTR))
5283
		WARN_ON(!skip_emulated_instruction(vcpu));
5284

5285 5286 5287 5288
	/*
	 * TODO: What about debug traps on tss switch?
	 *       Are we supposed to inject them and update dr6?
	 */
5289 5290
	return kvm_task_switch(vcpu, tss_selector,
			       type == INTR_TYPE_SOFT_INTR ? idt_index : -1,
5291
			       reason, has_error_code, error_code);
5292 5293
}

A
Avi Kivity 已提交
5294
static int handle_ept_violation(struct kvm_vcpu *vcpu)
5295
{
5296
	unsigned long exit_qualification;
5297
	gpa_t gpa;
5298
	u64 error_code;
5299

5300
	exit_qualification = vmx_get_exit_qual(vcpu);
5301

5302 5303 5304 5305 5306 5307
	/*
	 * EPT violation happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
	 * There are errata that may cause this bit to not be set:
	 * AAK134, BY25.
	 */
5308
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5309
			enable_vnmi &&
5310
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
5311 5312
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);

5313
	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5314
	trace_kvm_page_fault(gpa, exit_qualification);
5315

5316
	/* Is it a read fault? */
5317
	error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
5318 5319
		     ? PFERR_USER_MASK : 0;
	/* Is it a write fault? */
5320
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
5321 5322
		      ? PFERR_WRITE_MASK : 0;
	/* Is it a fetch fault? */
5323
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
5324 5325 5326 5327 5328 5329
		      ? PFERR_FETCH_MASK : 0;
	/* ept page table entry is present? */
	error_code |= (exit_qualification &
		       (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
			EPT_VIOLATION_EXECUTABLE))
		      ? PFERR_PRESENT_MASK : 0;
5330

5331
	error_code |= (exit_qualification & EPT_VIOLATION_GVA_TRANSLATED) != 0 ?
5332
	       PFERR_GUEST_FINAL_MASK : PFERR_GUEST_PAGE_MASK;
5333 5334

	vcpu->arch.exit_qualification = exit_qualification;
5335 5336 5337 5338 5339 5340 5341 5342 5343

	/*
	 * Check that the GPA doesn't exceed physical memory limits, as that is
	 * a guest page fault.  We have to emulate the instruction here, because
	 * if the illegal address is that of a paging structure, then
	 * EPT_VIOLATION_ACC_WRITE bit is set.  Alternatively, if supported we
	 * would also use advanced VM-exit information for EPT violations to
	 * reconstruct the page fault error code.
	 */
5344
	if (unlikely(allow_smaller_maxphyaddr && kvm_vcpu_is_illegal_gpa(vcpu, gpa)))
5345 5346
		return kvm_emulate_instruction(vcpu, 0);

5347
	return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
5348 5349
}

A
Avi Kivity 已提交
5350
static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
5351 5352 5353
{
	gpa_t gpa;

5354 5355 5356
	if (!vmx_can_emulate_instruction(vcpu, NULL, 0))
		return 1;

5357 5358 5359 5360
	/*
	 * A nested guest cannot optimize MMIO vmexits, because we have an
	 * nGPA here instead of the required GPA.
	 */
5361
	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5362 5363
	if (!is_guest_mode(vcpu) &&
	    !kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
J
Jason Wang 已提交
5364
		trace_kvm_fast_mmio(gpa);
5365
		return kvm_skip_emulated_instruction(vcpu);
5366
	}
5367

5368
	return kvm_mmu_page_fault(vcpu, gpa, PFERR_RSVD_MASK, NULL, 0);
5369 5370
}

A
Avi Kivity 已提交
5371
static int handle_nmi_window(struct kvm_vcpu *vcpu)
5372
{
5373 5374 5375
	if (KVM_BUG_ON(!enable_vnmi, vcpu->kvm))
		return -EIO;

5376
	exec_controls_clearbit(to_vmx(vcpu), CPU_BASED_NMI_WINDOW_EXITING);
5377
	++vcpu->stat.nmi_window_exits;
5378
	kvm_make_request(KVM_REQ_EVENT, vcpu);
5379 5380 5381 5382

	return 1;
}

5383
static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
5384
{
5385
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5386
	bool intr_window_requested;
5387
	unsigned count = 130;
5388

5389
	intr_window_requested = exec_controls_get(vmx) &
5390
				CPU_BASED_INTR_WINDOW_EXITING;
5391

5392
	while (vmx->emulation_required && count-- != 0) {
5393
		if (intr_window_requested && !vmx_interrupt_blocked(vcpu))
5394 5395
			return handle_interrupt_window(&vmx->vcpu);

5396
		if (kvm_test_request(KVM_REQ_EVENT, vcpu))
5397 5398
			return 1;

5399
		if (!kvm_emulate_instruction(vcpu, 0))
5400
			return 0;
5401

5402
		if (vmx->emulation_required && !vmx->rmode.vm86_active &&
5403
		    vcpu->arch.exception.pending) {
5404
			kvm_prepare_emulation_failure_exit(vcpu);
5405 5406
			return 0;
		}
5407

5408 5409
		if (vcpu->arch.halt_request) {
			vcpu->arch.halt_request = 0;
5410
			return kvm_emulate_halt_noskip(vcpu);
5411 5412
		}

5413
		/*
5414 5415 5416
		 * Note, return 1 and not 0, vcpu_run() will invoke
		 * xfer_to_guest_mode() which will create a proper return
		 * code.
5417
		 */
5418
		if (__xfer_to_guest_mode_work_pending())
5419
			return 1;
5420 5421
	}

5422
	return 1;
R
Radim Krčmář 已提交
5423 5424 5425 5426 5427
}

static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5428
	unsigned int old = vmx->ple_window;
R
Radim Krčmář 已提交
5429

5430 5431 5432
	vmx->ple_window = __grow_ple_window(old, ple_window,
					    ple_window_grow,
					    ple_window_max);
R
Radim Krčmář 已提交
5433

P
Peter Xu 已提交
5434
	if (vmx->ple_window != old) {
R
Radim Krčmář 已提交
5435
		vmx->ple_window_dirty = true;
P
Peter Xu 已提交
5436 5437 5438
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    vmx->ple_window, old);
	}
R
Radim Krčmář 已提交
5439 5440 5441 5442 5443
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5444
	unsigned int old = vmx->ple_window;
R
Radim Krčmář 已提交
5445

5446 5447 5448
	vmx->ple_window = __shrink_ple_window(old, ple_window,
					      ple_window_shrink,
					      ple_window);
R
Radim Krčmář 已提交
5449

P
Peter Xu 已提交
5450
	if (vmx->ple_window != old) {
R
Radim Krčmář 已提交
5451
		vmx->ple_window_dirty = true;
P
Peter Xu 已提交
5452 5453 5454
		trace_kvm_ple_window_update(vcpu->vcpu_id,
					    vmx->ple_window, old);
	}
R
Radim Krčmář 已提交
5455 5456
}

5457 5458 5459 5460
/*
 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
 */
5461
static int handle_pause(struct kvm_vcpu *vcpu)
5462
{
5463
	if (!kvm_pause_in_guest(vcpu->kvm))
R
Radim Krčmář 已提交
5464 5465
		grow_ple_window(vcpu);

5466 5467 5468 5469 5470 5471 5472
	/*
	 * Intel sdm vol3 ch-25.1.3 says: The "PAUSE-loop exiting"
	 * VM-execution control is ignored if CPL > 0. OTOH, KVM
	 * never set PAUSE_EXITING and just set PLE if supported,
	 * so the vcpu must be CPL=0 if it gets a PAUSE exit.
	 */
	kvm_vcpu_on_spin(vcpu, true);
5473
	return kvm_skip_emulated_instruction(vcpu);
5474 5475
}

5476 5477 5478 5479 5480
static int handle_monitor_trap(struct kvm_vcpu *vcpu)
{
	return 1;
}

5481
static int handle_invpcid(struct kvm_vcpu *vcpu)
5482
{
5483 5484 5485 5486 5487 5488 5489
	u32 vmx_instruction_info;
	unsigned long type;
	gva_t gva;
	struct {
		u64 pcid;
		u64 gla;
	} operand;
5490
	int gpr_index;
5491

5492
	if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
5493 5494 5495 5496
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

5497
	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5498 5499
	gpr_index = vmx_get_instr_info_reg2(vmx_instruction_info);
	type = kvm_register_read(vcpu, gpr_index);
5500

5501 5502 5503
	/* According to the Intel instruction reference, the memory operand
	 * is read even if it isn't needed (e.g., for type==all)
	 */
5504
	if (get_vmx_mem_address(vcpu, vmx_get_exit_qual(vcpu),
5505 5506
				vmx_instruction_info, false,
				sizeof(operand), &gva))
5507 5508
		return 1;

5509
	return kvm_handle_invpcid(vcpu, type, gva);
J
Jim Mattson 已提交
5510 5511
}

5512
static int handle_pml_full(struct kvm_vcpu *vcpu)
5513
{
5514
	unsigned long exit_qualification;
5515

5516
	trace_kvm_pml_full(vcpu->vcpu_id);
5517

5518
	exit_qualification = vmx_get_exit_qual(vcpu);
5519 5520

	/*
5521 5522
	 * PML buffer FULL happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
5523
	 */
5524 5525 5526 5527 5528
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
			enable_vnmi &&
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				GUEST_INTR_STATE_NMI);
5529

5530 5531 5532 5533
	/*
	 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
	 * here.., and there's no userspace involvement needed for PML.
	 */
5534 5535 5536
	return 1;
}

5537
static fastpath_t handle_fastpath_preemption_timer(struct kvm_vcpu *vcpu)
5538
{
5539 5540 5541
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!vmx->req_immediate_exit &&
5542
	    !unlikely(vmx->loaded_vmcs->hv_timer_soft_disabled)) {
5543
		kvm_lapic_expired_hv_timer(vcpu);
5544 5545 5546 5547 5548
		return EXIT_FASTPATH_REENTER_GUEST;
	}

	return EXIT_FASTPATH_NONE;
}
5549

5550 5551 5552
static int handle_preemption_timer(struct kvm_vcpu *vcpu)
{
	handle_fastpath_preemption_timer(vcpu);
5553
	return 1;
5554 5555
}

5556 5557 5558 5559 5560
/*
 * When nested=0, all VMX instruction VM Exits filter here.  The handlers
 * are overwritten by nested_vmx_setup() when nested=1.
 */
static int handle_vmx_instruction(struct kvm_vcpu *vcpu)
5561
{
5562 5563
	kvm_queue_exception(vcpu, UD_VECTOR);
	return 1;
5564 5565
}

5566
#ifndef CONFIG_X86_SGX_KVM
5567
static int handle_encls(struct kvm_vcpu *vcpu)
A
Abel Gordon 已提交
5568
{
5569
	/*
5570 5571 5572
	 * SGX virtualization is disabled.  There is no software enable bit for
	 * SGX, so KVM intercepts all ENCLS leafs and injects a #UD to prevent
	 * the guest from executing ENCLS (when SGX is supported by hardware).
5573 5574 5575
	 */
	kvm_queue_exception(vcpu, UD_VECTOR);
	return 1;
A
Abel Gordon 已提交
5576
}
5577
#endif /* CONFIG_X86_SGX_KVM */
A
Abel Gordon 已提交
5578

C
Chenyi Qiang 已提交
5579 5580
static int handle_bus_lock_vmexit(struct kvm_vcpu *vcpu)
{
5581 5582 5583 5584 5585 5586 5587
	/*
	 * Hardware may or may not set the BUS_LOCK_DETECTED flag on BUS_LOCK
	 * VM-Exits. Unconditionally set the flag here and leave the handling to
	 * vmx_handle_exit().
	 */
	to_vmx(vcpu)->exit_reason.bus_lock_detected = true;
	return 1;
C
Chenyi Qiang 已提交
5588 5589
}

5590
/*
5591 5592 5593
 * The exit handlers return 1 if the exit was handled fully and guest execution
 * may resume.  Otherwise they set the kvm_run parameter to indicate what needs
 * to be done to userspace and return 0.
5594
 */
5595
static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
5596
	[EXIT_REASON_EXCEPTION_NMI]           = handle_exception_nmi,
5597 5598 5599 5600 5601 5602
	[EXIT_REASON_EXTERNAL_INTERRUPT]      = handle_external_interrupt,
	[EXIT_REASON_TRIPLE_FAULT]            = handle_triple_fault,
	[EXIT_REASON_NMI_WINDOW]	      = handle_nmi_window,
	[EXIT_REASON_IO_INSTRUCTION]          = handle_io,
	[EXIT_REASON_CR_ACCESS]               = handle_cr,
	[EXIT_REASON_DR_ACCESS]               = handle_dr,
5603 5604 5605
	[EXIT_REASON_CPUID]                   = kvm_emulate_cpuid,
	[EXIT_REASON_MSR_READ]                = kvm_emulate_rdmsr,
	[EXIT_REASON_MSR_WRITE]               = kvm_emulate_wrmsr,
5606
	[EXIT_REASON_INTERRUPT_WINDOW]        = handle_interrupt_window,
5607
	[EXIT_REASON_HLT]                     = kvm_emulate_halt,
5608
	[EXIT_REASON_INVD]		      = kvm_emulate_invd,
5609
	[EXIT_REASON_INVLPG]		      = handle_invlpg,
5610
	[EXIT_REASON_RDPMC]                   = kvm_emulate_rdpmc,
5611
	[EXIT_REASON_VMCALL]                  = kvm_emulate_hypercall,
5612 5613 5614 5615 5616 5617 5618 5619 5620 5621 5622 5623 5624
	[EXIT_REASON_VMCLEAR]		      = handle_vmx_instruction,
	[EXIT_REASON_VMLAUNCH]		      = handle_vmx_instruction,
	[EXIT_REASON_VMPTRLD]		      = handle_vmx_instruction,
	[EXIT_REASON_VMPTRST]		      = handle_vmx_instruction,
	[EXIT_REASON_VMREAD]		      = handle_vmx_instruction,
	[EXIT_REASON_VMRESUME]		      = handle_vmx_instruction,
	[EXIT_REASON_VMWRITE]		      = handle_vmx_instruction,
	[EXIT_REASON_VMOFF]		      = handle_vmx_instruction,
	[EXIT_REASON_VMON]		      = handle_vmx_instruction,
	[EXIT_REASON_TPR_BELOW_THRESHOLD]     = handle_tpr_below_threshold,
	[EXIT_REASON_APIC_ACCESS]             = handle_apic_access,
	[EXIT_REASON_APIC_WRITE]              = handle_apic_write,
	[EXIT_REASON_EOI_INDUCED]             = handle_apic_eoi_induced,
5625
	[EXIT_REASON_WBINVD]                  = kvm_emulate_wbinvd,
5626
	[EXIT_REASON_XSETBV]                  = kvm_emulate_xsetbv,
5627 5628 5629 5630 5631 5632 5633
	[EXIT_REASON_TASK_SWITCH]             = handle_task_switch,
	[EXIT_REASON_MCE_DURING_VMENTRY]      = handle_machine_check,
	[EXIT_REASON_GDTR_IDTR]		      = handle_desc,
	[EXIT_REASON_LDTR_TR]		      = handle_desc,
	[EXIT_REASON_EPT_VIOLATION]	      = handle_ept_violation,
	[EXIT_REASON_EPT_MISCONFIG]           = handle_ept_misconfig,
	[EXIT_REASON_PAUSE_INSTRUCTION]       = handle_pause,
5634
	[EXIT_REASON_MWAIT_INSTRUCTION]	      = kvm_emulate_mwait,
5635
	[EXIT_REASON_MONITOR_TRAP_FLAG]       = handle_monitor_trap,
5636
	[EXIT_REASON_MONITOR_INSTRUCTION]     = kvm_emulate_monitor,
5637 5638
	[EXIT_REASON_INVEPT]                  = handle_vmx_instruction,
	[EXIT_REASON_INVVPID]                 = handle_vmx_instruction,
5639 5640
	[EXIT_REASON_RDRAND]                  = kvm_handle_invalid_op,
	[EXIT_REASON_RDSEED]                  = kvm_handle_invalid_op,
5641 5642 5643 5644 5645
	[EXIT_REASON_PML_FULL]		      = handle_pml_full,
	[EXIT_REASON_INVPCID]                 = handle_invpcid,
	[EXIT_REASON_VMFUNC]		      = handle_vmx_instruction,
	[EXIT_REASON_PREEMPTION_TIMER]	      = handle_preemption_timer,
	[EXIT_REASON_ENCLS]		      = handle_encls,
C
Chenyi Qiang 已提交
5646
	[EXIT_REASON_BUS_LOCK]                = handle_bus_lock_vmexit,
5647
};
5648

5649 5650
static const int kvm_vmx_max_exit_handlers =
	ARRAY_SIZE(kvm_vmx_exit_handlers);
5651

5652 5653
static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u32 *reason,
			      u64 *info1, u64 *info2,
5654
			      u32 *intr_info, u32 *error_code)
5655
{
5656 5657
	struct vcpu_vmx *vmx = to_vmx(vcpu);

5658
	*reason = vmx->exit_reason.full;
5659
	*info1 = vmx_get_exit_qual(vcpu);
5660
	if (!(vmx->exit_reason.failed_vmentry)) {
5661 5662 5663 5664 5665 5666 5667 5668 5669 5670 5671
		*info2 = vmx->idt_vectoring_info;
		*intr_info = vmx_get_intr_info(vcpu);
		if (is_exception_with_error_code(*intr_info))
			*error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
		else
			*error_code = 0;
	} else {
		*info2 = 0;
		*intr_info = 0;
		*error_code = 0;
	}
5672 5673
}

5674
static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
N
Nadav Har'El 已提交
5675
{
5676 5677 5678
	if (vmx->pml_pg) {
		__free_page(vmx->pml_pg);
		vmx->pml_pg = NULL;
5679
	}
N
Nadav Har'El 已提交
5680 5681
}

5682
static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
5683
{
5684 5685 5686
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u64 *pml_buf;
	u16 pml_idx;
5687

5688
	pml_idx = vmcs_read16(GUEST_PML_INDEX);
5689

5690 5691 5692
	/* Do nothing if PML buffer is empty */
	if (pml_idx == (PML_ENTITY_NUM - 1))
		return;
5693

5694 5695 5696 5697 5698
	/* PML index always points to next available PML buffer entity */
	if (pml_idx >= PML_ENTITY_NUM)
		pml_idx = 0;
	else
		pml_idx++;
5699

5700 5701 5702
	pml_buf = page_address(vmx->pml_pg);
	for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
		u64 gpa;
5703

5704 5705 5706
		gpa = pml_buf[pml_idx];
		WARN_ON(gpa & (PAGE_SIZE - 1));
		kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
5707 5708
	}

5709 5710
	/* reset PML index */
	vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5711 5712
}

5713
static void vmx_dump_sel(char *name, uint32_t sel)
5714
{
5715 5716 5717 5718 5719
	pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read16(sel),
	       vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
	       vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
	       vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
5720 5721
}

5722
static void vmx_dump_dtsel(char *name, uint32_t limit)
5723
{
5724 5725 5726
	pr_err("%s                           limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read32(limit),
	       vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
5727 5728
}

5729 5730 5731 5732 5733 5734 5735 5736 5737 5738
static void vmx_dump_msrs(char *name, struct vmx_msrs *m)
{
	unsigned int i;
	struct vmx_msr_entry *e;

	pr_err("MSR %s:\n", name);
	for (i = 0, e = m->val; i < m->nr; ++i, ++e)
		pr_err("  %2d: msr=0x%08x value=0x%016llx\n", i, e->index, e->value);
}

5739
void dump_vmcs(struct kvm_vcpu *vcpu)
N
Nadav Har'El 已提交
5740
{
5741
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5742 5743 5744
	u32 vmentry_ctl, vmexit_ctl;
	u32 cpu_based_exec_ctrl, pin_based_exec_ctrl, secondary_exec_control;
	unsigned long cr4;
5745
	int efer_slot;
N
Nadav Har'El 已提交
5746

5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757
	if (!dump_invalid_vmcs) {
		pr_warn_ratelimited("set kvm_intel.dump_invalid_vmcs=1 to dump internal KVM state.\n");
		return;
	}

	vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
	vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
	cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
	cr4 = vmcs_readl(GUEST_CR4);
	secondary_exec_control = 0;
5758 5759
	if (cpu_has_secondary_exec_ctrls())
		secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5760

5761 5762
	pr_err("VMCS %p, last attempted VM-entry on CPU %d\n",
	       vmx->loaded_vmcs->vmcs, vcpu->arch.last_vmentry_cpu);
5763 5764 5765 5766 5767 5768 5769
	pr_err("*** Guest State ***\n");
	pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
	       vmcs_readl(CR0_GUEST_HOST_MASK));
	pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
	pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
5770
	if (cpu_has_vmx_ept()) {
5771 5772 5773 5774
		pr_err("PDPTR0 = 0x%016llx  PDPTR1 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
		pr_err("PDPTR2 = 0x%016llx  PDPTR3 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
5775
	}
5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792
	pr_err("RSP = 0x%016lx  RIP = 0x%016lx\n",
	       vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
	pr_err("RFLAGS=0x%08lx         DR7 = 0x%016lx\n",
	       vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(GUEST_SYSENTER_ESP),
	       vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
	vmx_dump_sel("CS:  ", GUEST_CS_SELECTOR);
	vmx_dump_sel("DS:  ", GUEST_DS_SELECTOR);
	vmx_dump_sel("SS:  ", GUEST_SS_SELECTOR);
	vmx_dump_sel("ES:  ", GUEST_ES_SELECTOR);
	vmx_dump_sel("FS:  ", GUEST_FS_SELECTOR);
	vmx_dump_sel("GS:  ", GUEST_GS_SELECTOR);
	vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
	vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
	vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
	vmx_dump_sel("TR:  ", GUEST_TR_SELECTOR);
5793
	efer_slot = vmx_find_loadstore_msr_slot(&vmx->msr_autoload.guest, MSR_EFER);
5794
	if (vmentry_ctl & VM_ENTRY_LOAD_IA32_EFER)
5795
		pr_err("EFER= 0x%016llx\n", vmcs_read64(GUEST_IA32_EFER));
5796 5797 5798 5799 5800 5801 5802 5803 5804
	else if (efer_slot >= 0)
		pr_err("EFER= 0x%016llx (autoload)\n",
		       vmx->msr_autoload.guest.val[efer_slot].value);
	else if (vmentry_ctl & VM_ENTRY_IA32E_MODE)
		pr_err("EFER= 0x%016llx (effective)\n",
		       vcpu->arch.efer | (EFER_LMA | EFER_LME));
	else
		pr_err("EFER= 0x%016llx (effective)\n",
		       vcpu->arch.efer & ~(EFER_LMA | EFER_LME));
5805
	if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PAT)
5806
		pr_err("PAT = 0x%016llx\n", vmcs_read64(GUEST_IA32_PAT));
5807 5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821
	pr_err("DebugCtl = 0x%016llx  DebugExceptions = 0x%016lx\n",
	       vmcs_read64(GUEST_IA32_DEBUGCTL),
	       vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
	if (cpu_has_load_perf_global_ctrl() &&
	    vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
	if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
		pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
	pr_err("Interruptibility = %08x  ActivityState = %08x\n",
	       vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
	       vmcs_read32(GUEST_ACTIVITY_STATE));
	if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
		pr_err("InterruptStatus = %04x\n",
		       vmcs_read16(GUEST_INTR_STATUS));
5822 5823 5824 5825
	if (vmcs_read32(VM_ENTRY_MSR_LOAD_COUNT) > 0)
		vmx_dump_msrs("guest autoload", &vmx->msr_autoload.guest);
	if (vmcs_read32(VM_EXIT_MSR_STORE_COUNT) > 0)
		vmx_dump_msrs("guest autostore", &vmx->msr_autostore.guest);
5826

5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846
	pr_err("*** Host State ***\n");
	pr_err("RIP = 0x%016lx  RSP = 0x%016lx\n",
	       vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
	pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
	       vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
	       vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
	       vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
	       vmcs_read16(HOST_TR_SELECTOR));
	pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
	       vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
	       vmcs_readl(HOST_TR_BASE));
	pr_err("GDTBase=%016lx IDTBase=%016lx\n",
	       vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
	pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
	       vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
	       vmcs_readl(HOST_CR4));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(HOST_IA32_SYSENTER_ESP),
	       vmcs_read32(HOST_IA32_SYSENTER_CS),
	       vmcs_readl(HOST_IA32_SYSENTER_EIP));
5847 5848 5849 5850
	if (vmexit_ctl & VM_EXIT_LOAD_IA32_EFER)
		pr_err("EFER= 0x%016llx\n", vmcs_read64(HOST_IA32_EFER));
	if (vmexit_ctl & VM_EXIT_LOAD_IA32_PAT)
		pr_err("PAT = 0x%016llx\n", vmcs_read64(HOST_IA32_PAT));
5851 5852 5853 5854
	if (cpu_has_load_perf_global_ctrl() &&
	    vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
5855 5856
	if (vmcs_read32(VM_EXIT_MSR_LOAD_COUNT) > 0)
		vmx_dump_msrs("host autoload", &vmx->msr_autoload.host);
5857

5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878 5879 5880 5881 5882
	pr_err("*** Control State ***\n");
	pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
	       pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
	pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
	pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
	       vmcs_read32(EXCEPTION_BITMAP),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
	pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
	       vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
	       vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
	pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_EXIT_INTR_INFO),
	       vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
	       vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
	pr_err("        reason=%08x qualification=%016lx\n",
	       vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
	pr_err("IDTVectoring: info=%08x errcode=%08x\n",
	       vmcs_read32(IDT_VECTORING_INFO_FIELD),
	       vmcs_read32(IDT_VECTORING_ERROR_CODE));
	pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
	if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
		pr_err("TSC Multiplier = 0x%016llx\n",
		       vmcs_read64(TSC_MULTIPLIER));
5883 5884 5885 5886 5887
	if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW) {
		if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
			u16 status = vmcs_read16(GUEST_INTR_STATUS);
			pr_err("SVI|RVI = %02x|%02x ", status >> 8, status & 0xff);
		}
5888
		pr_cont("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
5889 5890
		if (secondary_exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)
			pr_err("APIC-access addr = 0x%016llx ", vmcs_read64(APIC_ACCESS_ADDR));
5891
		pr_cont("virt-APIC addr = 0x%016llx\n", vmcs_read64(VIRTUAL_APIC_PAGE_ADDR));
5892
	}
5893 5894 5895 5896 5897 5898 5899 5900 5901 5902
	if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
		pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
		pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
	if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
		pr_err("PLE Gap=%08x Window=%08x\n",
		       vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
	if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
		pr_err("Virtual processor ID = 0x%04x\n",
		       vmcs_read16(VIRTUAL_PROCESSOR_ID));
5903 5904
}

5905 5906 5907 5908
/*
 * The guest has exited.  See if we can fix it or if we need userspace
 * assistance.
 */
C
Chenyi Qiang 已提交
5909
static int __vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
5910
{
5911
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5912
	union vmx_exit_reason exit_reason = vmx->exit_reason;
5913
	u32 vectoring_info = vmx->idt_vectoring_info;
5914
	u16 exit_handler_index;
5915

5916 5917 5918 5919 5920
	/*
	 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
	 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
	 * querying dirty_bitmap, we only need to kick all vcpus out of guest
	 * mode as if vcpus is in root mode, the PML buffer must has been
5921 5922
	 * flushed already.  Note, PML is never enabled in hardware while
	 * running L2.
5923
	 */
5924
	if (enable_pml && !is_guest_mode(vcpu))
5925
		vmx_flush_pml_buffer(vcpu);
5926

5927
	/*
5928 5929 5930 5931
	 * KVM should never reach this point with a pending nested VM-Enter.
	 * More specifically, short-circuiting VM-Entry to emulate L2 due to
	 * invalid guest state should never happen as that means KVM knowingly
	 * allowed a nested VM-Enter with an invalid vmcs12.  More below.
5932
	 */
5933 5934
	if (KVM_BUG_ON(vmx->nested.nested_run_pending, vcpu->kvm))
		return -EIO;
5935

5936
	if (is_guest_mode(vcpu)) {
5937 5938 5939 5940 5941 5942 5943
		/*
		 * PML is never enabled when running L2, bail immediately if a
		 * PML full exit occurs as something is horribly wrong.
		 */
		if (exit_reason.basic == EXIT_REASON_PML_FULL)
			goto unexpected_vmexit;

5944 5945 5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956
		/*
		 * The host physical addresses of some pages of guest memory
		 * are loaded into the vmcs02 (e.g. vmcs12's Virtual APIC
		 * Page). The CPU may write to these pages via their host
		 * physical address while L2 is running, bypassing any
		 * address-translation-based dirty tracking (e.g. EPT write
		 * protection).
		 *
		 * Mark them dirty on every exit from L2 to prevent them from
		 * getting out of sync with dirty tracking.
		 */
		nested_mark_vmcs12_pages_dirty(vcpu);

5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972
		/*
		 * Synthesize a triple fault if L2 state is invalid.  In normal
		 * operation, nested VM-Enter rejects any attempt to enter L2
		 * with invalid state.  However, those checks are skipped if
		 * state is being stuffed via RSM or KVM_SET_NESTED_STATE.  If
		 * L2 state is invalid, it means either L1 modified SMRAM state
		 * or userspace provided bad state.  Synthesize TRIPLE_FAULT as
		 * doing so is architecturally allowed in the RSM case, and is
		 * the least awful solution for the userspace case without
		 * risking false positives.
		 */
		if (vmx->emulation_required) {
			nested_vmx_vmexit(vcpu, EXIT_REASON_TRIPLE_FAULT, 0, 0);
			return 1;
		}

5973
		if (nested_vmx_reflect_vmexit(vcpu))
5974
			return 1;
5975
	}
5976

5977 5978 5979 5980
	/* If guest state is invalid, start emulating.  L2 is handled above. */
	if (vmx->emulation_required)
		return handle_invalid_guest_state(vcpu);

5981
	if (exit_reason.failed_vmentry) {
5982
		dump_vmcs(vcpu);
5983 5984
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
5985
			= exit_reason.full;
5986
		vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
5987
		return 0;
5988 5989
	}

5990
	if (unlikely(vmx->fail)) {
5991
		dump_vmcs(vcpu);
5992 5993 5994
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
			= vmcs_read32(VM_INSTRUCTION_ERROR);
5995
		vcpu->run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
5996 5997
		return 0;
	}
5998

5999 6000 6001 6002 6003 6004 6005 6006
	/*
	 * Note:
	 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
	 * delivery event since it indicates guest is accessing MMIO.
	 * The vm-exit can be triggered again after return to guest that
	 * will cause infinite loop.
	 */
	if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
6007 6008 6009 6010 6011
	    (exit_reason.basic != EXIT_REASON_EXCEPTION_NMI &&
	     exit_reason.basic != EXIT_REASON_EPT_VIOLATION &&
	     exit_reason.basic != EXIT_REASON_PML_FULL &&
	     exit_reason.basic != EXIT_REASON_APIC_ACCESS &&
	     exit_reason.basic != EXIT_REASON_TASK_SWITCH)) {
6012 6013
		int ndata = 3;

6014 6015 6016
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
		vcpu->run->internal.data[0] = vectoring_info;
6017
		vcpu->run->internal.data[1] = exit_reason.full;
6018
		vcpu->run->internal.data[2] = vcpu->arch.exit_qualification;
6019
		if (exit_reason.basic == EXIT_REASON_EPT_MISCONFIG) {
6020
			vcpu->run->internal.data[ndata++] =
6021 6022
				vmcs_read64(GUEST_PHYSICAL_ADDRESS);
		}
6023 6024
		vcpu->run->internal.data[ndata++] = vcpu->arch.last_vmentry_cpu;
		vcpu->run->internal.ndata = ndata;
6025 6026
		return 0;
	}
6027

6028 6029
	if (unlikely(!enable_vnmi &&
		     vmx->loaded_vmcs->soft_vnmi_blocked)) {
6030
		if (!vmx_interrupt_blocked(vcpu)) {
6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045
			vmx->loaded_vmcs->soft_vnmi_blocked = 0;
		} else if (vmx->loaded_vmcs->vnmi_blocked_time > 1000000000LL &&
			   vcpu->arch.nmi_pending) {
			/*
			 * This CPU don't support us in finding the end of an
			 * NMI-blocked window if the guest runs with IRQs
			 * disabled. So we pull the trigger after 1 s of
			 * futile waiting, but inform the user about this.
			 */
			printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
			       "state on VCPU %d after 1 s timeout\n",
			       __func__, vcpu->vcpu_id);
			vmx->loaded_vmcs->soft_vnmi_blocked = 0;
		}
	}
6046

6047
	if (exit_fastpath != EXIT_FASTPATH_NONE)
6048
		return 1;
6049

6050
	if (exit_reason.basic >= kvm_vmx_max_exit_handlers)
6051
		goto unexpected_vmexit;
6052
#ifdef CONFIG_RETPOLINE
6053
	if (exit_reason.basic == EXIT_REASON_MSR_WRITE)
6054
		return kvm_emulate_wrmsr(vcpu);
6055
	else if (exit_reason.basic == EXIT_REASON_PREEMPTION_TIMER)
6056
		return handle_preemption_timer(vcpu);
6057
	else if (exit_reason.basic == EXIT_REASON_INTERRUPT_WINDOW)
6058
		return handle_interrupt_window(vcpu);
6059
	else if (exit_reason.basic == EXIT_REASON_EXTERNAL_INTERRUPT)
6060
		return handle_external_interrupt(vcpu);
6061
	else if (exit_reason.basic == EXIT_REASON_HLT)
6062
		return kvm_emulate_halt(vcpu);
6063
	else if (exit_reason.basic == EXIT_REASON_EPT_MISCONFIG)
6064
		return handle_ept_misconfig(vcpu);
6065
#endif
6066

6067 6068 6069
	exit_handler_index = array_index_nospec((u16)exit_reason.basic,
						kvm_vmx_max_exit_handlers);
	if (!kvm_vmx_exit_handlers[exit_handler_index])
6070 6071
		goto unexpected_vmexit;

6072
	return kvm_vmx_exit_handlers[exit_handler_index](vcpu);
6073 6074

unexpected_vmexit:
6075 6076
	vcpu_unimpl(vcpu, "vmx: unexpected exit reason 0x%x\n",
		    exit_reason.full);
6077
	dump_vmcs(vcpu);
6078 6079
	vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
	vcpu->run->internal.suberror =
6080
			KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
6081
	vcpu->run->internal.ndata = 2;
6082
	vcpu->run->internal.data[0] = exit_reason.full;
6083
	vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;
6084
	return 0;
6085 6086
}

C
Chenyi Qiang 已提交
6087 6088 6089 6090 6091
static int vmx_handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
{
	int ret = __vmx_handle_exit(vcpu, exit_fastpath);

	/*
6092 6093
	 * Exit to user space when bus lock detected to inform that there is
	 * a bus lock in guest.
C
Chenyi Qiang 已提交
6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104
	 */
	if (to_vmx(vcpu)->exit_reason.bus_lock_detected) {
		if (ret > 0)
			vcpu->run->exit_reason = KVM_EXIT_X86_BUS_LOCK;

		vcpu->run->flags |= KVM_RUN_X86_BUS_LOCK;
		return 0;
	}
	return ret;
}

6105
/*
6106 6107
 * Software based L1D cache flush which is used when microcode providing
 * the cache control MSR is not loaded.
6108
 *
6109 6110 6111 6112 6113
 * The L1D cache is 32 KiB on Nehalem and later microarchitectures, but to
 * flush it is required to read in 64 KiB because the replacement algorithm
 * is not exactly LRU. This could be sized at runtime via topology
 * information but as all relevant affected CPUs have 32KiB L1D cache size
 * there is no point in doing so.
6114
 */
6115
static noinstr void vmx_l1d_flush(struct kvm_vcpu *vcpu)
6116
{
6117
	int size = PAGE_SIZE << L1D_CACHE_ORDER;
6118 6119

	/*
6120 6121
	 * This code is only executed when the the flush mode is 'cond' or
	 * 'always'
6122
	 */
6123 6124
	if (static_branch_likely(&vmx_l1d_flush_cond)) {
		bool flush_l1d;
6125

6126 6127 6128 6129 6130 6131 6132
		/*
		 * Clear the per-vcpu flush bit, it gets set again
		 * either from vcpu_run() or from one of the unsafe
		 * VMEXIT handlers.
		 */
		flush_l1d = vcpu->arch.l1tf_flush_l1d;
		vcpu->arch.l1tf_flush_l1d = false;
6133

6134 6135 6136 6137 6138 6139
		/*
		 * Clear the per-cpu flush bit, it gets set again from
		 * the interrupt handlers.
		 */
		flush_l1d |= kvm_get_cpu_l1tf_flush_l1d();
		kvm_clear_cpu_l1tf_flush_l1d();
6140

6141 6142 6143
		if (!flush_l1d)
			return;
	}
6144

6145
	vcpu->stat.l1d_flush++;
6146

6147
	if (static_cpu_has(X86_FEATURE_FLUSH_L1D)) {
6148
		native_wrmsrl(MSR_IA32_FLUSH_CMD, L1D_FLUSH);
6149 6150
		return;
	}
6151

6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171 6172
	asm volatile(
		/* First ensure the pages are in the TLB */
		"xorl	%%eax, %%eax\n"
		".Lpopulate_tlb:\n\t"
		"movzbl	(%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
		"addl	$4096, %%eax\n\t"
		"cmpl	%%eax, %[size]\n\t"
		"jne	.Lpopulate_tlb\n\t"
		"xorl	%%eax, %%eax\n\t"
		"cpuid\n\t"
		/* Now fill the cache */
		"xorl	%%eax, %%eax\n"
		".Lfill_cache:\n"
		"movzbl	(%[flush_pages], %%" _ASM_AX "), %%ecx\n\t"
		"addl	$64, %%eax\n\t"
		"cmpl	%%eax, %[size]\n\t"
		"jne	.Lfill_cache\n\t"
		"lfence\n"
		:: [flush_pages] "r" (vmx_l1d_flush_pages),
		    [size] "r" (size)
		: "eax", "ebx", "ecx", "edx");
6173
}
6174

6175
static void vmx_update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
6176
{
6177
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6178
	int tpr_threshold;
6179

6180 6181 6182
	if (is_guest_mode(vcpu) &&
		nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
		return;
6183

6184
	tpr_threshold = (irr == -1 || tpr < irr) ? 0 : irr;
6185 6186 6187 6188
	if (is_guest_mode(vcpu))
		to_vmx(vcpu)->nested.l1_tpr_threshold = tpr_threshold;
	else
		vmcs_write32(TPR_THRESHOLD, tpr_threshold);
6189 6190
}

6191
void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
6192
{
6193
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6194
	u32 sec_exec_control;
6195

6196 6197
	if (!lapic_in_kernel(vcpu))
		return;
6198

6199 6200 6201
	if (!flexpriority_enabled &&
	    !cpu_has_vmx_virtualize_x2apic_mode())
		return;
6202

6203 6204
	/* Postpone execution until vmcs01 is the current VMCS. */
	if (is_guest_mode(vcpu)) {
6205
		vmx->nested.change_vmcs01_virtual_apic_mode = true;
6206
		return;
6207
	}
6208

6209
	sec_exec_control = secondary_exec_controls_get(vmx);
6210 6211
	sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
			      SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
6212

6213 6214 6215
	switch (kvm_get_apic_mode(vcpu)) {
	case LAPIC_MODE_INVALID:
		WARN_ONCE(true, "Invalid local APIC state");
6216
		break;
6217 6218 6219 6220 6221 6222
	case LAPIC_MODE_DISABLED:
		break;
	case LAPIC_MODE_XAPIC:
		if (flexpriority_enabled) {
			sec_exec_control |=
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6223 6224 6225 6226 6227 6228 6229 6230 6231
			kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);

			/*
			 * Flush the TLB, reloading the APIC access page will
			 * only do so if its physical address has changed, but
			 * the guest may have inserted a non-APIC mapping into
			 * the TLB while the APIC access page was disabled.
			 */
			kvm_make_request(KVM_REQ_TLB_FLUSH_CURRENT, vcpu);
6232 6233 6234 6235 6236 6237 6238
		}
		break;
	case LAPIC_MODE_X2APIC:
		if (cpu_has_vmx_virtualize_x2apic_mode())
			sec_exec_control |=
				SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
		break;
6239
	}
6240
	secondary_exec_controls_set(vmx, sec_exec_control);
6241

6242
	vmx_update_msr_bitmap_x2apic(vcpu);
6243
}
6244

6245
static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu)
6246
{
6247 6248
	struct page *page;

6249 6250 6251 6252
	/* Defer reload until vmcs01 is the current VMCS. */
	if (is_guest_mode(vcpu)) {
		to_vmx(vcpu)->nested.reload_vmcs01_apic_access_page = true;
		return;
6253
	}
6254

6255 6256 6257 6258
	if (!(secondary_exec_controls_get(to_vmx(vcpu)) &
	    SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		return;

6259 6260 6261 6262 6263
	page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
	if (is_error_page(page))
		return;

	vmcs_write64(APIC_ACCESS_ADDR, page_to_phys(page));
6264
	vmx_flush_tlb_current(vcpu);
6265 6266 6267 6268 6269 6270

	/*
	 * Do not pin apic access page in memory, the MMU notifier
	 * will call us again if it is migrated or swapped out.
	 */
	put_page(page);
6271
}
6272

6273 6274 6275 6276
static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
{
	u16 status;
	u8 old;
6277

6278 6279
	if (max_isr == -1)
		max_isr = 0;
6280

6281 6282 6283 6284 6285 6286 6287 6288
	status = vmcs_read16(GUEST_INTR_STATUS);
	old = status >> 8;
	if (max_isr != old) {
		status &= 0xff;
		status |= max_isr << 8;
		vmcs_write16(GUEST_INTR_STATUS, status);
	}
}
6289

6290 6291 6292 6293
static void vmx_set_rvi(int vector)
{
	u16 status;
	u8 old;
6294

6295 6296
	if (vector == -1)
		vector = 0;
6297

6298 6299 6300 6301 6302 6303
	status = vmcs_read16(GUEST_INTR_STATUS);
	old = (u8)status & 0xff;
	if ((u8)vector != old) {
		status &= ~0xff;
		status |= (u8)vector;
		vmcs_write16(GUEST_INTR_STATUS, status);
6304
	}
6305
}
6306

6307 6308
static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
{
6309
	/*
6310 6311 6312 6313 6314 6315
	 * When running L2, updating RVI is only relevant when
	 * vmcs12 virtual-interrupt-delivery enabled.
	 * However, it can be enabled only when L1 also
	 * intercepts external-interrupts and in that case
	 * we should not update vmcs02 RVI but instead intercept
	 * interrupt. Therefore, do nothing when running L2.
6316
	 */
6317 6318 6319
	if (!is_guest_mode(vcpu))
		vmx_set_rvi(max_irr);
}
6320

6321 6322 6323 6324
static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int max_irr;
6325
	bool got_posted_interrupt;
6326

6327
	if (KVM_BUG_ON(!enable_apicv, vcpu->kvm))
6328 6329
		return -EIO;

6330 6331 6332
	if (pi_test_on(&vmx->pi_desc)) {
		pi_clear_on(&vmx->pi_desc);
		/*
6333
		 * IOMMU can write to PID.ON, so the barrier matters even on UP.
6334 6335 6336
		 * But on x86 this is just a compiler barrier anyway.
		 */
		smp_mb__after_atomic();
6337
		got_posted_interrupt =
6338 6339 6340
			kvm_apic_update_irr(vcpu, vmx->pi_desc.pir, &max_irr);
	} else {
		max_irr = kvm_lapic_find_highest_irr(vcpu);
6341
		got_posted_interrupt = false;
6342
	}
6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363

	/*
	 * Newly recognized interrupts are injected via either virtual interrupt
	 * delivery (RVI) or KVM_REQ_EVENT.  Virtual interrupt delivery is
	 * disabled in two cases:
	 *
	 * 1) If L2 is running and the vCPU has a new pending interrupt.  If L1
	 * wants to exit on interrupts, KVM_REQ_EVENT is needed to synthesize a
	 * VM-Exit to L1.  If L1 doesn't want to exit, the interrupt is injected
	 * into L2, but KVM doesn't use virtual interrupt delivery to inject
	 * interrupts into L2, and so KVM_REQ_EVENT is again needed.
	 *
	 * 2) If APICv is disabled for this vCPU, assigned devices may still
	 * attempt to post interrupts.  The posted interrupt vector will cause
	 * a VM-Exit and the subsequent entry will call sync_pir_to_irr.
	 */
	if (!is_guest_mode(vcpu) && kvm_vcpu_apicv_active(vcpu))
		vmx_set_rvi(max_irr);
	else if (got_posted_interrupt)
		kvm_make_request(KVM_REQ_EVENT, vcpu);

6364 6365
	return max_irr;
}
6366

6367 6368 6369 6370
static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
{
	if (!kvm_vcpu_apicv_active(vcpu))
		return;
6371

6372 6373 6374 6375
	vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
	vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
	vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
	vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6376 6377
}

6378
static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
6379 6380
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6381

6382 6383 6384
	pi_clear_on(&vmx->pi_desc);
	memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
}
6385

6386 6387
void vmx_do_interrupt_nmi_irqoff(unsigned long entry);

6388 6389
static void handle_interrupt_nmi_irqoff(struct kvm_vcpu *vcpu,
					unsigned long entry)
6390 6391
{
	kvm_before_interrupt(vcpu);
6392
	vmx_do_interrupt_nmi_irqoff(entry);
6393 6394 6395
	kvm_after_interrupt(vcpu);
}

6396
static void handle_exception_nmi_irqoff(struct vcpu_vmx *vmx)
6397
{
6398
	const unsigned long nmi_entry = (unsigned long)asm_exc_nmi_noist;
6399
	u32 intr_info = vmx_get_intr_info(&vmx->vcpu);
6400

6401
	/* if exit due to PF check for async PF */
6402
	if (is_page_fault(intr_info))
6403
		vmx->vcpu.arch.apf.host_apf_flags = kvm_read_and_reset_apf_flags();
6404
	/* Handle machine checks before interrupts are enabled */
6405
	else if (is_machine_check(intr_info))
6406 6407
		kvm_machine_check();
	/* We need to handle NMIs before interrupts are enabled */
6408
	else if (is_nmi(intr_info))
6409
		handle_interrupt_nmi_irqoff(&vmx->vcpu, nmi_entry);
6410
}
6411

6412
static void handle_external_interrupt_irqoff(struct kvm_vcpu *vcpu)
6413
{
6414
	u32 intr_info = vmx_get_intr_info(vcpu);
6415 6416
	unsigned int vector = intr_info & INTR_INFO_VECTOR_MASK;
	gate_desc *desc = (gate_desc *)host_idt_base + vector;
6417

6418
	if (KVM_BUG(!is_external_intr(intr_info), vcpu->kvm,
6419 6420 6421
	    "KVM: unexpected VM-Exit interrupt info: 0x%x", intr_info))
		return;

6422
	handle_interrupt_nmi_irqoff(vcpu, gate_offset(desc));
6423
}
6424

6425
static void vmx_handle_exit_irqoff(struct kvm_vcpu *vcpu)
6426 6427 6428
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

6429 6430 6431
	if (vmx->emulation_required)
		return;

6432
	if (vmx->exit_reason.basic == EXIT_REASON_EXTERNAL_INTERRUPT)
6433
		handle_external_interrupt_irqoff(vcpu);
6434
	else if (vmx->exit_reason.basic == EXIT_REASON_EXCEPTION_NMI)
6435 6436
		handle_exception_nmi_irqoff(vmx);
}
6437

6438 6439 6440 6441 6442
/*
 * The kvm parameter can be NULL (module initialization, or invocation before
 * VM creation). Be sure to check the kvm parameter before using it.
 */
static bool vmx_has_emulated_msr(struct kvm *kvm, u32 index)
6443 6444 6445 6446 6447 6448 6449 6450
{
	switch (index) {
	case MSR_IA32_SMBASE:
		/*
		 * We cannot do SMM unless we can run the guest in big
		 * real mode.
		 */
		return enable_unrestricted_guest || emulate_invalid_guest_state;
6451 6452
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		return nested;
6453
	case MSR_AMD64_VIRT_SPEC_CTRL:
6454
	case MSR_AMD64_TSC_RATIO:
6455 6456 6457 6458
		/* This is AMD only.  */
		return false;
	default:
		return true;
6459
	}
6460
}
6461

6462 6463 6464 6465 6466 6467
static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
{
	u32 exit_intr_info;
	bool unblock_nmi;
	u8 vector;
	bool idtv_info_valid;
6468

6469
	idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
6470

6471 6472 6473
	if (enable_vnmi) {
		if (vmx->loaded_vmcs->nmi_known_unmasked)
			return;
6474 6475

		exit_intr_info = vmx_get_intr_info(&vmx->vcpu);
6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499
		unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
		vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
		/*
		 * SDM 3: 27.7.1.2 (September 2008)
		 * Re-set bit "block by NMI" before VM entry if vmexit caused by
		 * a guest IRET fault.
		 * SDM 3: 23.2.2 (September 2008)
		 * Bit 12 is undefined in any of the following cases:
		 *  If the VM exit sets the valid bit in the IDT-vectoring
		 *   information field.
		 *  If the VM exit is due to a double fault.
		 */
		if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
		    vector != DF_VECTOR && !idtv_info_valid)
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
		else
			vmx->loaded_vmcs->nmi_known_unmasked =
				!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
				  & GUEST_INTR_STATE_NMI);
	} else if (unlikely(vmx->loaded_vmcs->soft_vnmi_blocked))
		vmx->loaded_vmcs->vnmi_blocked_time +=
			ktime_to_ns(ktime_sub(ktime_get(),
					      vmx->loaded_vmcs->entry_time));
6500 6501
}

6502 6503 6504 6505
static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
				      u32 idt_vectoring_info,
				      int instr_len_field,
				      int error_code_field)
6506
{
6507 6508 6509
	u8 vector;
	int type;
	bool idtv_info_valid;
6510

6511
	idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
6512

6513 6514 6515
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
6516

6517 6518
	if (!idtv_info_valid)
		return;
6519

6520
	kvm_make_request(KVM_REQ_EVENT, vcpu);
6521

6522 6523
	vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
	type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
6524

6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536
	switch (type) {
	case INTR_TYPE_NMI_INTR:
		vcpu->arch.nmi_injected = true;
		/*
		 * SDM 3: 27.7.1.2 (September 2008)
		 * Clear bit "block by NMI" before VM entry if a NMI
		 * delivery faulted.
		 */
		vmx_set_nmi_mask(vcpu, false);
		break;
	case INTR_TYPE_SOFT_EXCEPTION:
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
6537
		fallthrough;
6538 6539 6540 6541 6542 6543 6544 6545 6546
	case INTR_TYPE_HARD_EXCEPTION:
		if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
			u32 err = vmcs_read32(error_code_field);
			kvm_requeue_exception_e(vcpu, vector, err);
		} else
			kvm_requeue_exception(vcpu, vector);
		break;
	case INTR_TYPE_SOFT_INTR:
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
6547
		fallthrough;
6548 6549 6550 6551 6552
	case INTR_TYPE_EXT_INTR:
		kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
		break;
	default:
		break;
6553
	}
6554 6555
}

6556
static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6557
{
6558 6559 6560
	__vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
				  VM_EXIT_INSTRUCTION_LEN,
				  IDT_VECTORING_ERROR_CODE);
6561 6562
}

6563
static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6564
{
6565 6566 6567 6568
	__vmx_complete_interrupts(vcpu,
				  vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
				  VM_ENTRY_INSTRUCTION_LEN,
				  VM_ENTRY_EXCEPTION_ERROR_CODE);
6569

6570
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6571 6572
}

6573
static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6574
{
6575 6576
	int i, nr_msrs;
	struct perf_guest_switch_msr *msrs;
6577

6578
	/* Note, nr_msrs may be garbage if perf_guest_get_msrs() returns NULL. */
6579 6580 6581
	msrs = perf_guest_get_msrs(&nr_msrs);
	if (!msrs)
		return;
6582

6583 6584 6585 6586 6587 6588
	for (i = 0; i < nr_msrs; i++)
		if (msrs[i].host == msrs[i].guest)
			clear_atomic_switch_msr(vmx, msrs[i].msr);
		else
			add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
					msrs[i].host, false);
6589
}
6590

6591
static void vmx_update_hv_timer(struct kvm_vcpu *vcpu)
6592 6593
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6594 6595
	u64 tscl;
	u32 delta_tsc;
6596

6597
	if (vmx->req_immediate_exit) {
6598 6599 6600
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, 0);
		vmx->loaded_vmcs->hv_timer_soft_disabled = false;
	} else if (vmx->hv_deadline_tsc != -1) {
6601 6602 6603 6604 6605 6606 6607
		tscl = rdtsc();
		if (vmx->hv_deadline_tsc > tscl)
			/* set_hv_timer ensures the delta fits in 32-bits */
			delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
				cpu_preemption_timer_multi);
		else
			delta_tsc = 0;
6608

6609 6610 6611 6612 6613
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
		vmx->loaded_vmcs->hv_timer_soft_disabled = false;
	} else if (!vmx->loaded_vmcs->hv_timer_soft_disabled) {
		vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, -1);
		vmx->loaded_vmcs->hv_timer_soft_disabled = true;
6614
	}
6615 6616
}

6617
void noinstr vmx_update_host_rsp(struct vcpu_vmx *vmx, unsigned long host_rsp)
6618
{
6619 6620 6621 6622
	if (unlikely(host_rsp != vmx->loaded_vmcs->host_state.rsp)) {
		vmx->loaded_vmcs->host_state.rsp = host_rsp;
		vmcs_writel(HOST_RSP, host_rsp);
	}
6623
}
6624

6625
static fastpath_t vmx_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
6626
{
6627
	switch (to_vmx(vcpu)->exit_reason.basic) {
6628 6629
	case EXIT_REASON_MSR_WRITE:
		return handle_fastpath_set_msr_irqoff(vcpu);
6630 6631
	case EXIT_REASON_PREEMPTION_TIMER:
		return handle_fastpath_preemption_timer(vcpu);
6632 6633 6634 6635 6636
	default:
		return EXIT_FASTPATH_NONE;
	}
}

6637 6638 6639
static noinstr void vmx_vcpu_enter_exit(struct kvm_vcpu *vcpu,
					struct vcpu_vmx *vmx)
{
6640
	kvm_guest_enter_irqoff();
6641 6642 6643 6644 6645 6646 6647

	/* L1D Flush includes CPU buffer clear to mitigate MDS */
	if (static_branch_unlikely(&vmx_l1d_should_flush))
		vmx_l1d_flush(vcpu);
	else if (static_branch_unlikely(&mds_user_clear))
		mds_clear_cpu_buffers();

6648 6649
	if (vcpu->arch.cr2 != native_read_cr2())
		native_write_cr2(vcpu->arch.cr2);
6650 6651 6652 6653

	vmx->fail = __vmx_vcpu_run(vmx, (unsigned long *)&vcpu->arch.regs,
				   vmx->loaded_vmcs->launched);

6654
	vcpu->arch.cr2 = native_read_cr2();
6655

6656
	kvm_guest_exit_irqoff();
6657 6658
}

6659
static fastpath_t vmx_vcpu_run(struct kvm_vcpu *vcpu)
6660 6661
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6662
	unsigned long cr4;
6663 6664 6665 6666 6667 6668

	/* Record the guest's net vcpu time for enforced NMI injections. */
	if (unlikely(!enable_vnmi &&
		     vmx->loaded_vmcs->soft_vnmi_blocked))
		vmx->loaded_vmcs->entry_time = ktime_get();

6669 6670 6671 6672 6673 6674
	/*
	 * Don't enter VMX if guest state is invalid, let the exit handler
	 * start emulation until we arrive back to a valid state.  Synthesize a
	 * consistency check VM-Exit due to invalid guest state and bail.
	 */
	if (unlikely(vmx->emulation_required)) {
6675
		vmx->fail = 0;
6676

6677 6678 6679 6680 6681 6682
		vmx->exit_reason.full = EXIT_REASON_INVALID_STATE;
		vmx->exit_reason.failed_vmentry = 1;
		kvm_register_mark_available(vcpu, VCPU_EXREG_EXIT_INFO_1);
		vmx->exit_qualification = ENTRY_FAIL_DEFAULT;
		kvm_register_mark_available(vcpu, VCPU_EXREG_EXIT_INFO_2);
		vmx->exit_intr_info = 0;
6683
		return EXIT_FASTPATH_NONE;
6684
	}
6685

6686 6687
	trace_kvm_entry(vcpu);

6688 6689 6690 6691 6692
	if (vmx->ple_window_dirty) {
		vmx->ple_window_dirty = false;
		vmcs_write32(PLE_WINDOW, vmx->ple_window);
	}

6693 6694 6695 6696 6697
	/*
	 * We did this in prepare_switch_to_guest, because it needs to
	 * be within srcu_read_lock.
	 */
	WARN_ON_ONCE(vmx->nested.need_vmcs12_to_shadow_sync);
6698

6699
	if (kvm_register_is_dirty(vcpu, VCPU_REGS_RSP))
6700
		vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6701
	if (kvm_register_is_dirty(vcpu, VCPU_REGS_RIP))
6702
		vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6703
	vcpu->arch.regs_dirty = 0;
6704 6705 6706 6707 6708 6709 6710

	cr4 = cr4_read_shadow();
	if (unlikely(cr4 != vmx->loaded_vmcs->host_state.cr4)) {
		vmcs_writel(HOST_CR4, cr4);
		vmx->loaded_vmcs->host_state.cr4 = cr4;
	}

6711 6712 6713 6714
	/* When KVM_DEBUGREG_WONT_EXIT, dr6 is accessible in guest. */
	if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
		set_debugreg(vcpu->arch.dr6, 6);

6715 6716 6717 6718 6719 6720 6721 6722
	/* When single-stepping over STI and MOV SS, we must clear the
	 * corresponding interruptibility bits in the guest state. Otherwise
	 * vmentry fails as it then expects bit 14 (BS) in pending debug
	 * exceptions being set, but that's not correct for the guest debugging
	 * case. */
	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
		vmx_set_interrupt_shadow(vcpu, 0);

6723
	kvm_load_guest_xsave_state(vcpu);
6724

6725 6726
	pt_guest_enter(vmx);

6727
	atomic_switch_perf_msrs(vmx);
6728 6729
	if (intel_pmu_lbr_is_enabled(vcpu))
		vmx_passthrough_lbr_msrs(vcpu);
6730

6731 6732
	if (enable_preemption_timer)
		vmx_update_hv_timer(vcpu);
6733

6734
	kvm_wait_lapic_expire(vcpu);
6735

6736 6737 6738 6739 6740 6741 6742 6743
	/*
	 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
	 * it's non-zero. Since vmentry is serialising on affected CPUs, there
	 * is no need to worry about the conditional branch over the wrmsr
	 * being speculatively taken.
	 */
	x86_spec_ctrl_set_guest(vmx->spec_ctrl, 0);

6744 6745
	/* The actual VMENTER/EXIT is in the .noinstr.text section. */
	vmx_vcpu_enter_exit(vcpu, vmx);
6746

6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761
	/*
	 * We do not use IBRS in the kernel. If this vCPU has used the
	 * SPEC_CTRL MSR it may have left it on; save the value and
	 * turn it off. This is much more efficient than blindly adding
	 * it to the atomic save/restore list. Especially as the former
	 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
	 *
	 * For non-nested case:
	 * If the L01 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 *
	 * For nested case:
	 * If the L02 MSR bitmap does not intercept the MSR, then we need to
	 * save it.
	 */
6762
	if (unlikely(!msr_write_intercepted(vmx, MSR_IA32_SPEC_CTRL)))
6763
		vmx->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
6764

6765
	x86_spec_ctrl_restore_host(vmx->spec_ctrl, 0);
6766

6767
	/* All fields are clean at this point */
6768
	if (static_branch_unlikely(&enable_evmcs)) {
6769 6770
		current_evmcs->hv_clean_fields |=
			HV_VMX_ENLIGHTENED_CLEAN_FIELD_ALL;
6771

6772
		current_evmcs->hv_vp_id = kvm_hv_get_vpindex(vcpu);
6773
	}
6774

6775 6776 6777
	/* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
	if (vmx->host_debugctlmsr)
		update_debugctlmsr(vmx->host_debugctlmsr);
6778

6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790
#ifndef CONFIG_X86_64
	/*
	 * The sysexit path does not restore ds/es, so we must set them to
	 * a reasonable value ourselves.
	 *
	 * We can't defer this to vmx_prepare_switch_to_host() since that
	 * function may be executed in interrupt context, which saves and
	 * restore segments around it, nullifying its effect.
	 */
	loadsegment(ds, __USER_DS);
	loadsegment(es, __USER_DS);
#endif
N
Nadav Har'El 已提交
6791

6792
	vcpu->arch.regs_avail &= ~VMX_REGS_LAZY_LOAD_SET;
6793

6794 6795
	pt_guest_exit(vmx);

6796
	kvm_load_host_xsave_state(vcpu);
6797

6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809
	if (is_guest_mode(vcpu)) {
		/*
		 * Track VMLAUNCH/VMRESUME that have made past guest state
		 * checking.
		 */
		if (vmx->nested.nested_run_pending &&
		    !vmx->exit_reason.failed_vmentry)
			++vcpu->stat.nested_run;

		vmx->nested.nested_run_pending = 0;
	}

6810
	vmx->idt_vectoring_info = 0;
6811

6812
	if (unlikely(vmx->fail)) {
6813
		vmx->exit_reason.full = 0xdead;
6814
		return EXIT_FASTPATH_NONE;
6815 6816
	}

6817 6818
	vmx->exit_reason.full = vmcs_read32(VM_EXIT_REASON);
	if (unlikely((u16)vmx->exit_reason.basic == EXIT_REASON_MCE_DURING_VMENTRY))
6819 6820
		kvm_machine_check();

6821 6822 6823
	if (likely(!vmx->exit_reason.failed_vmentry))
		vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);

6824
	trace_kvm_exit(vcpu, KVM_ISA_VMX);
6825

6826
	if (unlikely(vmx->exit_reason.failed_vmentry))
6827 6828
		return EXIT_FASTPATH_NONE;

6829
	vmx->loaded_vmcs->launched = 1;
6830

6831 6832
	vmx_recover_nmi_blocking(vmx);
	vmx_complete_interrupts(vmx);
6833

6834 6835 6836
	if (is_guest_mode(vcpu))
		return EXIT_FASTPATH_NONE;

6837
	return vmx_exit_handlers_fastpath(vcpu);
6838
}
6839

6840
static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6841
{
6842
	struct vcpu_vmx *vmx = to_vmx(vcpu);
N
Nadav Har'El 已提交
6843

6844 6845 6846 6847 6848 6849
	if (enable_pml)
		vmx_destroy_pml_buffer(vmx);
	free_vpid(vmx->vpid);
	nested_vmx_free_vcpu(vcpu);
	free_loaded_vmcs(vmx->loaded_vmcs);
}
N
Nadav Har'El 已提交
6850

6851
static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
6852
{
6853
	struct vmx_uret_msr *tsx_ctrl;
6854
	struct vcpu_vmx *vmx;
6855
	int i, err;
N
Nadav Har'El 已提交
6856

6857 6858
	BUILD_BUG_ON(offsetof(struct vcpu_vmx, vcpu) != 0);
	vmx = to_vmx(vcpu);
6859

6860
	err = -ENOMEM;
6861

6862
	vmx->vpid = allocate_vpid();
6863

6864
	/*
6865 6866 6867
	 * If PML is turned on, failure on enabling PML just results in failure
	 * of creating the vcpu, therefore we can simplify PML logic (by
	 * avoiding dealing with cases, such as enabling PML partially on vcpus
6868
	 * for the guest), etc.
6869
	 */
6870
	if (enable_pml) {
6871
		vmx->pml_pg = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
6872
		if (!vmx->pml_pg)
6873
			goto free_vpid;
6874
	}
N
Nadav Har'El 已提交
6875

6876
	for (i = 0; i < kvm_nr_uret_msrs; ++i)
6877
		vmx->guest_uret_msrs[i].mask = -1ull;
6878
	if (boot_cpu_has(X86_FEATURE_RTM)) {
6879 6880 6881 6882 6883
		/*
		 * TSX_CTRL_CPUID_CLEAR is handled in the CPUID interception.
		 * Keep the host value unchanged to avoid changing CPUID bits
		 * under the host kernel's feet.
		 */
6884 6885
		tsx_ctrl = vmx_find_uret_msr(vmx, MSR_IA32_TSX_CTRL);
		if (tsx_ctrl)
6886
			tsx_ctrl->mask = ~(u64)TSX_CTRL_CPUID_CLEAR;
6887 6888
	}

6889 6890
	err = alloc_loaded_vmcs(&vmx->vmcs01);
	if (err < 0)
6891
		goto free_pml;
6892

6893 6894 6895 6896 6897 6898 6899 6900 6901 6902 6903 6904 6905
	/*
	 * Use Hyper-V 'Enlightened MSR Bitmap' feature when KVM runs as a
	 * nested (L1) hypervisor and Hyper-V in L0 supports it. Enable the
	 * feature only for vmcs01, KVM currently isn't equipped to realize any
	 * performance benefits from enabling it for vmcs02.
	 */
	if (IS_ENABLED(CONFIG_HYPERV) && static_branch_unlikely(&enable_evmcs) &&
	    (ms_hyperv.nested_features & HV_X64_NESTED_MSR_BITMAP)) {
		struct hv_enlightened_vmcs *evmcs = (void *)vmx->vmcs01.vmcs;

		evmcs->hv_enlightenments_control.msr_bitmap = 1;
	}

6906 6907 6908 6909
	/* The MSR bitmap starts with all ones */
	bitmap_fill(vmx->shadow_msr_intercept.read, MAX_POSSIBLE_PASSTHROUGH_MSRS);
	bitmap_fill(vmx->shadow_msr_intercept.write, MAX_POSSIBLE_PASSTHROUGH_MSRS);

6910
	vmx_disable_intercept_for_msr(vcpu, MSR_IA32_TSC, MSR_TYPE_R);
6911
#ifdef CONFIG_X86_64
6912 6913 6914
	vmx_disable_intercept_for_msr(vcpu, MSR_FS_BASE, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(vcpu, MSR_GS_BASE, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(vcpu, MSR_KERNEL_GS_BASE, MSR_TYPE_RW);
6915
#endif
6916 6917 6918
	vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_CS, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_ESP, MSR_TYPE_RW);
	vmx_disable_intercept_for_msr(vcpu, MSR_IA32_SYSENTER_EIP, MSR_TYPE_RW);
6919
	if (kvm_cstate_in_guest(vcpu->kvm)) {
6920 6921 6922 6923
		vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C1_RES, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C3_RESIDENCY, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C6_RESIDENCY, MSR_TYPE_R);
		vmx_disable_intercept_for_msr(vcpu, MSR_CORE_C7_RESIDENCY, MSR_TYPE_R);
6924
	}
N
Nadav Har'El 已提交
6925

6926
	vmx->loaded_vmcs = &vmx->vmcs01;
6927

6928
	if (cpu_need_virtualize_apic_accesses(vcpu)) {
6929
		err = alloc_apic_access_page(vcpu->kvm);
6930 6931 6932 6933 6934
		if (err)
			goto free_vmcs;
	}

	if (enable_ept && !enable_unrestricted_guest) {
6935
		err = init_rmode_identity_map(vcpu->kvm);
6936 6937 6938
		if (err)
			goto free_vmcs;
	}
N
Nadav Har'El 已提交
6939

6940
	return 0;
N
Nadav Har'El 已提交
6941

6942 6943 6944 6945
free_vmcs:
	free_loaded_vmcs(vmx->loaded_vmcs);
free_pml:
	vmx_destroy_pml_buffer(vmx);
6946
free_vpid:
6947
	free_vpid(vmx->vpid);
6948
	return err;
6949
}
6950

6951 6952
#define L1TF_MSG_SMT "L1TF CPU bug present and SMT on, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
#define L1TF_MSG_L1D "L1TF CPU bug present and virtualization mitigation disabled, data leak possible. See CVE-2018-3646 and https://www.kernel.org/doc/html/latest/admin-guide/hw-vuln/l1tf.html for details.\n"
6953

6954 6955 6956 6957
static int vmx_vm_init(struct kvm *kvm)
{
	if (!ple_gap)
		kvm->arch.pause_in_guest = true;
6958

6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971
	if (boot_cpu_has(X86_BUG_L1TF) && enable_ept) {
		switch (l1tf_mitigation) {
		case L1TF_MITIGATION_OFF:
		case L1TF_MITIGATION_FLUSH_NOWARN:
			/* 'I explicitly don't care' is set */
			break;
		case L1TF_MITIGATION_FLUSH:
		case L1TF_MITIGATION_FLUSH_NOSMT:
		case L1TF_MITIGATION_FULL:
			/*
			 * Warn upon starting the first VM in a potentially
			 * insecure environment.
			 */
6972
			if (sched_smt_active())
6973 6974 6975 6976 6977 6978 6979 6980 6981 6982
				pr_warn_once(L1TF_MSG_SMT);
			if (l1tf_vmx_mitigation == VMENTER_L1D_FLUSH_NEVER)
				pr_warn_once(L1TF_MSG_L1D);
			break;
		case L1TF_MITIGATION_FULL_FORCE:
			/* Flush is enforced */
			break;
		}
	}
	return 0;
N
Nadav Har'El 已提交
6983 6984
}

6985
static int __init vmx_check_processor_compat(void)
6986
{
6987 6988
	struct vmcs_config vmcs_conf;
	struct vmx_capability vmx_cap;
6989

6990 6991 6992 6993 6994 6995
	if (!this_cpu_has(X86_FEATURE_MSR_IA32_FEAT_CTL) ||
	    !this_cpu_has(X86_FEATURE_VMX)) {
		pr_err("kvm: VMX is disabled on CPU %d\n", smp_processor_id());
		return -EIO;
	}

6996
	if (setup_vmcs_config(&vmcs_conf, &vmx_cap) < 0)
6997
		return -EIO;
6998
	if (nested)
6999
		nested_vmx_setup_ctls_msrs(&vmcs_conf.nested, vmx_cap.ept);
7000 7001 7002
	if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
		printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
				smp_processor_id());
7003
		return -EIO;
7004
	}
7005
	return 0;
7006 7007
}

7008
static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
7009
{
7010
	u8 cache;
7011

7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027
	/* We wanted to honor guest CD/MTRR/PAT, but doing so could result in
	 * memory aliases with conflicting memory types and sometimes MCEs.
	 * We have to be careful as to what are honored and when.
	 *
	 * For MMIO, guest CD/MTRR are ignored.  The EPT memory type is set to
	 * UC.  The effective memory type is UC or WC depending on guest PAT.
	 * This was historically the source of MCEs and we want to be
	 * conservative.
	 *
	 * When there is no need to deal with noncoherent DMA (e.g., no VT-d
	 * or VT-d has snoop control), guest CD/MTRR/PAT are all ignored.  The
	 * EPT memory type is set to WB.  The effective memory type is forced
	 * WB.
	 *
	 * Otherwise, we trust guest.  Guest CD/MTRR/PAT are all honored.  The
	 * EPT memory type is used to emulate guest CD/MTRR.
7028
	 */
7029

7030 7031
	if (is_mmio)
		return MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
7032

7033 7034
	if (!kvm_arch_has_noncoherent_dma(vcpu->kvm))
		return (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT) | VMX_EPT_IPAT_BIT;
7035

7036 7037 7038 7039 7040
	if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
		if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
			cache = MTRR_TYPE_WRBACK;
		else
			cache = MTRR_TYPE_UNCACHABLE;
7041

7042 7043
		return (cache << VMX_EPT_MT_EPTE_SHIFT) | VMX_EPT_IPAT_BIT;
	}
7044

7045
	return kvm_mtrr_get_guest_memory_type(vcpu, gfn) << VMX_EPT_MT_EPTE_SHIFT;
7046
}
7047

7048
static void vmcs_set_secondary_exec_control(struct vcpu_vmx *vmx, u32 new_ctl)
7049
{
7050
	/*
7051 7052 7053 7054
	 * These bits in the secondary execution controls field
	 * are dynamic, the others are mostly based on the hypervisor
	 * architecture and the guest's CPUID.  Do not touch the
	 * dynamic bits.
7055
	 */
7056 7057 7058 7059 7060
	u32 mask =
		SECONDARY_EXEC_SHADOW_VMCS |
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
		SECONDARY_EXEC_DESC;
7061

7062
	u32 cur_ctl = secondary_exec_controls_get(vmx);
7063

7064
	secondary_exec_controls_set(vmx, (new_ctl & ~mask) | (cur_ctl & mask));
7065 7066
}

N
Nadav Har'El 已提交
7067
/*
7068 7069
 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
 * (indicating "allowed-1") if they are supported in the guest's CPUID.
N
Nadav Har'El 已提交
7070
 */
7071
static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
N
Nadav Har'El 已提交
7072 7073
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
7074
	struct kvm_cpuid_entry2 *entry;
N
Nadav Har'El 已提交
7075

7076 7077
	vmx->nested.msrs.cr0_fixed1 = 0xffffffff;
	vmx->nested.msrs.cr4_fixed1 = X86_CR4_PCE;
7078

7079 7080 7081 7082
#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do {		\
	if (entry && (entry->_reg & (_cpuid_mask)))			\
		vmx->nested.msrs.cr4_fixed1 |= (_cr4_mask);	\
} while (0)
7083

7084
	entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098
	cr4_fixed1_update(X86_CR4_VME,        edx, feature_bit(VME));
	cr4_fixed1_update(X86_CR4_PVI,        edx, feature_bit(VME));
	cr4_fixed1_update(X86_CR4_TSD,        edx, feature_bit(TSC));
	cr4_fixed1_update(X86_CR4_DE,         edx, feature_bit(DE));
	cr4_fixed1_update(X86_CR4_PSE,        edx, feature_bit(PSE));
	cr4_fixed1_update(X86_CR4_PAE,        edx, feature_bit(PAE));
	cr4_fixed1_update(X86_CR4_MCE,        edx, feature_bit(MCE));
	cr4_fixed1_update(X86_CR4_PGE,        edx, feature_bit(PGE));
	cr4_fixed1_update(X86_CR4_OSFXSR,     edx, feature_bit(FXSR));
	cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, feature_bit(XMM));
	cr4_fixed1_update(X86_CR4_VMXE,       ecx, feature_bit(VMX));
	cr4_fixed1_update(X86_CR4_SMXE,       ecx, feature_bit(SMX));
	cr4_fixed1_update(X86_CR4_PCIDE,      ecx, feature_bit(PCID));
	cr4_fixed1_update(X86_CR4_OSXSAVE,    ecx, feature_bit(XSAVE));
7099

7100
	entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7101 7102 7103 7104 7105 7106
	cr4_fixed1_update(X86_CR4_FSGSBASE,   ebx, feature_bit(FSGSBASE));
	cr4_fixed1_update(X86_CR4_SMEP,       ebx, feature_bit(SMEP));
	cr4_fixed1_update(X86_CR4_SMAP,       ebx, feature_bit(SMAP));
	cr4_fixed1_update(X86_CR4_PKE,        ecx, feature_bit(PKU));
	cr4_fixed1_update(X86_CR4_UMIP,       ecx, feature_bit(UMIP));
	cr4_fixed1_update(X86_CR4_LA57,       ecx, feature_bit(LA57));
7107

7108 7109
#undef cr4_fixed1_update
}
7110

7111 7112 7113
static void nested_vmx_entry_exit_ctls_update(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
7114

7115 7116
	if (kvm_mpx_supported()) {
		bool mpx_enabled = guest_cpuid_has(vcpu, X86_FEATURE_MPX);
N
Nadav Har'El 已提交
7117

7118 7119 7120 7121 7122 7123 7124
		if (mpx_enabled) {
			vmx->nested.msrs.entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
			vmx->nested.msrs.exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
		} else {
			vmx->nested.msrs.entry_ctls_high &= ~VM_ENTRY_LOAD_BNDCFGS;
			vmx->nested.msrs.exit_ctls_high &= ~VM_EXIT_CLEAR_BNDCFGS;
		}
7125
	}
7126
}
N
Nadav Har'El 已提交
7127

7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144
static void update_intel_pt_cfg(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct kvm_cpuid_entry2 *best = NULL;
	int i;

	for (i = 0; i < PT_CPUID_LEAVES; i++) {
		best = kvm_find_cpuid_entry(vcpu, 0x14, i);
		if (!best)
			return;
		vmx->pt_desc.caps[CPUID_EAX + i*PT_CPUID_REGS_NUM] = best->eax;
		vmx->pt_desc.caps[CPUID_EBX + i*PT_CPUID_REGS_NUM] = best->ebx;
		vmx->pt_desc.caps[CPUID_ECX + i*PT_CPUID_REGS_NUM] = best->ecx;
		vmx->pt_desc.caps[CPUID_EDX + i*PT_CPUID_REGS_NUM] = best->edx;
	}

	/* Get the number of configurable Address Ranges for filtering */
7145
	vmx->pt_desc.num_address_ranges = intel_pt_validate_cap(vmx->pt_desc.caps,
7146 7147 7148 7149
						PT_CAP_num_address_ranges);

	/* Initialize and clear the no dependency bits */
	vmx->pt_desc.ctl_bitmask = ~(RTIT_CTL_TRACEEN | RTIT_CTL_OS |
7150 7151
			RTIT_CTL_USR | RTIT_CTL_TSC_EN | RTIT_CTL_DISRETC |
			RTIT_CTL_BRANCH_EN);
7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168

	/*
	 * If CPUID.(EAX=14H,ECX=0):EBX[0]=1 CR3Filter can be set otherwise
	 * will inject an #GP
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_cr3_filtering))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_CR3EN;

	/*
	 * If CPUID.(EAX=14H,ECX=0):EBX[1]=1 CYCEn, CycThresh and
	 * PSBFreq can be set
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_psb_cyc))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_CYCLEACC |
				RTIT_CTL_CYC_THRESH | RTIT_CTL_PSB_FREQ);

	/*
7169
	 * If CPUID.(EAX=14H,ECX=0):EBX[3]=1 MTCEn and MTCFreq can be set
7170 7171 7172
	 */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_mtc))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_MTC_EN |
7173
					      RTIT_CTL_MTC_RANGE);
7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187

	/* If CPUID.(EAX=14H,ECX=0):EBX[4]=1 FUPonPTW and PTWEn can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_ptwrite))
		vmx->pt_desc.ctl_bitmask &= ~(RTIT_CTL_FUP_ON_PTW |
							RTIT_CTL_PTW_EN);

	/* If CPUID.(EAX=14H,ECX=0):EBX[5]=1 PwrEvEn can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_power_event_trace))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_PWR_EVT_EN;

	/* If CPUID.(EAX=14H,ECX=0):ECX[0]=1 ToPA can be set */
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_topa_output))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_TOPA;

I
Ingo Molnar 已提交
7188
	/* If CPUID.(EAX=14H,ECX=0):ECX[3]=1 FabricEn can be set */
7189 7190 7191 7192
	if (intel_pt_validate_cap(vmx->pt_desc.caps, PT_CAP_output_subsys))
		vmx->pt_desc.ctl_bitmask &= ~RTIT_CTL_FABRIC_EN;

	/* unmask address range configure area */
7193
	for (i = 0; i < vmx->pt_desc.num_address_ranges; i++)
7194
		vmx->pt_desc.ctl_bitmask &= ~(0xfULL << (32 + i * 4));
7195 7196
}

7197
static void vmx_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
7198 7199
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
N
Nadav Har'El 已提交
7200

7201 7202 7203
	/* xsaves_enabled is recomputed in vmx_compute_secondary_exec_control(). */
	vcpu->arch.xsaves_enabled = false;

7204 7205
	vmx_setup_uret_msrs(vmx);

7206 7207 7208
	if (cpu_has_secondary_exec_ctrls())
		vmcs_set_secondary_exec_control(vmx,
						vmx_secondary_exec_control(vmx));
N
Nadav Har'El 已提交
7209

7210 7211
	if (nested_vmx_allowed(vcpu))
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7212 7213
			FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
			FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX;
7214 7215
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7216 7217
			~(FEAT_CTL_VMX_ENABLED_INSIDE_SMX |
			  FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX);
7218

7219 7220 7221
	if (nested_vmx_allowed(vcpu)) {
		nested_vmx_cr_fixed1_bits_update(vcpu);
		nested_vmx_entry_exit_ctls_update(vcpu);
7222
	}
7223 7224 7225 7226

	if (boot_cpu_has(X86_FEATURE_INTEL_PT) &&
			guest_cpuid_has(vcpu, X86_FEATURE_INTEL_PT))
		update_intel_pt_cfg(vcpu);
7227 7228

	if (boot_cpu_has(X86_FEATURE_RTM)) {
7229
		struct vmx_uret_msr *msr;
7230
		msr = vmx_find_uret_msr(vmx, MSR_IA32_TSX_CTRL);
7231 7232
		if (msr) {
			bool enabled = guest_cpuid_has(vcpu, X86_FEATURE_RTM);
7233
			vmx_set_guest_uret_msr(vmx, msr, enabled ? 0 : TSX_CTRL_RTM_DISABLE);
7234 7235
		}
	}
7236

7237 7238
	set_cr4_guest_host_mask(vmx);

7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251
	vmx_write_encls_bitmap(vcpu, NULL);
	if (guest_cpuid_has(vcpu, X86_FEATURE_SGX))
		vmx->msr_ia32_feature_control_valid_bits |= FEAT_CTL_SGX_ENABLED;
	else
		vmx->msr_ia32_feature_control_valid_bits &= ~FEAT_CTL_SGX_ENABLED;

	if (guest_cpuid_has(vcpu, X86_FEATURE_SGX_LC))
		vmx->msr_ia32_feature_control_valid_bits |=
			FEAT_CTL_SGX_LC_ENABLED;
	else
		vmx->msr_ia32_feature_control_valid_bits &=
			~FEAT_CTL_SGX_LC_ENABLED;

7252
	/* Refresh #PF interception to account for MAXPHYADDR changes. */
7253
	vmx_update_exception_bitmap(vcpu);
7254
}
7255

7256
static __init void vmx_set_cpu_caps(void)
7257
{
7258 7259 7260 7261 7262 7263 7264
	kvm_set_cpu_caps();

	/* CPUID 0x1 */
	if (nested)
		kvm_cpu_cap_set(X86_FEATURE_VMX);

	/* CPUID 0x7 */
7265 7266
	if (kvm_mpx_supported())
		kvm_cpu_cap_check_and_set(X86_FEATURE_MPX);
7267 7268
	if (!cpu_has_vmx_invpcid())
		kvm_cpu_cap_clear(X86_FEATURE_INVPCID);
7269 7270
	if (vmx_pt_mode_is_host_guest())
		kvm_cpu_cap_check_and_set(X86_FEATURE_INTEL_PT);
7271

7272 7273 7274 7275 7276 7277 7278
	if (!enable_sgx) {
		kvm_cpu_cap_clear(X86_FEATURE_SGX);
		kvm_cpu_cap_clear(X86_FEATURE_SGX_LC);
		kvm_cpu_cap_clear(X86_FEATURE_SGX1);
		kvm_cpu_cap_clear(X86_FEATURE_SGX2);
	}

7279 7280 7281
	if (vmx_umip_emulated())
		kvm_cpu_cap_set(X86_FEATURE_UMIP);

7282
	/* CPUID 0xD.1 */
7283
	supported_xss = 0;
7284
	if (!cpu_has_vmx_xsaves())
7285 7286
		kvm_cpu_cap_clear(X86_FEATURE_XSAVES);

7287 7288
	/* CPUID 0x80000001 and 0x7 (RDPID) */
	if (!cpu_has_vmx_rdtscp()) {
7289
		kvm_cpu_cap_clear(X86_FEATURE_RDTSCP);
7290 7291
		kvm_cpu_cap_clear(X86_FEATURE_RDPID);
	}
7292

7293
	if (cpu_has_vmx_waitpkg())
7294
		kvm_cpu_cap_check_and_set(X86_FEATURE_WAITPKG);
N
Nadav Har'El 已提交
7295 7296
}

7297
static void vmx_request_immediate_exit(struct kvm_vcpu *vcpu)
7298
{
7299
	to_vmx(vcpu)->req_immediate_exit = true;
7300 7301
}

7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326 7327 7328 7329 7330 7331
static int vmx_check_intercept_io(struct kvm_vcpu *vcpu,
				  struct x86_instruction_info *info)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	unsigned short port;
	bool intercept;
	int size;

	if (info->intercept == x86_intercept_in ||
	    info->intercept == x86_intercept_ins) {
		port = info->src_val;
		size = info->dst_bytes;
	} else {
		port = info->dst_val;
		size = info->src_bytes;
	}

	/*
	 * If the 'use IO bitmaps' VM-execution control is 0, IO instruction
	 * VM-exits depend on the 'unconditional IO exiting' VM-execution
	 * control.
	 *
	 * Otherwise, IO instruction VM-exits are controlled by the IO bitmaps.
	 */
	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
		intercept = nested_cpu_has(vmcs12,
					   CPU_BASED_UNCOND_IO_EXITING);
	else
		intercept = nested_vmx_check_io_bitmaps(vcpu, port, size);

7332
	/* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED.  */
7333 7334 7335
	return intercept ? X86EMUL_UNHANDLEABLE : X86EMUL_CONTINUE;
}

7336 7337
static int vmx_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
7338 7339
			       enum x86_intercept_stage stage,
			       struct x86_exception *exception)
7340
{
P
Paolo Bonzini 已提交
7341 7342
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

7343
	switch (info->intercept) {
P
Paolo Bonzini 已提交
7344 7345 7346
	/*
	 * RDPID causes #UD if disabled through secondary execution controls.
	 * Because it is marked as EmulateOnUD, we need to intercept it here.
7347
	 * Note, RDPID is hidden behind ENABLE_RDTSCP.
P
Paolo Bonzini 已提交
7348
	 */
7349
	case x86_intercept_rdpid:
7350
		if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_RDTSCP)) {
7351 7352
			exception->vector = UD_VECTOR;
			exception->error_code_valid = false;
7353 7354 7355 7356 7357 7358 7359 7360 7361
			return X86EMUL_PROPAGATE_FAULT;
		}
		break;

	case x86_intercept_in:
	case x86_intercept_ins:
	case x86_intercept_out:
	case x86_intercept_outs:
		return vmx_check_intercept_io(vcpu, info);
P
Paolo Bonzini 已提交
7362

7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376
	case x86_intercept_lgdt:
	case x86_intercept_lidt:
	case x86_intercept_lldt:
	case x86_intercept_ltr:
	case x86_intercept_sgdt:
	case x86_intercept_sidt:
	case x86_intercept_sldt:
	case x86_intercept_str:
		if (!nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC))
			return X86EMUL_CONTINUE;

		/* FIXME: produce nested vmexit and return X86EMUL_INTERCEPTED.  */
		break;

P
Paolo Bonzini 已提交
7377
	/* TODO: check more intercepts... */
7378 7379 7380 7381
	default:
		break;
	}

7382
	return X86EMUL_UNHANDLEABLE;
7383 7384
}

7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403
#ifdef CONFIG_X86_64
/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
static inline int u64_shl_div_u64(u64 a, unsigned int shift,
				  u64 divisor, u64 *result)
{
	u64 low = a << shift, high = a >> (64 - shift);

	/* To avoid the overflow on divq */
	if (high >= divisor)
		return 1;

	/* Low hold the result, high hold rem which is discarded */
	asm("divq %2\n\t" : "=a" (low), "=d" (high) :
	    "rm" (divisor), "0" (low), "1" (high));
	*result = low;

	return 0;
}

7404 7405
static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc,
			    bool *expired)
7406
{
7407
	struct vcpu_vmx *vmx;
7408
	u64 tscl, guest_tscl, delta_tsc, lapic_timer_advance_cycles;
7409
	struct kvm_timer *ktimer = &vcpu->arch.apic->lapic_timer;
7410 7411 7412 7413 7414

	vmx = to_vmx(vcpu);
	tscl = rdtsc();
	guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
	delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
7415 7416
	lapic_timer_advance_cycles = nsec_to_cycles(vcpu,
						    ktimer->timer_advance_ns);
7417 7418 7419 7420 7421

	if (delta_tsc > lapic_timer_advance_cycles)
		delta_tsc -= lapic_timer_advance_cycles;
	else
		delta_tsc = 0;
7422 7423

	/* Convert to host delta tsc if tsc scaling is enabled */
7424
	if (vcpu->arch.l1_tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
7425
	    delta_tsc && u64_shl_div_u64(delta_tsc,
7426
				kvm_tsc_scaling_ratio_frac_bits,
7427
				vcpu->arch.l1_tsc_scaling_ratio, &delta_tsc))
7428 7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439
		return -ERANGE;

	/*
	 * If the delta tsc can't fit in the 32 bit after the multi shift,
	 * we can't use the preemption timer.
	 * It's possible that it fits on later vmentries, but checking
	 * on every vmentry is costly so we just use an hrtimer.
	 */
	if (delta_tsc >> (cpu_preemption_timer_multi + 32))
		return -ERANGE;

	vmx->hv_deadline_tsc = tscl + delta_tsc;
7440 7441
	*expired = !delta_tsc;
	return 0;
7442 7443 7444 7445
}

static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
{
7446
	to_vmx(vcpu)->hv_deadline_tsc = -1;
7447 7448 7449
}
#endif

7450
static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
7451
{
7452
	if (!kvm_pause_in_guest(vcpu->kvm))
R
Radim Krčmář 已提交
7453
		shrink_ple_window(vcpu);
7454 7455
}

7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467 7468 7469 7470 7471 7472 7473 7474 7475
void vmx_update_cpu_dirty_logging(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (is_guest_mode(vcpu)) {
		vmx->nested.update_vmcs01_cpu_dirty_logging = true;
		return;
	}

	/*
	 * Note, cpu_dirty_logging_count can be changed concurrent with this
	 * code, but in that case another update request will be made and so
	 * the guest will never run with a stale PML value.
	 */
	if (vcpu->kvm->arch.cpu_dirty_logging_count)
		secondary_exec_controls_setbit(vmx, SECONDARY_EXEC_ENABLE_PML);
	else
		secondary_exec_controls_clearbit(vmx, SECONDARY_EXEC_ENABLE_PML);
}

7476 7477 7478 7479 7480
static int vmx_pre_block(struct kvm_vcpu *vcpu)
{
	if (pi_pre_block(vcpu))
		return 1;

7481 7482 7483
	if (kvm_lapic_hv_timer_in_use(vcpu))
		kvm_lapic_switch_to_sw_timer(vcpu);

7484 7485 7486 7487 7488
	return 0;
}

static void vmx_post_block(struct kvm_vcpu *vcpu)
{
7489
	if (kvm_x86_ops.set_hv_timer)
7490 7491
		kvm_lapic_switch_to_hv_timer(vcpu);

7492 7493 7494
	pi_post_block(vcpu);
}

7495 7496 7497 7498
static void vmx_setup_mce(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.mcg_cap & MCG_LMCE_P)
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
7499
			FEAT_CTL_LMCE_ENABLED;
7500 7501
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
7502
			~FEAT_CTL_LMCE_ENABLED;
7503 7504
}

7505
static int vmx_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
7506
{
7507 7508
	/* we need a nested vmexit to enter SMM, postpone if run is pending */
	if (to_vmx(vcpu)->nested.nested_run_pending)
7509
		return -EBUSY;
7510
	return !is_smm(vcpu);
7511 7512
}

7513
static int vmx_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
7514
{
7515 7516 7517 7518 7519 7520 7521 7522
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	vmx->nested.smm.guest_mode = is_guest_mode(vcpu);
	if (vmx->nested.smm.guest_mode)
		nested_vmx_vmexit(vcpu, -1, 0, 0);

	vmx->nested.smm.vmxon = vmx->nested.vmxon;
	vmx->nested.vmxon = false;
7523
	vmx_clear_hlt(vcpu);
7524 7525 7526
	return 0;
}

7527
static int vmx_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
7528
{
7529 7530 7531 7532 7533 7534 7535 7536 7537
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int ret;

	if (vmx->nested.smm.vmxon) {
		vmx->nested.vmxon = true;
		vmx->nested.smm.vmxon = false;
	}

	if (vmx->nested.smm.guest_mode) {
7538
		ret = nested_vmx_enter_non_root_mode(vcpu, false);
7539 7540 7541 7542 7543
		if (ret)
			return ret;

		vmx->nested.smm.guest_mode = false;
	}
7544 7545 7546
	return 0;
}

7547
static void vmx_enable_smi_window(struct kvm_vcpu *vcpu)
7548
{
7549
	/* RSM will cause a vmexit anyway.  */
7550 7551
}

7552 7553
static bool vmx_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
{
7554
	return to_vmx(vcpu)->nested.vmxon && !is_guest_mode(vcpu);
7555 7556
}

7557 7558 7559 7560 7561 7562 7563 7564 7565 7566
static void vmx_migrate_timers(struct kvm_vcpu *vcpu)
{
	if (is_guest_mode(vcpu)) {
		struct hrtimer *timer = &to_vmx(vcpu)->nested.preemption_timer;

		if (hrtimer_try_to_cancel(timer) == 1)
			hrtimer_start_expires(timer, HRTIMER_MODE_ABS_PINNED);
	}
}

7567
static void hardware_unsetup(void)
7568
{
7569 7570
	kvm_set_posted_intr_wakeup_handler(NULL);

7571 7572 7573 7574 7575 7576 7577 7578 7579
	if (nested)
		nested_vmx_hardware_unsetup();

	free_kvm_area();
}

static bool vmx_check_apicv_inhibit_reasons(ulong bit)
{
	ulong supported = BIT(APICV_INHIBIT_REASON_DISABLE) |
7580
			  BIT(APICV_INHIBIT_REASON_ABSENT) |
7581 7582
			  BIT(APICV_INHIBIT_REASON_HYPERV) |
			  BIT(APICV_INHIBIT_REASON_BLOCKIRQ);
7583 7584 7585 7586

	return supported & BIT(bit);
}

7587
static struct kvm_x86_ops vmx_x86_ops __initdata = {
7588 7589
	.name = "kvm_intel",

7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600 7601 7602 7603 7604 7605 7606 7607
	.hardware_unsetup = hardware_unsetup,

	.hardware_enable = hardware_enable,
	.hardware_disable = hardware_disable,
	.cpu_has_accelerated_tpr = report_flexpriority,
	.has_emulated_msr = vmx_has_emulated_msr,

	.vm_size = sizeof(struct kvm_vmx),
	.vm_init = vmx_vm_init,

	.vcpu_create = vmx_create_vcpu,
	.vcpu_free = vmx_free_vcpu,
	.vcpu_reset = vmx_vcpu_reset,

	.prepare_guest_switch = vmx_prepare_switch_to_guest,
	.vcpu_load = vmx_vcpu_load,
	.vcpu_put = vmx_vcpu_put,

7608
	.update_exception_bitmap = vmx_update_exception_bitmap,
7609 7610 7611 7612 7613 7614 7615 7616 7617
	.get_msr_feature = vmx_get_msr_feature,
	.get_msr = vmx_get_msr,
	.set_msr = vmx_set_msr,
	.get_segment_base = vmx_get_segment_base,
	.get_segment = vmx_get_segment,
	.set_segment = vmx_set_segment,
	.get_cpl = vmx_get_cpl,
	.get_cs_db_l_bits = vmx_get_cs_db_l_bits,
	.set_cr0 = vmx_set_cr0,
7618
	.is_valid_cr4 = vmx_is_valid_cr4,
7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629
	.set_cr4 = vmx_set_cr4,
	.set_efer = vmx_set_efer,
	.get_idt = vmx_get_idt,
	.set_idt = vmx_set_idt,
	.get_gdt = vmx_get_gdt,
	.set_gdt = vmx_set_gdt,
	.set_dr7 = vmx_set_dr7,
	.sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
	.cache_reg = vmx_cache_reg,
	.get_rflags = vmx_get_rflags,
	.set_rflags = vmx_set_rflags,
M
Marc Orr 已提交
7630
	.get_if_flag = vmx_get_if_flag,
7631

7632
	.tlb_flush_all = vmx_flush_tlb_all,
7633
	.tlb_flush_current = vmx_flush_tlb_current,
7634
	.tlb_flush_gva = vmx_flush_tlb_gva,
7635
	.tlb_flush_guest = vmx_flush_tlb_guest,
7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649 7650 7651

	.run = vmx_vcpu_run,
	.handle_exit = vmx_handle_exit,
	.skip_emulated_instruction = vmx_skip_emulated_instruction,
	.update_emulated_instruction = vmx_update_emulated_instruction,
	.set_interrupt_shadow = vmx_set_interrupt_shadow,
	.get_interrupt_shadow = vmx_get_interrupt_shadow,
	.patch_hypercall = vmx_patch_hypercall,
	.set_irq = vmx_inject_irq,
	.set_nmi = vmx_inject_nmi,
	.queue_exception = vmx_queue_exception,
	.cancel_injection = vmx_cancel_injection,
	.interrupt_allowed = vmx_interrupt_allowed,
	.nmi_allowed = vmx_nmi_allowed,
	.get_nmi_mask = vmx_get_nmi_mask,
	.set_nmi_mask = vmx_set_nmi_mask,
7652 7653 7654
	.enable_nmi_window = vmx_enable_nmi_window,
	.enable_irq_window = vmx_enable_irq_window,
	.update_cr8_intercept = vmx_update_cr8_intercept,
7655 7656 7657 7658 7659 7660 7661 7662 7663 7664 7665
	.set_virtual_apic_mode = vmx_set_virtual_apic_mode,
	.set_apic_access_page_addr = vmx_set_apic_access_page_addr,
	.refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
	.load_eoi_exitmap = vmx_load_eoi_exitmap,
	.apicv_post_state_restore = vmx_apicv_post_state_restore,
	.check_apicv_inhibit_reasons = vmx_check_apicv_inhibit_reasons,
	.hwapic_irr_update = vmx_hwapic_irr_update,
	.hwapic_isr_update = vmx_hwapic_isr_update,
	.guest_apic_has_interrupt = vmx_guest_apic_has_interrupt,
	.sync_pir_to_irr = vmx_sync_pir_to_irr,
	.deliver_posted_interrupt = vmx_deliver_posted_interrupt,
7666
	.dy_apicv_has_pending_interrupt = pi_has_pending_interrupt,
7667 7668 7669 7670 7671 7672 7673

	.set_tss_addr = vmx_set_tss_addr,
	.set_identity_map_addr = vmx_set_identity_map_addr,
	.get_mt_mask = vmx_get_mt_mask,

	.get_exit_info = vmx_get_exit_info,

7674
	.vcpu_after_set_cpuid = vmx_vcpu_after_set_cpuid,
7675 7676 7677

	.has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,

7678 7679
	.get_l2_tsc_offset = vmx_get_l2_tsc_offset,
	.get_l2_tsc_multiplier = vmx_get_l2_tsc_multiplier,
7680
	.write_tsc_offset = vmx_write_tsc_offset,
7681
	.write_tsc_multiplier = vmx_write_tsc_multiplier,
7682 7683 7684 7685 7686 7687 7688 7689 7690 7691

	.load_mmu_pgd = vmx_load_mmu_pgd,

	.check_intercept = vmx_check_intercept,
	.handle_exit_irqoff = vmx_handle_exit_irqoff,

	.request_immediate_exit = vmx_request_immediate_exit,

	.sched_in = vmx_sched_in,

7692
	.cpu_dirty_log_size = PML_ENTITY_NUM,
7693
	.update_cpu_dirty_logging = vmx_update_cpu_dirty_logging,
7694 7695 7696 7697 7698

	.pre_block = vmx_pre_block,
	.post_block = vmx_post_block,

	.pmu_ops = &intel_pmu_ops,
7699
	.nested_ops = &vmx_nested_ops,
7700

7701
	.update_pi_irte = pi_update_irte,
7702
	.start_assignment = vmx_pi_start_assignment,
7703 7704 7705 7706 7707 7708 7709 7710 7711

#ifdef CONFIG_X86_64
	.set_hv_timer = vmx_set_hv_timer,
	.cancel_hv_timer = vmx_cancel_hv_timer,
#endif

	.setup_mce = vmx_setup_mce,

	.smi_allowed = vmx_smi_allowed,
7712 7713
	.enter_smm = vmx_enter_smm,
	.leave_smm = vmx_leave_smm,
7714
	.enable_smi_window = vmx_enable_smi_window,
7715

7716
	.can_emulate_instruction = vmx_can_emulate_instruction,
7717
	.apic_init_signal_blocked = vmx_apic_init_signal_blocked,
7718
	.migrate_timers = vmx_migrate_timers,
7719 7720

	.msr_filter_changed = vmx_msr_filter_changed,
7721
	.complete_emulated_msr = kvm_complete_insn_gp,
7722 7723

	.vcpu_deliver_sipi_vector = kvm_vcpu_deliver_sipi_vector,
7724 7725
};

7726 7727
static __init void vmx_setup_user_return_msrs(void)
{
7728 7729 7730 7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743

	/*
	 * Though SYSCALL is only supported in 64-bit mode on Intel CPUs, kvm
	 * will emulate SYSCALL in legacy mode if the vendor string in guest
	 * CPUID.0:{EBX,ECX,EDX} is "AuthenticAMD" or "AMDisbetter!" To
	 * support this emulation, MSR_STAR is included in the list for i386,
	 * but is never loaded into hardware.  MSR_CSTAR is also never loaded
	 * into hardware and is here purely for emulation purposes.
	 */
	const u32 vmx_uret_msrs_list[] = {
	#ifdef CONFIG_X86_64
		MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
	#endif
		MSR_EFER, MSR_TSC_AUX, MSR_STAR,
		MSR_IA32_TSX_CTRL,
	};
7744 7745 7746 7747
	int i;

	BUILD_BUG_ON(ARRAY_SIZE(vmx_uret_msrs_list) != MAX_NR_USER_RETURN_MSRS);

7748 7749
	for (i = 0; i < ARRAY_SIZE(vmx_uret_msrs_list); ++i)
		kvm_add_user_return_msr(vmx_uret_msrs_list[i]);
7750 7751
}

7752 7753 7754
static __init int hardware_setup(void)
{
	unsigned long host_bndcfgs;
7755
	struct desc_ptr dt;
7756
	int r;
7757

7758 7759 7760
	store_idt(&dt);
	host_idt_base = dt.address;

7761
	vmx_setup_user_return_msrs();
7762 7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773

	if (setup_vmcs_config(&vmcs_config, &vmx_capability) < 0)
		return -EIO;

	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

	if (boot_cpu_has(X86_FEATURE_MPX)) {
		rdmsrl(MSR_IA32_BNDCFGS, host_bndcfgs);
		WARN_ONCE(host_bndcfgs, "KVM: BNDCFGS in host will be lost");
	}

7774
	if (!cpu_has_vmx_mpx())
7775 7776 7777
		supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS |
				    XFEATURE_MASK_BNDCSR);

7778 7779 7780 7781 7782 7783 7784 7785 7786 7787
	if (!cpu_has_vmx_vpid() || !cpu_has_vmx_invvpid() ||
	    !(cpu_has_vmx_invvpid_single() || cpu_has_vmx_invvpid_global()))
		enable_vpid = 0;

	if (!cpu_has_vmx_ept() ||
	    !cpu_has_vmx_ept_4levels() ||
	    !cpu_has_vmx_ept_mt_wb() ||
	    !cpu_has_vmx_invept_global())
		enable_ept = 0;

7788 7789 7790 7791 7792 7793
	/* NX support is required for shadow paging. */
	if (!enable_ept && !boot_cpu_has(X86_FEATURE_NX)) {
		pr_err_ratelimited("kvm: NX (Execute Disable) not supported\n");
		return -EOPNOTSUPP;
	}

7794 7795 7796 7797 7798 7799 7800 7801 7802 7803 7804 7805 7806 7807 7808 7809 7810 7811
	if (!cpu_has_vmx_ept_ad_bits() || !enable_ept)
		enable_ept_ad_bits = 0;

	if (!cpu_has_vmx_unrestricted_guest() || !enable_ept)
		enable_unrestricted_guest = 0;

	if (!cpu_has_vmx_flexpriority())
		flexpriority_enabled = 0;

	if (!cpu_has_virtual_nmis())
		enable_vnmi = 0;

	/*
	 * set_apic_access_page_addr() is used to reload apic access
	 * page upon invalidation.  No need to do anything if not
	 * using the APIC_ACCESS_ADDR VMCS field.
	 */
	if (!flexpriority_enabled)
7812
		vmx_x86_ops.set_apic_access_page_addr = NULL;
7813 7814

	if (!cpu_has_vmx_tpr_shadow())
7815
		vmx_x86_ops.update_cr8_intercept = NULL;
7816 7817 7818

#if IS_ENABLED(CONFIG_HYPERV)
	if (ms_hyperv.nested_features & HV_X64_NESTED_GUEST_MAPPING_FLUSH
7819
	    && enable_ept) {
7820 7821
		vmx_x86_ops.tlb_remote_flush = hv_remote_flush_tlb;
		vmx_x86_ops.tlb_remote_flush_with_range =
7822 7823
				hv_remote_flush_tlb_with_range;
	}
7824 7825 7826 7827 7828 7829 7830 7831 7832 7833
#endif

	if (!cpu_has_vmx_ple()) {
		ple_gap = 0;
		ple_window = 0;
		ple_window_grow = 0;
		ple_window_max = 0;
		ple_window_shrink = 0;
	}

7834
	if (!cpu_has_vmx_apicv())
7835
		enable_apicv = 0;
7836
	if (!enable_apicv)
7837
		vmx_x86_ops.sync_pir_to_irr = NULL;
7838 7839 7840 7841 7842 7843 7844

	if (cpu_has_vmx_tsc_scaling()) {
		kvm_has_tsc_control = true;
		kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 48;
	}

C
Chenyi Qiang 已提交
7845 7846
	kvm_has_bus_lock_exit = cpu_has_vmx_bus_lock_detection();

7847 7848 7849
	set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */

	if (enable_ept)
7850 7851
		kvm_mmu_set_ept_masks(enable_ept_ad_bits,
				      cpu_has_vmx_ept_execute_only());
7852

7853
	kvm_configure_mmu(enable_ept, 0, vmx_get_max_tdp_level(),
7854
			  ept_caps_to_lpage_level(vmx_capability.ept));
7855 7856 7857 7858 7859 7860 7861 7862

	/*
	 * Only enable PML when hardware supports PML feature, and both EPT
	 * and EPT A/D bit features are enabled -- PML depends on them to work.
	 */
	if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
		enable_pml = 0;

7863
	if (!enable_pml)
7864
		vmx_x86_ops.cpu_dirty_log_size = 0;
7865 7866

	if (!cpu_has_vmx_preemption_timer())
7867
		enable_preemption_timer = false;
7868

7869 7870
	if (enable_preemption_timer) {
		u64 use_timer_freq = 5000ULL * 1000 * 1000;
7871 7872 7873 7874 7875
		u64 vmx_msr;

		rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
		cpu_preemption_timer_multi =
			vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
7876 7877 7878 7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890

		if (tsc_khz)
			use_timer_freq = (u64)tsc_khz * 1000;
		use_timer_freq >>= cpu_preemption_timer_multi;

		/*
		 * KVM "disables" the preemption timer by setting it to its max
		 * value.  Don't use the timer if it might cause spurious exits
		 * at a rate faster than 0.1 Hz (of uninterrupted guest time).
		 */
		if (use_timer_freq > 0xffffffffu / 10)
			enable_preemption_timer = false;
	}

	if (!enable_preemption_timer) {
7891 7892 7893
		vmx_x86_ops.set_hv_timer = NULL;
		vmx_x86_ops.cancel_hv_timer = NULL;
		vmx_x86_ops.request_immediate_exit = __kvm_request_immediate_exit;
7894 7895 7896 7897
	}

	kvm_mce_cap_supported |= MCG_LMCE_P;

7898 7899 7900 7901 7902
	if (pt_mode != PT_MODE_SYSTEM && pt_mode != PT_MODE_HOST_GUEST)
		return -EINVAL;
	if (!enable_ept || !cpu_has_vmx_intel_pt())
		pt_mode = PT_MODE_SYSTEM;

7903 7904
	setup_default_sgx_lepubkeyhash();

7905
	if (nested) {
7906
		nested_vmx_setup_ctls_msrs(&vmcs_config.nested,
7907
					   vmx_capability.ept);
7908

7909
		r = nested_vmx_hardware_setup(kvm_vmx_exit_handlers);
7910 7911 7912 7913
		if (r)
			return r;
	}

7914
	vmx_set_cpu_caps();
7915

7916 7917 7918
	r = alloc_kvm_area();
	if (r)
		nested_vmx_hardware_unsetup();
7919 7920 7921

	kvm_set_posted_intr_wakeup_handler(pi_wakeup_handler);

7922 7923 7924
	return r;
}

7925
static struct kvm_x86_init_ops vmx_init_ops __initdata = {
A
Avi Kivity 已提交
7926 7927
	.cpu_has_kvm_support = cpu_has_kvm_support,
	.disabled_by_bios = vmx_disabled_by_bios,
Y
Yang, Sheng 已提交
7928
	.check_processor_compatibility = vmx_check_processor_compat,
7929
	.hardware_setup = hardware_setup,
7930

7931
	.runtime_ops = &vmx_x86_ops,
A
Avi Kivity 已提交
7932 7933
};

7934
static void vmx_cleanup_l1d_flush(void)
7935 7936 7937 7938 7939
{
	if (vmx_l1d_flush_pages) {
		free_pages((unsigned long)vmx_l1d_flush_pages, L1D_CACHE_ORDER);
		vmx_l1d_flush_pages = NULL;
	}
7940 7941
	/* Restore state so sysfs ignores VMX */
	l1tf_vmx_mitigation = VMENTER_L1D_FLUSH_AUTO;
7942 7943
}

7944 7945 7946 7947 7948 7949 7950 7951 7952 7953 7954 7955 7956 7957 7958 7959 7960 7961 7962 7963 7964 7965 7966 7967
static void vmx_exit(void)
{
#ifdef CONFIG_KEXEC_CORE
	RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
	synchronize_rcu();
#endif

	kvm_exit();

#if IS_ENABLED(CONFIG_HYPERV)
	if (static_branch_unlikely(&enable_evmcs)) {
		int cpu;
		struct hv_vp_assist_page *vp_ap;
		/*
		 * Reset everything to support using non-enlightened VMCS
		 * access later (e.g. when we reload the module with
		 * enlightened_vmcs=0)
		 */
		for_each_online_cpu(cpu) {
			vp_ap =	hv_get_vp_assist_page(cpu);

			if (!vp_ap)
				continue;

7968
			vp_ap->nested_control.features.directhypercall = 0;
7969 7970 7971 7972 7973 7974 7975 7976
			vp_ap->current_nested_vmcs = 0;
			vp_ap->enlighten_vmentry = 0;
		}

		static_branch_disable(&enable_evmcs);
	}
#endif
	vmx_cleanup_l1d_flush();
7977 7978

	allow_smaller_maxphyaddr = false;
7979 7980 7981
}
module_exit(vmx_exit);

A
Avi Kivity 已提交
7982 7983
static int __init vmx_init(void)
{
7984
	int r, cpu;
7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009

#if IS_ENABLED(CONFIG_HYPERV)
	/*
	 * Enlightened VMCS usage should be recommended and the host needs
	 * to support eVMCS v1 or above. We can also disable eVMCS support
	 * with module parameter.
	 */
	if (enlightened_vmcs &&
	    ms_hyperv.hints & HV_X64_ENLIGHTENED_VMCS_RECOMMENDED &&
	    (ms_hyperv.nested_features & HV_X64_ENLIGHTENED_VMCS_VERSION) >=
	    KVM_EVMCS_VERSION) {
		int cpu;

		/* Check that we have assist pages on all online CPUs */
		for_each_online_cpu(cpu) {
			if (!hv_get_vp_assist_page(cpu)) {
				enlightened_vmcs = false;
				break;
			}
		}

		if (enlightened_vmcs) {
			pr_info("KVM: vmx: using Hyper-V Enlightened VMCS\n");
			static_branch_enable(&enable_evmcs);
		}
8010 8011 8012 8013 8014

		if (ms_hyperv.nested_features & HV_X64_NESTED_DIRECT_FLUSH)
			vmx_x86_ops.enable_direct_tlbflush
				= hv_enable_direct_tlbflush;

8015 8016 8017 8018 8019
	} else {
		enlightened_vmcs = false;
	}
#endif

8020
	r = kvm_init(&vmx_init_ops, sizeof(struct vcpu_vmx),
8021
		     __alignof__(struct vcpu_vmx), THIS_MODULE);
8022
	if (r)
8023
		return r;
S
Sheng Yang 已提交
8024

8025
	/*
8026 8027 8028 8029 8030 8031
	 * Must be called after kvm_init() so enable_ept is properly set
	 * up. Hand the parameter mitigation value in which was stored in
	 * the pre module init parser. If no parameter was given, it will
	 * contain 'auto' which will be turned into the default 'cond'
	 * mitigation mode.
	 */
8032 8033 8034 8035
	r = vmx_setup_l1d_flush(vmentry_l1d_flush_param);
	if (r) {
		vmx_exit();
		return r;
8036
	}
S
Sheng Yang 已提交
8037

8038 8039
	for_each_possible_cpu(cpu) {
		INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
8040

8041
		pi_init_cpu(cpu);
8042 8043
	}

8044
#ifdef CONFIG_KEXEC_CORE
8045 8046 8047
	rcu_assign_pointer(crash_vmclear_loaded_vmcss,
			   crash_vmclear_local_loaded_vmcss);
#endif
8048
	vmx_check_vmcs12_offsets();
8049

8050
	/*
8051 8052 8053
	 * Shadow paging doesn't have a (further) performance penalty
	 * from GUEST_MAXPHYADDR < HOST_MAXPHYADDR so enable it
	 * by default
8054
	 */
8055 8056
	if (!enable_ept)
		allow_smaller_maxphyaddr = true;
8057

8058
	return 0;
A
Avi Kivity 已提交
8059
}
8060
module_init(vmx_init);