gpio.c 53.9 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8
 *
9 10 11
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
20 21
#include <linux/sysdev.h>
#include <linux/err.h>
22
#include <linux/clk.h>
23
#include <linux/io.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27 28
#include <mach/irqs.h>
#include <mach/gpio.h>
29 30 31 32 33
#include <asm/mach/irq.h>

/*
 * OMAP1510 GPIO registers
 */
34
#define OMAP1510_GPIO_BASE		OMAP1_IO_ADDRESS(0xfffce000)
35 36 37 38 39 40 41 42 43 44 45 46 47
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
48 49 50 51
#define OMAP1610_GPIO1_BASE		OMAP1_IO_ADDRESS(0xfffbe400)
#define OMAP1610_GPIO2_BASE		OMAP1_IO_ADDRESS(0xfffbec00)
#define OMAP1610_GPIO3_BASE		OMAP1_IO_ADDRESS(0xfffbb400)
#define OMAP1610_GPIO4_BASE		OMAP1_IO_ADDRESS(0xfffbbc00)
52 53 54 55 56
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
57
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
58 59 60 61 62 63
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
64
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
65 66
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
67
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
68 69 70 71 72
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
 * OMAP730 specific GPIO registers
 */
73 74 75 76 77 78
#define OMAP730_GPIO1_BASE		OMAP1_IO_ADDRESS(0xfffbc000)
#define OMAP730_GPIO2_BASE		OMAP1_IO_ADDRESS(0xfffbc800)
#define OMAP730_GPIO3_BASE		OMAP1_IO_ADDRESS(0xfffbd000)
#define OMAP730_GPIO4_BASE		OMAP1_IO_ADDRESS(0xfffbd800)
#define OMAP730_GPIO5_BASE		OMAP1_IO_ADDRESS(0xfffbe000)
#define OMAP730_GPIO6_BASE		OMAP1_IO_ADDRESS(0xfffbe800)
79 80 81 82 83 84 85
#define OMAP730_GPIO_DATA_INPUT		0x00
#define OMAP730_GPIO_DATA_OUTPUT	0x04
#define OMAP730_GPIO_DIR_CONTROL	0x08
#define OMAP730_GPIO_INT_CONTROL	0x0c
#define OMAP730_GPIO_INT_MASK		0x10
#define OMAP730_GPIO_INT_STATUS		0x14

86 87 88
/*
 * OMAP850 specific GPIO registers
 */
89 90 91 92 93 94
#define OMAP850_GPIO1_BASE		OMAP1_IO_ADDRESS(0xfffbc000)
#define OMAP850_GPIO2_BASE		OMAP1_IO_ADDRESS(0xfffbc800)
#define OMAP850_GPIO3_BASE		OMAP1_IO_ADDRESS(0xfffbd000)
#define OMAP850_GPIO4_BASE		OMAP1_IO_ADDRESS(0xfffbd800)
#define OMAP850_GPIO5_BASE		OMAP1_IO_ADDRESS(0xfffbe000)
#define OMAP850_GPIO6_BASE		OMAP1_IO_ADDRESS(0xfffbe800)
95 96 97 98 99 100 101
#define OMAP850_GPIO_DATA_INPUT		0x00
#define OMAP850_GPIO_DATA_OUTPUT	0x04
#define OMAP850_GPIO_DIR_CONTROL	0x08
#define OMAP850_GPIO_INT_CONTROL	0x0c
#define OMAP850_GPIO_INT_MASK		0x10
#define OMAP850_GPIO_INT_STATUS		0x14

102
#define OMAP1_MPUIO_VBASE		OMAP1_IO_ADDRESS(OMAP1_MPUIO_BASE)
103

104 105 106
/*
 * omap24xx specific GPIO registers
 */
107 108 109 110
#define OMAP242X_GPIO1_BASE		OMAP2_IO_ADDRESS(0x48018000)
#define OMAP242X_GPIO2_BASE		OMAP2_IO_ADDRESS(0x4801a000)
#define OMAP242X_GPIO3_BASE		OMAP2_IO_ADDRESS(0x4801c000)
#define OMAP242X_GPIO4_BASE		OMAP2_IO_ADDRESS(0x4801e000)
111

112 113 114 115 116
#define OMAP243X_GPIO1_BASE		OMAP2_IO_ADDRESS(0x4900C000)
#define OMAP243X_GPIO2_BASE		OMAP2_IO_ADDRESS(0x4900E000)
#define OMAP243X_GPIO3_BASE		OMAP2_IO_ADDRESS(0x49010000)
#define OMAP243X_GPIO4_BASE		OMAP2_IO_ADDRESS(0x49012000)
#define OMAP243X_GPIO5_BASE		OMAP2_IO_ADDRESS(0x480B6000)
117

118 119 120 121
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
122 123
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
124
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
125
#define OMAP24XX_GPIO_WAKE_EN		0x0020
126 127 128 129 130 131 132 133
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
134 135
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
136 137 138 139 140 141 142
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

143 144 145 146
/*
 * omap34xx specific GPIO registers
 */

147 148 149 150 151 152
#define OMAP34XX_GPIO1_BASE		OMAP2_IO_ADDRESS(0x48310000)
#define OMAP34XX_GPIO2_BASE		OMAP2_IO_ADDRESS(0x49050000)
#define OMAP34XX_GPIO3_BASE		OMAP2_IO_ADDRESS(0x49052000)
#define OMAP34XX_GPIO4_BASE		OMAP2_IO_ADDRESS(0x49054000)
#define OMAP34XX_GPIO5_BASE		OMAP2_IO_ADDRESS(0x49056000)
#define OMAP34XX_GPIO6_BASE		OMAP2_IO_ADDRESS(0x49058000)
153

154 155 156
/*
 * OMAP44XX  specific GPIO registers
 */
157 158 159 160 161 162
#define OMAP44XX_GPIO1_BASE             OMAP2_IO_ADDRESS(0x4a310000)
#define OMAP44XX_GPIO2_BASE             OMAP2_IO_ADDRESS(0x48055000)
#define OMAP44XX_GPIO3_BASE             OMAP2_IO_ADDRESS(0x48057000)
#define OMAP44XX_GPIO4_BASE             OMAP2_IO_ADDRESS(0x48059000)
#define OMAP44XX_GPIO5_BASE             OMAP2_IO_ADDRESS(0x4805B000)
#define OMAP44XX_GPIO6_BASE             OMAP2_IO_ADDRESS(0x4805D000)
163

164
struct gpio_bank {
165
	void __iomem *base;
166 167
	u16 irq;
	u16 virtual_irq_start;
168
	int method;
169 170
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) ||  \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
171 172
	u32 suspend_wakeup;
	u32 saved_wakeup;
173
#endif
174 175
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
176 177 178 179 180 181 182
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
183
	u32 level_mask;
184
	spinlock_t lock;
D
David Brownell 已提交
185
	struct gpio_chip chip;
186
	struct clk *dbck;
187 188 189 190 191 192
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
#define METHOD_GPIO_730		3
193 194
#define METHOD_GPIO_850		4
#define METHOD_GPIO_24XX	5
195

196
#ifdef CONFIG_ARCH_OMAP16XX
197
static struct gpio_bank gpio_bank_1610[5] = {
198
	{ OMAP1_MPUIO_VBASE,    INT_MPUIO,	    IH_MPUIO_BASE,     METHOD_MPUIO},
199 200 201 202 203 204 205
	{ OMAP1610_GPIO1_BASE, INT_GPIO_BANK1,	    IH_GPIO_BASE,      METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
};
#endif

206
#ifdef CONFIG_ARCH_OMAP15XX
207
static struct gpio_bank gpio_bank_1510[2] = {
208
	{ OMAP1_MPUIO_VBASE,   INT_MPUIO,      IH_MPUIO_BASE, METHOD_MPUIO },
209 210 211 212 213 214
	{ OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE,  METHOD_GPIO_1510 }
};
#endif

#ifdef CONFIG_ARCH_OMAP730
static struct gpio_bank gpio_bank_730[7] = {
215
	{ OMAP1_MPUIO_VBASE,    INT_730_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
216 217 218 219 220 221 222 223 224
	{ OMAP730_GPIO1_BASE,  INT_730_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_730 },
	{ OMAP730_GPIO2_BASE,  INT_730_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_730 },
	{ OMAP730_GPIO3_BASE,  INT_730_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_730 },
	{ OMAP730_GPIO4_BASE,  INT_730_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_730 },
	{ OMAP730_GPIO5_BASE,  INT_730_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_730 },
	{ OMAP730_GPIO6_BASE,  INT_730_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_730 },
};
#endif

225 226
#ifdef CONFIG_ARCH_OMAP850
static struct gpio_bank gpio_bank_850[7] = {
227
	{ OMAP1_MPUIO_BASE,     INT_850_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
228 229 230 231 232 233 234 235 236 237
	{ OMAP850_GPIO1_BASE,  INT_850_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_850 },
	{ OMAP850_GPIO2_BASE,  INT_850_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_850 },
	{ OMAP850_GPIO3_BASE,  INT_850_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_850 },
	{ OMAP850_GPIO4_BASE,  INT_850_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_850 },
	{ OMAP850_GPIO5_BASE,  INT_850_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_850 },
	{ OMAP850_GPIO6_BASE,  INT_850_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_850 },
};
#endif


238
#ifdef CONFIG_ARCH_OMAP24XX
239 240 241 242 243 244

static struct gpio_bank gpio_bank_242x[4] = {
	{ OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
245
};
246 247 248 249 250 251 252 253 254

static struct gpio_bank gpio_bank_243x[5] = {
	{ OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
};

255 256
#endif

257 258 259 260 261 262 263 264 265 266 267 268
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
	{ OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
};

#endif

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
#ifdef CONFIG_ARCH_OMAP4
static struct gpio_bank gpio_bank_44xx[6] = {
	{ OMAP44XX_GPIO1_BASE, INT_44XX_GPIO_BANK1, IH_GPIO_BASE,	\
		METHOD_GPIO_24XX },
	{ OMAP44XX_GPIO2_BASE, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32,	\
		METHOD_GPIO_24XX },
	{ OMAP44XX_GPIO3_BASE, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64,	\
		METHOD_GPIO_24XX },
	{ OMAP44XX_GPIO4_BASE, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96,	\
		METHOD_GPIO_24XX },
	{ OMAP44XX_GPIO5_BASE, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128, \
		METHOD_GPIO_24XX },
	{ OMAP44XX_GPIO6_BASE, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160, \
		METHOD_GPIO_24XX },
};

#endif

287 288 289 290 291
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
292
	if (cpu_is_omap15xx()) {
293 294 295 296 297 298 299 300 301
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
302
	if (cpu_is_omap7xx()) {
303 304 305 306
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
307 308
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
309
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
310
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
311 312
	BUG();
	return NULL;
313 314 315 316
}

static inline int get_gpio_index(int gpio)
{
317
	if (cpu_is_omap7xx())
318
		return gpio & 0x1f;
319 320
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
321
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
322
		return gpio & 0x1f;
323
	return gpio & 0x0f;
324 325 326 327 328 329
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
330
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
331
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
332 333 334
			return -1;
		return 0;
	}
335
	if (cpu_is_omap15xx() && gpio < 16)
336 337 338
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
339
	if (cpu_is_omap7xx() && gpio < 192)
340
		return 0;
341 342
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
343
	if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
344
		return 0;
345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
	return -1;
}

static int check_gpio(int gpio)
{
	if (unlikely(gpio_valid(gpio)) < 0) {
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
360
	void __iomem *reg = bank->base;
361 362 363
	u32 l;

	switch (bank->method) {
364
#ifdef CONFIG_ARCH_OMAP1
365 366 367
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
368 369
#endif
#ifdef CONFIG_ARCH_OMAP15XX
370 371 372
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
373 374
#endif
#ifdef CONFIG_ARCH_OMAP16XX
375 376 377
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
378 379
#endif
#ifdef CONFIG_ARCH_OMAP730
380 381 382
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
383
#endif
384 385 386 387 388
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DIR_CONTROL;
		break;
#endif
389 390
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
391 392 393
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
394 395 396 397
#endif
	default:
		WARN_ON(1);
		return;
398 399 400 401 402 403 404 405 406 407 408
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
409
	void __iomem *reg = bank->base;
410 411 412
	u32 l = 0;

	switch (bank->method) {
413
#ifdef CONFIG_ARCH_OMAP1
414 415 416 417 418 419 420 421
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
422 423
#endif
#ifdef CONFIG_ARCH_OMAP15XX
424 425 426 427 428 429 430 431
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
432 433
#endif
#ifdef CONFIG_ARCH_OMAP16XX
434 435 436 437 438 439 440
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
441 442
#endif
#ifdef CONFIG_ARCH_OMAP730
443 444 445 446 447 448 449 450
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
451
#endif
452 453 454 455 456 457 458 459 460 461
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
#endif
462 463
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
464 465 466 467 468 469 470
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
471
#endif
472
	default:
473
		WARN_ON(1);
474 475 476 477 478
		return;
	}
	__raw_writel(l, reg);
}

479
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
480
{
481
	void __iomem *reg;
482 483

	if (check_gpio(gpio) < 0)
484
		return -EINVAL;
485 486
	reg = bank->base;
	switch (bank->method) {
487
#ifdef CONFIG_ARCH_OMAP1
488 489 490
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
491 492
#endif
#ifdef CONFIG_ARCH_OMAP15XX
493 494 495
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
496 497
#endif
#ifdef CONFIG_ARCH_OMAP16XX
498 499 500
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
501 502
#endif
#ifdef CONFIG_ARCH_OMAP730
503 504 505
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_INPUT;
		break;
506
#endif
507 508 509 510 511
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DATA_INPUT;
		break;
#endif
512 513
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
514 515 516
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
517
#endif
518
	default:
519
		return -EINVAL;
520
	}
521 522
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
523 524
}

525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg;

	if (check_gpio(gpio) < 0)
		return -EINVAL;
	reg = bank->base;

	switch (bank->method) {
#ifdef CONFIG_ARCH_OMAP1
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP16XX
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAOUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP730
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DATA_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DATA_OUTPUT;
		break;
#endif
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
		defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAOUT;
		break;
#endif
	default:
		return -EINVAL;
	}

	return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
}

572 573 574 575 576 577 578 579
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

580 581 582 583
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
D
David Brownell 已提交
584
	unsigned long flags;
585 586 587 588 589 590 591 592
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;
	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
D
David Brownell 已提交
593 594

	spin_lock_irqsave(&bank->lock, flags);
595 596
	val = __raw_readl(reg);

597
	if (enable && !(val & l))
598
		val |= l;
D
David Brownell 已提交
599
	else if (!enable && (val & l))
600
		val &= ~l;
601
	else
D
David Brownell 已提交
602
		goto done;
603

604
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
D
David Brownell 已提交
605 606 607 608 609
		if (enable)
			clk_enable(bank->dbck);
		else
			clk_disable(bank->dbck);
	}
610 611

	__raw_writel(val, reg);
D
David Brownell 已提交
612 613
done:
	spin_unlock_irqrestore(&bank->lock, flags);
614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	enc_time &= 0xff;
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

634 635
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
636 637
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
638
{
639
	void __iomem *base = bank->base;
640 641 642
	u32 gpio_bit = 1 << gpio;

	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
643
		trigger & IRQ_TYPE_LEVEL_LOW);
644
	MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
645
		trigger & IRQ_TYPE_LEVEL_HIGH);
646
	MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
647
		trigger & IRQ_TYPE_EDGE_RISING);
648
	MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
649
		trigger & IRQ_TYPE_EDGE_FALLING);
650

651 652
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
		if (trigger != 0)
653 654
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_SETWKUENA);
655
		else
656 657
			__raw_writel(1 << gpio, bank->base
					+ OMAP24XX_GPIO_CLEARWKUENA);
658 659 660 661 662 663
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
664

665 666 667
	bank->level_mask =
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
668
}
669
#endif
670 671 672 673 674

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
675 676

	switch (bank->method) {
677
#ifdef CONFIG_ARCH_OMAP1
678 679 680
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
681
		if (trigger & IRQ_TYPE_EDGE_RISING)
682
			l |= 1 << gpio;
683
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
684
			l &= ~(1 << gpio);
685 686
		else
			goto bad;
687
		break;
688 689
#endif
#ifdef CONFIG_ARCH_OMAP15XX
690 691 692
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
693
		if (trigger & IRQ_TYPE_EDGE_RISING)
694
			l |= 1 << gpio;
695
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
696
			l &= ~(1 << gpio);
697 698
		else
			goto bad;
699
		break;
700
#endif
701
#ifdef CONFIG_ARCH_OMAP16XX
702 703 704 705 706 707 708 709
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
710
		if (trigger & IRQ_TYPE_EDGE_RISING)
711
			l |= 2 << (gpio << 1);
712
		if (trigger & IRQ_TYPE_EDGE_FALLING)
713
			l |= 1 << (gpio << 1);
714 715 716 717 718
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
719
		break;
720 721
#endif
#ifdef CONFIG_ARCH_OMAP730
722 723 724
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
725
		if (trigger & IRQ_TYPE_EDGE_RISING)
726
			l |= 1 << gpio;
727
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
728
			l &= ~(1 << gpio);
729 730 731
		else
			goto bad;
		break;
732
#endif
733 734 735 736 737 738 739 740 741 742 743 744
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
745 746
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
747
	case METHOD_GPIO_24XX:
748
		set_24xx_gpio_triggering(bank, gpio, trigger);
749
		break;
750
#endif
751
	default:
752
		goto bad;
753
	}
754 755 756 757
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
758 759
}

760
static int gpio_irq_type(unsigned irq, unsigned type)
761 762
{
	struct gpio_bank *bank;
763 764
	unsigned gpio;
	int retval;
D
David Brownell 已提交
765
	unsigned long flags;
766

767
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
768 769 770
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
771 772

	if (check_gpio(gpio) < 0)
773 774
		return -EINVAL;

775
	if (type & ~IRQ_TYPE_SENSE_MASK)
776
		return -EINVAL;
777 778

	/* OMAP1 allows only only edge triggering */
779
	if (!cpu_class_is_omap2()
780
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
781 782
		return -EINVAL;

783
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
784
	spin_lock_irqsave(&bank->lock, flags);
785
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
786 787 788 789
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
790
	spin_unlock_irqrestore(&bank->lock, flags);
791 792 793 794 795 796

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

797
	return retval;
798 799 800 801
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
802
	void __iomem *reg = bank->base;
803 804

	switch (bank->method) {
805
#ifdef CONFIG_ARCH_OMAP1
806 807 808 809
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
810 811
#endif
#ifdef CONFIG_ARCH_OMAP15XX
812 813 814
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
815 816
#endif
#ifdef CONFIG_ARCH_OMAP16XX
817 818 819
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
820 821
#endif
#ifdef CONFIG_ARCH_OMAP730
822 823 824
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_STATUS;
		break;
825
#endif
826 827 828 829 830
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_STATUS;
		break;
#endif
831 832
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
833 834 835
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
836
#endif
837
	default:
838
		WARN_ON(1);
839 840 841
		return;
	}
	__raw_writel(gpio_mask, reg);
842 843

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
844
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
845
	reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
846
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
847 848 849 850
		__raw_writel(gpio_mask, reg);

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
851
#endif
852 853 854 855 856 857 858
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

859 860 861
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
862 863 864
	int inv = 0;
	u32 l;
	u32 mask;
865 866

	switch (bank->method) {
867
#ifdef CONFIG_ARCH_OMAP1
868 869
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
870 871
		mask = 0xffff;
		inv = 1;
872
		break;
873 874
#endif
#ifdef CONFIG_ARCH_OMAP15XX
875 876
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
877 878
		mask = 0xffff;
		inv = 1;
879
		break;
880 881
#endif
#ifdef CONFIG_ARCH_OMAP16XX
882 883
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
884
		mask = 0xffff;
885
		break;
886 887
#endif
#ifdef CONFIG_ARCH_OMAP730
888 889
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
890 891
		mask = 0xffffffff;
		inv = 1;
892
		break;
893
#endif
894 895 896 897 898 899 900
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_MASK;
		mask = 0xffffffff;
		inv = 1;
		break;
#endif
901 902
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
903 904
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
905
		mask = 0xffffffff;
906
		break;
907
#endif
908
	default:
909
		WARN_ON(1);
910 911 912
		return 0;
	}

913 914 915 916 917
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
918 919
}

920 921
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
922
	void __iomem *reg = bank->base;
923 924 925
	u32 l;

	switch (bank->method) {
926
#ifdef CONFIG_ARCH_OMAP1
927 928 929 930 931 932 933 934
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
935 936
#endif
#ifdef CONFIG_ARCH_OMAP15XX
937 938 939 940 941 942 943 944
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
945 946
#endif
#ifdef CONFIG_ARCH_OMAP16XX
947 948 949 950 951 952 953
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
954 955
#endif
#ifdef CONFIG_ARCH_OMAP730
956 957 958 959 960 961 962 963
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
964
#endif
965 966 967 968 969 970 971 972 973 974
#ifdef CONFIG_ARCH_OMAP850
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
#endif
975 976
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
		defined(CONFIG_ARCH_OMAP4)
977 978 979 980 981 982 983
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
984
#endif
985
	default:
986
		WARN_ON(1);
987 988 989 990 991 992 993 994 995 996
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

997 998 999 1000 1001 1002 1003 1004 1005 1006
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
D
David Brownell 已提交
1007 1008
	unsigned long flags;

1009
	switch (bank->method) {
1010
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1011
	case METHOD_MPUIO:
1012
	case METHOD_GPIO_1610:
D
David Brownell 已提交
1013
		spin_lock_irqsave(&bank->lock, flags);
1014
		if (enable)
1015
			bank->suspend_wakeup |= (1 << gpio);
1016
		else
1017
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1018
		spin_unlock_irqrestore(&bank->lock, flags);
1019
		return 0;
1020
#endif
1021 1022
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1023
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
1024 1025 1026 1027 1028 1029
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
1030
		spin_lock_irqsave(&bank->lock, flags);
1031
		if (enable)
1032
			bank->suspend_wakeup |= (1 << gpio);
1033
		else
1034
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1035
		spin_unlock_irqrestore(&bank->lock, flags);
1036 1037
		return 0;
#endif
1038 1039 1040 1041 1042 1043 1044
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

1045 1046 1047 1048 1049
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
1050
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1051 1052
}

1053 1054 1055 1056 1057 1058 1059 1060 1061
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
1062
	bank = get_irq_chip_data(irq);
1063 1064 1065 1066 1067
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

1068
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
1069
{
1070
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1071
	unsigned long flags;
D
David Brownell 已提交
1072

D
David Brownell 已提交
1073
	spin_lock_irqsave(&bank->lock, flags);
1074

1075 1076 1077
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
1078
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
1079

1080
#ifdef CONFIG_ARCH_OMAP15XX
1081
	if (bank->method == METHOD_GPIO_1510) {
1082
		void __iomem *reg;
1083

1084
		/* Claim the pin for MPU */
1085
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
1086
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
1087 1088
	}
#endif
D
David Brownell 已提交
1089
	spin_unlock_irqrestore(&bank->lock, flags);
1090 1091 1092 1093

	return 0;
}

1094
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
1095
{
1096
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1097
	unsigned long flags;
1098

D
David Brownell 已提交
1099
	spin_lock_irqsave(&bank->lock, flags);
1100 1101 1102 1103
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1104
		__raw_writel(1 << offset, reg);
1105 1106
	}
#endif
1107 1108
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1109 1110 1111
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1112
		__raw_writel(1 << offset, reg);
1113 1114
	}
#endif
1115
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
1116
	spin_unlock_irqrestore(&bank->lock, flags);
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
1128
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
1129
{
1130
	void __iomem *isr_reg = NULL;
1131 1132 1133
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
1134 1135
	u32 retrigger = 0;
	int unmasked = 0;
1136 1137 1138

	desc->chip->ack(irq);

1139
	bank = get_irq_data(irq);
1140
#ifdef CONFIG_ARCH_OMAP1
1141 1142
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1143
#endif
1144
#ifdef CONFIG_ARCH_OMAP15XX
1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (bank->method == METHOD_GPIO_730)
		isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
#endif
1156 1157 1158 1159
#ifdef CONFIG_ARCH_OMAP850
	if (bank->method == METHOD_GPIO_850)
		isr_reg = bank->base + OMAP850_GPIO_INT_STATUS;
#endif
1160 1161
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1162 1163 1164 1165
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
#endif
	while(1) {
1166
		u32 isr_saved, level_mask = 0;
1167
		u32 enabled;
1168

1169 1170
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1171 1172 1173 1174

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1175
		if (cpu_class_is_omap2()) {
1176
			level_mask = bank->level_mask & enabled;
1177
		}
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1188 1189
		if (!level_mask && !unmasked) {
			unmasked = 1;
1190
			desc->chip->unmask(irq);
1191
		}
1192

1193 1194
		isr |= retrigger;
		retrigger = 0;
1195 1196 1197 1198 1199 1200 1201
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
			if (!(isr & 1))
				continue;
1202

1203
			generic_handle_irq(gpio_irq);
1204
		}
1205
	}
1206 1207 1208 1209 1210 1211 1212
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1213 1214
}

1215 1216 1217
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1218
	struct gpio_bank *bank = get_irq_chip_data(irq);
1219 1220 1221 1222

	_reset_gpio(bank, gpio);
}

1223 1224 1225
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1226
	struct gpio_bank *bank = get_irq_chip_data(irq);
1227 1228 1229 1230 1231 1232 1233

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1234
	struct gpio_bank *bank = get_irq_chip_data(irq);
1235 1236

	_set_gpio_irqenable(bank, gpio, 0);
1237
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1238 1239 1240 1241 1242
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1243
	struct gpio_bank *bank = get_irq_chip_data(irq);
1244
	unsigned int irq_mask = 1 << get_gpio_index(gpio);
1245 1246 1247 1248 1249
	struct irq_desc *desc = irq_to_desc(irq);
	u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;

	if (trigger)
		_set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
1250 1251 1252 1253 1254 1255 1256

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1257

K
Kevin Hilman 已提交
1258
	_set_gpio_irqenable(bank, gpio, 1);
1259 1260
}

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1277 1278 1279 1280 1281 1282 1283 1284
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1285
	struct gpio_bank *bank = get_irq_chip_data(irq);
1286 1287 1288 1289 1290 1291 1292

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1293
	struct gpio_bank *bank = get_irq_chip_data(irq);
1294 1295 1296 1297

	_set_gpio_irqenable(bank, gpio, 1);
}

1298 1299 1300 1301 1302
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1303
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1304 1305 1306 1307
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1308 1309
};

1310 1311 1312

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1313 1314 1315 1316 1317 1318 1319 1320 1321

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1322
	unsigned long		flags;
D
David Brownell 已提交
1323

D
David Brownell 已提交
1324
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1325 1326
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1327
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1328 1329 1330 1331 1332 1333 1334 1335

	return 0;
}

static int omap_mpuio_resume_early(struct platform_device *pdev)
{
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1336
	unsigned long		flags;
D
David Brownell 已提交
1337

D
David Brownell 已提交
1338
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1339
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1340
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366

	return 0;
}

/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.suspend_late	= omap_mpuio_suspend_late,
	.resume_early	= omap_mpuio_resume_early,
	.driver		= {
		.name	= "mpuio",
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1367 1368
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1369 1370 1371 1372 1373 1374 1375 1376
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1377 1378 1379 1380 1381
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1382
static inline void mpuio_init(void) {}
1383 1384 1385 1386

#endif

/*---------------------------------------------------------------------*/
1387

D
David Brownell 已提交
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
	case METHOD_GPIO_730:
		reg += OMAP730_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_850:
		reg += OMAP850_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
1431 1432
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	mask = 1 << get_gpio_index(gpio);

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1473 1474 1475 1476 1477 1478 1479 1480
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1481 1482
/*---------------------------------------------------------------------*/

1483
static int initialized;
1484
#if !(defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4))
1485
static struct clk * gpio_ick;
1486 1487 1488
#endif

#if defined(CONFIG_ARCH_OMAP2)
1489
static struct clk * gpio_fck;
1490
#endif
1491

1492
#if defined(CONFIG_ARCH_OMAP2430)
1493 1494 1495 1496
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1497
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1498 1499 1500
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

1501 1502 1503 1504 1505
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1506 1507 1508
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1509
	int gpio = 0;
1510
	struct gpio_bank *bank;
1511
	char clk_name[11];
1512 1513 1514

	initialized = 1;

1515
#if defined(CONFIG_ARCH_OMAP1)
1516
	if (cpu_is_omap15xx()) {
1517 1518
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1519 1520
			printk("Could not get arm_gpio_ck\n");
		else
1521
			clk_enable(gpio_ick);
1522
	}
1523 1524 1525
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1526 1527 1528 1529
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1530
			clk_enable(gpio_ick);
1531
		gpio_fck = clk_get(NULL, "gpios_fck");
1532
		if (IS_ERR(gpio_fck))
1533 1534
			printk("Could not get gpios_fck\n");
		else
1535
			clk_enable(gpio_fck);
1536 1537

		/*
1538
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1539
		 */
1540
#if defined(CONFIG_ARCH_OMAP2430)
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1554 1555 1556
	}
#endif

1557 1558
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
		}
	}
#endif

1570

1571
#ifdef CONFIG_ARCH_OMAP15XX
1572
	if (cpu_is_omap15xx()) {
1573 1574 1575 1576 1577 1578 1579
		printk(KERN_INFO "OMAP1510 GPIO hardware\n");
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
1580
		u32 rev;
1581 1582 1583

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
1584
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
		printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		       (rev >> 4) & 0x0f, rev & 0x0f);
	}
#endif
#ifdef CONFIG_ARCH_OMAP730
	if (cpu_is_omap730()) {
		printk(KERN_INFO "OMAP730 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_730;
	}
1595
#endif
1596 1597 1598 1599 1600 1601 1602
#ifdef CONFIG_ARCH_OMAP850
	if (cpu_is_omap850()) {
		printk(KERN_INFO "OMAP850 GPIO hardware\n");
		gpio_bank_count = 7;
		gpio_bank = gpio_bank_850;
	}
#endif
1603

1604
#ifdef CONFIG_ARCH_OMAP24XX
1605
	if (cpu_is_omap242x()) {
1606 1607 1608
		int rev;

		gpio_bank_count = 4;
1609
		gpio_bank = gpio_bank_242x;
1610
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1611 1612 1613 1614 1615 1616 1617 1618
		printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
	if (cpu_is_omap243x()) {
		int rev;

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1619
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1620
		printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
1621 1622
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1623 1624 1625 1626 1627 1628 1629
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
1630
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1631 1632 1633
		printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (cpu_is_omap44xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_44xx;
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
		printk(KERN_INFO "OMAP44xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1645 1646 1647 1648 1649 1650
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
1651
		if (bank_is_mpuio(bank))
1652
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1653
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1654 1655 1656
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1657
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1658 1659
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1660
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1661
		}
1662
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_730) {
1663 1664 1665 1666 1667
			__raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);

			gpio_count = 32; /* 730 has 32-bit GPIOs */
		}
1668

1669 1670
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1671
		if (bank->method == METHOD_GPIO_24XX) {
1672 1673 1674 1675
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};

1676 1677
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1678
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
1679
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
1680 1681 1682

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1683 1684
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1685 1686
			gpio_count = 32;
		}
1687
#endif
D
David Brownell 已提交
1688 1689 1690 1691

		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
1692 1693
		bank->chip.request = omap_gpio_request;
		bank->chip.free = omap_gpio_free;
D
David Brownell 已提交
1694 1695 1696 1697
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
		bank->chip.set = gpio_set;
1698
		bank->chip.to_irq = gpio_2irq;
D
David Brownell 已提交
1699 1700
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1701
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1702 1703
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1714 1715
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1716
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1717
			set_irq_chip_data(j, bank);
1718
			if (bank_is_mpuio(bank))
1719 1720 1721
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1722
			set_irq_handler(j, handle_simple_irq);
1723 1724 1725 1726
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
1727

1728
		if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1729 1730 1731 1732 1733
			sprintf(clk_name, "gpio%d_dbck", i + 1);
			bank->dbck = clk_get(NULL, clk_name);
			if (IS_ERR(bank->dbck))
				printk(KERN_ERR "Could not get %s\n", clk_name);
		}
1734 1735 1736 1737
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1738
	if (cpu_is_omap16xx())
1739 1740
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1741 1742 1743
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1744 1745
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1746

1747 1748 1749
	return 0;
}

1750 1751
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
1752 1753 1754 1755
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1756
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1757 1758 1759 1760 1761 1762 1763
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1764
		unsigned long flags;
1765 1766

		switch (bank->method) {
1767
#ifdef CONFIG_ARCH_OMAP16XX
1768 1769 1770 1771 1772
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1773
#endif
1774 1775
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1776
		case METHOD_GPIO_24XX:
1777
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1778 1779 1780
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1781
#endif
1782 1783 1784 1785
		default:
			continue;
		}

D
David Brownell 已提交
1786
		spin_lock_irqsave(&bank->lock, flags);
1787 1788 1789
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1790
		spin_unlock_irqrestore(&bank->lock, flags);
1791 1792 1793 1794 1795 1796 1797 1798 1799
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

1800
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1801 1802 1803 1804 1805 1806
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1807
		unsigned long flags;
1808 1809

		switch (bank->method) {
1810
#ifdef CONFIG_ARCH_OMAP16XX
1811 1812 1813 1814
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1815
#endif
1816 1817
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
1818
		case METHOD_GPIO_24XX:
1819 1820
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1821
			break;
1822
#endif
1823 1824 1825 1826
		default:
			continue;
		}

D
David Brownell 已提交
1827
		spin_lock_irqsave(&bank->lock, flags);
1828 1829
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1830
		spin_unlock_irqrestore(&bank->lock, flags);
1831 1832 1833 1834 1835 1836
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1837
	.name		= "gpio",
1838 1839 1840 1841 1842 1843 1844 1845
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1846 1847 1848

#endif

1849 1850
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1866 1867
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1868 1869 1870
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1871
#endif
1872 1873 1874 1875
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1876 1877
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
1878 1879
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1880
#endif
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
1898
		u32 l, gen, gen0, gen1;
1899 1900 1901

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1902 1903
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
1904 1905 1906 1907
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1908
#endif
1909 1910 1911 1912
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
1913 1914
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
1915
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
1916
#endif
1917 1918
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
1937
			u32 old0, old1;
1938 1939
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
1940 1941
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1942 1943 1944 1945
			__raw_writel(old0 | gen, bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | gen, bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
1946 1947
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1948
#endif
1949 1950 1951 1952 1953
		}
	}

}

1954 1955
#endif

1956 1957
/*
 * This may get called early from board specific init
1958
 * for boards that have interrupts routed via FPGA.
1959
 */
1960
int __init omap_gpio_init(void)
1961 1962 1963 1964 1965 1966 1967
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

1968 1969 1970 1971 1972 1973 1974
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
1975 1976
	mpuio_init();

1977 1978
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
1979
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

arch_initcall(omap_gpio_sysinit);
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

2008
		if (bank_is_mpuio(bank))
2009
			gpio = OMAP_MPUIO(0);
2010 2011
		else if (cpu_class_is_omap2() || cpu_is_omap730() ||
				cpu_is_omap850())
2012 2013 2014 2015
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;
D
David Brownell 已提交
2016
			const char	*label;
2017

D
David Brownell 已提交
2018 2019
			label = gpiochip_is_requested(&bank->chip, j);
			if (!label)
2020 2021 2022
				continue;

			irq = bank->virtual_irq_start + j;
2023
			value = gpio_get_value(gpio);
2024 2025
			is_in = gpio_is_input(bank, mask);

2026
			if (bank_is_mpuio(bank))
D
David Brownell 已提交
2027
				seq_printf(s, "MPUIO %2d ", j);
2028
			else
D
David Brownell 已提交
2029
				seq_printf(s, "GPIO %3d ", gpio);
2030
			seq_printf(s, "(%-20.20s): %s %s",
D
David Brownell 已提交
2031
					label,
2032 2033 2034
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

D
David Brownell 已提交
2035 2036
/* FIXME for at least omap2, show pullup/pulldown state */

2037
			irqstat = irq_desc[irq].status;
2038
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) ||	\
2039
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
D
David Brownell 已提交
2061
					trigger = "(?)";
2062 2063
					break;
				}
D
David Brownell 已提交
2064
				seq_printf(s, ", irq-%d %-8s%s",
2065 2066 2067 2068
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
2069
#endif
2070 2071 2072
			seq_printf(s, "\n");
		}

2073
		if (bank_is_mpuio(bank)) {
2074 2075 2076 2077 2078 2079 2080 2081 2082
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
2083
	return single_open(file, dbg_gpio_show, &inode->i_private);
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
2095 2096
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
2097 2098 2099 2100
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif