gpio.c 55.9 KB
Newer Older
1 2 3 4 5
/*
 *  linux/arch/arm/plat-omap/gpio.c
 *
 * Support functions for OMAP GPIO
 *
6
 * Copyright (C) 2003-2005 Nokia Corporation
7
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
8
 *
9 10 11
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
12 13 14 15 16 17 18 19
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
20 21
#include <linux/sysdev.h>
#include <linux/err.h>
22
#include <linux/clk.h>
23
#include <linux/io.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27 28
#include <mach/irqs.h>
#include <mach/gpio.h>
29 30 31 32 33
#include <asm/mach/irq.h>

/*
 * OMAP1510 GPIO registers
 */
34
#define OMAP1510_GPIO_BASE		OMAP1_IO_ADDRESS(0xfffce000)
35 36 37 38 39 40 41 42 43 44 45 46 47
#define OMAP1510_GPIO_DATA_INPUT	0x00
#define OMAP1510_GPIO_DATA_OUTPUT	0x04
#define OMAP1510_GPIO_DIR_CONTROL	0x08
#define OMAP1510_GPIO_INT_CONTROL	0x0c
#define OMAP1510_GPIO_INT_MASK		0x10
#define OMAP1510_GPIO_INT_STATUS	0x14
#define OMAP1510_GPIO_PIN_CONTROL	0x18

#define OMAP1510_IH_GPIO_BASE		64

/*
 * OMAP1610 specific GPIO registers
 */
48 49 50 51
#define OMAP1610_GPIO1_BASE		OMAP1_IO_ADDRESS(0xfffbe400)
#define OMAP1610_GPIO2_BASE		OMAP1_IO_ADDRESS(0xfffbec00)
#define OMAP1610_GPIO3_BASE		OMAP1_IO_ADDRESS(0xfffbb400)
#define OMAP1610_GPIO4_BASE		OMAP1_IO_ADDRESS(0xfffbbc00)
52 53 54 55 56
#define OMAP1610_GPIO_REVISION		0x0000
#define OMAP1610_GPIO_SYSCONFIG		0x0010
#define OMAP1610_GPIO_SYSSTATUS		0x0014
#define OMAP1610_GPIO_IRQSTATUS1	0x0018
#define OMAP1610_GPIO_IRQENABLE1	0x001c
57
#define OMAP1610_GPIO_WAKEUPENABLE	0x0028
58 59 60 61 62 63
#define OMAP1610_GPIO_DATAIN		0x002c
#define OMAP1610_GPIO_DATAOUT		0x0030
#define OMAP1610_GPIO_DIRECTION		0x0034
#define OMAP1610_GPIO_EDGE_CTRL1	0x0038
#define OMAP1610_GPIO_EDGE_CTRL2	0x003c
#define OMAP1610_GPIO_CLEAR_IRQENABLE1	0x009c
64
#define OMAP1610_GPIO_CLEAR_WAKEUPENA	0x00a8
65 66
#define OMAP1610_GPIO_CLEAR_DATAOUT	0x00b0
#define OMAP1610_GPIO_SET_IRQENABLE1	0x00dc
67
#define OMAP1610_GPIO_SET_WAKEUPENA	0x00e8
68 69 70
#define OMAP1610_GPIO_SET_DATAOUT	0x00f0

/*
71
 * OMAP7XX specific GPIO registers
72
 */
73 74 75 76 77 78 79 80 81 82 83 84
#define OMAP7XX_GPIO1_BASE		OMAP1_IO_ADDRESS(0xfffbc000)
#define OMAP7XX_GPIO2_BASE		OMAP1_IO_ADDRESS(0xfffbc800)
#define OMAP7XX_GPIO3_BASE		OMAP1_IO_ADDRESS(0xfffbd000)
#define OMAP7XX_GPIO4_BASE		OMAP1_IO_ADDRESS(0xfffbd800)
#define OMAP7XX_GPIO5_BASE		OMAP1_IO_ADDRESS(0xfffbe000)
#define OMAP7XX_GPIO6_BASE		OMAP1_IO_ADDRESS(0xfffbe800)
#define OMAP7XX_GPIO_DATA_INPUT		0x00
#define OMAP7XX_GPIO_DATA_OUTPUT	0x04
#define OMAP7XX_GPIO_DIR_CONTROL	0x08
#define OMAP7XX_GPIO_INT_CONTROL	0x0c
#define OMAP7XX_GPIO_INT_MASK		0x10
#define OMAP7XX_GPIO_INT_STATUS		0x14
85

86
#define OMAP1_MPUIO_VBASE		OMAP1_IO_ADDRESS(OMAP1_MPUIO_BASE)
87

88 89 90
/*
 * omap24xx specific GPIO registers
 */
91 92 93 94
#define OMAP242X_GPIO1_BASE		OMAP2_IO_ADDRESS(0x48018000)
#define OMAP242X_GPIO2_BASE		OMAP2_IO_ADDRESS(0x4801a000)
#define OMAP242X_GPIO3_BASE		OMAP2_IO_ADDRESS(0x4801c000)
#define OMAP242X_GPIO4_BASE		OMAP2_IO_ADDRESS(0x4801e000)
95

96 97 98 99 100
#define OMAP243X_GPIO1_BASE		OMAP2_IO_ADDRESS(0x4900C000)
#define OMAP243X_GPIO2_BASE		OMAP2_IO_ADDRESS(0x4900E000)
#define OMAP243X_GPIO3_BASE		OMAP2_IO_ADDRESS(0x49010000)
#define OMAP243X_GPIO4_BASE		OMAP2_IO_ADDRESS(0x49012000)
#define OMAP243X_GPIO5_BASE		OMAP2_IO_ADDRESS(0x480B6000)
101

102 103 104 105
#define OMAP24XX_GPIO_REVISION		0x0000
#define OMAP24XX_GPIO_SYSCONFIG		0x0010
#define OMAP24XX_GPIO_SYSSTATUS		0x0014
#define OMAP24XX_GPIO_IRQSTATUS1	0x0018
106 107
#define OMAP24XX_GPIO_IRQSTATUS2	0x0028
#define OMAP24XX_GPIO_IRQENABLE2	0x002c
108
#define OMAP24XX_GPIO_IRQENABLE1	0x001c
109
#define OMAP24XX_GPIO_WAKE_EN		0x0020
110 111 112 113 114 115 116 117
#define OMAP24XX_GPIO_CTRL		0x0030
#define OMAP24XX_GPIO_OE		0x0034
#define OMAP24XX_GPIO_DATAIN		0x0038
#define OMAP24XX_GPIO_DATAOUT		0x003c
#define OMAP24XX_GPIO_LEVELDETECT0	0x0040
#define OMAP24XX_GPIO_LEVELDETECT1	0x0044
#define OMAP24XX_GPIO_RISINGDETECT	0x0048
#define OMAP24XX_GPIO_FALLINGDETECT	0x004c
118 119
#define OMAP24XX_GPIO_DEBOUNCE_EN	0x0050
#define OMAP24XX_GPIO_DEBOUNCE_VAL	0x0054
120 121 122 123 124 125 126
#define OMAP24XX_GPIO_CLEARIRQENABLE1	0x0060
#define OMAP24XX_GPIO_SETIRQENABLE1	0x0064
#define OMAP24XX_GPIO_CLEARWKUENA	0x0080
#define OMAP24XX_GPIO_SETWKUENA		0x0084
#define OMAP24XX_GPIO_CLEARDATAOUT	0x0090
#define OMAP24XX_GPIO_SETDATAOUT	0x0094

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
#define OMAP4_GPIO_REVISION		0x0000
#define OMAP4_GPIO_SYSCONFIG		0x0010
#define OMAP4_GPIO_EOI			0x0020
#define OMAP4_GPIO_IRQSTATUSRAW0	0x0024
#define OMAP4_GPIO_IRQSTATUSRAW1	0x0028
#define OMAP4_GPIO_IRQSTATUS0		0x002c
#define OMAP4_GPIO_IRQSTATUS1		0x0030
#define OMAP4_GPIO_IRQSTATUSSET0	0x0034
#define OMAP4_GPIO_IRQSTATUSSET1	0x0038
#define OMAP4_GPIO_IRQSTATUSCLR0	0x003c
#define OMAP4_GPIO_IRQSTATUSCLR1	0x0040
#define OMAP4_GPIO_IRQWAKEN0		0x0044
#define OMAP4_GPIO_IRQWAKEN1		0x0048
#define OMAP4_GPIO_SYSSTATUS		0x0104
#define OMAP4_GPIO_CTRL			0x0130
#define OMAP4_GPIO_OE			0x0134
#define OMAP4_GPIO_DATAIN		0x0138
#define OMAP4_GPIO_DATAOUT		0x013c
#define OMAP4_GPIO_LEVELDETECT0		0x0140
#define OMAP4_GPIO_LEVELDETECT1		0x0144
#define OMAP4_GPIO_RISINGDETECT		0x0148
#define OMAP4_GPIO_FALLINGDETECT	0x014c
#define OMAP4_GPIO_DEBOUNCENABLE	0x0150
#define OMAP4_GPIO_DEBOUNCINGTIME	0x0154
#define OMAP4_GPIO_CLEARDATAOUT		0x0190
#define OMAP4_GPIO_SETDATAOUT		0x0194
153 154 155 156
/*
 * omap34xx specific GPIO registers
 */

157 158 159 160 161 162
#define OMAP34XX_GPIO1_BASE		OMAP2_IO_ADDRESS(0x48310000)
#define OMAP34XX_GPIO2_BASE		OMAP2_IO_ADDRESS(0x49050000)
#define OMAP34XX_GPIO3_BASE		OMAP2_IO_ADDRESS(0x49052000)
#define OMAP34XX_GPIO4_BASE		OMAP2_IO_ADDRESS(0x49054000)
#define OMAP34XX_GPIO5_BASE		OMAP2_IO_ADDRESS(0x49056000)
#define OMAP34XX_GPIO6_BASE		OMAP2_IO_ADDRESS(0x49058000)
163

164 165 166
/*
 * OMAP44XX  specific GPIO registers
 */
167 168 169 170 171 172
#define OMAP44XX_GPIO1_BASE             OMAP2_IO_ADDRESS(0x4a310000)
#define OMAP44XX_GPIO2_BASE             OMAP2_IO_ADDRESS(0x48055000)
#define OMAP44XX_GPIO3_BASE             OMAP2_IO_ADDRESS(0x48057000)
#define OMAP44XX_GPIO4_BASE             OMAP2_IO_ADDRESS(0x48059000)
#define OMAP44XX_GPIO5_BASE             OMAP2_IO_ADDRESS(0x4805B000)
#define OMAP44XX_GPIO6_BASE             OMAP2_IO_ADDRESS(0x4805D000)
173

174
struct gpio_bank {
175
	void __iomem *base;
176 177
	u16 irq;
	u16 virtual_irq_start;
178
	int method;
179 180
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) ||  \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
181 182
	u32 suspend_wakeup;
	u32 saved_wakeup;
183
#endif
184 185
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
			defined(CONFIG_ARCH_OMAP4)
186 187 188 189 190 191 192
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
#endif
193
	u32 level_mask;
194
	spinlock_t lock;
D
David Brownell 已提交
195
	struct gpio_chip chip;
196
	struct clk *dbck;
197 198 199 200 201
};

#define METHOD_MPUIO		0
#define METHOD_GPIO_1510	1
#define METHOD_GPIO_1610	2
202
#define METHOD_GPIO_7XX		3
203
#define METHOD_GPIO_24XX	5
204

205
#ifdef CONFIG_ARCH_OMAP16XX
206
static struct gpio_bank gpio_bank_1610[5] = {
207
	{ OMAP1_MPUIO_VBASE,    INT_MPUIO,	    IH_MPUIO_BASE,     METHOD_MPUIO},
208 209 210 211 212 213 214
	{ OMAP1610_GPIO1_BASE, INT_GPIO_BANK1,	    IH_GPIO_BASE,      METHOD_GPIO_1610 },
	{ OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
	{ OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
};
#endif

215
#ifdef CONFIG_ARCH_OMAP15XX
216
static struct gpio_bank gpio_bank_1510[2] = {
217
	{ OMAP1_MPUIO_VBASE,   INT_MPUIO,      IH_MPUIO_BASE, METHOD_MPUIO },
218 219 220 221
	{ OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE,  METHOD_GPIO_1510 }
};
#endif

222
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
223
static struct gpio_bank gpio_bank_7xx[7] = {
224
	{ OMAP1_MPUIO_VBASE,    INT_7XX_MPUIO,	    IH_MPUIO_BASE,	METHOD_MPUIO },
225 226 227 228 229 230
	{ OMAP7XX_GPIO1_BASE,  INT_7XX_GPIO_BANK1,  IH_GPIO_BASE,	METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO2_BASE,  INT_7XX_GPIO_BANK2,  IH_GPIO_BASE + 32,	METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO3_BASE,  INT_7XX_GPIO_BANK3,  IH_GPIO_BASE + 64,	METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO4_BASE,  INT_7XX_GPIO_BANK4,  IH_GPIO_BASE + 96,	METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO5_BASE,  INT_7XX_GPIO_BANK5,  IH_GPIO_BASE + 128, METHOD_GPIO_7XX },
	{ OMAP7XX_GPIO6_BASE,  INT_7XX_GPIO_BANK6,  IH_GPIO_BASE + 160, METHOD_GPIO_7XX },
231 232 233
};
#endif

234
#ifdef CONFIG_ARCH_OMAP24XX
235 236 237 238 239 240

static struct gpio_bank gpio_bank_242x[4] = {
	{ OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
241
};
242 243 244 245 246 247 248 249 250

static struct gpio_bank gpio_bank_243x[5] = {
	{ OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
};

251 252
#endif

253 254 255 256 257 258 259 260 261 262 263 264
#ifdef CONFIG_ARCH_OMAP34XX
static struct gpio_bank gpio_bank_34xx[6] = {
	{ OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,	METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
	{ OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
};

#endif

265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
#ifdef CONFIG_ARCH_OMAP4
static struct gpio_bank gpio_bank_44xx[6] = {
	{ OMAP44XX_GPIO1_BASE, INT_44XX_GPIO_BANK1, IH_GPIO_BASE,	\
		METHOD_GPIO_24XX },
	{ OMAP44XX_GPIO2_BASE, INT_44XX_GPIO_BANK2, IH_GPIO_BASE + 32,	\
		METHOD_GPIO_24XX },
	{ OMAP44XX_GPIO3_BASE, INT_44XX_GPIO_BANK3, IH_GPIO_BASE + 64,	\
		METHOD_GPIO_24XX },
	{ OMAP44XX_GPIO4_BASE, INT_44XX_GPIO_BANK4, IH_GPIO_BASE + 96,	\
		METHOD_GPIO_24XX },
	{ OMAP44XX_GPIO5_BASE, INT_44XX_GPIO_BANK5, IH_GPIO_BASE + 128, \
		METHOD_GPIO_24XX },
	{ OMAP44XX_GPIO6_BASE, INT_44XX_GPIO_BANK6, IH_GPIO_BASE + 160, \
		METHOD_GPIO_24XX },
};

#endif

283 284 285 286 287
static struct gpio_bank *gpio_bank;
static int gpio_bank_count;

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
288
	if (cpu_is_omap15xx()) {
289 290 291 292 293 294 295 296 297
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
298
	if (cpu_is_omap7xx()) {
299 300 301 302
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
303 304
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
305
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
306
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
307 308
	BUG();
	return NULL;
309 310 311 312
}

static inline int get_gpio_index(int gpio)
{
313
	if (cpu_is_omap7xx())
314
		return gpio & 0x1f;
315 316
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
317
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
318
		return gpio & 0x1f;
319
	return gpio & 0x0f;
320 321 322 323 324 325
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
326
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
327
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
328 329 330
			return -1;
		return 0;
	}
331
	if (cpu_is_omap15xx() && gpio < 16)
332 333 334
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
335
	if (cpu_is_omap7xx() && gpio < 192)
336
		return 0;
337 338
	if (cpu_is_omap24xx() && gpio < 128)
		return 0;
339
	if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
340
		return 0;
341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
	return -1;
}

static int check_gpio(int gpio)
{
	if (unlikely(gpio_valid(gpio)) < 0) {
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
356
	void __iomem *reg = bank->base;
357 358 359
	u32 l;

	switch (bank->method) {
360
#ifdef CONFIG_ARCH_OMAP1
361 362 363
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
364 365
#endif
#ifdef CONFIG_ARCH_OMAP15XX
366 367 368
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
369 370
#endif
#ifdef CONFIG_ARCH_OMAP16XX
371 372 373
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
374
#endif
375
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
376 377
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
378
		break;
379
#endif
380
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
381 382 383
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
384 385 386 387 388
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_OE;
		break;
389 390 391 392
#endif
	default:
		WARN_ON(1);
		return;
393 394 395 396 397 398 399 400 401 402 403
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
404
	void __iomem *reg = bank->base;
405 406 407
	u32 l = 0;

	switch (bank->method) {
408
#ifdef CONFIG_ARCH_OMAP1
409 410 411 412 413 414 415 416
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
417 418
#endif
#ifdef CONFIG_ARCH_OMAP15XX
419 420 421 422 423 424 425 426
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
427 428
#endif
#ifdef CONFIG_ARCH_OMAP16XX
429 430 431 432 433 434 435
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
436
#endif
437
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
438 439
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
440 441 442 443 444 445
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
446
#endif
447
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
448 449 450 451 452 453 454
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
455 456 457 458 459 460 461 462 463
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP4_GPIO_SETDATAOUT;
		else
			reg += OMAP4_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
464
#endif
465
	default:
466
		WARN_ON(1);
467 468 469 470 471
		return;
	}
	__raw_writel(l, reg);
}

472
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
473
{
474
	void __iomem *reg;
475 476

	if (check_gpio(gpio) < 0)
477
		return -EINVAL;
478 479
	reg = bank->base;
	switch (bank->method) {
480
#ifdef CONFIG_ARCH_OMAP1
481 482 483
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_INPUT_LATCH;
		break;
484 485
#endif
#ifdef CONFIG_ARCH_OMAP15XX
486 487 488
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
489 490
#endif
#ifdef CONFIG_ARCH_OMAP16XX
491 492 493
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
494
#endif
495
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
496 497
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_INPUT;
498
		break;
499
#endif
500
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
501 502 503
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
504 505 506 507 508
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_DATAIN;
		break;
509
#endif
510
	default:
511
		return -EINVAL;
512
	}
513 514
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
515 516
}

517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg;

	if (check_gpio(gpio) < 0)
		return -EINVAL;
	reg = bank->base;

	switch (bank->method) {
#ifdef CONFIG_ARCH_OMAP1
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP16XX
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAOUT;
		break;
#endif
541
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
542 543
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
		break;
#endif
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
		defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAOUT;
		break;
#endif
	default:
		return -EINVAL;
	}

	return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
}

559 560 561 562 563 564 565 566
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

567 568 569 570
void omap_set_gpio_debounce(int gpio, int enable)
{
	struct gpio_bank *bank;
	void __iomem *reg;
D
David Brownell 已提交
571
	unsigned long flags;
572 573 574 575 576 577 578
	u32 val, l = 1 << get_gpio_index(gpio);

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;
579 580 581
#ifdef CONFIG_ARCH_OMAP4
	reg += OMAP4_GPIO_DEBOUNCENABLE;
#else
582
	reg += OMAP24XX_GPIO_DEBOUNCE_EN;
583
#endif
D
David Brownell 已提交
584 585

	spin_lock_irqsave(&bank->lock, flags);
586 587
	val = __raw_readl(reg);

588
	if (enable && !(val & l))
589
		val |= l;
D
David Brownell 已提交
590
	else if (!enable && (val & l))
591
		val &= ~l;
592
	else
D
David Brownell 已提交
593
		goto done;
594

595
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
D
David Brownell 已提交
596 597 598 599 600
		if (enable)
			clk_enable(bank->dbck);
		else
			clk_disable(bank->dbck);
	}
601 602

	__raw_writel(val, reg);
D
David Brownell 已提交
603 604
done:
	spin_unlock_irqrestore(&bank->lock, flags);
605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
}
EXPORT_SYMBOL(omap_set_gpio_debounce);

void omap_set_gpio_debounce_time(int gpio, int enc_time)
{
	struct gpio_bank *bank;
	void __iomem *reg;

	if (cpu_class_is_omap1())
		return;

	bank = get_gpio_bank(gpio);
	reg = bank->base;

	enc_time &= 0xff;
620 621 622
#ifdef CONFIG_ARCH_OMAP4
	reg += OMAP4_GPIO_DEBOUNCINGTIME;
#else
623
	reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
624
#endif
625 626 627 628
	__raw_writel(enc_time, reg);
}
EXPORT_SYMBOL(omap_set_gpio_debounce_time);

629 630
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
631 632
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
633
{
634
	void __iomem *base = bank->base;
635
	u32 gpio_bit = 1 << gpio;
636
	u32 val;
637

638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
	if (cpu_is_omap44xx()) {
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	} else {
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	}
657
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
658 659 660 661 662 663 664 665 666 667 668 669 670
		if (cpu_is_omap44xx()) {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base+
						OMAP4_GPIO_IRQWAKEN0);
			else {
				val = __raw_readl(bank->base +
							OMAP4_GPIO_IRQWAKEN0);
				__raw_writel(val & (~(1 << gpio)), bank->base +
							 OMAP4_GPIO_IRQWAKEN0);
			}
		} else {
			if (trigger != 0)
				__raw_writel(1 << gpio, bank->base
671
					+ OMAP24XX_GPIO_SETWKUENA);
672 673
			else
				__raw_writel(1 << gpio, bank->base
674
					+ OMAP24XX_GPIO_CLEARWKUENA);
675
		}
676 677 678 679 680 681
	} else {
		if (trigger != 0)
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
682

683 684 685 686 687 688 689 690 691
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
692
}
693
#endif
694 695 696 697 698

static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
699 700

	switch (bank->method) {
701
#ifdef CONFIG_ARCH_OMAP1
702 703 704
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_INT_EDGE;
		l = __raw_readl(reg);
705
		if (trigger & IRQ_TYPE_EDGE_RISING)
706
			l |= 1 << gpio;
707
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
708
			l &= ~(1 << gpio);
709 710
		else
			goto bad;
711
		break;
712 713
#endif
#ifdef CONFIG_ARCH_OMAP15XX
714 715 716
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
717
		if (trigger & IRQ_TYPE_EDGE_RISING)
718
			l |= 1 << gpio;
719
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
720
			l &= ~(1 << gpio);
721 722
		else
			goto bad;
723
		break;
724
#endif
725
#ifdef CONFIG_ARCH_OMAP16XX
726 727 728 729 730 731 732 733
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
734
		if (trigger & IRQ_TYPE_EDGE_RISING)
735
			l |= 2 << (gpio << 1);
736
		if (trigger & IRQ_TYPE_EDGE_FALLING)
737
			l |= 1 << (gpio << 1);
738 739 740 741 742
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
743
		break;
744
#endif
745
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
746 747
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
748
		l = __raw_readl(reg);
749
		if (trigger & IRQ_TYPE_EDGE_RISING)
750
			l |= 1 << gpio;
751
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
752
			l &= ~(1 << gpio);
753 754 755
		else
			goto bad;
		break;
756
#endif
757 758
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
759
	case METHOD_GPIO_24XX:
760
		set_24xx_gpio_triggering(bank, gpio, trigger);
761
		break;
762
#endif
763
	default:
764
		goto bad;
765
	}
766 767 768 769
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
770 771
}

772
static int gpio_irq_type(unsigned irq, unsigned type)
773 774
{
	struct gpio_bank *bank;
775 776
	unsigned gpio;
	int retval;
D
David Brownell 已提交
777
	unsigned long flags;
778

779
	if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
780 781 782
		gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
	else
		gpio = irq - IH_GPIO_BASE;
783 784

	if (check_gpio(gpio) < 0)
785 786
		return -EINVAL;

787
	if (type & ~IRQ_TYPE_SENSE_MASK)
788
		return -EINVAL;
789 790

	/* OMAP1 allows only only edge triggering */
791
	if (!cpu_class_is_omap2()
792
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
793 794
		return -EINVAL;

795
	bank = get_irq_chip_data(irq);
D
David Brownell 已提交
796
	spin_lock_irqsave(&bank->lock, flags);
797
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
798 799 800 801
	if (retval == 0) {
		irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
		irq_desc[irq].status |= type;
	}
D
David Brownell 已提交
802
	spin_unlock_irqrestore(&bank->lock, flags);
803 804 805 806 807 808

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
		__set_irq_handler_unlocked(irq, handle_level_irq);
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
		__set_irq_handler_unlocked(irq, handle_edge_irq);

809
	return retval;
810 811 812 813
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
814
	void __iomem *reg = bank->base;
815 816

	switch (bank->method) {
817
#ifdef CONFIG_ARCH_OMAP1
818 819 820 821
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
822 823
#endif
#ifdef CONFIG_ARCH_OMAP15XX
824 825 826
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
827 828
#endif
#ifdef CONFIG_ARCH_OMAP16XX
829 830 831
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
832
#endif
833
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
834 835
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_STATUS;
836
		break;
837
#endif
838
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
839 840 841
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
842 843 844 845 846
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_IRQSTATUS0;
		break;
847
#endif
848
	default:
849
		WARN_ON(1);
850 851 852
		return;
	}
	__raw_writel(gpio_mask, reg);
853 854

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
855
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
856
	reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
857 858 859 860 861
#endif
#if defined(CONFIG_ARCH_OMAP4)
	reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
#endif
	if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
862 863 864 865
		__raw_writel(gpio_mask, reg);

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
866
	}
867 868 869 870 871 872 873
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

874 875 876
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
877 878 879
	int inv = 0;
	u32 l;
	u32 mask;
880 881

	switch (bank->method) {
882
#ifdef CONFIG_ARCH_OMAP1
883 884
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
885 886
		mask = 0xffff;
		inv = 1;
887
		break;
888 889
#endif
#ifdef CONFIG_ARCH_OMAP15XX
890 891
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
892 893
		mask = 0xffff;
		inv = 1;
894
		break;
895 896
#endif
#ifdef CONFIG_ARCH_OMAP16XX
897 898
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
899
		mask = 0xffff;
900
		break;
901
#endif
902
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
903 904
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
905 906
		mask = 0xffffffff;
		inv = 1;
907
		break;
908
#endif
909
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
910 911
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
912
		mask = 0xffffffff;
913
		break;
914 915 916 917 918 919
#endif
#if defined(CONFIG_ARCH_OMAP4)
	case METHOD_GPIO_24XX:
		reg += OMAP4_GPIO_IRQSTATUSSET0;
		mask = 0xffffffff;
		break;
920
#endif
921
	default:
922
		WARN_ON(1);
923 924 925
		return 0;
	}

926 927 928 929 930
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
931 932
}

933 934
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
935
	void __iomem *reg = bank->base;
936 937 938
	u32 l;

	switch (bank->method) {
939
#ifdef CONFIG_ARCH_OMAP1
940 941 942 943 944 945 946 947
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_GPIO_MASKIT;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
948 949
#endif
#ifdef CONFIG_ARCH_OMAP15XX
950 951 952 953 954 955 956 957
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
958 959
#endif
#ifdef CONFIG_ARCH_OMAP16XX
960 961 962 963 964 965 966
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
967
#endif
968
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
969 970
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
971 972 973 974 975 976
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
977
#endif
978
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
979 980 981 982 983 984 985
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
986 987 988 989 990 991 992 993 994
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP4_GPIO_IRQSTATUSSET0;
		else
			reg += OMAP4_GPIO_IRQSTATUSCLR0;
		l = gpio_mask;
		break;
995
#endif
996
	default:
997
		WARN_ON(1);
998 999 1000 1001 1002 1003 1004 1005 1006 1007
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
D
David Brownell 已提交
1018 1019
	unsigned long flags;

1020
	switch (bank->method) {
1021
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1022
	case METHOD_MPUIO:
1023
	case METHOD_GPIO_1610:
D
David Brownell 已提交
1024
		spin_lock_irqsave(&bank->lock, flags);
1025
		if (enable)
1026
			bank->suspend_wakeup |= (1 << gpio);
1027
		else
1028
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1029
		spin_unlock_irqrestore(&bank->lock, flags);
1030
		return 0;
1031
#endif
1032 1033
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1034
	case METHOD_GPIO_24XX:
D
David Brownell 已提交
1035 1036 1037 1038 1039 1040
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
1041
		spin_lock_irqsave(&bank->lock, flags);
1042
		if (enable)
1043
			bank->suspend_wakeup |= (1 << gpio);
1044
		else
1045
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
1046
		spin_unlock_irqrestore(&bank->lock, flags);
1047 1048
		return 0;
#endif
1049 1050 1051 1052 1053 1054 1055
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

1056 1057 1058 1059 1060
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
1061
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1062 1063
}

1064 1065 1066 1067 1068 1069 1070 1071 1072
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
static int gpio_wake_enable(unsigned int irq, unsigned int enable)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
1073
	bank = get_irq_chip_data(irq);
1074 1075 1076 1077 1078
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

1079
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
1080
{
1081
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1082
	unsigned long flags;
D
David Brownell 已提交
1083

D
David Brownell 已提交
1084
	spin_lock_irqsave(&bank->lock, flags);
1085

1086 1087 1088
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
1089
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
1090

1091
#ifdef CONFIG_ARCH_OMAP15XX
1092
	if (bank->method == METHOD_GPIO_1510) {
1093
		void __iomem *reg;
1094

1095
		/* Claim the pin for MPU */
1096
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
1097
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
1098 1099
	}
#endif
D
David Brownell 已提交
1100
	spin_unlock_irqrestore(&bank->lock, flags);
1101 1102 1103 1104

	return 0;
}

1105
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
1106
{
1107
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
1108
	unsigned long flags;
1109

D
David Brownell 已提交
1110
	spin_lock_irqsave(&bank->lock, flags);
1111 1112 1113 1114
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1115
		__raw_writel(1 << offset, reg);
1116 1117
	}
#endif
1118 1119
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1120 1121 1122
	if (bank->method == METHOD_GPIO_24XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1123
		__raw_writel(1 << offset, reg);
1124 1125
	}
#endif
1126
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
1127
	spin_unlock_irqrestore(&bank->lock, flags);
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
1139
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
1140
{
1141
	void __iomem *isr_reg = NULL;
1142 1143 1144
	u32 isr;
	unsigned int gpio_irq;
	struct gpio_bank *bank;
1145 1146
	u32 retrigger = 0;
	int unmasked = 0;
1147 1148 1149

	desc->chip->ack(irq);

1150
	bank = get_irq_data(irq);
1151
#ifdef CONFIG_ARCH_OMAP1
1152 1153
	if (bank->method == METHOD_MPUIO)
		isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
1154
#endif
1155
#ifdef CONFIG_ARCH_OMAP15XX
1156 1157 1158 1159 1160 1161 1162
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
1163
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1164 1165
	if (bank->method == METHOD_GPIO_7XX)
		isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
1166
#endif
1167
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1168 1169
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1170 1171 1172 1173
#endif
#if defined(CONFIG_ARCH_OMAP4)
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1174 1175
#endif
	while(1) {
1176
		u32 isr_saved, level_mask = 0;
1177
		u32 enabled;
1178

1179 1180
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1181 1182 1183 1184

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1185
		if (cpu_class_is_omap2()) {
1186
			level_mask = bank->level_mask & enabled;
1187
		}
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1198 1199
		if (!level_mask && !unmasked) {
			unmasked = 1;
1200
			desc->chip->unmask(irq);
1201
		}
1202

1203 1204
		isr |= retrigger;
		retrigger = 0;
1205 1206 1207 1208 1209 1210 1211
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
			if (!(isr & 1))
				continue;
1212

1213
			generic_handle_irq(gpio_irq);
1214
		}
1215
	}
1216 1217 1218 1219 1220 1221 1222
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
	if (!unmasked)
		desc->chip->unmask(irq);

1223 1224
}

1225 1226 1227
static void gpio_irq_shutdown(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1228
	struct gpio_bank *bank = get_irq_chip_data(irq);
1229 1230 1231 1232

	_reset_gpio(bank, gpio);
}

1233 1234 1235
static void gpio_ack_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1236
	struct gpio_bank *bank = get_irq_chip_data(irq);
1237 1238 1239 1240 1241 1242 1243

	_clear_gpio_irqstatus(bank, gpio);
}

static void gpio_mask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1244
	struct gpio_bank *bank = get_irq_chip_data(irq);
1245 1246

	_set_gpio_irqenable(bank, gpio, 0);
1247
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1248 1249 1250 1251 1252
}

static void gpio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = irq - IH_GPIO_BASE;
1253
	struct gpio_bank *bank = get_irq_chip_data(irq);
1254
	unsigned int irq_mask = 1 << get_gpio_index(gpio);
1255 1256 1257 1258 1259
	struct irq_desc *desc = irq_to_desc(irq);
	u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;

	if (trigger)
		_set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
1260 1261 1262 1263 1264 1265 1266

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1267

K
Kevin Hilman 已提交
1268
	_set_gpio_irqenable(bank, gpio, 1);
1269 1270
}

1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
	.shutdown	= gpio_irq_shutdown,
	.ack		= gpio_ack_irq,
	.mask		= gpio_mask_irq,
	.unmask		= gpio_unmask_irq,
	.set_type	= gpio_irq_type,
	.set_wake	= gpio_wake_enable,
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1287 1288 1289 1290 1291 1292 1293 1294
static void mpuio_ack_irq(unsigned int irq)
{
	/* The ISR is reset automatically, so do nothing here. */
}

static void mpuio_mask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1295
	struct gpio_bank *bank = get_irq_chip_data(irq);
1296 1297 1298 1299 1300 1301 1302

	_set_gpio_irqenable(bank, gpio, 0);
}

static void mpuio_unmask_irq(unsigned int irq)
{
	unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
1303
	struct gpio_bank *bank = get_irq_chip_data(irq);
1304 1305 1306 1307

	_set_gpio_irqenable(bank, gpio, 1);
}

1308 1309 1310 1311 1312
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
	.ack		= mpuio_ack_irq,
	.mask		= mpuio_mask_irq,
	.unmask		= mpuio_unmask_irq,
1313
	.set_type	= gpio_irq_type,
D
David Brownell 已提交
1314 1315 1316 1317
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	.set_wake	= gpio_wake_enable,
#endif
1318 1319
};

1320 1321 1322

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1323 1324 1325 1326 1327

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

1328
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
1329
{
1330
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1331 1332
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1333
	unsigned long		flags;
D
David Brownell 已提交
1334

D
David Brownell 已提交
1335
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1336 1337
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1338
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1339 1340 1341 1342

	return 0;
}

1343
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
1344
{
1345
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1346 1347
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
	void __iomem		*mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
D
David Brownell 已提交
1348
	unsigned long		flags;
D
David Brownell 已提交
1349

D
David Brownell 已提交
1350
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1351
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1352
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1353 1354 1355 1356

	return 0;
}

1357 1358 1359 1360 1361
static struct dev_pm_ops omap_mpuio_dev_pm_ops = {
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

D
David Brownell 已提交
1362 1363 1364 1365 1366 1367
/* use platform_driver for this, now that there's no longer any
 * point to sys_device (other than not disturbing old code).
 */
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
1368
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1383 1384
	platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);

D
David Brownell 已提交
1385 1386 1387 1388 1389 1390 1391 1392
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1393 1394 1395 1396 1397
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1398
static inline void mpuio_init(void) {}
1399 1400 1401 1402

#endif

/*---------------------------------------------------------------------*/
1403

D
David Brownell 已提交
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
		reg += OMAP_MPUIO_IO_CNTL;
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
1434 1435
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
1436 1437 1438 1439 1440 1441 1442 1443
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
	}
	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
1444 1445
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	mask = 1 << get_gpio_index(gpio);

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1486 1487 1488 1489 1490 1491 1492 1493
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1494 1495
/*---------------------------------------------------------------------*/

1496
static int initialized;
1497
#if !(defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4))
1498
static struct clk * gpio_ick;
1499 1500 1501
#endif

#if defined(CONFIG_ARCH_OMAP2)
1502
static struct clk * gpio_fck;
1503
#endif
1504

1505
#if defined(CONFIG_ARCH_OMAP2430)
1506 1507 1508 1509
static struct clk * gpio5_ick;
static struct clk * gpio5_fck;
#endif

1510
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1511 1512 1513
static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
#endif

1514 1515 1516 1517 1518
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1519 1520 1521
static int __init _omap_gpio_init(void)
{
	int i;
D
David Brownell 已提交
1522
	int gpio = 0;
1523
	struct gpio_bank *bank;
1524
	char clk_name[11];
1525 1526 1527

	initialized = 1;

1528
#if defined(CONFIG_ARCH_OMAP1)
1529
	if (cpu_is_omap15xx()) {
1530 1531
		gpio_ick = clk_get(NULL, "arm_gpio_ck");
		if (IS_ERR(gpio_ick))
1532 1533
			printk("Could not get arm_gpio_ck\n");
		else
1534
			clk_enable(gpio_ick);
1535
	}
1536 1537 1538
#endif
#if defined(CONFIG_ARCH_OMAP2)
	if (cpu_class_is_omap2()) {
1539 1540 1541 1542
		gpio_ick = clk_get(NULL, "gpios_ick");
		if (IS_ERR(gpio_ick))
			printk("Could not get gpios_ick\n");
		else
1543
			clk_enable(gpio_ick);
1544
		gpio_fck = clk_get(NULL, "gpios_fck");
1545
		if (IS_ERR(gpio_fck))
1546 1547
			printk("Could not get gpios_fck\n");
		else
1548
			clk_enable(gpio_fck);
1549 1550

		/*
1551
		 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
1552
		 */
1553
#if defined(CONFIG_ARCH_OMAP2430)
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
		if (cpu_is_omap2430()) {
			gpio5_ick = clk_get(NULL, "gpio5_ick");
			if (IS_ERR(gpio5_ick))
				printk("Could not get gpio5_ick\n");
			else
				clk_enable(gpio5_ick);
			gpio5_fck = clk_get(NULL, "gpio5_fck");
			if (IS_ERR(gpio5_fck))
				printk("Could not get gpio5_fck\n");
			else
				clk_enable(gpio5_fck);
		}
#endif
1567 1568 1569
	}
#endif

1570 1571
#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
	if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
		for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
			sprintf(clk_name, "gpio%d_ick", i + 1);
			gpio_iclks[i] = clk_get(NULL, clk_name);
			if (IS_ERR(gpio_iclks[i]))
				printk(KERN_ERR "Could not get %s\n", clk_name);
			else
				clk_enable(gpio_iclks[i]);
		}
	}
#endif

1583

1584
#ifdef CONFIG_ARCH_OMAP15XX
1585
	if (cpu_is_omap15xx()) {
1586 1587 1588 1589 1590 1591 1592
		printk(KERN_INFO "OMAP1510 GPIO hardware\n");
		gpio_bank_count = 2;
		gpio_bank = gpio_bank_1510;
	}
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (cpu_is_omap16xx()) {
1593
		u32 rev;
1594 1595 1596

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_1610;
1597
		rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1598 1599 1600 1601
		printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		       (rev >> 4) & 0x0f, rev & 0x0f);
	}
#endif
1602 1603 1604
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	if (cpu_is_omap7xx()) {
		printk(KERN_INFO "OMAP7XX GPIO hardware\n");
1605
		gpio_bank_count = 7;
1606
		gpio_bank = gpio_bank_7xx;
1607
	}
1608 1609
#endif
#ifdef CONFIG_ARCH_OMAP24XX
1610
	if (cpu_is_omap242x()) {
1611 1612 1613
		int rev;

		gpio_bank_count = 4;
1614
		gpio_bank = gpio_bank_242x;
1615
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1616 1617 1618 1619 1620 1621 1622 1623
		printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
	if (cpu_is_omap243x()) {
		int rev;

		gpio_bank_count = 5;
		gpio_bank = gpio_bank_243x;
1624
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1625
		printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
1626 1627
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1628 1629 1630 1631 1632 1633 1634
#endif
#ifdef CONFIG_ARCH_OMAP34XX
	if (cpu_is_omap34xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_34xx;
1635
		rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1636 1637 1638
		printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1639 1640 1641 1642 1643 1644 1645
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (cpu_is_omap44xx()) {
		int rev;

		gpio_bank_count = OMAP34XX_NR_GPIOS;
		gpio_bank = gpio_bank_44xx;
1646
		rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
1647 1648 1649
		printk(KERN_INFO "OMAP44xx GPIO hardware version %d.%d\n",
			(rev >> 4) & 0x0f, rev & 0x0f);
	}
1650 1651 1652 1653 1654 1655
#endif
	for (i = 0; i < gpio_bank_count; i++) {
		int j, gpio_count = 16;

		bank = &gpio_bank[i];
		spin_lock_init(&bank->lock);
1656
		if (bank_is_mpuio(bank))
1657
			__raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
1658
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
1659 1660 1661
			__raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
		}
1662
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
1663 1664
			__raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
1665
			__raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
1666
		}
1667 1668 1669
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
1670

1671
			gpio_count = 32; /* 7xx has 32-bit GPIOs */
1672
		}
1673

1674 1675
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1676
		if (bank->method == METHOD_GPIO_24XX) {
1677 1678 1679
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
		if (cpu_is_omap44xx()) {
			__raw_writel(0xffffffff, bank->base +
						OMAP4_GPIO_IRQSTATUSCLR0);
			__raw_writew(0x0015, bank->base +
						OMAP4_GPIO_SYSCONFIG);
			__raw_writel(0x00000000, bank->base +
						 OMAP4_GPIO_DEBOUNCENABLE);
			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
		} else {
1690 1691
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
1692
			__raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
1693
			__raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_DEBOUNCE_EN);
1694 1695 1696

			/* Initialize interface clock ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
1697
		}
1698 1699
			if (i < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[i];
1700 1701
			gpio_count = 32;
		}
1702
#endif
D
David Brownell 已提交
1703 1704 1705
		/* REVISIT eventually switch from OMAP-specific gpio structs
		 * over to the generic ones
		 */
1706 1707
		bank->chip.request = omap_gpio_request;
		bank->chip.free = omap_gpio_free;
D
David Brownell 已提交
1708 1709 1710 1711
		bank->chip.direction_input = gpio_input;
		bank->chip.get = gpio_get;
		bank->chip.direction_output = gpio_output;
		bank->chip.set = gpio_set;
1712
		bank->chip.to_irq = gpio_2irq;
D
David Brownell 已提交
1713 1714
		if (bank_is_mpuio(bank)) {
			bank->chip.label = "mpuio";
1715
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
1716 1717
			bank->chip.dev = &omap_mpuio_device.dev;
#endif
D
David Brownell 已提交
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
			bank->chip.base = OMAP_MPUIO(0);
		} else {
			bank->chip.label = "gpio";
			bank->chip.base = gpio;
			gpio += gpio_count;
		}
		bank->chip.ngpio = gpio_count;

		gpiochip_add(&bank->chip);

1728 1729
		for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + gpio_count; j++) {
1730
			lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
1731
			set_irq_chip_data(j, bank);
1732
			if (bank_is_mpuio(bank))
1733 1734 1735
				set_irq_chip(j, &mpuio_irq_chip);
			else
				set_irq_chip(j, &gpio_irq_chip);
1736
			set_irq_handler(j, handle_simple_irq);
1737 1738 1739 1740
			set_irq_flags(j, IRQF_VALID);
		}
		set_irq_chained_handler(bank->irq, gpio_irq_handler);
		set_irq_data(bank->irq, bank);
1741

1742
		if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
1743 1744 1745 1746 1747
			sprintf(clk_name, "gpio%d_dbck", i + 1);
			bank->dbck = clk_get(NULL, clk_name);
			if (IS_ERR(bank->dbck))
				printk(KERN_ERR "Could not get %s\n", clk_name);
		}
1748 1749 1750 1751
	}

	/* Enable system clock for GPIO module.
	 * The CAM_CLK_CTRL *is* really the right place. */
1752
	if (cpu_is_omap16xx())
1753 1754
		omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);

1755 1756 1757
	/* Enable autoidle for the OCP interface */
	if (cpu_is_omap24xx())
		omap_writel(1 << 0, 0x48019010);
1758 1759
	if (cpu_is_omap34xx())
		omap_writel(1 << 0, 0x48306814);
1760

1761 1762 1763
	return 0;
}

1764 1765
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
1766 1767 1768 1769
static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
{
	int i;

1770
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1771 1772 1773 1774 1775 1776 1777
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1778
		unsigned long flags;
1779 1780

		switch (bank->method) {
1781
#ifdef CONFIG_ARCH_OMAP16XX
1782 1783 1784 1785 1786
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1787
#endif
1788
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1789
		case METHOD_GPIO_24XX:
1790
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1791 1792 1793
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1794 1795 1796 1797 1798 1799 1800
#endif
#ifdef CONFIG_ARCH_OMAP4
		case METHOD_GPIO_24XX:
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1801
#endif
1802 1803 1804 1805
		default:
			continue;
		}

D
David Brownell 已提交
1806
		spin_lock_irqsave(&bank->lock, flags);
1807 1808 1809
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1810
		spin_unlock_irqrestore(&bank->lock, flags);
1811 1812 1813 1814 1815 1816 1817 1818 1819
	}

	return 0;
}

static int omap_gpio_resume(struct sys_device *dev)
{
	int i;

1820
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1821 1822 1823 1824 1825 1826
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1827
		unsigned long flags;
1828 1829

		switch (bank->method) {
1830
#ifdef CONFIG_ARCH_OMAP16XX
1831 1832 1833 1834
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1835
#endif
1836
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1837
		case METHOD_GPIO_24XX:
1838 1839
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1840
			break;
1841 1842 1843 1844 1845 1846
#endif
#ifdef CONFIG_ARCH_OMAP4
		case METHOD_GPIO_24XX:
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1847
#endif
1848 1849 1850 1851
		default:
			continue;
		}

D
David Brownell 已提交
1852
		spin_lock_irqsave(&bank->lock, flags);
1853 1854
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1855
		spin_unlock_irqrestore(&bank->lock, flags);
1856 1857 1858 1859 1860 1861
	}

	return 0;
}

static struct sysdev_class omap_gpio_sysclass = {
1862
	.name		= "gpio",
1863 1864 1865 1866 1867 1868 1869 1870
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

static struct sys_device omap_gpio_device = {
	.id		= 0,
	.cls		= &omap_gpio_sysclass,
};
1871 1872 1873

#endif

1874 1875
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX) || \
				defined(CONFIG_ARCH_OMAP4)
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890

static int workaround_enabled;

void omap2_gpio_prepare_for_retention(void)
{
	int i, c = 0;

	/* Remove triggering for all non-wakeup GPIOs.  Otherwise spurious
	 * IRQs will be generated.  See OMAP2420 Errata item 1.101. */
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		u32 l1, l2;

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1891
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1892 1893 1894
		bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
1895 1896 1897 1898 1899 1900
#endif
#ifdef CONFIG_ARCH_OMAP4
		bank->saved_datain = __raw_readl(bank->base +
							OMAP4_GPIO_DATAIN);
		l1 = __raw_readl(bank->base + OMAP4_GPIO_FALLINGDETECT);
		l2 = __raw_readl(bank->base + OMAP4_GPIO_RISINGDETECT);
1901
#endif
1902 1903 1904 1905
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1906
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1907 1908
		__raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
1909 1910 1911 1912
#endif
#ifdef CONFIG_ARCH_OMAP4
		__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
		__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
1913
#endif
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

void omap2_gpio_resume_after_retention(void)
{
	int i;

	if (!workaround_enabled)
		return;
	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
1931
		u32 l, gen, gen0, gen1;
1932 1933 1934

		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1935
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1936 1937 1938 1939
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1940 1941 1942 1943 1944 1945 1946 1947
		l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
#endif
#ifdef CONFIG_ARCH_OMAP4
		__raw_writel(bank->saved_fallingdetect,
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
		__raw_writel(bank->saved_risingdetect,
				 bank->base + OMAP4_GPIO_RISINGDETECT);
		l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
1948
#endif
1949 1950 1951 1952 1953 1954
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
		l &= bank->non_wakeup_gpios;
1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
1973
			u32 old0, old1;
1974
#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
1975 1976
			old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1977 1978 1979 1980
			__raw_writel(old0 | gen, bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1 | gen, bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
1981 1982
			__raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996
#endif
#ifdef CONFIG_ARCH_OMAP4
			old0 = __raw_readl(bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			old1 = __raw_readl(bank->base +
						OMAP4_GPIO_LEVELDETECT1);
			__raw_writel(old0 | l, bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			__raw_writel(old1 | l, bank->base +
						OMAP4_GPIO_LEVELDETECT1);
			__raw_writel(old0, bank->base +
						OMAP4_GPIO_LEVELDETECT0);
			__raw_writel(old1, bank->base +
						OMAP4_GPIO_LEVELDETECT1);
1997
#endif
1998 1999 2000 2001 2002
		}
	}

}

2003 2004
#endif

2005 2006
/*
 * This may get called early from board specific init
2007
 * for boards that have interrupts routed via FPGA.
2008
 */
2009
int __init omap_gpio_init(void)
2010 2011 2012 2013 2014 2015 2016
{
	if (!initialized)
		return _omap_gpio_init();
	else
		return 0;
}

2017 2018 2019 2020 2021 2022 2023
static int __init omap_gpio_sysinit(void)
{
	int ret = 0;

	if (!initialized)
		ret = _omap_gpio_init();

D
David Brownell 已提交
2024 2025
	mpuio_init();

2026 2027
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
2028
	if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
		if (ret == 0) {
			ret = sysdev_class_register(&omap_gpio_sysclass);
			if (ret == 0)
				ret = sysdev_register(&omap_gpio_device);
		}
	}
#endif

	return ret;
}

arch_initcall(omap_gpio_sysinit);
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056


#ifdef	CONFIG_DEBUG_FS

#include <linux/debugfs.h>
#include <linux/seq_file.h>

static int dbg_gpio_show(struct seq_file *s, void *unused)
{
	unsigned	i, j, gpio;

	for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
		struct gpio_bank	*bank = gpio_bank + i;
		unsigned		bankwidth = 16;
		u32			mask = 1;

2057
		if (bank_is_mpuio(bank))
2058
			gpio = OMAP_MPUIO(0);
2059
		else if (cpu_class_is_omap2() || cpu_is_omap7xx())
2060 2061 2062 2063
			bankwidth = 32;

		for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
			unsigned	irq, value, is_in, irqstat;
D
David Brownell 已提交
2064
			const char	*label;
2065

D
David Brownell 已提交
2066 2067
			label = gpiochip_is_requested(&bank->chip, j);
			if (!label)
2068 2069 2070
				continue;

			irq = bank->virtual_irq_start + j;
2071
			value = gpio_get_value(gpio);
2072 2073
			is_in = gpio_is_input(bank, mask);

2074
			if (bank_is_mpuio(bank))
D
David Brownell 已提交
2075
				seq_printf(s, "MPUIO %2d ", j);
2076
			else
D
David Brownell 已提交
2077
				seq_printf(s, "GPIO %3d ", gpio);
2078
			seq_printf(s, "(%-20.20s): %s %s",
D
David Brownell 已提交
2079
					label,
2080 2081 2082
					is_in ? "in " : "out",
					value ? "hi"  : "lo");

D
David Brownell 已提交
2083 2084
/* FIXME for at least omap2, show pullup/pulldown state */

2085
			irqstat = irq_desc[irq].status;
2086
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) ||	\
2087
		defined(CONFIG_ARCH_OMAP34XX) || defined(CONFIG_ARCH_OMAP4)
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108
			if (is_in && ((bank->suspend_wakeup & mask)
					|| irqstat & IRQ_TYPE_SENSE_MASK)) {
				char	*trigger = NULL;

				switch (irqstat & IRQ_TYPE_SENSE_MASK) {
				case IRQ_TYPE_EDGE_FALLING:
					trigger = "falling";
					break;
				case IRQ_TYPE_EDGE_RISING:
					trigger = "rising";
					break;
				case IRQ_TYPE_EDGE_BOTH:
					trigger = "bothedge";
					break;
				case IRQ_TYPE_LEVEL_LOW:
					trigger = "low";
					break;
				case IRQ_TYPE_LEVEL_HIGH:
					trigger = "high";
					break;
				case IRQ_TYPE_NONE:
D
David Brownell 已提交
2109
					trigger = "(?)";
2110 2111
					break;
				}
D
David Brownell 已提交
2112
				seq_printf(s, ", irq-%d %-8s%s",
2113 2114 2115 2116
						irq, trigger,
						(bank->suspend_wakeup & mask)
							? " wakeup" : "");
			}
2117
#endif
2118 2119 2120
			seq_printf(s, "\n");
		}

2121
		if (bank_is_mpuio(bank)) {
2122 2123 2124 2125 2126 2127 2128 2129 2130
			seq_printf(s, "\n");
			gpio = 0;
		}
	}
	return 0;
}

static int dbg_gpio_open(struct inode *inode, struct file *file)
{
2131
	return single_open(file, dbg_gpio_show, &inode->i_private);
2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
}

static const struct file_operations debug_fops = {
	.open		= dbg_gpio_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int __init omap_gpio_debuginit(void)
{
2143 2144
	(void) debugfs_create_file("omap_gpio", S_IRUGO,
					NULL, NULL, &debug_fops);
2145 2146 2147 2148
	return 0;
}
late_initcall(omap_gpio_debuginit);
#endif