intel_cdclk.c 81.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2006-2017 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24
#include <linux/time.h>
25

26
#include "intel_atomic.h"
27
#include "intel_bw.h"
28
#include "intel_cdclk.h"
29
#include "intel_de.h"
30
#include "intel_display_types.h"
31
#include "intel_sideband.h"
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

/**
 * DOC: CDCLK / RAWCLK
 *
 * The display engine uses several different clocks to do its work. There
 * are two main clocks involved that aren't directly related to the actual
 * pixel clock or any symbol/bit clock of the actual output port. These
 * are the core display clock (CDCLK) and RAWCLK.
 *
 * CDCLK clocks most of the display pipe logic, and thus its frequency
 * must be high enough to support the rate at which pixels are flowing
 * through the pipes. Downscaling must also be accounted as that increases
 * the effective pixel rate.
 *
 * On several platforms the CDCLK frequency can be changed dynamically
 * to minimize power consumption for a given display configuration.
 * Typically changes to the CDCLK frequency require all the display pipes
 * to be shut down while the frequency is being changed.
 *
 * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
 * DMC will not change the active CDCLK frequency however, so that part
 * will still be performed by the driver directly.
 *
 * RAWCLK is a fixed frequency clock, often used by various auxiliary
 * blocks such as AUX CH or backlight PWM. Hence the only thing we
 * really need to know about RAWCLK is its frequency so that various
 * dividers can be programmed correctly.
 */

61
static void fixed_133mhz_get_cdclk(struct drm_i915_private *dev_priv,
62
				   struct intel_cdclk_config *cdclk_config)
63
{
64
	cdclk_config->cdclk = 133333;
65 66
}

67
static void fixed_200mhz_get_cdclk(struct drm_i915_private *dev_priv,
68
				   struct intel_cdclk_config *cdclk_config)
69
{
70
	cdclk_config->cdclk = 200000;
71 72
}

73
static void fixed_266mhz_get_cdclk(struct drm_i915_private *dev_priv,
74
				   struct intel_cdclk_config *cdclk_config)
75
{
76
	cdclk_config->cdclk = 266667;
77 78
}

79
static void fixed_333mhz_get_cdclk(struct drm_i915_private *dev_priv,
80
				   struct intel_cdclk_config *cdclk_config)
81
{
82
	cdclk_config->cdclk = 333333;
83 84
}

85
static void fixed_400mhz_get_cdclk(struct drm_i915_private *dev_priv,
86
				   struct intel_cdclk_config *cdclk_config)
87
{
88
	cdclk_config->cdclk = 400000;
89 90
}

91
static void fixed_450mhz_get_cdclk(struct drm_i915_private *dev_priv,
92
				   struct intel_cdclk_config *cdclk_config)
93
{
94
	cdclk_config->cdclk = 450000;
95 96
}

97
static void i85x_get_cdclk(struct drm_i915_private *dev_priv,
98
			   struct intel_cdclk_config *cdclk_config)
99
{
100
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
101 102 103 104 105 106 107
	u16 hpllcc = 0;

	/*
	 * 852GM/852GMV only supports 133 MHz and the HPLLCC
	 * encoding is different :(
	 * FIXME is this the right way to detect 852GM/852GMV?
	 */
108
	if (pdev->revision == 0x1) {
109
		cdclk_config->cdclk = 133333;
110 111
		return;
	}
112 113 114 115 116 117 118 119 120 121 122

	pci_bus_read_config_word(pdev->bus,
				 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);

	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_133_200_2:
	case GC_CLOCK_100_200:
123
		cdclk_config->cdclk = 200000;
124
		break;
125
	case GC_CLOCK_166_250:
126
		cdclk_config->cdclk = 250000;
127
		break;
128
	case GC_CLOCK_100_133:
129
		cdclk_config->cdclk = 133333;
130
		break;
131 132 133
	case GC_CLOCK_133_266:
	case GC_CLOCK_133_266_2:
	case GC_CLOCK_166_266:
134
		cdclk_config->cdclk = 266667;
135
		break;
136 137 138
	}
}

139
static void i915gm_get_cdclk(struct drm_i915_private *dev_priv,
140
			     struct intel_cdclk_config *cdclk_config)
141
{
142
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
143 144 145 146
	u16 gcfgc = 0;

	pci_read_config_word(pdev, GCFGC, &gcfgc);

147
	if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
148
		cdclk_config->cdclk = 133333;
149 150
		return;
	}
151 152 153

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_333_320_MHZ:
154
		cdclk_config->cdclk = 333333;
155
		break;
156 157
	default:
	case GC_DISPLAY_CLOCK_190_200_MHZ:
158
		cdclk_config->cdclk = 190000;
159
		break;
160 161 162
	}
}

163
static void i945gm_get_cdclk(struct drm_i915_private *dev_priv,
164
			     struct intel_cdclk_config *cdclk_config)
165
{
166
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
167 168 169 170
	u16 gcfgc = 0;

	pci_read_config_word(pdev, GCFGC, &gcfgc);

171
	if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
172
		cdclk_config->cdclk = 133333;
173 174
		return;
	}
175 176 177

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_333_320_MHZ:
178
		cdclk_config->cdclk = 320000;
179
		break;
180 181
	default:
	case GC_DISPLAY_CLOCK_190_200_MHZ:
182
		cdclk_config->cdclk = 200000;
183
		break;
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	}
}

static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
{
	static const unsigned int blb_vco[8] = {
		[0] = 3200000,
		[1] = 4000000,
		[2] = 5333333,
		[3] = 4800000,
		[4] = 6400000,
	};
	static const unsigned int pnv_vco[8] = {
		[0] = 3200000,
		[1] = 4000000,
		[2] = 5333333,
		[3] = 4800000,
		[4] = 2666667,
	};
	static const unsigned int cl_vco[8] = {
		[0] = 3200000,
		[1] = 4000000,
		[2] = 5333333,
		[3] = 6400000,
		[4] = 3333333,
		[5] = 3566667,
		[6] = 4266667,
	};
	static const unsigned int elk_vco[8] = {
		[0] = 3200000,
		[1] = 4000000,
		[2] = 5333333,
		[3] = 4800000,
	};
	static const unsigned int ctg_vco[8] = {
		[0] = 3200000,
		[1] = 4000000,
		[2] = 5333333,
		[3] = 6400000,
		[4] = 2666667,
		[5] = 4266667,
	};
	const unsigned int *vco_table;
	unsigned int vco;
228
	u8 tmp = 0;
229 230 231 232

	/* FIXME other chipsets? */
	if (IS_GM45(dev_priv))
		vco_table = ctg_vco;
233
	else if (IS_G45(dev_priv))
234 235 236 237 238 239 240 241 242 243
		vco_table = elk_vco;
	else if (IS_I965GM(dev_priv))
		vco_table = cl_vco;
	else if (IS_PINEVIEW(dev_priv))
		vco_table = pnv_vco;
	else if (IS_G33(dev_priv))
		vco_table = blb_vco;
	else
		return 0;

244 245
	tmp = intel_de_read(dev_priv,
			    IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
246 247 248

	vco = vco_table[tmp & 0x7];
	if (vco == 0)
249 250
		drm_err(&dev_priv->drm, "Bad HPLL VCO (HPLLVCO=0x%02x)\n",
			tmp);
251
	else
252
		drm_dbg_kms(&dev_priv->drm, "HPLL VCO %u kHz\n", vco);
253 254 255 256

	return vco;
}

257
static void g33_get_cdclk(struct drm_i915_private *dev_priv,
258
			  struct intel_cdclk_config *cdclk_config)
259
{
260
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
261 262 263 264 265
	static const u8 div_3200[] = { 12, 10,  8,  7, 5, 16 };
	static const u8 div_4000[] = { 14, 12, 10,  8, 6, 20 };
	static const u8 div_4800[] = { 20, 14, 12, 10, 8, 24 };
	static const u8 div_5333[] = { 20, 16, 12, 12, 8, 28 };
	const u8 *div_table;
266
	unsigned int cdclk_sel;
267
	u16 tmp = 0;
268

269
	cdclk_config->vco = intel_hpll_vco(dev_priv);
270

271 272 273 274 275 276 277
	pci_read_config_word(pdev, GCFGC, &tmp);

	cdclk_sel = (tmp >> 4) & 0x7;

	if (cdclk_sel >= ARRAY_SIZE(div_3200))
		goto fail;

278
	switch (cdclk_config->vco) {
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	case 3200000:
		div_table = div_3200;
		break;
	case 4000000:
		div_table = div_4000;
		break;
	case 4800000:
		div_table = div_4800;
		break;
	case 5333333:
		div_table = div_5333;
		break;
	default:
		goto fail;
	}

295 296
	cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco,
						div_table[cdclk_sel]);
297
	return;
298 299

fail:
300 301
	drm_err(&dev_priv->drm,
		"Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
302 303
		cdclk_config->vco, tmp);
	cdclk_config->cdclk = 190476;
304 305
}

306
static void pnv_get_cdclk(struct drm_i915_private *dev_priv,
307
			  struct intel_cdclk_config *cdclk_config)
308
{
309
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
310 311 312 313 314 315
	u16 gcfgc = 0;

	pci_read_config_word(pdev, GCFGC, &gcfgc);

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_267_MHZ_PNV:
316
		cdclk_config->cdclk = 266667;
317
		break;
318
	case GC_DISPLAY_CLOCK_333_MHZ_PNV:
319
		cdclk_config->cdclk = 333333;
320
		break;
321
	case GC_DISPLAY_CLOCK_444_MHZ_PNV:
322
		cdclk_config->cdclk = 444444;
323
		break;
324
	case GC_DISPLAY_CLOCK_200_MHZ_PNV:
325
		cdclk_config->cdclk = 200000;
326
		break;
327
	default:
328 329
		drm_err(&dev_priv->drm,
			"Unknown pnv display core clock 0x%04x\n", gcfgc);
330
		fallthrough;
331
	case GC_DISPLAY_CLOCK_133_MHZ_PNV:
332
		cdclk_config->cdclk = 133333;
333
		break;
334
	case GC_DISPLAY_CLOCK_167_MHZ_PNV:
335
		cdclk_config->cdclk = 166667;
336
		break;
337 338 339
	}
}

340
static void i965gm_get_cdclk(struct drm_i915_private *dev_priv,
341
			     struct intel_cdclk_config *cdclk_config)
342
{
343
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
344 345 346 347
	static const u8 div_3200[] = { 16, 10,  8 };
	static const u8 div_4000[] = { 20, 12, 10 };
	static const u8 div_5333[] = { 24, 16, 14 };
	const u8 *div_table;
348
	unsigned int cdclk_sel;
349
	u16 tmp = 0;
350

351
	cdclk_config->vco = intel_hpll_vco(dev_priv);
352

353 354 355 356 357 358 359
	pci_read_config_word(pdev, GCFGC, &tmp);

	cdclk_sel = ((tmp >> 8) & 0x1f) - 1;

	if (cdclk_sel >= ARRAY_SIZE(div_3200))
		goto fail;

360
	switch (cdclk_config->vco) {
361 362 363 364 365 366 367 368 369 370 371 372 373
	case 3200000:
		div_table = div_3200;
		break;
	case 4000000:
		div_table = div_4000;
		break;
	case 5333333:
		div_table = div_5333;
		break;
	default:
		goto fail;
	}

374 375
	cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco,
						div_table[cdclk_sel]);
376
	return;
377 378

fail:
379 380
	drm_err(&dev_priv->drm,
		"Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
381 382
		cdclk_config->vco, tmp);
	cdclk_config->cdclk = 200000;
383 384
}

385
static void gm45_get_cdclk(struct drm_i915_private *dev_priv,
386
			   struct intel_cdclk_config *cdclk_config)
387
{
388
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
389
	unsigned int cdclk_sel;
390
	u16 tmp = 0;
391

392
	cdclk_config->vco = intel_hpll_vco(dev_priv);
393

394 395 396 397
	pci_read_config_word(pdev, GCFGC, &tmp);

	cdclk_sel = (tmp >> 12) & 0x1;

398
	switch (cdclk_config->vco) {
399 400 401
	case 2666667:
	case 4000000:
	case 5333333:
402
		cdclk_config->cdclk = cdclk_sel ? 333333 : 222222;
403
		break;
404
	case 3200000:
405
		cdclk_config->cdclk = cdclk_sel ? 320000 : 228571;
406
		break;
407
	default:
408 409
		drm_err(&dev_priv->drm,
			"Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
410 411
			cdclk_config->vco, tmp);
		cdclk_config->cdclk = 222222;
412
		break;
413 414 415
	}
}

416
static void hsw_get_cdclk(struct drm_i915_private *dev_priv,
417
			  struct intel_cdclk_config *cdclk_config)
418
{
419
	u32 lcpll = intel_de_read(dev_priv, LCPLL_CTL);
420
	u32 freq = lcpll & LCPLL_CLK_FREQ_MASK;
421 422

	if (lcpll & LCPLL_CD_SOURCE_FCLK)
423
		cdclk_config->cdclk = 800000;
424
	else if (intel_de_read(dev_priv, FUSE_STRAP) & HSW_CDCLK_LIMIT)
425
		cdclk_config->cdclk = 450000;
426
	else if (freq == LCPLL_CLK_FREQ_450)
427
		cdclk_config->cdclk = 450000;
428
	else if (IS_HSW_ULT(dev_priv))
429
		cdclk_config->cdclk = 337500;
430
	else
431
		cdclk_config->cdclk = 540000;
432 433
}

434
static int vlv_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
435 436 437 438 439 440 441 442 443
{
	int freq_320 = (dev_priv->hpll_freq <<  1) % 320000 != 0 ?
		333333 : 320000;

	/*
	 * We seem to get an unstable or solid color picture at 200MHz.
	 * Not sure what's wrong. For now use 200MHz only when all pipes
	 * are off.
	 */
444
	if (IS_VALLEYVIEW(dev_priv) && min_cdclk > freq_320)
445
		return 400000;
446
	else if (min_cdclk > 266667)
447
		return freq_320;
448
	else if (min_cdclk > 0)
449 450 451 452 453
		return 266667;
	else
		return 200000;
}

454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
static u8 vlv_calc_voltage_level(struct drm_i915_private *dev_priv, int cdclk)
{
	if (IS_VALLEYVIEW(dev_priv)) {
		if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
			return 2;
		else if (cdclk >= 266667)
			return 1;
		else
			return 0;
	} else {
		/*
		 * Specs are full of misinformation, but testing on actual
		 * hardware has shown that we just need to write the desired
		 * CCK divider into the Punit register.
		 */
		return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
	}
}

473
static void vlv_get_cdclk(struct drm_i915_private *dev_priv,
474
			  struct intel_cdclk_config *cdclk_config)
475
{
476 477
	u32 val;

478 479 480
	vlv_iosf_sb_get(dev_priv,
			BIT(VLV_IOSF_SB_CCK) | BIT(VLV_IOSF_SB_PUNIT));

481 482 483 484
	cdclk_config->vco = vlv_get_hpll_vco(dev_priv);
	cdclk_config->cdclk = vlv_get_cck_clock(dev_priv, "cdclk",
						CCK_DISPLAY_CLOCK_CONTROL,
						cdclk_config->vco);
485

486
	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
487 488 489

	vlv_iosf_sb_put(dev_priv,
			BIT(VLV_IOSF_SB_CCK) | BIT(VLV_IOSF_SB_PUNIT));
490 491

	if (IS_VALLEYVIEW(dev_priv))
492
		cdclk_config->voltage_level = (val & DSPFREQGUAR_MASK) >>
493 494
			DSPFREQGUAR_SHIFT;
	else
495
		cdclk_config->voltage_level = (val & DSPFREQGUAR_MASK_CHV) >>
496
			DSPFREQGUAR_SHIFT_CHV;
497 498 499 500 501 502 503 504 505 506 507
}

static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
{
	unsigned int credits, default_credits;

	if (IS_CHERRYVIEW(dev_priv))
		default_credits = PFI_CREDIT(12);
	else
		default_credits = PFI_CREDIT(8);

508
	if (dev_priv->cdclk.hw.cdclk >= dev_priv->czclk_freq) {
509 510 511 512 513 514 515 516 517 518 519 520 521
		/* CHV suggested value is 31 or 63 */
		if (IS_CHERRYVIEW(dev_priv))
			credits = PFI_CREDIT_63;
		else
			credits = PFI_CREDIT(15);
	} else {
		credits = default_credits;
	}

	/*
	 * WA - write default credits before re-programming
	 * FIXME: should we also set the resend bit here?
	 */
522 523
	intel_de_write(dev_priv, GCI_CONTROL,
		       VGA_FAST_MODE_DISABLE | default_credits);
524

525 526
	intel_de_write(dev_priv, GCI_CONTROL,
		       VGA_FAST_MODE_DISABLE | credits | PFI_CREDIT_RESEND);
527 528 529 530 531

	/*
	 * FIXME is this guaranteed to clear
	 * immediately or should we poll for it?
	 */
532 533
	drm_WARN_ON(&dev_priv->drm,
		    intel_de_read(dev_priv, GCI_CONTROL) & PFI_CREDIT_RESEND);
534 535
}

536
static void vlv_set_cdclk(struct drm_i915_private *dev_priv,
537
			  const struct intel_cdclk_config *cdclk_config,
538
			  enum pipe pipe)
539
{
540 541
	int cdclk = cdclk_config->cdclk;
	u32 val, cmd = cdclk_config->voltage_level;
542
	intel_wakeref_t wakeref;
543

544 545 546 547 548 549 550 551 552 553 554 555
	switch (cdclk) {
	case 400000:
	case 333333:
	case 320000:
	case 266667:
	case 200000:
		break;
	default:
		MISSING_CASE(cdclk);
		return;
	}

556 557 558
	/* There are cases where we can end up here with power domains
	 * off and a CDCLK frequency other than the minimum, like when
	 * issuing a modeset without actually changing any display after
559
	 * a system suspend.  So grab the display core domain, which covers
560 561
	 * the HW blocks needed for the following programming.
	 */
562
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_DISPLAY_CORE);
563

564 565 566 567 568
	vlv_iosf_sb_get(dev_priv,
			BIT(VLV_IOSF_SB_CCK) |
			BIT(VLV_IOSF_SB_BUNIT) |
			BIT(VLV_IOSF_SB_PUNIT));

569
	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
570 571
	val &= ~DSPFREQGUAR_MASK;
	val |= (cmd << DSPFREQGUAR_SHIFT);
572 573
	vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
	if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM) &
574 575
		      DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
		     50)) {
576 577
		drm_err(&dev_priv->drm,
			"timed out waiting for CDclk change\n");
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
	}

	if (cdclk == 400000) {
		u32 divider;

		divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1,
					    cdclk) - 1;

		/* adjust cdclk divider */
		val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
		val &= ~CCK_FREQUENCY_VALUES;
		val |= divider;
		vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);

		if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
			      CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
			     50))
595 596
			drm_err(&dev_priv->drm,
				"timed out waiting for CDclk change\n");
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
	}

	/* adjust self-refresh exit latency value */
	val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
	val &= ~0x7f;

	/*
	 * For high bandwidth configs, we set a higher latency in the bunit
	 * so that the core display fetch happens in time to avoid underruns.
	 */
	if (cdclk == 400000)
		val |= 4500 / 250; /* 4.5 usec */
	else
		val |= 3000 / 250; /* 3.0 usec */
	vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);

613
	vlv_iosf_sb_put(dev_priv,
614 615 616
			BIT(VLV_IOSF_SB_CCK) |
			BIT(VLV_IOSF_SB_BUNIT) |
			BIT(VLV_IOSF_SB_PUNIT));
617 618

	intel_update_cdclk(dev_priv);
619 620

	vlv_program_pfi_credits(dev_priv);
621

622
	intel_display_power_put(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref);
623 624
}

625
static void chv_set_cdclk(struct drm_i915_private *dev_priv,
626
			  const struct intel_cdclk_config *cdclk_config,
627
			  enum pipe pipe)
628
{
629 630
	int cdclk = cdclk_config->cdclk;
	u32 val, cmd = cdclk_config->voltage_level;
631
	intel_wakeref_t wakeref;
632 633 634 635 636 637 638 639 640 641 642 643

	switch (cdclk) {
	case 333333:
	case 320000:
	case 266667:
	case 200000:
		break;
	default:
		MISSING_CASE(cdclk);
		return;
	}

644 645 646
	/* There are cases where we can end up here with power domains
	 * off and a CDCLK frequency other than the minimum, like when
	 * issuing a modeset without actually changing any display after
647
	 * a system suspend.  So grab the display core domain, which covers
648 649
	 * the HW blocks needed for the following programming.
	 */
650
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_DISPLAY_CORE);
651

652
	vlv_punit_get(dev_priv);
653
	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
654 655
	val &= ~DSPFREQGUAR_MASK_CHV;
	val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
656 657
	vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
	if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM) &
658 659
		      DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
		     50)) {
660 661
		drm_err(&dev_priv->drm,
			"timed out waiting for CDclk change\n");
662
	}
663 664

	vlv_punit_put(dev_priv);
665 666

	intel_update_cdclk(dev_priv);
667 668

	vlv_program_pfi_credits(dev_priv);
669

670
	intel_display_power_put(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref);
671 672
}

673
static int bdw_calc_cdclk(int min_cdclk)
674
{
675
	if (min_cdclk > 540000)
676
		return 675000;
677
	else if (min_cdclk > 450000)
678
		return 540000;
679
	else if (min_cdclk > 337500)
680 681 682 683 684
		return 450000;
	else
		return 337500;
}

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
static u8 bdw_calc_voltage_level(int cdclk)
{
	switch (cdclk) {
	default:
	case 337500:
		return 2;
	case 450000:
		return 0;
	case 540000:
		return 1;
	case 675000:
		return 3;
	}
}

700
static void bdw_get_cdclk(struct drm_i915_private *dev_priv,
701
			  struct intel_cdclk_config *cdclk_config)
702
{
703
	u32 lcpll = intel_de_read(dev_priv, LCPLL_CTL);
704
	u32 freq = lcpll & LCPLL_CLK_FREQ_MASK;
705 706

	if (lcpll & LCPLL_CD_SOURCE_FCLK)
707
		cdclk_config->cdclk = 800000;
708
	else if (intel_de_read(dev_priv, FUSE_STRAP) & HSW_CDCLK_LIMIT)
709
		cdclk_config->cdclk = 450000;
710
	else if (freq == LCPLL_CLK_FREQ_450)
711
		cdclk_config->cdclk = 450000;
712
	else if (freq == LCPLL_CLK_FREQ_54O_BDW)
713
		cdclk_config->cdclk = 540000;
714
	else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
715
		cdclk_config->cdclk = 337500;
716
	else
717
		cdclk_config->cdclk = 675000;
718 719 720 721 722

	/*
	 * Can't read this out :( Let's assume it's
	 * at least what the CDCLK frequency requires.
	 */
723 724
	cdclk_config->voltage_level =
		bdw_calc_voltage_level(cdclk_config->cdclk);
725 726
}

727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
static u32 bdw_cdclk_freq_sel(int cdclk)
{
	switch (cdclk) {
	default:
		MISSING_CASE(cdclk);
		fallthrough;
	case 337500:
		return LCPLL_CLK_FREQ_337_5_BDW;
	case 450000:
		return LCPLL_CLK_FREQ_450;
	case 540000:
		return LCPLL_CLK_FREQ_54O_BDW;
	case 675000:
		return LCPLL_CLK_FREQ_675_BDW;
	}
}

744
static void bdw_set_cdclk(struct drm_i915_private *dev_priv,
745
			  const struct intel_cdclk_config *cdclk_config,
746
			  enum pipe pipe)
747
{
748
	int cdclk = cdclk_config->cdclk;
749 750
	int ret;

751 752 753 754 755 756 757
	if (drm_WARN(&dev_priv->drm,
		     (intel_de_read(dev_priv, LCPLL_CTL) &
		      (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
		       LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
		       LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
		       LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
		     "trying to change cdclk frequency with cdclk not enabled\n"))
758 759 760 761 762
		return;

	ret = sandybridge_pcode_write(dev_priv,
				      BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
	if (ret) {
763 764
		drm_err(&dev_priv->drm,
			"failed to inform pcode about cdclk change\n");
765 766 767
		return;
	}

768 769
	intel_de_rmw(dev_priv, LCPLL_CTL,
		     0, LCPLL_CD_SOURCE_FCLK);
770

771 772 773 774
	/*
	 * According to the spec, it should be enough to poll for this 1 us.
	 * However, extensive testing shows that this can take longer.
	 */
775
	if (wait_for_us(intel_de_read(dev_priv, LCPLL_CTL) &
776
			LCPLL_CD_SOURCE_FCLK_DONE, 100))
777
		drm_err(&dev_priv->drm, "Switching to FCLK failed\n");
778

779 780
	intel_de_rmw(dev_priv, LCPLL_CTL,
		     LCPLL_CLK_FREQ_MASK, bdw_cdclk_freq_sel(cdclk));
781

782 783
	intel_de_rmw(dev_priv, LCPLL_CTL,
		     LCPLL_CD_SOURCE_FCLK, 0);
784

785 786
	if (wait_for_us((intel_de_read(dev_priv, LCPLL_CTL) &
			 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
787
		drm_err(&dev_priv->drm, "Switching back to LCPLL failed\n");
788

789
	sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
790
				cdclk_config->voltage_level);
791

792 793
	intel_de_write(dev_priv, CDCLK_FREQ,
		       DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
794 795 796 797

	intel_update_cdclk(dev_priv);
}

798
static int skl_calc_cdclk(int min_cdclk, int vco)
799 800
{
	if (vco == 8640000) {
801
		if (min_cdclk > 540000)
802
			return 617143;
803
		else if (min_cdclk > 432000)
804
			return 540000;
805
		else if (min_cdclk > 308571)
806 807 808 809
			return 432000;
		else
			return 308571;
	} else {
810
		if (min_cdclk > 540000)
811
			return 675000;
812
		else if (min_cdclk > 450000)
813
			return 540000;
814
		else if (min_cdclk > 337500)
815 816 817 818 819 820
			return 450000;
		else
			return 337500;
	}
}

821 822
static u8 skl_calc_voltage_level(int cdclk)
{
823
	if (cdclk > 540000)
824
		return 3;
825 826 827 828 829 830
	else if (cdclk > 450000)
		return 2;
	else if (cdclk > 337500)
		return 1;
	else
		return 0;
831 832
}

833
static void skl_dpll0_update(struct drm_i915_private *dev_priv,
834
			     struct intel_cdclk_config *cdclk_config)
835 836 837
{
	u32 val;

838 839
	cdclk_config->ref = 24000;
	cdclk_config->vco = 0;
840

841
	val = intel_de_read(dev_priv, LCPLL1_CTL);
842 843 844
	if ((val & LCPLL_PLL_ENABLE) == 0)
		return;

845
	if (drm_WARN_ON(&dev_priv->drm, (val & LCPLL_PLL_LOCK) == 0))
846 847
		return;

848
	val = intel_de_read(dev_priv, DPLL_CTRL1);
849

850 851 852 853 854
	if (drm_WARN_ON(&dev_priv->drm,
			(val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
				DPLL_CTRL1_SSC(SKL_DPLL0) |
				DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
			DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
855 856 857 858 859 860 861
		return;

	switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
862
		cdclk_config->vco = 8100000;
863 864 865
		break;
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
866
		cdclk_config->vco = 8640000;
867 868 869 870 871 872 873
		break;
	default:
		MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
		break;
	}
}

874
static void skl_get_cdclk(struct drm_i915_private *dev_priv,
875
			  struct intel_cdclk_config *cdclk_config)
876 877 878
{
	u32 cdctl;

879
	skl_dpll0_update(dev_priv, cdclk_config);
880

881
	cdclk_config->cdclk = cdclk_config->bypass = cdclk_config->ref;
882

883
	if (cdclk_config->vco == 0)
884
		goto out;
885

886
	cdctl = intel_de_read(dev_priv, CDCLK_CTL);
887

888
	if (cdclk_config->vco == 8640000) {
889 890
		switch (cdctl & CDCLK_FREQ_SEL_MASK) {
		case CDCLK_FREQ_450_432:
891
			cdclk_config->cdclk = 432000;
892
			break;
893
		case CDCLK_FREQ_337_308:
894
			cdclk_config->cdclk = 308571;
895
			break;
896
		case CDCLK_FREQ_540:
897
			cdclk_config->cdclk = 540000;
898
			break;
899
		case CDCLK_FREQ_675_617:
900
			cdclk_config->cdclk = 617143;
901
			break;
902 903
		default:
			MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
904
			break;
905 906 907 908
		}
	} else {
		switch (cdctl & CDCLK_FREQ_SEL_MASK) {
		case CDCLK_FREQ_450_432:
909
			cdclk_config->cdclk = 450000;
910
			break;
911
		case CDCLK_FREQ_337_308:
912
			cdclk_config->cdclk = 337500;
913
			break;
914
		case CDCLK_FREQ_540:
915
			cdclk_config->cdclk = 540000;
916
			break;
917
		case CDCLK_FREQ_675_617:
918
			cdclk_config->cdclk = 675000;
919
			break;
920 921
		default:
			MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
922
			break;
923 924
		}
	}
925 926 927 928 929 930

 out:
	/*
	 * Can't read this out :( Let's assume it's
	 * at least what the CDCLK frequency requires.
	 */
931 932
	cdclk_config->voltage_level =
		skl_calc_voltage_level(cdclk_config->cdclk);
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
}

/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
static int skl_cdclk_decimal(int cdclk)
{
	return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
}

static void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv,
					int vco)
{
	bool changed = dev_priv->skl_preferred_vco_freq != vco;

	dev_priv->skl_preferred_vco_freq = vco;

	if (changed)
		intel_update_max_cdclk(dev_priv);
}

952
static u32 skl_dpll0_link_rate(struct drm_i915_private *dev_priv, int vco)
953
{
954
	drm_WARN_ON(&dev_priv->drm, vco != 8100000 && vco != 8640000);
955 956 957 958 959 960 961 962 963 964

	/*
	 * We always enable DPLL0 with the lowest link rate possible, but still
	 * taking into account the VCO required to operate the eDP panel at the
	 * desired frequency. The usual DP link rates operate with a VCO of
	 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
	 * The modeset code is responsible for the selection of the exact link
	 * rate later on, with the constraint of choosing a frequency that
	 * works with vco.
	 */
965 966 967 968 969 970 971 972
	if (vco == 8640000)
		return DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0);
	else
		return DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0);
}

static void skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
{
973 974 975 976 977 978
	intel_de_rmw(dev_priv, DPLL_CTRL1,
		     DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
		     DPLL_CTRL1_SSC(SKL_DPLL0) |
		     DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0),
		     DPLL_CTRL1_OVERRIDE(SKL_DPLL0) |
		     skl_dpll0_link_rate(dev_priv, vco));
979
	intel_de_posting_read(dev_priv, DPLL_CTRL1);
980

981 982
	intel_de_rmw(dev_priv, LCPLL1_CTL,
		     0, LCPLL_PLL_ENABLE);
983

984
	if (intel_de_wait_for_set(dev_priv, LCPLL1_CTL, LCPLL_PLL_LOCK, 5))
985
		drm_err(&dev_priv->drm, "DPLL0 not locked\n");
986

987
	dev_priv->cdclk.hw.vco = vco;
988 989 990 991 992 993 994

	/* We'll want to keep using the current vco from now on. */
	skl_set_preferred_cdclk_vco(dev_priv, vco);
}

static void skl_dpll0_disable(struct drm_i915_private *dev_priv)
{
995 996 997
	intel_de_rmw(dev_priv, LCPLL1_CTL,
		     LCPLL_PLL_ENABLE, 0);

998
	if (intel_de_wait_for_clear(dev_priv, LCPLL1_CTL, LCPLL_PLL_LOCK, 1))
999
		drm_err(&dev_priv->drm, "Couldn't disable DPLL0\n");
1000

1001
	dev_priv->cdclk.hw.vco = 0;
1002 1003
}

1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
static u32 skl_cdclk_freq_sel(struct drm_i915_private *dev_priv,
			      int cdclk, int vco)
{
	switch (cdclk) {
	default:
		drm_WARN_ON(&dev_priv->drm,
			    cdclk != dev_priv->cdclk.hw.bypass);
		drm_WARN_ON(&dev_priv->drm, vco != 0);
		fallthrough;
	case 308571:
	case 337500:
		return CDCLK_FREQ_337_308;
	case 450000:
	case 432000:
		return CDCLK_FREQ_450_432;
	case 540000:
		return CDCLK_FREQ_540;
	case 617143:
	case 675000:
		return CDCLK_FREQ_675_617;
	}
}

1027
static void skl_set_cdclk(struct drm_i915_private *dev_priv,
1028
			  const struct intel_cdclk_config *cdclk_config,
1029
			  enum pipe pipe)
1030
{
1031 1032
	int cdclk = cdclk_config->cdclk;
	int vco = cdclk_config->vco;
1033
	u32 freq_select, cdclk_ctl;
1034 1035
	int ret;

1036 1037 1038 1039 1040 1041 1042 1043
	/*
	 * Based on WA#1183 CDCLK rates 308 and 617MHz CDCLK rates are
	 * unsupported on SKL. In theory this should never happen since only
	 * the eDP1.4 2.16 and 4.32Gbps rates require it, but eDP1.4 is not
	 * supported on SKL either, see the above WA. WARN whenever trying to
	 * use the corresponding VCO freq as that always leads to using the
	 * minimum 308MHz CDCLK.
	 */
1044 1045
	drm_WARN_ON_ONCE(&dev_priv->drm,
			 IS_SKYLAKE(dev_priv) && vco == 8640000);
1046

1047 1048 1049 1050 1051
	ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
				SKL_CDCLK_PREPARE_FOR_CHANGE,
				SKL_CDCLK_READY_FOR_CHANGE,
				SKL_CDCLK_READY_FOR_CHANGE, 3);
	if (ret) {
1052 1053
		drm_err(&dev_priv->drm,
			"Failed to inform PCU about cdclk change (%d)\n", ret);
1054 1055 1056
		return;
	}

1057
	freq_select = skl_cdclk_freq_sel(dev_priv, cdclk, vco);
1058

1059 1060
	if (dev_priv->cdclk.hw.vco != 0 &&
	    dev_priv->cdclk.hw.vco != vco)
1061 1062
		skl_dpll0_disable(dev_priv);

1063
	cdclk_ctl = intel_de_read(dev_priv, CDCLK_CTL);
1064 1065 1066 1067 1068

	if (dev_priv->cdclk.hw.vco != vco) {
		/* Wa Display #1183: skl,kbl,cfl */
		cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
		cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
1069
		intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
1070 1071 1072 1073
	}

	/* Wa Display #1183: skl,kbl,cfl */
	cdclk_ctl |= CDCLK_DIVMUX_CD_OVERRIDE;
1074 1075
	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
	intel_de_posting_read(dev_priv, CDCLK_CTL);
1076

1077
	if (dev_priv->cdclk.hw.vco != vco)
1078 1079
		skl_dpll0_enable(dev_priv, vco);

1080 1081
	/* Wa Display #1183: skl,kbl,cfl */
	cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
1082
	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
1083 1084

	cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
1085
	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
1086 1087 1088

	/* Wa Display #1183: skl,kbl,cfl */
	cdclk_ctl &= ~CDCLK_DIVMUX_CD_OVERRIDE;
1089 1090
	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
	intel_de_posting_read(dev_priv, CDCLK_CTL);
1091 1092

	/* inform PCU of the change */
1093
	sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
1094
				cdclk_config->voltage_level);
1095 1096 1097 1098 1099 1100

	intel_update_cdclk(dev_priv);
}

static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
{
1101
	u32 cdctl, expected;
1102 1103 1104 1105 1106 1107

	/*
	 * check if the pre-os initialized the display
	 * There is SWF18 scratchpad register defined which is set by the
	 * pre-os which can be used by the OS drivers to check the status
	 */
1108
	if ((intel_de_read(dev_priv, SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
1109 1110 1111
		goto sanitize;

	intel_update_cdclk(dev_priv);
1112
	intel_dump_cdclk_config(&dev_priv->cdclk.hw, "Current CDCLK");
1113

1114
	/* Is PLL enabled and locked ? */
1115
	if (dev_priv->cdclk.hw.vco == 0 ||
1116
	    dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.bypass)
1117 1118 1119 1120 1121 1122 1123 1124
		goto sanitize;

	/* DPLL okay; verify the cdclock
	 *
	 * Noticed in some instances that the freq selection is correct but
	 * decimal part is programmed wrong from BIOS where pre-os does not
	 * enable display. Verify the same as well.
	 */
1125
	cdctl = intel_de_read(dev_priv, CDCLK_CTL);
1126
	expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
1127
		skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
1128 1129 1130 1131 1132
	if (cdctl == expected)
		/* All well; nothing to sanitize */
		return;

sanitize:
1133
	drm_dbg_kms(&dev_priv->drm, "Sanitizing cdclk programmed by pre-os\n");
1134 1135

	/* force cdclk programming */
1136
	dev_priv->cdclk.hw.cdclk = 0;
1137
	/* force full PLL disable + enable */
1138
	dev_priv->cdclk.hw.vco = -1;
1139 1140
}

1141
static void skl_cdclk_init_hw(struct drm_i915_private *dev_priv)
1142
{
1143
	struct intel_cdclk_config cdclk_config;
1144 1145 1146

	skl_sanitize_cdclk(dev_priv);

1147 1148
	if (dev_priv->cdclk.hw.cdclk != 0 &&
	    dev_priv->cdclk.hw.vco != 0) {
1149 1150 1151 1152 1153 1154
		/*
		 * Use the current vco as our initial
		 * guess as to what the preferred vco is.
		 */
		if (dev_priv->skl_preferred_vco_freq == 0)
			skl_set_preferred_cdclk_vco(dev_priv,
1155
						    dev_priv->cdclk.hw.vco);
1156 1157 1158
		return;
	}

1159
	cdclk_config = dev_priv->cdclk.hw;
1160

1161 1162 1163 1164 1165
	cdclk_config.vco = dev_priv->skl_preferred_vco_freq;
	if (cdclk_config.vco == 0)
		cdclk_config.vco = 8100000;
	cdclk_config.cdclk = skl_calc_cdclk(0, cdclk_config.vco);
	cdclk_config.voltage_level = skl_calc_voltage_level(cdclk_config.cdclk);
1166

1167
	skl_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
1168 1169
}

1170
static void skl_cdclk_uninit_hw(struct drm_i915_private *dev_priv)
1171
{
1172
	struct intel_cdclk_config cdclk_config = dev_priv->cdclk.hw;
1173

1174 1175 1176
	cdclk_config.cdclk = cdclk_config.bypass;
	cdclk_config.vco = 0;
	cdclk_config.voltage_level = skl_calc_voltage_level(cdclk_config.cdclk);
1177

1178
	skl_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
1179 1180
}

1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
static const struct intel_cdclk_vals bxt_cdclk_table[] = {
	{ .refclk = 19200, .cdclk = 144000, .divider = 8, .ratio = 60 },
	{ .refclk = 19200, .cdclk = 288000, .divider = 4, .ratio = 60 },
	{ .refclk = 19200, .cdclk = 384000, .divider = 3, .ratio = 60 },
	{ .refclk = 19200, .cdclk = 576000, .divider = 2, .ratio = 60 },
	{ .refclk = 19200, .cdclk = 624000, .divider = 2, .ratio = 65 },
	{}
};

static const struct intel_cdclk_vals glk_cdclk_table[] = {
	{ .refclk = 19200, .cdclk =  79200, .divider = 8, .ratio = 33 },
	{ .refclk = 19200, .cdclk = 158400, .divider = 4, .ratio = 33 },
	{ .refclk = 19200, .cdclk = 316800, .divider = 2, .ratio = 33 },
	{}
};

static const struct intel_cdclk_vals cnl_cdclk_table[] = {
	{ .refclk = 19200, .cdclk = 168000, .divider = 4, .ratio = 35 },
	{ .refclk = 19200, .cdclk = 336000, .divider = 2, .ratio = 35 },
	{ .refclk = 19200, .cdclk = 528000, .divider = 2, .ratio = 55 },

	{ .refclk = 24000, .cdclk = 168000, .divider = 4, .ratio = 28 },
	{ .refclk = 24000, .cdclk = 336000, .divider = 2, .ratio = 28 },
	{ .refclk = 24000, .cdclk = 528000, .divider = 2, .ratio = 44 },
	{}
};

static const struct intel_cdclk_vals icl_cdclk_table[] = {
	{ .refclk = 19200, .cdclk = 172800, .divider = 2, .ratio = 18 },
	{ .refclk = 19200, .cdclk = 192000, .divider = 2, .ratio = 20 },
	{ .refclk = 19200, .cdclk = 307200, .divider = 2, .ratio = 32 },
	{ .refclk = 19200, .cdclk = 326400, .divider = 4, .ratio = 68 },
	{ .refclk = 19200, .cdclk = 556800, .divider = 2, .ratio = 58 },
	{ .refclk = 19200, .cdclk = 652800, .divider = 2, .ratio = 68 },

	{ .refclk = 24000, .cdclk = 180000, .divider = 2, .ratio = 15 },
	{ .refclk = 24000, .cdclk = 192000, .divider = 2, .ratio = 16 },
	{ .refclk = 24000, .cdclk = 312000, .divider = 2, .ratio = 26 },
	{ .refclk = 24000, .cdclk = 324000, .divider = 4, .ratio = 54 },
	{ .refclk = 24000, .cdclk = 552000, .divider = 2, .ratio = 46 },
	{ .refclk = 24000, .cdclk = 648000, .divider = 2, .ratio = 54 },

	{ .refclk = 38400, .cdclk = 172800, .divider = 2, .ratio =  9 },
	{ .refclk = 38400, .cdclk = 192000, .divider = 2, .ratio = 10 },
	{ .refclk = 38400, .cdclk = 307200, .divider = 2, .ratio = 16 },
	{ .refclk = 38400, .cdclk = 326400, .divider = 4, .ratio = 34 },
	{ .refclk = 38400, .cdclk = 556800, .divider = 2, .ratio = 29 },
	{ .refclk = 38400, .cdclk = 652800, .divider = 2, .ratio = 34 },
	{}
};

M
Matt Roper 已提交
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
static const struct intel_cdclk_vals rkl_cdclk_table[] = {
	{ .refclk = 19200, .cdclk = 172800, .divider = 4, .ratio =  36 },
	{ .refclk = 19200, .cdclk = 192000, .divider = 4, .ratio =  40 },
	{ .refclk = 19200, .cdclk = 307200, .divider = 4, .ratio =  64 },
	{ .refclk = 19200, .cdclk = 326400, .divider = 8, .ratio = 136 },
	{ .refclk = 19200, .cdclk = 556800, .divider = 4, .ratio = 116 },
	{ .refclk = 19200, .cdclk = 652800, .divider = 4, .ratio = 136 },

	{ .refclk = 24000, .cdclk = 180000, .divider = 4, .ratio =  30 },
	{ .refclk = 24000, .cdclk = 192000, .divider = 4, .ratio =  32 },
	{ .refclk = 24000, .cdclk = 312000, .divider = 4, .ratio =  52 },
	{ .refclk = 24000, .cdclk = 324000, .divider = 8, .ratio = 108 },
	{ .refclk = 24000, .cdclk = 552000, .divider = 4, .ratio =  92 },
	{ .refclk = 24000, .cdclk = 648000, .divider = 4, .ratio = 108 },

	{ .refclk = 38400, .cdclk = 172800, .divider = 4, .ratio = 18 },
	{ .refclk = 38400, .cdclk = 192000, .divider = 4, .ratio = 20 },
	{ .refclk = 38400, .cdclk = 307200, .divider = 4, .ratio = 32 },
	{ .refclk = 38400, .cdclk = 326400, .divider = 8, .ratio = 68 },
	{ .refclk = 38400, .cdclk = 556800, .divider = 4, .ratio = 58 },
	{ .refclk = 38400, .cdclk = 652800, .divider = 4, .ratio = 68 },
	{}
};

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
static int bxt_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
{
	const struct intel_cdclk_vals *table = dev_priv->cdclk.table;
	int i;

	for (i = 0; table[i].refclk; i++)
		if (table[i].refclk == dev_priv->cdclk.hw.ref &&
		    table[i].cdclk >= min_cdclk)
			return table[i].cdclk;

1266 1267 1268
	drm_WARN(&dev_priv->drm, 1,
		 "Cannot satisfy minimum cdclk %d with refclk %u\n",
		 min_cdclk, dev_priv->cdclk.hw.ref);
1269
	return 0;
1270 1271
}

1272
static int bxt_calc_cdclk_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1273
{
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284
	const struct intel_cdclk_vals *table = dev_priv->cdclk.table;
	int i;

	if (cdclk == dev_priv->cdclk.hw.bypass)
		return 0;

	for (i = 0; table[i].refclk; i++)
		if (table[i].refclk == dev_priv->cdclk.hw.ref &&
		    table[i].cdclk == cdclk)
			return dev_priv->cdclk.hw.ref * table[i].ratio;

1285 1286
	drm_WARN(&dev_priv->drm, 1, "cdclk %d not valid for refclk %u\n",
		 cdclk, dev_priv->cdclk.hw.ref);
1287
	return 0;
1288 1289
}

1290 1291 1292 1293 1294
static u8 bxt_calc_voltage_level(int cdclk)
{
	return DIV_ROUND_UP(cdclk, 25000);
}

1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
static u8 cnl_calc_voltage_level(int cdclk)
{
	if (cdclk > 336000)
		return 2;
	else if (cdclk > 168000)
		return 1;
	else
		return 0;
}

static u8 icl_calc_voltage_level(int cdclk)
{
	if (cdclk > 556800)
		return 2;
	else if (cdclk > 312000)
		return 1;
	else
		return 0;
}

static u8 ehl_calc_voltage_level(int cdclk)
{
1317 1318 1319
	if (cdclk > 326400)
		return 3;
	else if (cdclk > 312000)
1320 1321 1322 1323 1324 1325 1326
		return 2;
	else if (cdclk > 180000)
		return 1;
	else
		return 0;
}

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
static u8 tgl_calc_voltage_level(int cdclk)
{
	if (cdclk > 556800)
		return 3;
	else if (cdclk > 326400)
		return 2;
	else if (cdclk > 312000)
		return 1;
	else
		return 0;
}

1339
static void cnl_readout_refclk(struct drm_i915_private *dev_priv,
1340
			       struct intel_cdclk_config *cdclk_config)
1341
{
1342
	if (intel_de_read(dev_priv, SKL_DSSM) & CNL_DSSM_CDCLK_PLL_REFCLK_24MHz)
1343
		cdclk_config->ref = 24000;
1344
	else
1345
		cdclk_config->ref = 19200;
1346
}
1347

1348
static void icl_readout_refclk(struct drm_i915_private *dev_priv,
1349
			       struct intel_cdclk_config *cdclk_config)
1350
{
1351
	u32 dssm = intel_de_read(dev_priv, SKL_DSSM) & ICL_DSSM_CDCLK_PLL_REFCLK_MASK;
1352 1353 1354 1355

	switch (dssm) {
	default:
		MISSING_CASE(dssm);
1356
		fallthrough;
1357
	case ICL_DSSM_CDCLK_PLL_REFCLK_24MHz:
1358
		cdclk_config->ref = 24000;
1359 1360
		break;
	case ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz:
1361
		cdclk_config->ref = 19200;
1362 1363
		break;
	case ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz:
1364
		cdclk_config->ref = 38400;
1365 1366 1367 1368 1369
		break;
	}
}

static void bxt_de_pll_readout(struct drm_i915_private *dev_priv,
1370
			       struct intel_cdclk_config *cdclk_config)
1371 1372 1373
{
	u32 val, ratio;

1374
	if (DISPLAY_VER(dev_priv) >= 11)
1375
		icl_readout_refclk(dev_priv, cdclk_config);
1376
	else if (IS_CANNONLAKE(dev_priv))
1377
		cnl_readout_refclk(dev_priv, cdclk_config);
1378
	else
1379
		cdclk_config->ref = 19200;
1380

1381
	val = intel_de_read(dev_priv, BXT_DE_PLL_ENABLE);
1382 1383 1384 1385 1386 1387
	if ((val & BXT_DE_PLL_PLL_ENABLE) == 0 ||
	    (val & BXT_DE_PLL_LOCK) == 0) {
		/*
		 * CDCLK PLL is disabled, the VCO/ratio doesn't matter, but
		 * setting it to zero is a way to signal that.
		 */
1388
		cdclk_config->vco = 0;
1389
		return;
1390
	}
1391

1392 1393 1394 1395
	/*
	 * CNL+ have the ratio directly in the PLL enable register, gen9lp had
	 * it in a separate PLL control register.
	 */
1396
	if (DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv))
1397 1398
		ratio = val & CNL_CDCLK_PLL_RATIO_MASK;
	else
1399
		ratio = intel_de_read(dev_priv, BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
1400

1401
	cdclk_config->vco = ratio * cdclk_config->ref;
1402 1403
}

1404
static void bxt_get_cdclk(struct drm_i915_private *dev_priv,
1405
			  struct intel_cdclk_config *cdclk_config)
1406 1407
{
	u32 divider;
1408
	int div;
1409

1410
	bxt_de_pll_readout(dev_priv, cdclk_config);
1411

1412
	if (DISPLAY_VER(dev_priv) >= 12)
1413
		cdclk_config->bypass = cdclk_config->ref / 2;
1414
	else if (DISPLAY_VER(dev_priv) >= 11)
1415
		cdclk_config->bypass = 50000;
1416
	else
1417
		cdclk_config->bypass = cdclk_config->ref;
1418

1419 1420
	if (cdclk_config->vco == 0) {
		cdclk_config->cdclk = cdclk_config->bypass;
1421
		goto out;
1422
	}
1423

1424
	divider = intel_de_read(dev_priv, CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
1425 1426 1427 1428 1429 1430

	switch (divider) {
	case BXT_CDCLK_CD2X_DIV_SEL_1:
		div = 2;
		break;
	case BXT_CDCLK_CD2X_DIV_SEL_1_5:
1431
		drm_WARN(&dev_priv->drm,
1432
			 DISPLAY_VER(dev_priv) >= 10,
1433
			 "Unsupported divider\n");
1434 1435 1436 1437 1438 1439
		div = 3;
		break;
	case BXT_CDCLK_CD2X_DIV_SEL_2:
		div = 4;
		break;
	case BXT_CDCLK_CD2X_DIV_SEL_4:
1440 1441
		drm_WARN(&dev_priv->drm,
			 DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv),
1442
			 "Unsupported divider\n");
1443 1444 1445 1446
		div = 8;
		break;
	default:
		MISSING_CASE(divider);
1447
		return;
1448 1449
	}

1450
	cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco, div);
1451 1452 1453 1454 1455 1456

 out:
	/*
	 * Can't read this out :( Let's assume it's
	 * at least what the CDCLK frequency requires.
	 */
1457 1458
	cdclk_config->voltage_level =
		dev_priv->display.calc_voltage_level(cdclk_config->cdclk);
1459 1460 1461 1462
}

static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
{
1463
	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, 0);
1464 1465

	/* Timeout 200us */
1466 1467
	if (intel_de_wait_for_clear(dev_priv,
				    BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
1468
		drm_err(&dev_priv->drm, "timeout waiting for DE PLL unlock\n");
1469

1470
	dev_priv->cdclk.hw.vco = 0;
1471 1472 1473 1474
}

static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
{
1475
	int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
1476

1477 1478
	intel_de_rmw(dev_priv, BXT_DE_PLL_CTL,
		     BXT_DE_PLL_RATIO_MASK, BXT_DE_PLL_RATIO(ratio));
1479

1480
	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
1481 1482

	/* Timeout 200us */
1483 1484
	if (intel_de_wait_for_set(dev_priv,
				  BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
1485
		drm_err(&dev_priv->drm, "timeout waiting for DE PLL lock\n");
1486

1487
	dev_priv->cdclk.hw.vco = vco;
1488 1489
}

1490 1491
static void cnl_cdclk_pll_disable(struct drm_i915_private *dev_priv)
{
1492 1493
	intel_de_rmw(dev_priv, BXT_DE_PLL_ENABLE,
		     BXT_DE_PLL_PLL_ENABLE, 0);
1494 1495

	/* Timeout 200us */
1496 1497
	if (intel_de_wait_for_clear(dev_priv, BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
		drm_err(&dev_priv->drm, "timeout waiting for CDCLK PLL unlock\n");
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507

	dev_priv->cdclk.hw.vco = 0;
}

static void cnl_cdclk_pll_enable(struct drm_i915_private *dev_priv, int vco)
{
	int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
	u32 val;

	val = CNL_CDCLK_PLL_RATIO(ratio);
1508
	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, val);
1509 1510

	val |= BXT_DE_PLL_PLL_ENABLE;
1511
	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, val);
1512 1513

	/* Timeout 200us */
1514 1515
	if (intel_de_wait_for_set(dev_priv, BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
		drm_err(&dev_priv->drm, "timeout waiting for CDCLK PLL lock\n");
1516 1517 1518 1519

	dev_priv->cdclk.hw.vco = vco;
}

1520 1521
static u32 bxt_cdclk_cd2x_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
{
1522
	if (DISPLAY_VER(dev_priv) >= 12) {
1523 1524 1525 1526
		if (pipe == INVALID_PIPE)
			return TGL_CDCLK_CD2X_PIPE_NONE;
		else
			return TGL_CDCLK_CD2X_PIPE(pipe);
1527
	} else if (DISPLAY_VER(dev_priv) >= 11) {
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
		if (pipe == INVALID_PIPE)
			return ICL_CDCLK_CD2X_PIPE_NONE;
		else
			return ICL_CDCLK_CD2X_PIPE(pipe);
	} else {
		if (pipe == INVALID_PIPE)
			return BXT_CDCLK_CD2X_PIPE_NONE;
		else
			return BXT_CDCLK_CD2X_PIPE(pipe);
	}
}

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
static u32 bxt_cdclk_cd2x_div_sel(struct drm_i915_private *dev_priv,
				  int cdclk, int vco)
{
	/* cdclk = vco / 2 / div{1,1.5,2,4} */
	switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
	default:
		drm_WARN_ON(&dev_priv->drm,
			    cdclk != dev_priv->cdclk.hw.bypass);
		drm_WARN_ON(&dev_priv->drm, vco != 0);
		fallthrough;
	case 2:
		return BXT_CDCLK_CD2X_DIV_SEL_1;
	case 3:
		drm_WARN(&dev_priv->drm,
			 DISPLAY_VER(dev_priv) >= 10,
			 "Unsupported divider\n");
		return BXT_CDCLK_CD2X_DIV_SEL_1_5;
	case 4:
		return BXT_CDCLK_CD2X_DIV_SEL_2;
	case 8:
		drm_WARN(&dev_priv->drm,
			 DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv),
			 "Unsupported divider\n");
		return BXT_CDCLK_CD2X_DIV_SEL_4;
	}
}

1567
static void bxt_set_cdclk(struct drm_i915_private *dev_priv,
1568
			  const struct intel_cdclk_config *cdclk_config,
1569
			  enum pipe pipe)
1570
{
1571 1572
	int cdclk = cdclk_config->cdclk;
	int vco = cdclk_config->vco;
1573
	u32 val;
1574
	int ret;
1575

1576
	/* Inform power controller of upcoming frequency change. */
1577
	if (DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv))
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
		ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
					SKL_CDCLK_PREPARE_FOR_CHANGE,
					SKL_CDCLK_READY_FOR_CHANGE,
					SKL_CDCLK_READY_FOR_CHANGE, 3);
	else
		/*
		 * BSpec requires us to wait up to 150usec, but that leads to
		 * timeouts; the 2ms used here is based on experiment.
		 */
		ret = sandybridge_pcode_write_timeout(dev_priv,
						      HSW_PCODE_DE_WRITE_FREQ_REQ,
						      0x80000000, 150, 2);

	if (ret) {
1592 1593 1594
		drm_err(&dev_priv->drm,
			"Failed to inform PCU about cdclk change (err %d, freq %d)\n",
			ret, cdclk);
1595 1596 1597
		return;
	}

1598
	if (DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv)) {
1599 1600 1601
		if (dev_priv->cdclk.hw.vco != 0 &&
		    dev_priv->cdclk.hw.vco != vco)
			cnl_cdclk_pll_disable(dev_priv);
1602

1603 1604
		if (dev_priv->cdclk.hw.vco != vco)
			cnl_cdclk_pll_enable(dev_priv, vco);
1605

1606 1607 1608 1609 1610 1611 1612 1613
	} else {
		if (dev_priv->cdclk.hw.vco != 0 &&
		    dev_priv->cdclk.hw.vco != vco)
			bxt_de_pll_disable(dev_priv);

		if (dev_priv->cdclk.hw.vco != vco)
			bxt_de_pll_enable(dev_priv, vco);
	}
1614

1615 1616 1617
	val = bxt_cdclk_cd2x_div_sel(dev_priv, cdclk, vco) |
		bxt_cdclk_cd2x_pipe(dev_priv, pipe) |
		skl_cdclk_decimal(cdclk);
1618

1619 1620 1621 1622
	/*
	 * Disable SSA Precharge when CD clock frequency < 500 MHz,
	 * enable otherwise.
	 */
1623 1624
	if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
	    cdclk >= 500000)
1625
		val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
1626
	intel_de_write(dev_priv, CDCLK_CTL, val);
1627

1628 1629 1630
	if (pipe != INVALID_PIPE)
		intel_wait_for_vblank(dev_priv, pipe);

1631
	if (DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv)) {
1632
		ret = sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
1633
					      cdclk_config->voltage_level);
1634 1635 1636 1637 1638 1639 1640 1641 1642
	} else {
		/*
		 * The timeout isn't specified, the 2ms used here is based on
		 * experiment.
		 * FIXME: Waiting for the request completion could be delayed
		 * until the next PCODE request based on BSpec.
		 */
		ret = sandybridge_pcode_write_timeout(dev_priv,
						      HSW_PCODE_DE_WRITE_FREQ_REQ,
1643
						      cdclk_config->voltage_level,
1644 1645 1646
						      150, 2);
	}

1647
	if (ret) {
1648 1649 1650
		drm_err(&dev_priv->drm,
			"PCode CDCLK freq set failed, (err %d, freq %d)\n",
			ret, cdclk);
1651 1652 1653 1654
		return;
	}

	intel_update_cdclk(dev_priv);
1655

1656
	if (DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv))
1657 1658 1659 1660
		/*
		 * Can't read out the voltage level :(
		 * Let's just assume everything is as expected.
		 */
1661
		dev_priv->cdclk.hw.voltage_level = cdclk_config->voltage_level;
1662 1663 1664 1665 1666
}

static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
{
	u32 cdctl, expected;
1667
	int cdclk, vco;
1668 1669

	intel_update_cdclk(dev_priv);
1670
	intel_dump_cdclk_config(&dev_priv->cdclk.hw, "Current CDCLK");
1671

1672
	if (dev_priv->cdclk.hw.vco == 0 ||
1673
	    dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.bypass)
1674 1675 1676 1677 1678 1679 1680 1681
		goto sanitize;

	/* DPLL okay; verify the cdclock
	 *
	 * Some BIOS versions leave an incorrect decimal frequency value and
	 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
	 * so sanitize this register.
	 */
1682
	cdctl = intel_de_read(dev_priv, CDCLK_CTL);
1683 1684 1685 1686 1687
	/*
	 * Let's ignore the pipe field, since BIOS could have configured the
	 * dividers both synching to an active pipe, or asynchronously
	 * (PIPE_NONE).
	 */
1688
	cdctl &= ~bxt_cdclk_cd2x_pipe(dev_priv, INVALID_PIPE);
1689

1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702
	/* Make sure this is a legal cdclk value for the platform */
	cdclk = bxt_calc_cdclk(dev_priv, dev_priv->cdclk.hw.cdclk);
	if (cdclk != dev_priv->cdclk.hw.cdclk)
		goto sanitize;

	/* Make sure the VCO is correct for the cdclk */
	vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk);
	if (vco != dev_priv->cdclk.hw.vco)
		goto sanitize;

	expected = skl_cdclk_decimal(cdclk);

	/* Figure out what CD2X divider we should be using for this cdclk */
1703 1704 1705
	expected |= bxt_cdclk_cd2x_div_sel(dev_priv,
					   dev_priv->cdclk.hw.cdclk,
					   dev_priv->cdclk.hw.vco);
1706

1707 1708 1709 1710
	/*
	 * Disable SSA Precharge when CD clock frequency < 500 MHz,
	 * enable otherwise.
	 */
1711 1712
	if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
	    dev_priv->cdclk.hw.cdclk >= 500000)
1713 1714 1715 1716 1717 1718 1719
		expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;

	if (cdctl == expected)
		/* All well; nothing to sanitize */
		return;

sanitize:
1720
	drm_dbg_kms(&dev_priv->drm, "Sanitizing cdclk programmed by pre-os\n");
1721 1722

	/* force cdclk programming */
1723
	dev_priv->cdclk.hw.cdclk = 0;
1724 1725

	/* force full PLL disable + enable */
1726
	dev_priv->cdclk.hw.vco = -1;
1727 1728
}

1729
static void bxt_cdclk_init_hw(struct drm_i915_private *dev_priv)
1730
{
1731
	struct intel_cdclk_config cdclk_config;
1732 1733 1734

	bxt_sanitize_cdclk(dev_priv);

1735 1736
	if (dev_priv->cdclk.hw.cdclk != 0 &&
	    dev_priv->cdclk.hw.vco != 0)
1737 1738
		return;

1739
	cdclk_config = dev_priv->cdclk.hw;
1740

1741 1742 1743 1744 1745
	/*
	 * FIXME:
	 * - The initial CDCLK needs to be read from VBT.
	 *   Need to make this change after VBT has changes for BXT.
	 */
1746 1747 1748 1749
	cdclk_config.cdclk = bxt_calc_cdclk(dev_priv, 0);
	cdclk_config.vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk_config.cdclk);
	cdclk_config.voltage_level =
		dev_priv->display.calc_voltage_level(cdclk_config.cdclk);
1750

1751
	bxt_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
1752 1753
}

1754
static void bxt_cdclk_uninit_hw(struct drm_i915_private *dev_priv)
1755
{
1756
	struct intel_cdclk_config cdclk_config = dev_priv->cdclk.hw;
1757

1758 1759 1760 1761
	cdclk_config.cdclk = cdclk_config.bypass;
	cdclk_config.vco = 0;
	cdclk_config.voltage_level =
		dev_priv->display.calc_voltage_level(cdclk_config.cdclk);
1762

1763
	bxt_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
1764 1765
}

1766
/**
1767
 * intel_cdclk_init_hw - Initialize CDCLK hardware
1768 1769 1770 1771 1772 1773 1774
 * @i915: i915 device
 *
 * Initialize CDCLK. This consists mainly of initializing dev_priv->cdclk.hw and
 * sanitizing the state of the hardware if needed. This is generally done only
 * during the display core initialization sequence, after which the DMC will
 * take care of turning CDCLK off/on as needed.
 */
1775
void intel_cdclk_init_hw(struct drm_i915_private *i915)
1776
{
1777
	if (DISPLAY_VER(i915) >= 10 || IS_BROXTON(i915))
1778
		bxt_cdclk_init_hw(i915);
1779
	else if (DISPLAY_VER(i915) == 9)
1780
		skl_cdclk_init_hw(i915);
1781 1782 1783
}

/**
1784
 * intel_cdclk_uninit_hw - Uninitialize CDCLK hardware
1785 1786 1787 1788 1789
 * @i915: i915 device
 *
 * Uninitialize CDCLK. This is done only during the display core
 * uninitialization sequence.
 */
1790
void intel_cdclk_uninit_hw(struct drm_i915_private *i915)
1791
{
1792
	if (DISPLAY_VER(i915) >= 10 || IS_BROXTON(i915))
1793
		bxt_cdclk_uninit_hw(i915);
1794
	else if (DISPLAY_VER(i915) == 9)
1795
		skl_cdclk_uninit_hw(i915);
1796 1797
}

1798
/**
1799 1800 1801 1802
 * intel_cdclk_needs_modeset - Determine if changong between the CDCLK
 *                             configurations requires a modeset on all pipes
 * @a: first CDCLK configuration
 * @b: second CDCLK configuration
1803 1804
 *
 * Returns:
1805 1806
 * True if changing between the two CDCLK configurations
 * requires all pipes to be off, false if not.
1807
 */
1808 1809
bool intel_cdclk_needs_modeset(const struct intel_cdclk_config *a,
			       const struct intel_cdclk_config *b)
1810
{
1811 1812 1813 1814 1815
	return a->cdclk != b->cdclk ||
		a->vco != b->vco ||
		a->ref != b->ref;
}

1816
/**
1817 1818 1819 1820 1821
 * intel_cdclk_can_cd2x_update - Determine if changing between the two CDCLK
 *                               configurations requires only a cd2x divider update
 * @dev_priv: i915 device
 * @a: first CDCLK configuration
 * @b: second CDCLK configuration
1822 1823
 *
 * Returns:
1824 1825
 * True if changing between the two CDCLK configurations
 * can be done with just a cd2x divider update, false if not.
1826
 */
1827
static bool intel_cdclk_can_cd2x_update(struct drm_i915_private *dev_priv,
1828 1829
					const struct intel_cdclk_config *a,
					const struct intel_cdclk_config *b)
1830 1831
{
	/* Older hw doesn't have the capability */
1832
	if (DISPLAY_VER(dev_priv) < 10 && !IS_BROXTON(dev_priv))
1833 1834 1835 1836 1837 1838 1839
		return false;

	return a->cdclk != b->cdclk &&
		a->vco == b->vco &&
		a->ref == b->ref;
}

1840
/**
1841 1842 1843
 * intel_cdclk_changed - Determine if two CDCLK configurations are different
 * @a: first CDCLK configuration
 * @b: second CDCLK configuration
1844 1845
 *
 * Returns:
1846
 * True if the CDCLK configurations don't match, false if they do.
1847
 */
1848 1849
static bool intel_cdclk_changed(const struct intel_cdclk_config *a,
				const struct intel_cdclk_config *b)
1850 1851 1852
{
	return intel_cdclk_needs_modeset(a, b) ||
		a->voltage_level != b->voltage_level;
1853 1854
}

1855 1856
void intel_dump_cdclk_config(const struct intel_cdclk_config *cdclk_config,
			     const char *context)
1857
{
1858
	DRM_DEBUG_DRIVER("%s %d kHz, VCO %d kHz, ref %d kHz, bypass %d kHz, voltage level %d\n",
1859 1860 1861
			 context, cdclk_config->cdclk, cdclk_config->vco,
			 cdclk_config->ref, cdclk_config->bypass,
			 cdclk_config->voltage_level);
1862 1863
}

1864
/**
1865
 * intel_set_cdclk - Push the CDCLK configuration to the hardware
1866
 * @dev_priv: i915 device
1867
 * @cdclk_config: new CDCLK configuration
1868
 * @pipe: pipe with which to synchronize the update
1869 1870 1871 1872
 *
 * Program the hardware based on the passed in CDCLK state,
 * if necessary.
 */
1873
static void intel_set_cdclk(struct drm_i915_private *dev_priv,
1874
			    const struct intel_cdclk_config *cdclk_config,
1875
			    enum pipe pipe)
1876
{
1877 1878
	struct intel_encoder *encoder;

1879
	if (!intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_config))
1880 1881
		return;

1882
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !dev_priv->display.set_cdclk))
1883 1884
		return;

1885
	intel_dump_cdclk_config(cdclk_config, "Changing CDCLK to");
1886

1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
	/*
	 * Lock aux/gmbus while we change cdclk in case those
	 * functions use cdclk. Not all platforms/ports do,
	 * but we'll lock them all for simplicity.
	 */
	mutex_lock(&dev_priv->gmbus_mutex);
	for_each_intel_dp(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		mutex_lock_nest_lock(&intel_dp->aux.hw_mutex,
				     &dev_priv->gmbus_mutex);
	}

1900
	dev_priv->display.set_cdclk(dev_priv, cdclk_config, pipe);
1901

1902 1903 1904 1905 1906 1907 1908
	for_each_intel_dp(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		mutex_unlock(&intel_dp->aux.hw_mutex);
	}
	mutex_unlock(&dev_priv->gmbus_mutex);

1909 1910 1911
	if (drm_WARN(&dev_priv->drm,
		     intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_config),
		     "cdclk state doesn't match!\n")) {
1912 1913
		intel_dump_cdclk_config(&dev_priv->cdclk.hw, "[hw state]");
		intel_dump_cdclk_config(cdclk_config, "[sw state]");
1914
	}
1915 1916
}

1917
/**
1918 1919
 * intel_set_cdclk_pre_plane_update - Push the CDCLK state to the hardware
 * @state: intel atomic state
1920
 *
1921 1922
 * Program the hardware before updating the HW plane state based on the
 * new CDCLK state, if necessary.
1923 1924
 */
void
1925
intel_set_cdclk_pre_plane_update(struct intel_atomic_state *state)
1926
{
1927
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
1928 1929 1930 1931
	const struct intel_cdclk_state *old_cdclk_state =
		intel_atomic_get_old_cdclk_state(state);
	const struct intel_cdclk_state *new_cdclk_state =
		intel_atomic_get_new_cdclk_state(state);
1932
	enum pipe pipe = new_cdclk_state->pipe;
1933

1934 1935 1936 1937
	if (!intel_cdclk_changed(&old_cdclk_state->actual,
				 &new_cdclk_state->actual))
		return;

1938
	if (pipe == INVALID_PIPE ||
1939
	    old_cdclk_state->actual.cdclk <= new_cdclk_state->actual.cdclk) {
1940
		drm_WARN_ON(&dev_priv->drm, !new_cdclk_state->base.changed);
1941

1942
		intel_set_cdclk(dev_priv, &new_cdclk_state->actual, pipe);
1943
	}
1944 1945 1946
}

/**
1947 1948
 * intel_set_cdclk_post_plane_update - Push the CDCLK state to the hardware
 * @state: intel atomic state
1949
 *
1950
 * Program the hardware after updating the HW plane state based on the
1951
 * new CDCLK state, if necessary.
1952 1953
 */
void
1954
intel_set_cdclk_post_plane_update(struct intel_atomic_state *state)
1955
{
1956
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
1957 1958 1959 1960
	const struct intel_cdclk_state *old_cdclk_state =
		intel_atomic_get_old_cdclk_state(state);
	const struct intel_cdclk_state *new_cdclk_state =
		intel_atomic_get_new_cdclk_state(state);
1961
	enum pipe pipe = new_cdclk_state->pipe;
1962

1963 1964 1965 1966
	if (!intel_cdclk_changed(&old_cdclk_state->actual,
				 &new_cdclk_state->actual))
		return;

1967
	if (pipe != INVALID_PIPE &&
1968
	    old_cdclk_state->actual.cdclk > new_cdclk_state->actual.cdclk) {
1969
		drm_WARN_ON(&dev_priv->drm, !new_cdclk_state->base.changed);
1970

1971
		intel_set_cdclk(dev_priv, &new_cdclk_state->actual, pipe);
1972
	}
1973 1974
}

1975
static int intel_pixel_rate_to_cdclk(const struct intel_crtc_state *crtc_state)
1976
{
1977
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
1978 1979
	int pixel_rate = crtc_state->pixel_rate;

1980
	if (DISPLAY_VER(dev_priv) >= 10)
1981
		return DIV_ROUND_UP(pixel_rate, 2);
1982
	else if (DISPLAY_VER(dev_priv) == 9 ||
1983 1984 1985 1986
		 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		return pixel_rate;
	else if (IS_CHERRYVIEW(dev_priv))
		return DIV_ROUND_UP(pixel_rate * 100, 95);
1987 1988
	else if (crtc_state->double_wide)
		return DIV_ROUND_UP(pixel_rate * 100, 90 * 2);
1989 1990 1991 1992
	else
		return DIV_ROUND_UP(pixel_rate * 100, 90);
}

1993 1994
static int intel_planes_min_cdclk(const struct intel_crtc_state *crtc_state)
{
1995
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct intel_plane *plane;
	int min_cdclk = 0;

	for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
		min_cdclk = max(crtc_state->min_cdclk[plane->id], min_cdclk);

	return min_cdclk;
}

2006
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state)
2007 2008
{
	struct drm_i915_private *dev_priv =
2009
		to_i915(crtc_state->uapi.crtc->dev);
2010 2011
	int min_cdclk;

2012
	if (!crtc_state->hw.enable)
2013 2014
		return 0;

2015
	min_cdclk = intel_pixel_rate_to_cdclk(crtc_state);
2016 2017

	/* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
2018
	if (IS_BROADWELL(dev_priv) && hsw_crtc_state_ips_capable(crtc_state))
2019
		min_cdclk = DIV_ROUND_UP(min_cdclk * 100, 95);
2020

2021 2022 2023
	/* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
	 * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
	 * there may be audio corruption or screen corruption." This cdclk
2024
	 * restriction for GLK is 316.8 MHz.
2025 2026 2027 2028
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) &&
	    crtc_state->has_audio &&
	    crtc_state->port_clock >= 540000 &&
2029
	    crtc_state->lane_count == 4) {
2030
		if (DISPLAY_VER(dev_priv) == 10) {
2031 2032
			/* Display WA #1145: glk,cnl */
			min_cdclk = max(316800, min_cdclk);
2033
		} else if (DISPLAY_VER(dev_priv) == 9 || IS_BROADWELL(dev_priv)) {
2034 2035 2036
			/* Display WA #1144: skl,bxt */
			min_cdclk = max(432000, min_cdclk);
		}
2037
	}
2038

2039 2040
	/*
	 * According to BSpec, "The CD clock frequency must be at least twice
2041 2042
	 * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
	 */
2043
	if (crtc_state->has_audio && DISPLAY_VER(dev_priv) >= 9)
2044
		min_cdclk = max(2 * 96000, min_cdclk);
2045

2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
	/*
	 * "For DP audio configuration, cdclk frequency shall be set to
	 *  meet the following requirements:
	 *  DP Link Frequency(MHz) | Cdclk frequency(MHz)
	 *  270                    | 320 or higher
	 *  162                    | 200 or higher"
	 */
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    intel_crtc_has_dp_encoder(crtc_state) && crtc_state->has_audio)
		min_cdclk = max(crtc_state->port_clock, min_cdclk);

2057 2058 2059 2060 2061 2062 2063 2064
	/*
	 * On Valleyview some DSI panels lose (v|h)sync when the clock is lower
	 * than 320000KHz.
	 */
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) &&
	    IS_VALLEYVIEW(dev_priv))
		min_cdclk = max(320000, min_cdclk);

2065 2066 2067 2068 2069 2070 2071 2072 2073
	/*
	 * On Geminilake once the CDCLK gets as low as 79200
	 * picture gets unstable, despite that values are
	 * correct for DSI PLL and DE PLL.
	 */
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) &&
	    IS_GEMINILAKE(dev_priv))
		min_cdclk = max(158400, min_cdclk);

2074 2075 2076
	/* Account for additional needs from the planes */
	min_cdclk = max(intel_planes_min_cdclk(crtc_state), min_cdclk);

2077 2078 2079 2080 2081 2082 2083 2084 2085
	/*
	 * HACK. Currently for TGL platforms we calculate
	 * min_cdclk initially based on pixel_rate divided
	 * by 2, accounting for also plane requirements,
	 * however in some cases the lowest possible CDCLK
	 * doesn't work and causing the underruns.
	 * Explicitly stating here that this seems to be currently
	 * rather a Hack, than final solution.
	 */
2086 2087 2088 2089 2090 2091 2092 2093 2094
	if (IS_TIGERLAKE(dev_priv)) {
		/*
		 * Clamp to max_cdclk_freq in case pixel rate is higher,
		 * in order not to break an 8K, but still leave W/A at place.
		 */
		min_cdclk = max_t(int, min_cdclk,
				  min_t(int, crtc_state->pixel_rate,
					dev_priv->max_cdclk_freq));
	}
2095

2096
	if (min_cdclk > dev_priv->max_cdclk_freq) {
2097 2098 2099
		drm_dbg_kms(&dev_priv->drm,
			    "required cdclk (%d kHz) exceeds max (%d kHz)\n",
			    min_cdclk, dev_priv->max_cdclk_freq);
2100 2101 2102
		return -EINVAL;
	}

2103
	return min_cdclk;
2104 2105
}

2106
static int intel_compute_min_cdclk(struct intel_cdclk_state *cdclk_state)
2107
{
2108
	struct intel_atomic_state *state = cdclk_state->base.state;
2109 2110
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_bw_state *bw_state = NULL;
2111
	struct intel_crtc *crtc;
2112
	struct intel_crtc_state *crtc_state;
2113
	int min_cdclk, i;
2114
	enum pipe pipe;
2115

2116
	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
2117 2118
		int ret;

2119 2120 2121 2122
		min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
		if (min_cdclk < 0)
			return min_cdclk;

2123 2124 2125 2126
		bw_state = intel_atomic_get_bw_state(state);
		if (IS_ERR(bw_state))
			return PTR_ERR(bw_state);

2127
		if (cdclk_state->min_cdclk[crtc->pipe] == min_cdclk)
2128 2129
			continue;

2130
		cdclk_state->min_cdclk[crtc->pipe] = min_cdclk;
2131

2132
		ret = intel_atomic_lock_global_state(&cdclk_state->base);
2133 2134
		if (ret)
			return ret;
2135
	}
2136

2137
	min_cdclk = cdclk_state->force_min_cdclk;
2138 2139
	for_each_pipe(dev_priv, pipe) {
		min_cdclk = max(cdclk_state->min_cdclk[pipe], min_cdclk);
2140

2141 2142
		if (!bw_state)
			continue;
2143 2144 2145

		min_cdclk = max(bw_state->min_cdclk, min_cdclk);
	}
2146

2147
	return min_cdclk;
2148 2149
}

2150
/*
2151 2152 2153 2154
 * Account for port clock min voltage level requirements.
 * This only really does something on CNL+ but can be
 * called on earlier platforms as well.
 *
2155 2156 2157 2158 2159 2160 2161 2162
 * Note that this functions assumes that 0 is
 * the lowest voltage value, and higher values
 * correspond to increasingly higher voltages.
 *
 * Should that relationship no longer hold on
 * future platforms this code will need to be
 * adjusted.
 */
2163
static int bxt_compute_min_voltage_level(struct intel_cdclk_state *cdclk_state)
2164
{
2165
	struct intel_atomic_state *state = cdclk_state->base.state;
2166 2167 2168 2169 2170 2171 2172 2173
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc *crtc;
	struct intel_crtc_state *crtc_state;
	u8 min_voltage_level;
	int i;
	enum pipe pipe;

	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
2174 2175
		int ret;

2176
		if (crtc_state->hw.enable)
2177
			min_voltage_level = crtc_state->min_voltage_level;
2178
		else
2179 2180
			min_voltage_level = 0;

2181
		if (cdclk_state->min_voltage_level[crtc->pipe] == min_voltage_level)
2182 2183
			continue;

2184
		cdclk_state->min_voltage_level[crtc->pipe] = min_voltage_level;
2185

2186
		ret = intel_atomic_lock_global_state(&cdclk_state->base);
2187 2188
		if (ret)
			return ret;
2189 2190 2191 2192
	}

	min_voltage_level = 0;
	for_each_pipe(dev_priv, pipe)
2193
		min_voltage_level = max(cdclk_state->min_voltage_level[pipe],
2194 2195 2196 2197 2198
					min_voltage_level);

	return min_voltage_level;
}

2199
static int vlv_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2200
{
2201
	struct intel_atomic_state *state = cdclk_state->base.state;
2202
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2203
	int min_cdclk, cdclk;
2204

2205
	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2206 2207
	if (min_cdclk < 0)
		return min_cdclk;
2208

2209
	cdclk = vlv_calc_cdclk(dev_priv, min_cdclk);
2210

2211 2212
	cdclk_state->logical.cdclk = cdclk;
	cdclk_state->logical.voltage_level =
2213
		vlv_calc_voltage_level(dev_priv, cdclk);
2214

2215
	if (!cdclk_state->active_pipes) {
2216
		cdclk = vlv_calc_cdclk(dev_priv, cdclk_state->force_min_cdclk);
2217

2218 2219
		cdclk_state->actual.cdclk = cdclk;
		cdclk_state->actual.voltage_level =
2220
			vlv_calc_voltage_level(dev_priv, cdclk);
2221
	} else {
2222
		cdclk_state->actual = cdclk_state->logical;
2223
	}
2224 2225 2226 2227

	return 0;
}

2228
static int bdw_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2229
{
2230 2231
	int min_cdclk, cdclk;

2232
	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2233 2234
	if (min_cdclk < 0)
		return min_cdclk;
2235 2236 2237 2238 2239

	/*
	 * FIXME should also account for plane ratio
	 * once 64bpp pixel formats are supported.
	 */
2240
	cdclk = bdw_calc_cdclk(min_cdclk);
2241

2242 2243
	cdclk_state->logical.cdclk = cdclk;
	cdclk_state->logical.voltage_level =
2244
		bdw_calc_voltage_level(cdclk);
2245

2246
	if (!cdclk_state->active_pipes) {
2247
		cdclk = bdw_calc_cdclk(cdclk_state->force_min_cdclk);
2248

2249 2250
		cdclk_state->actual.cdclk = cdclk;
		cdclk_state->actual.voltage_level =
2251
			bdw_calc_voltage_level(cdclk);
2252
	} else {
2253
		cdclk_state->actual = cdclk_state->logical;
2254
	}
2255 2256 2257 2258

	return 0;
}

2259
static int skl_dpll0_vco(struct intel_cdclk_state *cdclk_state)
2260
{
2261
	struct intel_atomic_state *state = cdclk_state->base.state;
2262
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2263 2264 2265 2266
	struct intel_crtc *crtc;
	struct intel_crtc_state *crtc_state;
	int vco, i;

2267
	vco = cdclk_state->logical.vco;
2268 2269 2270
	if (!vco)
		vco = dev_priv->skl_preferred_vco_freq;

2271
	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
2272
		if (!crtc_state->hw.enable)
2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
			continue;

		if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
			continue;

		/*
		 * DPLL0 VCO may need to be adjusted to get the correct
		 * clock for eDP. This will affect cdclk as well.
		 */
		switch (crtc_state->port_clock / 2) {
		case 108000:
		case 216000:
			vco = 8640000;
			break;
		default:
			vco = 8100000;
			break;
		}
	}

	return vco;
}

2296
static int skl_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2297
{
2298 2299
	int min_cdclk, cdclk, vco;

2300
	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2301 2302
	if (min_cdclk < 0)
		return min_cdclk;
2303

2304
	vco = skl_dpll0_vco(cdclk_state);
2305 2306 2307 2308 2309

	/*
	 * FIXME should also account for plane ratio
	 * once 64bpp pixel formats are supported.
	 */
2310
	cdclk = skl_calc_cdclk(min_cdclk, vco);
2311

2312 2313 2314
	cdclk_state->logical.vco = vco;
	cdclk_state->logical.cdclk = cdclk;
	cdclk_state->logical.voltage_level =
2315
		skl_calc_voltage_level(cdclk);
2316

2317
	if (!cdclk_state->active_pipes) {
2318
		cdclk = skl_calc_cdclk(cdclk_state->force_min_cdclk, vco);
2319

2320 2321 2322
		cdclk_state->actual.vco = vco;
		cdclk_state->actual.cdclk = cdclk;
		cdclk_state->actual.voltage_level =
2323
			skl_calc_voltage_level(cdclk);
2324
	} else {
2325
		cdclk_state->actual = cdclk_state->logical;
2326
	}
2327 2328 2329 2330

	return 0;
}

2331
static int bxt_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2332
{
2333
	struct intel_atomic_state *state = cdclk_state->base.state;
2334
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2335
	int min_cdclk, min_voltage_level, cdclk, vco;
2336

2337
	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2338 2339
	if (min_cdclk < 0)
		return min_cdclk;
2340

2341
	min_voltage_level = bxt_compute_min_voltage_level(cdclk_state);
2342 2343 2344
	if (min_voltage_level < 0)
		return min_voltage_level;

2345 2346
	cdclk = bxt_calc_cdclk(dev_priv, min_cdclk);
	vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk);
2347

2348 2349 2350
	cdclk_state->logical.vco = vco;
	cdclk_state->logical.cdclk = cdclk;
	cdclk_state->logical.voltage_level =
2351 2352
		max_t(int, min_voltage_level,
		      dev_priv->display.calc_voltage_level(cdclk));
2353

2354
	if (!cdclk_state->active_pipes) {
2355
		cdclk = bxt_calc_cdclk(dev_priv, cdclk_state->force_min_cdclk);
2356
		vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk);
2357

2358 2359 2360
		cdclk_state->actual.vco = vco;
		cdclk_state->actual.cdclk = cdclk;
		cdclk_state->actual.voltage_level =
2361
			dev_priv->display.calc_voltage_level(cdclk);
2362
	} else {
2363
		cdclk_state->actual = cdclk_state->logical;
2364 2365 2366 2367 2368
	}

	return 0;
}

2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
static int intel_modeset_all_pipes(struct intel_atomic_state *state)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc *crtc;

	/*
	 * Add all pipes to the state, and force
	 * a modeset on all the active ones.
	 */
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state;
		int ret;

		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
		if (IS_ERR(crtc_state))
			return PTR_ERR(crtc_state);

2386
		if (!crtc_state->hw.active ||
2387
		    drm_atomic_crtc_needs_modeset(&crtc_state->uapi))
2388 2389
			continue;

2390
		crtc_state->uapi.mode_changed = true;
2391 2392 2393 2394 2395 2396

		ret = drm_atomic_add_affected_connectors(&state->base,
							 &crtc->base);
		if (ret)
			return ret;

2397
		ret = intel_atomic_add_affected_planes(state, crtc);
2398 2399 2400 2401 2402 2403 2404 2405 2406
		if (ret)
			return ret;

		crtc_state->update_planes |= crtc_state->active_planes;
	}

	return 0;
}

2407
static int fixed_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2408 2409 2410 2411 2412 2413 2414 2415
{
	int min_cdclk;

	/*
	 * We can't change the cdclk frequency, but we still want to
	 * check that the required minimum frequency doesn't exceed
	 * the actual cdclk frequency.
	 */
2416
	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2417 2418 2419 2420 2421 2422
	if (min_cdclk < 0)
		return min_cdclk;

	return 0;
}

2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
static struct intel_global_state *intel_cdclk_duplicate_state(struct intel_global_obj *obj)
{
	struct intel_cdclk_state *cdclk_state;

	cdclk_state = kmemdup(obj->state, sizeof(*cdclk_state), GFP_KERNEL);
	if (!cdclk_state)
		return NULL;

	cdclk_state->pipe = INVALID_PIPE;

	return &cdclk_state->base;
}

static void intel_cdclk_destroy_state(struct intel_global_obj *obj,
				      struct intel_global_state *state)
{
	kfree(state);
}

static const struct intel_global_state_funcs intel_cdclk_funcs = {
	.atomic_duplicate_state = intel_cdclk_duplicate_state,
	.atomic_destroy_state = intel_cdclk_destroy_state,
};

struct intel_cdclk_state *
intel_atomic_get_cdclk_state(struct intel_atomic_state *state)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_global_state *cdclk_state;

	cdclk_state = intel_atomic_get_global_obj_state(state, &dev_priv->cdclk.obj);
	if (IS_ERR(cdclk_state))
		return ERR_CAST(cdclk_state);

	return to_intel_cdclk_state(cdclk_state);
}

int intel_cdclk_init(struct drm_i915_private *dev_priv)
{
	struct intel_cdclk_state *cdclk_state;

	cdclk_state = kzalloc(sizeof(*cdclk_state), GFP_KERNEL);
	if (!cdclk_state)
		return -ENOMEM;

	intel_atomic_global_obj_init(dev_priv, &dev_priv->cdclk.obj,
				     &cdclk_state->base, &intel_cdclk_funcs);

	return 0;
}

2474 2475 2476
int intel_modeset_calc_cdclk(struct intel_atomic_state *state)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2477 2478
	const struct intel_cdclk_state *old_cdclk_state;
	struct intel_cdclk_state *new_cdclk_state;
2479 2480 2481
	enum pipe pipe;
	int ret;

2482 2483 2484
	new_cdclk_state = intel_atomic_get_cdclk_state(state);
	if (IS_ERR(new_cdclk_state))
		return PTR_ERR(new_cdclk_state);
2485

2486
	old_cdclk_state = intel_atomic_get_old_cdclk_state(state);
2487

2488 2489 2490
	new_cdclk_state->active_pipes =
		intel_calc_active_pipes(state, old_cdclk_state->active_pipes);

2491
	ret = dev_priv->display.modeset_calc_cdclk(new_cdclk_state);
2492 2493 2494
	if (ret)
		return ret;

2495 2496
	if (intel_cdclk_changed(&old_cdclk_state->actual,
				&new_cdclk_state->actual)) {
2497 2498 2499 2500
		/*
		 * Also serialize commits across all crtcs
		 * if the actual hw needs to be poked.
		 */
2501
		ret = intel_atomic_serialize_global_state(&new_cdclk_state->base);
2502 2503
		if (ret)
			return ret;
2504
	} else if (old_cdclk_state->active_pipes != new_cdclk_state->active_pipes ||
2505
		   old_cdclk_state->force_min_cdclk != new_cdclk_state->force_min_cdclk ||
2506
		   intel_cdclk_changed(&old_cdclk_state->logical,
2507
				       &new_cdclk_state->logical)) {
2508
		ret = intel_atomic_lock_global_state(&new_cdclk_state->base);
2509
		if (ret)
2510
			return ret;
2511 2512
	} else {
		return 0;
2513 2514
	}

2515
	if (is_power_of_2(new_cdclk_state->active_pipes) &&
2516
	    intel_cdclk_can_cd2x_update(dev_priv,
2517 2518
					&old_cdclk_state->actual,
					&new_cdclk_state->actual)) {
2519 2520 2521
		struct intel_crtc *crtc;
		struct intel_crtc_state *crtc_state;

2522
		pipe = ilog2(new_cdclk_state->active_pipes);
2523
		crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
2524 2525 2526 2527 2528

		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
		if (IS_ERR(crtc_state))
			return PTR_ERR(crtc_state);

2529
		if (drm_atomic_crtc_needs_modeset(&crtc_state->uapi))
2530 2531 2532 2533 2534
			pipe = INVALID_PIPE;
	} else {
		pipe = INVALID_PIPE;
	}

2535
	if (pipe != INVALID_PIPE) {
2536
		new_cdclk_state->pipe = pipe;
2537

2538 2539 2540
		drm_dbg_kms(&dev_priv->drm,
			    "Can change cdclk with pipe %c active\n",
			    pipe_name(pipe));
2541 2542
	} else if (intel_cdclk_needs_modeset(&old_cdclk_state->actual,
					     &new_cdclk_state->actual)) {
2543
		/* All pipes must be switched off while we change the cdclk. */
2544 2545 2546 2547
		ret = intel_modeset_all_pipes(state);
		if (ret)
			return ret;

2548
		new_cdclk_state->pipe = INVALID_PIPE;
2549

2550 2551
		drm_dbg_kms(&dev_priv->drm,
			    "Modeset required for cdclk change\n");
2552 2553
	}

2554 2555
	drm_dbg_kms(&dev_priv->drm,
		    "New cdclk calculated to be logical %u kHz, actual %u kHz\n",
2556 2557
		    new_cdclk_state->logical.cdclk,
		    new_cdclk_state->actual.cdclk);
2558 2559
	drm_dbg_kms(&dev_priv->drm,
		    "New voltage level calculated to be logical %u, actual %u\n",
2560 2561
		    new_cdclk_state->logical.voltage_level,
		    new_cdclk_state->actual.voltage_level);
2562 2563 2564 2565

	return 0;
}

2566 2567 2568 2569
static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
{
	int max_cdclk_freq = dev_priv->max_cdclk_freq;

2570
	if (DISPLAY_VER(dev_priv) >= 10)
2571
		return 2 * max_cdclk_freq;
2572
	else if (DISPLAY_VER(dev_priv) == 9 ||
2573
		 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
2574 2575 2576
		return max_cdclk_freq;
	else if (IS_CHERRYVIEW(dev_priv))
		return max_cdclk_freq*95/100;
2577
	else if (DISPLAY_VER(dev_priv) < 4)
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
		return 2*max_cdclk_freq*90/100;
	else
		return max_cdclk_freq*90/100;
}

/**
 * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
 * @dev_priv: i915 device
 *
 * Determine the maximum CDCLK frequency the platform supports, and also
 * derive the maximum dot clock frequency the maximum CDCLK frequency
 * allows.
 */
void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
{
2593
	if (IS_JSL_EHL(dev_priv)) {
2594 2595 2596 2597
		if (dev_priv->cdclk.hw.ref == 24000)
			dev_priv->max_cdclk_freq = 552000;
		else
			dev_priv->max_cdclk_freq = 556800;
2598
	} else if (DISPLAY_VER(dev_priv) >= 11) {
2599 2600 2601 2602 2603
		if (dev_priv->cdclk.hw.ref == 24000)
			dev_priv->max_cdclk_freq = 648000;
		else
			dev_priv->max_cdclk_freq = 652800;
	} else if (IS_CANNONLAKE(dev_priv)) {
2604
		dev_priv->max_cdclk_freq = 528000;
2605 2606 2607 2608
	} else if (IS_GEMINILAKE(dev_priv)) {
		dev_priv->max_cdclk_freq = 316800;
	} else if (IS_BROXTON(dev_priv)) {
		dev_priv->max_cdclk_freq = 624000;
2609
	} else if (DISPLAY_VER(dev_priv) == 9) {
2610
		u32 limit = intel_de_read(dev_priv, SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
2611 2612 2613
		int max_cdclk, vco;

		vco = dev_priv->skl_preferred_vco_freq;
2614
		drm_WARN_ON(&dev_priv->drm, vco != 8100000 && vco != 8640000);
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637

		/*
		 * Use the lower (vco 8640) cdclk values as a
		 * first guess. skl_calc_cdclk() will correct it
		 * if the preferred vco is 8100 instead.
		 */
		if (limit == SKL_DFSM_CDCLK_LIMIT_675)
			max_cdclk = 617143;
		else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
			max_cdclk = 540000;
		else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
			max_cdclk = 432000;
		else
			max_cdclk = 308571;

		dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
	} else if (IS_BROADWELL(dev_priv))  {
		/*
		 * FIXME with extra cooling we can allow
		 * 540 MHz for ULX and 675 Mhz for ULT.
		 * How can we know if extra cooling is
		 * available? PCI ID, VTB, something else?
		 */
2638
		if (intel_de_read(dev_priv, FUSE_STRAP) & HSW_CDCLK_LIMIT)
2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
			dev_priv->max_cdclk_freq = 450000;
		else if (IS_BDW_ULX(dev_priv))
			dev_priv->max_cdclk_freq = 450000;
		else if (IS_BDW_ULT(dev_priv))
			dev_priv->max_cdclk_freq = 540000;
		else
			dev_priv->max_cdclk_freq = 675000;
	} else if (IS_CHERRYVIEW(dev_priv)) {
		dev_priv->max_cdclk_freq = 320000;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		dev_priv->max_cdclk_freq = 400000;
	} else {
		/* otherwise assume cdclk is fixed */
2652
		dev_priv->max_cdclk_freq = dev_priv->cdclk.hw.cdclk;
2653 2654 2655 2656
	}

	dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);

2657 2658
	drm_dbg(&dev_priv->drm, "Max CD clock rate: %d kHz\n",
		dev_priv->max_cdclk_freq);
2659

2660 2661
	drm_dbg(&dev_priv->drm, "Max dotclock rate: %d kHz\n",
		dev_priv->max_dotclk_freq);
2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
}

/**
 * intel_update_cdclk - Determine the current CDCLK frequency
 * @dev_priv: i915 device
 *
 * Determine the current CDCLK frequency.
 */
void intel_update_cdclk(struct drm_i915_private *dev_priv)
{
2672
	dev_priv->display.get_cdclk(dev_priv, &dev_priv->cdclk.hw);
2673 2674 2675 2676 2677 2678 2679 2680

	/*
	 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
	 * Programmng [sic] note: bit[9:2] should be programmed to the number
	 * of cdclk that generates 4MHz reference clock freq which is used to
	 * generate GMBus clock. This will vary with the cdclk freq.
	 */
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2681
		intel_de_write(dev_priv, GMBUSFREQ_VLV,
V
Ville Syrjälä 已提交
2682
			       DIV_ROUND_UP(dev_priv->cdclk.hw.cdclk, 1000));
2683 2684
}

2685 2686 2687 2688 2689 2690
static int dg1_rawclk(struct drm_i915_private *dev_priv)
{
	/*
	 * DG1 always uses a 38.4 MHz rawclk.  The bspec tells us
	 * "Program Numerator=2, Denominator=4, Divider=37 decimal."
	 */
2691 2692
	intel_de_write(dev_priv, PCH_RAWCLK_FREQ,
		       CNP_RAWCLK_DEN(4) | CNP_RAWCLK_DIV(37) | ICP_RAWCLK_NUM(2));
2693 2694 2695 2696

	return 38400;
}

2697 2698 2699 2700 2701
static int cnp_rawclk(struct drm_i915_private *dev_priv)
{
	u32 rawclk;
	int divider, fraction;

2702
	if (intel_de_read(dev_priv, SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
2703 2704 2705 2706 2707 2708 2709 2710 2711
		/* 24 MHz */
		divider = 24000;
		fraction = 0;
	} else {
		/* 19.2 MHz */
		divider = 19000;
		fraction = 200;
	}

2712
	rawclk = CNP_RAWCLK_DIV(divider / 1000);
2713 2714
	if (fraction) {
		int numerator = 1;
2715

2716 2717
		rawclk |= CNP_RAWCLK_DEN(DIV_ROUND_CLOSEST(numerator * 1000,
							   fraction) - 1);
2718
		if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2719
			rawclk |= ICP_RAWCLK_NUM(numerator);
2720 2721
	}

2722
	intel_de_write(dev_priv, PCH_RAWCLK_FREQ, rawclk);
2723
	return divider + fraction;
2724 2725
}

2726 2727
static int pch_rawclk(struct drm_i915_private *dev_priv)
{
2728
	return (intel_de_read(dev_priv, PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
2729 2730 2731 2732 2733 2734 2735 2736 2737
}

static int vlv_hrawclk(struct drm_i915_private *dev_priv)
{
	/* RAWCLK_FREQ_VLV register updated from power well code */
	return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
				      CCK_DISPLAY_REF_CLOCK_CONTROL);
}

2738
static int i9xx_hrawclk(struct drm_i915_private *dev_priv)
2739
{
2740
	u32 clkcfg;
2741

2742 2743 2744 2745 2746 2747 2748 2749 2750 2751
	/*
	 * hrawclock is 1/4 the FSB frequency
	 *
	 * Note that this only reads the state of the FSB
	 * straps, not the actual FSB frequency. Some BIOSen
	 * let you configure each independently. Ideally we'd
	 * read out the actual FSB frequency but sadly we
	 * don't know which registers have that information,
	 * and all the relevant docs have gone to bit heaven :(
	 */
2752 2753
	clkcfg = intel_de_read(dev_priv, CLKCFG) & CLKCFG_FSB_MASK;

2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
	if (IS_MOBILE(dev_priv)) {
		switch (clkcfg) {
		case CLKCFG_FSB_400:
			return 100000;
		case CLKCFG_FSB_533:
			return 133333;
		case CLKCFG_FSB_667:
			return 166667;
		case CLKCFG_FSB_800:
			return 200000;
		case CLKCFG_FSB_1067:
			return 266667;
		case CLKCFG_FSB_1333:
			return 333333;
		default:
			MISSING_CASE(clkcfg);
			return 133333;
		}
	} else {
		switch (clkcfg) {
		case CLKCFG_FSB_400_ALT:
			return 100000;
		case CLKCFG_FSB_533:
			return 133333;
		case CLKCFG_FSB_667:
			return 166667;
		case CLKCFG_FSB_800:
			return 200000;
		case CLKCFG_FSB_1067_ALT:
			return 266667;
		case CLKCFG_FSB_1333_ALT:
			return 333333;
		case CLKCFG_FSB_1600_ALT:
			return 400000;
		default:
			return 133333;
		}
2791 2792 2793 2794
	}
}

/**
2795
 * intel_read_rawclk - Determine the current RAWCLK frequency
2796 2797 2798 2799 2800
 * @dev_priv: i915 device
 *
 * Determine the current RAWCLK frequency. RAWCLK is a fixed
 * frequency clock so this needs to done only once.
 */
2801
u32 intel_read_rawclk(struct drm_i915_private *dev_priv)
2802
{
2803 2804
	u32 freq;

2805 2806 2807
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_DG1)
		freq = dg1_rawclk(dev_priv);
	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
2808
		freq = cnp_rawclk(dev_priv);
2809
	else if (HAS_PCH_SPLIT(dev_priv))
2810
		freq = pch_rawclk(dev_priv);
2811
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2812
		freq = vlv_hrawclk(dev_priv);
2813
	else if (DISPLAY_VER(dev_priv) >= 3)
2814
		freq = i9xx_hrawclk(dev_priv);
2815 2816
	else
		/* no rawclk on other platforms, or no need to know it */
2817
		return 0;
2818

2819
	return freq;
2820 2821 2822 2823 2824 2825 2826 2827
}

/**
 * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
 * @dev_priv: i915 device
 */
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv)
{
M
Matt Roper 已提交
2828 2829 2830 2831 2832 2833
	if (IS_ROCKETLAKE(dev_priv)) {
		dev_priv->display.set_cdclk = bxt_set_cdclk;
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
		dev_priv->display.calc_voltage_level = tgl_calc_voltage_level;
		dev_priv->cdclk.table = rkl_cdclk_table;
2834
	} else if (DISPLAY_VER(dev_priv) >= 12) {
2835
		dev_priv->display.set_cdclk = bxt_set_cdclk;
2836
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2837 2838 2839
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
		dev_priv->display.calc_voltage_level = tgl_calc_voltage_level;
		dev_priv->cdclk.table = icl_cdclk_table;
2840
	} else if (IS_JSL_EHL(dev_priv)) {
2841
		dev_priv->display.set_cdclk = bxt_set_cdclk;
2842
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2843
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
2844 2845
		dev_priv->display.calc_voltage_level = ehl_calc_voltage_level;
		dev_priv->cdclk.table = icl_cdclk_table;
2846
	} else if (DISPLAY_VER(dev_priv) >= 11) {
2847
		dev_priv->display.set_cdclk = bxt_set_cdclk;
2848
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2849
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
2850
		dev_priv->display.calc_voltage_level = icl_calc_voltage_level;
2851
		dev_priv->cdclk.table = icl_cdclk_table;
2852
	} else if (IS_CANNONLAKE(dev_priv)) {
2853
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2854
		dev_priv->display.set_cdclk = bxt_set_cdclk;
2855
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
2856
		dev_priv->display.calc_voltage_level = cnl_calc_voltage_level;
2857
		dev_priv->cdclk.table = cnl_cdclk_table;
2858
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
2859
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2860
		dev_priv->display.set_cdclk = bxt_set_cdclk;
2861
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
2862
		dev_priv->display.calc_voltage_level = bxt_calc_voltage_level;
2863 2864 2865 2866
		if (IS_GEMINILAKE(dev_priv))
			dev_priv->cdclk.table = glk_cdclk_table;
		else
			dev_priv->cdclk.table = bxt_cdclk_table;
2867
	} else if (DISPLAY_VER(dev_priv) == 9) {
2868
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2869
		dev_priv->display.set_cdclk = skl_set_cdclk;
2870
		dev_priv->display.modeset_calc_cdclk = skl_modeset_calc_cdclk;
2871
	} else if (IS_BROADWELL(dev_priv)) {
2872
		dev_priv->display.bw_calc_min_cdclk = intel_bw_calc_min_cdclk;
2873
		dev_priv->display.set_cdclk = bdw_set_cdclk;
2874
		dev_priv->display.modeset_calc_cdclk = bdw_modeset_calc_cdclk;
2875
	} else if (IS_CHERRYVIEW(dev_priv)) {
2876
		dev_priv->display.bw_calc_min_cdclk = intel_bw_calc_min_cdclk;
2877
		dev_priv->display.set_cdclk = chv_set_cdclk;
2878
		dev_priv->display.modeset_calc_cdclk = vlv_modeset_calc_cdclk;
2879
	} else if (IS_VALLEYVIEW(dev_priv)) {
2880
		dev_priv->display.bw_calc_min_cdclk = intel_bw_calc_min_cdclk;
2881
		dev_priv->display.set_cdclk = vlv_set_cdclk;
2882
		dev_priv->display.modeset_calc_cdclk = vlv_modeset_calc_cdclk;
2883
	} else {
2884
		dev_priv->display.bw_calc_min_cdclk = intel_bw_calc_min_cdclk;
2885
		dev_priv->display.modeset_calc_cdclk = fixed_modeset_calc_cdclk;
2886 2887
	}

2888
	if (DISPLAY_VER(dev_priv) >= 10 || IS_BROXTON(dev_priv))
2889
		dev_priv->display.get_cdclk = bxt_get_cdclk;
2890
	else if (DISPLAY_VER(dev_priv) == 9)
2891
		dev_priv->display.get_cdclk = skl_get_cdclk;
2892 2893 2894 2895 2896 2897
	else if (IS_BROADWELL(dev_priv))
		dev_priv->display.get_cdclk = bdw_get_cdclk;
	else if (IS_HASWELL(dev_priv))
		dev_priv->display.get_cdclk = hsw_get_cdclk;
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		dev_priv->display.get_cdclk = vlv_get_cdclk;
2898
	else if (IS_SANDYBRIDGE(dev_priv) || IS_IVYBRIDGE(dev_priv))
2899
		dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
2900
	else if (IS_IRONLAKE(dev_priv))
2901 2902 2903
		dev_priv->display.get_cdclk = fixed_450mhz_get_cdclk;
	else if (IS_GM45(dev_priv))
		dev_priv->display.get_cdclk = gm45_get_cdclk;
2904
	else if (IS_G45(dev_priv))
2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
		dev_priv->display.get_cdclk = g33_get_cdclk;
	else if (IS_I965GM(dev_priv))
		dev_priv->display.get_cdclk = i965gm_get_cdclk;
	else if (IS_I965G(dev_priv))
		dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
	else if (IS_PINEVIEW(dev_priv))
		dev_priv->display.get_cdclk = pnv_get_cdclk;
	else if (IS_G33(dev_priv))
		dev_priv->display.get_cdclk = g33_get_cdclk;
	else if (IS_I945GM(dev_priv))
		dev_priv->display.get_cdclk = i945gm_get_cdclk;
	else if (IS_I945G(dev_priv))
		dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
	else if (IS_I915GM(dev_priv))
		dev_priv->display.get_cdclk = i915gm_get_cdclk;
	else if (IS_I915G(dev_priv))
		dev_priv->display.get_cdclk = fixed_333mhz_get_cdclk;
	else if (IS_I865G(dev_priv))
		dev_priv->display.get_cdclk = fixed_266mhz_get_cdclk;
	else if (IS_I85X(dev_priv))
		dev_priv->display.get_cdclk = i85x_get_cdclk;
	else if (IS_I845G(dev_priv))
		dev_priv->display.get_cdclk = fixed_200mhz_get_cdclk;
2928 2929 2930 2931 2932
	else if (IS_I830(dev_priv))
		dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;

	if (drm_WARN(&dev_priv->drm, !dev_priv->display.get_cdclk,
		     "Unknown platform. Assuming 133 MHz CDCLK\n"))
2933 2934
		dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;
}