intel_cdclk.c 81.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright © 2006-2017 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

24
#include <linux/time.h>
25

26
#include "intel_atomic.h"
27
#include "intel_bw.h"
28
#include "intel_cdclk.h"
29
#include "intel_de.h"
30
#include "intel_display_types.h"
31
#include "intel_sideband.h"
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60

/**
 * DOC: CDCLK / RAWCLK
 *
 * The display engine uses several different clocks to do its work. There
 * are two main clocks involved that aren't directly related to the actual
 * pixel clock or any symbol/bit clock of the actual output port. These
 * are the core display clock (CDCLK) and RAWCLK.
 *
 * CDCLK clocks most of the display pipe logic, and thus its frequency
 * must be high enough to support the rate at which pixels are flowing
 * through the pipes. Downscaling must also be accounted as that increases
 * the effective pixel rate.
 *
 * On several platforms the CDCLK frequency can be changed dynamically
 * to minimize power consumption for a given display configuration.
 * Typically changes to the CDCLK frequency require all the display pipes
 * to be shut down while the frequency is being changed.
 *
 * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
 * DMC will not change the active CDCLK frequency however, so that part
 * will still be performed by the driver directly.
 *
 * RAWCLK is a fixed frequency clock, often used by various auxiliary
 * blocks such as AUX CH or backlight PWM. Hence the only thing we
 * really need to know about RAWCLK is its frequency so that various
 * dividers can be programmed correctly.
 */

61
static void fixed_133mhz_get_cdclk(struct drm_i915_private *dev_priv,
62
				   struct intel_cdclk_config *cdclk_config)
63
{
64
	cdclk_config->cdclk = 133333;
65 66
}

67
static void fixed_200mhz_get_cdclk(struct drm_i915_private *dev_priv,
68
				   struct intel_cdclk_config *cdclk_config)
69
{
70
	cdclk_config->cdclk = 200000;
71 72
}

73
static void fixed_266mhz_get_cdclk(struct drm_i915_private *dev_priv,
74
				   struct intel_cdclk_config *cdclk_config)
75
{
76
	cdclk_config->cdclk = 266667;
77 78
}

79
static void fixed_333mhz_get_cdclk(struct drm_i915_private *dev_priv,
80
				   struct intel_cdclk_config *cdclk_config)
81
{
82
	cdclk_config->cdclk = 333333;
83 84
}

85
static void fixed_400mhz_get_cdclk(struct drm_i915_private *dev_priv,
86
				   struct intel_cdclk_config *cdclk_config)
87
{
88
	cdclk_config->cdclk = 400000;
89 90
}

91
static void fixed_450mhz_get_cdclk(struct drm_i915_private *dev_priv,
92
				   struct intel_cdclk_config *cdclk_config)
93
{
94
	cdclk_config->cdclk = 450000;
95 96
}

97
static void i85x_get_cdclk(struct drm_i915_private *dev_priv,
98
			   struct intel_cdclk_config *cdclk_config)
99
{
100
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
101 102 103 104 105 106 107
	u16 hpllcc = 0;

	/*
	 * 852GM/852GMV only supports 133 MHz and the HPLLCC
	 * encoding is different :(
	 * FIXME is this the right way to detect 852GM/852GMV?
	 */
108
	if (pdev->revision == 0x1) {
109
		cdclk_config->cdclk = 133333;
110 111
		return;
	}
112 113 114 115 116 117 118 119 120 121 122

	pci_bus_read_config_word(pdev->bus,
				 PCI_DEVFN(0, 3), HPLLCC, &hpllcc);

	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_133_200_2:
	case GC_CLOCK_100_200:
123
		cdclk_config->cdclk = 200000;
124
		break;
125
	case GC_CLOCK_166_250:
126
		cdclk_config->cdclk = 250000;
127
		break;
128
	case GC_CLOCK_100_133:
129
		cdclk_config->cdclk = 133333;
130
		break;
131 132 133
	case GC_CLOCK_133_266:
	case GC_CLOCK_133_266_2:
	case GC_CLOCK_166_266:
134
		cdclk_config->cdclk = 266667;
135
		break;
136 137 138
	}
}

139
static void i915gm_get_cdclk(struct drm_i915_private *dev_priv,
140
			     struct intel_cdclk_config *cdclk_config)
141
{
142
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
143 144 145 146
	u16 gcfgc = 0;

	pci_read_config_word(pdev, GCFGC, &gcfgc);

147
	if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
148
		cdclk_config->cdclk = 133333;
149 150
		return;
	}
151 152 153

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_333_320_MHZ:
154
		cdclk_config->cdclk = 333333;
155
		break;
156 157
	default:
	case GC_DISPLAY_CLOCK_190_200_MHZ:
158
		cdclk_config->cdclk = 190000;
159
		break;
160 161 162
	}
}

163
static void i945gm_get_cdclk(struct drm_i915_private *dev_priv,
164
			     struct intel_cdclk_config *cdclk_config)
165
{
166
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
167 168 169 170
	u16 gcfgc = 0;

	pci_read_config_word(pdev, GCFGC, &gcfgc);

171
	if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
172
		cdclk_config->cdclk = 133333;
173 174
		return;
	}
175 176 177

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_333_320_MHZ:
178
		cdclk_config->cdclk = 320000;
179
		break;
180 181
	default:
	case GC_DISPLAY_CLOCK_190_200_MHZ:
182
		cdclk_config->cdclk = 200000;
183
		break;
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	}
}

static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
{
	static const unsigned int blb_vco[8] = {
		[0] = 3200000,
		[1] = 4000000,
		[2] = 5333333,
		[3] = 4800000,
		[4] = 6400000,
	};
	static const unsigned int pnv_vco[8] = {
		[0] = 3200000,
		[1] = 4000000,
		[2] = 5333333,
		[3] = 4800000,
		[4] = 2666667,
	};
	static const unsigned int cl_vco[8] = {
		[0] = 3200000,
		[1] = 4000000,
		[2] = 5333333,
		[3] = 6400000,
		[4] = 3333333,
		[5] = 3566667,
		[6] = 4266667,
	};
	static const unsigned int elk_vco[8] = {
		[0] = 3200000,
		[1] = 4000000,
		[2] = 5333333,
		[3] = 4800000,
	};
	static const unsigned int ctg_vco[8] = {
		[0] = 3200000,
		[1] = 4000000,
		[2] = 5333333,
		[3] = 6400000,
		[4] = 2666667,
		[5] = 4266667,
	};
	const unsigned int *vco_table;
	unsigned int vco;
228
	u8 tmp = 0;
229 230 231 232

	/* FIXME other chipsets? */
	if (IS_GM45(dev_priv))
		vco_table = ctg_vco;
233
	else if (IS_G45(dev_priv))
234 235 236 237 238 239 240 241 242 243
		vco_table = elk_vco;
	else if (IS_I965GM(dev_priv))
		vco_table = cl_vco;
	else if (IS_PINEVIEW(dev_priv))
		vco_table = pnv_vco;
	else if (IS_G33(dev_priv))
		vco_table = blb_vco;
	else
		return 0;

244 245
	tmp = intel_de_read(dev_priv,
			    IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
246 247 248

	vco = vco_table[tmp & 0x7];
	if (vco == 0)
249 250
		drm_err(&dev_priv->drm, "Bad HPLL VCO (HPLLVCO=0x%02x)\n",
			tmp);
251
	else
252
		drm_dbg_kms(&dev_priv->drm, "HPLL VCO %u kHz\n", vco);
253 254 255 256

	return vco;
}

257
static void g33_get_cdclk(struct drm_i915_private *dev_priv,
258
			  struct intel_cdclk_config *cdclk_config)
259
{
260
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
261 262 263 264 265
	static const u8 div_3200[] = { 12, 10,  8,  7, 5, 16 };
	static const u8 div_4000[] = { 14, 12, 10,  8, 6, 20 };
	static const u8 div_4800[] = { 20, 14, 12, 10, 8, 24 };
	static const u8 div_5333[] = { 20, 16, 12, 12, 8, 28 };
	const u8 *div_table;
266
	unsigned int cdclk_sel;
267
	u16 tmp = 0;
268

269
	cdclk_config->vco = intel_hpll_vco(dev_priv);
270

271 272 273 274 275 276 277
	pci_read_config_word(pdev, GCFGC, &tmp);

	cdclk_sel = (tmp >> 4) & 0x7;

	if (cdclk_sel >= ARRAY_SIZE(div_3200))
		goto fail;

278
	switch (cdclk_config->vco) {
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	case 3200000:
		div_table = div_3200;
		break;
	case 4000000:
		div_table = div_4000;
		break;
	case 4800000:
		div_table = div_4800;
		break;
	case 5333333:
		div_table = div_5333;
		break;
	default:
		goto fail;
	}

295 296
	cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco,
						div_table[cdclk_sel]);
297
	return;
298 299

fail:
300 301
	drm_err(&dev_priv->drm,
		"Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
302 303
		cdclk_config->vco, tmp);
	cdclk_config->cdclk = 190476;
304 305
}

306
static void pnv_get_cdclk(struct drm_i915_private *dev_priv,
307
			  struct intel_cdclk_config *cdclk_config)
308
{
309
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
310 311 312 313 314 315
	u16 gcfgc = 0;

	pci_read_config_word(pdev, GCFGC, &gcfgc);

	switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
	case GC_DISPLAY_CLOCK_267_MHZ_PNV:
316
		cdclk_config->cdclk = 266667;
317
		break;
318
	case GC_DISPLAY_CLOCK_333_MHZ_PNV:
319
		cdclk_config->cdclk = 333333;
320
		break;
321
	case GC_DISPLAY_CLOCK_444_MHZ_PNV:
322
		cdclk_config->cdclk = 444444;
323
		break;
324
	case GC_DISPLAY_CLOCK_200_MHZ_PNV:
325
		cdclk_config->cdclk = 200000;
326
		break;
327
	default:
328 329
		drm_err(&dev_priv->drm,
			"Unknown pnv display core clock 0x%04x\n", gcfgc);
330
		fallthrough;
331
	case GC_DISPLAY_CLOCK_133_MHZ_PNV:
332
		cdclk_config->cdclk = 133333;
333
		break;
334
	case GC_DISPLAY_CLOCK_167_MHZ_PNV:
335
		cdclk_config->cdclk = 166667;
336
		break;
337 338 339
	}
}

340
static void i965gm_get_cdclk(struct drm_i915_private *dev_priv,
341
			     struct intel_cdclk_config *cdclk_config)
342
{
343
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
344 345 346 347
	static const u8 div_3200[] = { 16, 10,  8 };
	static const u8 div_4000[] = { 20, 12, 10 };
	static const u8 div_5333[] = { 24, 16, 14 };
	const u8 *div_table;
348
	unsigned int cdclk_sel;
349
	u16 tmp = 0;
350

351
	cdclk_config->vco = intel_hpll_vco(dev_priv);
352

353 354 355 356 357 358 359
	pci_read_config_word(pdev, GCFGC, &tmp);

	cdclk_sel = ((tmp >> 8) & 0x1f) - 1;

	if (cdclk_sel >= ARRAY_SIZE(div_3200))
		goto fail;

360
	switch (cdclk_config->vco) {
361 362 363 364 365 366 367 368 369 370 371 372 373
	case 3200000:
		div_table = div_3200;
		break;
	case 4000000:
		div_table = div_4000;
		break;
	case 5333333:
		div_table = div_5333;
		break;
	default:
		goto fail;
	}

374 375
	cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco,
						div_table[cdclk_sel]);
376
	return;
377 378

fail:
379 380
	drm_err(&dev_priv->drm,
		"Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
381 382
		cdclk_config->vco, tmp);
	cdclk_config->cdclk = 200000;
383 384
}

385
static void gm45_get_cdclk(struct drm_i915_private *dev_priv,
386
			   struct intel_cdclk_config *cdclk_config)
387
{
388
	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);
389
	unsigned int cdclk_sel;
390
	u16 tmp = 0;
391

392
	cdclk_config->vco = intel_hpll_vco(dev_priv);
393

394 395 396 397
	pci_read_config_word(pdev, GCFGC, &tmp);

	cdclk_sel = (tmp >> 12) & 0x1;

398
	switch (cdclk_config->vco) {
399 400 401
	case 2666667:
	case 4000000:
	case 5333333:
402
		cdclk_config->cdclk = cdclk_sel ? 333333 : 222222;
403
		break;
404
	case 3200000:
405
		cdclk_config->cdclk = cdclk_sel ? 320000 : 228571;
406
		break;
407
	default:
408 409
		drm_err(&dev_priv->drm,
			"Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
410 411
			cdclk_config->vco, tmp);
		cdclk_config->cdclk = 222222;
412
		break;
413 414 415
	}
}

416
static void hsw_get_cdclk(struct drm_i915_private *dev_priv,
417
			  struct intel_cdclk_config *cdclk_config)
418
{
419
	u32 lcpll = intel_de_read(dev_priv, LCPLL_CTL);
420
	u32 freq = lcpll & LCPLL_CLK_FREQ_MASK;
421 422

	if (lcpll & LCPLL_CD_SOURCE_FCLK)
423
		cdclk_config->cdclk = 800000;
424
	else if (intel_de_read(dev_priv, FUSE_STRAP) & HSW_CDCLK_LIMIT)
425
		cdclk_config->cdclk = 450000;
426
	else if (freq == LCPLL_CLK_FREQ_450)
427
		cdclk_config->cdclk = 450000;
428
	else if (IS_HSW_ULT(dev_priv))
429
		cdclk_config->cdclk = 337500;
430
	else
431
		cdclk_config->cdclk = 540000;
432 433
}

434
static int vlv_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
435 436 437 438 439 440 441 442 443
{
	int freq_320 = (dev_priv->hpll_freq <<  1) % 320000 != 0 ?
		333333 : 320000;

	/*
	 * We seem to get an unstable or solid color picture at 200MHz.
	 * Not sure what's wrong. For now use 200MHz only when all pipes
	 * are off.
	 */
444
	if (IS_VALLEYVIEW(dev_priv) && min_cdclk > freq_320)
445
		return 400000;
446
	else if (min_cdclk > 266667)
447
		return freq_320;
448
	else if (min_cdclk > 0)
449 450 451 452 453
		return 266667;
	else
		return 200000;
}

454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
static u8 vlv_calc_voltage_level(struct drm_i915_private *dev_priv, int cdclk)
{
	if (IS_VALLEYVIEW(dev_priv)) {
		if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
			return 2;
		else if (cdclk >= 266667)
			return 1;
		else
			return 0;
	} else {
		/*
		 * Specs are full of misinformation, but testing on actual
		 * hardware has shown that we just need to write the desired
		 * CCK divider into the Punit register.
		 */
		return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
	}
}

473
static void vlv_get_cdclk(struct drm_i915_private *dev_priv,
474
			  struct intel_cdclk_config *cdclk_config)
475
{
476 477
	u32 val;

478 479 480
	vlv_iosf_sb_get(dev_priv,
			BIT(VLV_IOSF_SB_CCK) | BIT(VLV_IOSF_SB_PUNIT));

481 482 483 484
	cdclk_config->vco = vlv_get_hpll_vco(dev_priv);
	cdclk_config->cdclk = vlv_get_cck_clock(dev_priv, "cdclk",
						CCK_DISPLAY_CLOCK_CONTROL,
						cdclk_config->vco);
485

486
	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
487 488 489

	vlv_iosf_sb_put(dev_priv,
			BIT(VLV_IOSF_SB_CCK) | BIT(VLV_IOSF_SB_PUNIT));
490 491

	if (IS_VALLEYVIEW(dev_priv))
492
		cdclk_config->voltage_level = (val & DSPFREQGUAR_MASK) >>
493 494
			DSPFREQGUAR_SHIFT;
	else
495
		cdclk_config->voltage_level = (val & DSPFREQGUAR_MASK_CHV) >>
496
			DSPFREQGUAR_SHIFT_CHV;
497 498 499 500 501 502 503 504 505 506 507
}

static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
{
	unsigned int credits, default_credits;

	if (IS_CHERRYVIEW(dev_priv))
		default_credits = PFI_CREDIT(12);
	else
		default_credits = PFI_CREDIT(8);

508
	if (dev_priv->cdclk.hw.cdclk >= dev_priv->czclk_freq) {
509 510 511 512 513 514 515 516 517 518 519 520 521
		/* CHV suggested value is 31 or 63 */
		if (IS_CHERRYVIEW(dev_priv))
			credits = PFI_CREDIT_63;
		else
			credits = PFI_CREDIT(15);
	} else {
		credits = default_credits;
	}

	/*
	 * WA - write default credits before re-programming
	 * FIXME: should we also set the resend bit here?
	 */
522 523
	intel_de_write(dev_priv, GCI_CONTROL,
		       VGA_FAST_MODE_DISABLE | default_credits);
524

525 526
	intel_de_write(dev_priv, GCI_CONTROL,
		       VGA_FAST_MODE_DISABLE | credits | PFI_CREDIT_RESEND);
527 528 529 530 531

	/*
	 * FIXME is this guaranteed to clear
	 * immediately or should we poll for it?
	 */
532 533
	drm_WARN_ON(&dev_priv->drm,
		    intel_de_read(dev_priv, GCI_CONTROL) & PFI_CREDIT_RESEND);
534 535
}

536
static void vlv_set_cdclk(struct drm_i915_private *dev_priv,
537
			  const struct intel_cdclk_config *cdclk_config,
538
			  enum pipe pipe)
539
{
540 541
	int cdclk = cdclk_config->cdclk;
	u32 val, cmd = cdclk_config->voltage_level;
542
	intel_wakeref_t wakeref;
543

544 545 546 547 548 549 550 551 552 553 554 555
	switch (cdclk) {
	case 400000:
	case 333333:
	case 320000:
	case 266667:
	case 200000:
		break;
	default:
		MISSING_CASE(cdclk);
		return;
	}

556 557 558
	/* There are cases where we can end up here with power domains
	 * off and a CDCLK frequency other than the minimum, like when
	 * issuing a modeset without actually changing any display after
559
	 * a system suspend.  So grab the display core domain, which covers
560 561
	 * the HW blocks needed for the following programming.
	 */
562
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_DISPLAY_CORE);
563

564 565 566 567 568
	vlv_iosf_sb_get(dev_priv,
			BIT(VLV_IOSF_SB_CCK) |
			BIT(VLV_IOSF_SB_BUNIT) |
			BIT(VLV_IOSF_SB_PUNIT));

569
	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
570 571
	val &= ~DSPFREQGUAR_MASK;
	val |= (cmd << DSPFREQGUAR_SHIFT);
572 573
	vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
	if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM) &
574 575
		      DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
		     50)) {
576 577
		drm_err(&dev_priv->drm,
			"timed out waiting for CDclk change\n");
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
	}

	if (cdclk == 400000) {
		u32 divider;

		divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1,
					    cdclk) - 1;

		/* adjust cdclk divider */
		val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
		val &= ~CCK_FREQUENCY_VALUES;
		val |= divider;
		vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);

		if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
			      CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
			     50))
595 596
			drm_err(&dev_priv->drm,
				"timed out waiting for CDclk change\n");
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
	}

	/* adjust self-refresh exit latency value */
	val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
	val &= ~0x7f;

	/*
	 * For high bandwidth configs, we set a higher latency in the bunit
	 * so that the core display fetch happens in time to avoid underruns.
	 */
	if (cdclk == 400000)
		val |= 4500 / 250; /* 4.5 usec */
	else
		val |= 3000 / 250; /* 3.0 usec */
	vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);

613
	vlv_iosf_sb_put(dev_priv,
614 615 616
			BIT(VLV_IOSF_SB_CCK) |
			BIT(VLV_IOSF_SB_BUNIT) |
			BIT(VLV_IOSF_SB_PUNIT));
617 618

	intel_update_cdclk(dev_priv);
619 620

	vlv_program_pfi_credits(dev_priv);
621

622
	intel_display_power_put(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref);
623 624
}

625
static void chv_set_cdclk(struct drm_i915_private *dev_priv,
626
			  const struct intel_cdclk_config *cdclk_config,
627
			  enum pipe pipe)
628
{
629 630
	int cdclk = cdclk_config->cdclk;
	u32 val, cmd = cdclk_config->voltage_level;
631
	intel_wakeref_t wakeref;
632 633 634 635 636 637 638 639 640 641 642 643

	switch (cdclk) {
	case 333333:
	case 320000:
	case 266667:
	case 200000:
		break;
	default:
		MISSING_CASE(cdclk);
		return;
	}

644 645 646
	/* There are cases where we can end up here with power domains
	 * off and a CDCLK frequency other than the minimum, like when
	 * issuing a modeset without actually changing any display after
647
	 * a system suspend.  So grab the display core domain, which covers
648 649
	 * the HW blocks needed for the following programming.
	 */
650
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_DISPLAY_CORE);
651

652
	vlv_punit_get(dev_priv);
653
	val = vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM);
654 655
	val &= ~DSPFREQGUAR_MASK_CHV;
	val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
656 657
	vlv_punit_write(dev_priv, PUNIT_REG_DSPSSPM, val);
	if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPSSPM) &
658 659
		      DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
		     50)) {
660 661
		drm_err(&dev_priv->drm,
			"timed out waiting for CDclk change\n");
662
	}
663 664

	vlv_punit_put(dev_priv);
665 666

	intel_update_cdclk(dev_priv);
667 668

	vlv_program_pfi_credits(dev_priv);
669

670
	intel_display_power_put(dev_priv, POWER_DOMAIN_DISPLAY_CORE, wakeref);
671 672
}

673
static int bdw_calc_cdclk(int min_cdclk)
674
{
675
	if (min_cdclk > 540000)
676
		return 675000;
677
	else if (min_cdclk > 450000)
678
		return 540000;
679
	else if (min_cdclk > 337500)
680 681 682 683 684
		return 450000;
	else
		return 337500;
}

685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
static u8 bdw_calc_voltage_level(int cdclk)
{
	switch (cdclk) {
	default:
	case 337500:
		return 2;
	case 450000:
		return 0;
	case 540000:
		return 1;
	case 675000:
		return 3;
	}
}

700
static void bdw_get_cdclk(struct drm_i915_private *dev_priv,
701
			  struct intel_cdclk_config *cdclk_config)
702
{
703
	u32 lcpll = intel_de_read(dev_priv, LCPLL_CTL);
704
	u32 freq = lcpll & LCPLL_CLK_FREQ_MASK;
705 706

	if (lcpll & LCPLL_CD_SOURCE_FCLK)
707
		cdclk_config->cdclk = 800000;
708
	else if (intel_de_read(dev_priv, FUSE_STRAP) & HSW_CDCLK_LIMIT)
709
		cdclk_config->cdclk = 450000;
710
	else if (freq == LCPLL_CLK_FREQ_450)
711
		cdclk_config->cdclk = 450000;
712
	else if (freq == LCPLL_CLK_FREQ_54O_BDW)
713
		cdclk_config->cdclk = 540000;
714
	else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
715
		cdclk_config->cdclk = 337500;
716
	else
717
		cdclk_config->cdclk = 675000;
718 719 720 721 722

	/*
	 * Can't read this out :( Let's assume it's
	 * at least what the CDCLK frequency requires.
	 */
723 724
	cdclk_config->voltage_level =
		bdw_calc_voltage_level(cdclk_config->cdclk);
725 726
}

727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
static u32 bdw_cdclk_freq_sel(int cdclk)
{
	switch (cdclk) {
	default:
		MISSING_CASE(cdclk);
		fallthrough;
	case 337500:
		return LCPLL_CLK_FREQ_337_5_BDW;
	case 450000:
		return LCPLL_CLK_FREQ_450;
	case 540000:
		return LCPLL_CLK_FREQ_54O_BDW;
	case 675000:
		return LCPLL_CLK_FREQ_675_BDW;
	}
}

744
static void bdw_set_cdclk(struct drm_i915_private *dev_priv,
745
			  const struct intel_cdclk_config *cdclk_config,
746
			  enum pipe pipe)
747
{
748
	int cdclk = cdclk_config->cdclk;
749 750
	int ret;

751 752 753 754 755 756 757
	if (drm_WARN(&dev_priv->drm,
		     (intel_de_read(dev_priv, LCPLL_CTL) &
		      (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
		       LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
		       LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
		       LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
		     "trying to change cdclk frequency with cdclk not enabled\n"))
758 759 760 761 762
		return;

	ret = sandybridge_pcode_write(dev_priv,
				      BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
	if (ret) {
763 764
		drm_err(&dev_priv->drm,
			"failed to inform pcode about cdclk change\n");
765 766 767
		return;
	}

768 769
	intel_de_rmw(dev_priv, LCPLL_CTL,
		     0, LCPLL_CD_SOURCE_FCLK);
770

771 772 773 774
	/*
	 * According to the spec, it should be enough to poll for this 1 us.
	 * However, extensive testing shows that this can take longer.
	 */
775
	if (wait_for_us(intel_de_read(dev_priv, LCPLL_CTL) &
776
			LCPLL_CD_SOURCE_FCLK_DONE, 100))
777
		drm_err(&dev_priv->drm, "Switching to FCLK failed\n");
778

779 780
	intel_de_rmw(dev_priv, LCPLL_CTL,
		     LCPLL_CLK_FREQ_MASK, bdw_cdclk_freq_sel(cdclk));
781

782 783
	intel_de_rmw(dev_priv, LCPLL_CTL,
		     LCPLL_CD_SOURCE_FCLK, 0);
784

785 786
	if (wait_for_us((intel_de_read(dev_priv, LCPLL_CTL) &
			 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
787
		drm_err(&dev_priv->drm, "Switching back to LCPLL failed\n");
788

789
	sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
790
				cdclk_config->voltage_level);
791

792 793
	intel_de_write(dev_priv, CDCLK_FREQ,
		       DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
794 795 796 797

	intel_update_cdclk(dev_priv);
}

798
static int skl_calc_cdclk(int min_cdclk, int vco)
799 800
{
	if (vco == 8640000) {
801
		if (min_cdclk > 540000)
802
			return 617143;
803
		else if (min_cdclk > 432000)
804
			return 540000;
805
		else if (min_cdclk > 308571)
806 807 808 809
			return 432000;
		else
			return 308571;
	} else {
810
		if (min_cdclk > 540000)
811
			return 675000;
812
		else if (min_cdclk > 450000)
813
			return 540000;
814
		else if (min_cdclk > 337500)
815 816 817 818 819 820
			return 450000;
		else
			return 337500;
	}
}

821 822
static u8 skl_calc_voltage_level(int cdclk)
{
823
	if (cdclk > 540000)
824
		return 3;
825 826 827 828 829 830
	else if (cdclk > 450000)
		return 2;
	else if (cdclk > 337500)
		return 1;
	else
		return 0;
831 832
}

833
static void skl_dpll0_update(struct drm_i915_private *dev_priv,
834
			     struct intel_cdclk_config *cdclk_config)
835 836 837
{
	u32 val;

838 839
	cdclk_config->ref = 24000;
	cdclk_config->vco = 0;
840

841
	val = intel_de_read(dev_priv, LCPLL1_CTL);
842 843 844
	if ((val & LCPLL_PLL_ENABLE) == 0)
		return;

845
	if (drm_WARN_ON(&dev_priv->drm, (val & LCPLL_PLL_LOCK) == 0))
846 847
		return;

848
	val = intel_de_read(dev_priv, DPLL_CTRL1);
849

850 851 852 853 854
	if (drm_WARN_ON(&dev_priv->drm,
			(val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
				DPLL_CTRL1_SSC(SKL_DPLL0) |
				DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
			DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
855 856 857 858 859 860 861
		return;

	switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
862
		cdclk_config->vco = 8100000;
863 864 865
		break;
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
	case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
866
		cdclk_config->vco = 8640000;
867 868 869 870 871 872 873
		break;
	default:
		MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
		break;
	}
}

874
static void skl_get_cdclk(struct drm_i915_private *dev_priv,
875
			  struct intel_cdclk_config *cdclk_config)
876 877 878
{
	u32 cdctl;

879
	skl_dpll0_update(dev_priv, cdclk_config);
880

881
	cdclk_config->cdclk = cdclk_config->bypass = cdclk_config->ref;
882

883
	if (cdclk_config->vco == 0)
884
		goto out;
885

886
	cdctl = intel_de_read(dev_priv, CDCLK_CTL);
887

888
	if (cdclk_config->vco == 8640000) {
889 890
		switch (cdctl & CDCLK_FREQ_SEL_MASK) {
		case CDCLK_FREQ_450_432:
891
			cdclk_config->cdclk = 432000;
892
			break;
893
		case CDCLK_FREQ_337_308:
894
			cdclk_config->cdclk = 308571;
895
			break;
896
		case CDCLK_FREQ_540:
897
			cdclk_config->cdclk = 540000;
898
			break;
899
		case CDCLK_FREQ_675_617:
900
			cdclk_config->cdclk = 617143;
901
			break;
902 903
		default:
			MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
904
			break;
905 906 907 908
		}
	} else {
		switch (cdctl & CDCLK_FREQ_SEL_MASK) {
		case CDCLK_FREQ_450_432:
909
			cdclk_config->cdclk = 450000;
910
			break;
911
		case CDCLK_FREQ_337_308:
912
			cdclk_config->cdclk = 337500;
913
			break;
914
		case CDCLK_FREQ_540:
915
			cdclk_config->cdclk = 540000;
916
			break;
917
		case CDCLK_FREQ_675_617:
918
			cdclk_config->cdclk = 675000;
919
			break;
920 921
		default:
			MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
922
			break;
923 924
		}
	}
925 926 927 928 929 930

 out:
	/*
	 * Can't read this out :( Let's assume it's
	 * at least what the CDCLK frequency requires.
	 */
931 932
	cdclk_config->voltage_level =
		skl_calc_voltage_level(cdclk_config->cdclk);
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
}

/* convert from kHz to .1 fixpoint MHz with -1MHz offset */
static int skl_cdclk_decimal(int cdclk)
{
	return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
}

static void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv,
					int vco)
{
	bool changed = dev_priv->skl_preferred_vco_freq != vco;

	dev_priv->skl_preferred_vco_freq = vco;

	if (changed)
		intel_update_max_cdclk(dev_priv);
}

952
static u32 skl_dpll0_link_rate(struct drm_i915_private *dev_priv, int vco)
953
{
954
	drm_WARN_ON(&dev_priv->drm, vco != 8100000 && vco != 8640000);
955 956 957 958 959 960 961 962 963 964

	/*
	 * We always enable DPLL0 with the lowest link rate possible, but still
	 * taking into account the VCO required to operate the eDP panel at the
	 * desired frequency. The usual DP link rates operate with a VCO of
	 * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
	 * The modeset code is responsible for the selection of the exact link
	 * rate later on, with the constraint of choosing a frequency that
	 * works with vco.
	 */
965 966 967 968 969 970 971 972 973 974
	if (vco == 8640000)
		return DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0);
	else
		return DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0);
}

static void skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
{
	u32 val;

975
	val = intel_de_read(dev_priv, DPLL_CTRL1);
976 977 978 979

	val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
		 DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
	val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
980
	val |= skl_dpll0_link_rate(dev_priv, vco);
981

982 983
	intel_de_write(dev_priv, DPLL_CTRL1, val);
	intel_de_posting_read(dev_priv, DPLL_CTRL1);
984

985 986
	intel_de_write(dev_priv, LCPLL1_CTL,
		       intel_de_read(dev_priv, LCPLL1_CTL) | LCPLL_PLL_ENABLE);
987

988
	if (intel_de_wait_for_set(dev_priv, LCPLL1_CTL, LCPLL_PLL_LOCK, 5))
989
		drm_err(&dev_priv->drm, "DPLL0 not locked\n");
990

991
	dev_priv->cdclk.hw.vco = vco;
992 993 994 995 996 997 998

	/* We'll want to keep using the current vco from now on. */
	skl_set_preferred_cdclk_vco(dev_priv, vco);
}

static void skl_dpll0_disable(struct drm_i915_private *dev_priv)
{
999 1000
	intel_de_write(dev_priv, LCPLL1_CTL,
		       intel_de_read(dev_priv, LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
1001
	if (intel_de_wait_for_clear(dev_priv, LCPLL1_CTL, LCPLL_PLL_LOCK, 1))
1002
		drm_err(&dev_priv->drm, "Couldn't disable DPLL0\n");
1003

1004
	dev_priv->cdclk.hw.vco = 0;
1005 1006
}

1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
static u32 skl_cdclk_freq_sel(struct drm_i915_private *dev_priv,
			      int cdclk, int vco)
{
	switch (cdclk) {
	default:
		drm_WARN_ON(&dev_priv->drm,
			    cdclk != dev_priv->cdclk.hw.bypass);
		drm_WARN_ON(&dev_priv->drm, vco != 0);
		fallthrough;
	case 308571:
	case 337500:
		return CDCLK_FREQ_337_308;
	case 450000:
	case 432000:
		return CDCLK_FREQ_450_432;
	case 540000:
		return CDCLK_FREQ_540;
	case 617143:
	case 675000:
		return CDCLK_FREQ_675_617;
	}
}

1030
static void skl_set_cdclk(struct drm_i915_private *dev_priv,
1031
			  const struct intel_cdclk_config *cdclk_config,
1032
			  enum pipe pipe)
1033
{
1034 1035
	int cdclk = cdclk_config->cdclk;
	int vco = cdclk_config->vco;
1036
	u32 freq_select, cdclk_ctl;
1037 1038
	int ret;

1039 1040 1041 1042 1043 1044 1045 1046
	/*
	 * Based on WA#1183 CDCLK rates 308 and 617MHz CDCLK rates are
	 * unsupported on SKL. In theory this should never happen since only
	 * the eDP1.4 2.16 and 4.32Gbps rates require it, but eDP1.4 is not
	 * supported on SKL either, see the above WA. WARN whenever trying to
	 * use the corresponding VCO freq as that always leads to using the
	 * minimum 308MHz CDCLK.
	 */
1047 1048
	drm_WARN_ON_ONCE(&dev_priv->drm,
			 IS_SKYLAKE(dev_priv) && vco == 8640000);
1049

1050 1051 1052 1053 1054
	ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
				SKL_CDCLK_PREPARE_FOR_CHANGE,
				SKL_CDCLK_READY_FOR_CHANGE,
				SKL_CDCLK_READY_FOR_CHANGE, 3);
	if (ret) {
1055 1056
		drm_err(&dev_priv->drm,
			"Failed to inform PCU about cdclk change (%d)\n", ret);
1057 1058 1059
		return;
	}

1060
	freq_select = skl_cdclk_freq_sel(dev_priv, cdclk, vco);
1061

1062 1063
	if (dev_priv->cdclk.hw.vco != 0 &&
	    dev_priv->cdclk.hw.vco != vco)
1064 1065
		skl_dpll0_disable(dev_priv);

1066
	cdclk_ctl = intel_de_read(dev_priv, CDCLK_CTL);
1067 1068 1069 1070 1071

	if (dev_priv->cdclk.hw.vco != vco) {
		/* Wa Display #1183: skl,kbl,cfl */
		cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
		cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
1072
		intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
1073 1074 1075 1076
	}

	/* Wa Display #1183: skl,kbl,cfl */
	cdclk_ctl |= CDCLK_DIVMUX_CD_OVERRIDE;
1077 1078
	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
	intel_de_posting_read(dev_priv, CDCLK_CTL);
1079

1080
	if (dev_priv->cdclk.hw.vco != vco)
1081 1082
		skl_dpll0_enable(dev_priv, vco);

1083 1084
	/* Wa Display #1183: skl,kbl,cfl */
	cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
1085
	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
1086 1087

	cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
1088
	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
1089 1090 1091

	/* Wa Display #1183: skl,kbl,cfl */
	cdclk_ctl &= ~CDCLK_DIVMUX_CD_OVERRIDE;
1092 1093
	intel_de_write(dev_priv, CDCLK_CTL, cdclk_ctl);
	intel_de_posting_read(dev_priv, CDCLK_CTL);
1094 1095

	/* inform PCU of the change */
1096
	sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
1097
				cdclk_config->voltage_level);
1098 1099 1100 1101 1102 1103

	intel_update_cdclk(dev_priv);
}

static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
{
1104
	u32 cdctl, expected;
1105 1106 1107 1108 1109 1110

	/*
	 * check if the pre-os initialized the display
	 * There is SWF18 scratchpad register defined which is set by the
	 * pre-os which can be used by the OS drivers to check the status
	 */
1111
	if ((intel_de_read(dev_priv, SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
1112 1113 1114
		goto sanitize;

	intel_update_cdclk(dev_priv);
1115
	intel_dump_cdclk_config(&dev_priv->cdclk.hw, "Current CDCLK");
1116

1117
	/* Is PLL enabled and locked ? */
1118
	if (dev_priv->cdclk.hw.vco == 0 ||
1119
	    dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.bypass)
1120 1121 1122 1123 1124 1125 1126 1127
		goto sanitize;

	/* DPLL okay; verify the cdclock
	 *
	 * Noticed in some instances that the freq selection is correct but
	 * decimal part is programmed wrong from BIOS where pre-os does not
	 * enable display. Verify the same as well.
	 */
1128
	cdctl = intel_de_read(dev_priv, CDCLK_CTL);
1129
	expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
1130
		skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
1131 1132 1133 1134 1135
	if (cdctl == expected)
		/* All well; nothing to sanitize */
		return;

sanitize:
1136
	drm_dbg_kms(&dev_priv->drm, "Sanitizing cdclk programmed by pre-os\n");
1137 1138

	/* force cdclk programming */
1139
	dev_priv->cdclk.hw.cdclk = 0;
1140
	/* force full PLL disable + enable */
1141
	dev_priv->cdclk.hw.vco = -1;
1142 1143
}

1144
static void skl_cdclk_init_hw(struct drm_i915_private *dev_priv)
1145
{
1146
	struct intel_cdclk_config cdclk_config;
1147 1148 1149

	skl_sanitize_cdclk(dev_priv);

1150 1151
	if (dev_priv->cdclk.hw.cdclk != 0 &&
	    dev_priv->cdclk.hw.vco != 0) {
1152 1153 1154 1155 1156 1157
		/*
		 * Use the current vco as our initial
		 * guess as to what the preferred vco is.
		 */
		if (dev_priv->skl_preferred_vco_freq == 0)
			skl_set_preferred_cdclk_vco(dev_priv,
1158
						    dev_priv->cdclk.hw.vco);
1159 1160 1161
		return;
	}

1162
	cdclk_config = dev_priv->cdclk.hw;
1163

1164 1165 1166 1167 1168
	cdclk_config.vco = dev_priv->skl_preferred_vco_freq;
	if (cdclk_config.vco == 0)
		cdclk_config.vco = 8100000;
	cdclk_config.cdclk = skl_calc_cdclk(0, cdclk_config.vco);
	cdclk_config.voltage_level = skl_calc_voltage_level(cdclk_config.cdclk);
1169

1170
	skl_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
1171 1172
}

1173
static void skl_cdclk_uninit_hw(struct drm_i915_private *dev_priv)
1174
{
1175
	struct intel_cdclk_config cdclk_config = dev_priv->cdclk.hw;
1176

1177 1178 1179
	cdclk_config.cdclk = cdclk_config.bypass;
	cdclk_config.vco = 0;
	cdclk_config.voltage_level = skl_calc_voltage_level(cdclk_config.cdclk);
1180

1181
	skl_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
1182 1183
}

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
static const struct intel_cdclk_vals bxt_cdclk_table[] = {
	{ .refclk = 19200, .cdclk = 144000, .divider = 8, .ratio = 60 },
	{ .refclk = 19200, .cdclk = 288000, .divider = 4, .ratio = 60 },
	{ .refclk = 19200, .cdclk = 384000, .divider = 3, .ratio = 60 },
	{ .refclk = 19200, .cdclk = 576000, .divider = 2, .ratio = 60 },
	{ .refclk = 19200, .cdclk = 624000, .divider = 2, .ratio = 65 },
	{}
};

static const struct intel_cdclk_vals glk_cdclk_table[] = {
	{ .refclk = 19200, .cdclk =  79200, .divider = 8, .ratio = 33 },
	{ .refclk = 19200, .cdclk = 158400, .divider = 4, .ratio = 33 },
	{ .refclk = 19200, .cdclk = 316800, .divider = 2, .ratio = 33 },
	{}
};

static const struct intel_cdclk_vals cnl_cdclk_table[] = {
	{ .refclk = 19200, .cdclk = 168000, .divider = 4, .ratio = 35 },
	{ .refclk = 19200, .cdclk = 336000, .divider = 2, .ratio = 35 },
	{ .refclk = 19200, .cdclk = 528000, .divider = 2, .ratio = 55 },

	{ .refclk = 24000, .cdclk = 168000, .divider = 4, .ratio = 28 },
	{ .refclk = 24000, .cdclk = 336000, .divider = 2, .ratio = 28 },
	{ .refclk = 24000, .cdclk = 528000, .divider = 2, .ratio = 44 },
	{}
};

static const struct intel_cdclk_vals icl_cdclk_table[] = {
	{ .refclk = 19200, .cdclk = 172800, .divider = 2, .ratio = 18 },
	{ .refclk = 19200, .cdclk = 192000, .divider = 2, .ratio = 20 },
	{ .refclk = 19200, .cdclk = 307200, .divider = 2, .ratio = 32 },
	{ .refclk = 19200, .cdclk = 326400, .divider = 4, .ratio = 68 },
	{ .refclk = 19200, .cdclk = 556800, .divider = 2, .ratio = 58 },
	{ .refclk = 19200, .cdclk = 652800, .divider = 2, .ratio = 68 },

	{ .refclk = 24000, .cdclk = 180000, .divider = 2, .ratio = 15 },
	{ .refclk = 24000, .cdclk = 192000, .divider = 2, .ratio = 16 },
	{ .refclk = 24000, .cdclk = 312000, .divider = 2, .ratio = 26 },
	{ .refclk = 24000, .cdclk = 324000, .divider = 4, .ratio = 54 },
	{ .refclk = 24000, .cdclk = 552000, .divider = 2, .ratio = 46 },
	{ .refclk = 24000, .cdclk = 648000, .divider = 2, .ratio = 54 },

	{ .refclk = 38400, .cdclk = 172800, .divider = 2, .ratio =  9 },
	{ .refclk = 38400, .cdclk = 192000, .divider = 2, .ratio = 10 },
	{ .refclk = 38400, .cdclk = 307200, .divider = 2, .ratio = 16 },
	{ .refclk = 38400, .cdclk = 326400, .divider = 4, .ratio = 34 },
	{ .refclk = 38400, .cdclk = 556800, .divider = 2, .ratio = 29 },
	{ .refclk = 38400, .cdclk = 652800, .divider = 2, .ratio = 34 },
	{}
};

M
Matt Roper 已提交
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
static const struct intel_cdclk_vals rkl_cdclk_table[] = {
	{ .refclk = 19200, .cdclk = 172800, .divider = 4, .ratio =  36 },
	{ .refclk = 19200, .cdclk = 192000, .divider = 4, .ratio =  40 },
	{ .refclk = 19200, .cdclk = 307200, .divider = 4, .ratio =  64 },
	{ .refclk = 19200, .cdclk = 326400, .divider = 8, .ratio = 136 },
	{ .refclk = 19200, .cdclk = 556800, .divider = 4, .ratio = 116 },
	{ .refclk = 19200, .cdclk = 652800, .divider = 4, .ratio = 136 },

	{ .refclk = 24000, .cdclk = 180000, .divider = 4, .ratio =  30 },
	{ .refclk = 24000, .cdclk = 192000, .divider = 4, .ratio =  32 },
	{ .refclk = 24000, .cdclk = 312000, .divider = 4, .ratio =  52 },
	{ .refclk = 24000, .cdclk = 324000, .divider = 8, .ratio = 108 },
	{ .refclk = 24000, .cdclk = 552000, .divider = 4, .ratio =  92 },
	{ .refclk = 24000, .cdclk = 648000, .divider = 4, .ratio = 108 },

	{ .refclk = 38400, .cdclk = 172800, .divider = 4, .ratio = 18 },
	{ .refclk = 38400, .cdclk = 192000, .divider = 4, .ratio = 20 },
	{ .refclk = 38400, .cdclk = 307200, .divider = 4, .ratio = 32 },
	{ .refclk = 38400, .cdclk = 326400, .divider = 8, .ratio = 68 },
	{ .refclk = 38400, .cdclk = 556800, .divider = 4, .ratio = 58 },
	{ .refclk = 38400, .cdclk = 652800, .divider = 4, .ratio = 68 },
	{}
};

1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
static int bxt_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
{
	const struct intel_cdclk_vals *table = dev_priv->cdclk.table;
	int i;

	for (i = 0; table[i].refclk; i++)
		if (table[i].refclk == dev_priv->cdclk.hw.ref &&
		    table[i].cdclk >= min_cdclk)
			return table[i].cdclk;

1269 1270 1271
	drm_WARN(&dev_priv->drm, 1,
		 "Cannot satisfy minimum cdclk %d with refclk %u\n",
		 min_cdclk, dev_priv->cdclk.hw.ref);
1272
	return 0;
1273 1274
}

1275
static int bxt_calc_cdclk_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
1276
{
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	const struct intel_cdclk_vals *table = dev_priv->cdclk.table;
	int i;

	if (cdclk == dev_priv->cdclk.hw.bypass)
		return 0;

	for (i = 0; table[i].refclk; i++)
		if (table[i].refclk == dev_priv->cdclk.hw.ref &&
		    table[i].cdclk == cdclk)
			return dev_priv->cdclk.hw.ref * table[i].ratio;

1288 1289
	drm_WARN(&dev_priv->drm, 1, "cdclk %d not valid for refclk %u\n",
		 cdclk, dev_priv->cdclk.hw.ref);
1290
	return 0;
1291 1292
}

1293 1294 1295 1296 1297
static u8 bxt_calc_voltage_level(int cdclk)
{
	return DIV_ROUND_UP(cdclk, 25000);
}

1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
static u8 cnl_calc_voltage_level(int cdclk)
{
	if (cdclk > 336000)
		return 2;
	else if (cdclk > 168000)
		return 1;
	else
		return 0;
}

static u8 icl_calc_voltage_level(int cdclk)
{
	if (cdclk > 556800)
		return 2;
	else if (cdclk > 312000)
		return 1;
	else
		return 0;
}

static u8 ehl_calc_voltage_level(int cdclk)
{
1320 1321 1322
	if (cdclk > 326400)
		return 3;
	else if (cdclk > 312000)
1323 1324 1325 1326 1327 1328 1329
		return 2;
	else if (cdclk > 180000)
		return 1;
	else
		return 0;
}

1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
static u8 tgl_calc_voltage_level(int cdclk)
{
	if (cdclk > 556800)
		return 3;
	else if (cdclk > 326400)
		return 2;
	else if (cdclk > 312000)
		return 1;
	else
		return 0;
}

1342
static void cnl_readout_refclk(struct drm_i915_private *dev_priv,
1343
			       struct intel_cdclk_config *cdclk_config)
1344
{
1345
	if (intel_de_read(dev_priv, SKL_DSSM) & CNL_DSSM_CDCLK_PLL_REFCLK_24MHz)
1346
		cdclk_config->ref = 24000;
1347
	else
1348
		cdclk_config->ref = 19200;
1349
}
1350

1351
static void icl_readout_refclk(struct drm_i915_private *dev_priv,
1352
			       struct intel_cdclk_config *cdclk_config)
1353
{
1354
	u32 dssm = intel_de_read(dev_priv, SKL_DSSM) & ICL_DSSM_CDCLK_PLL_REFCLK_MASK;
1355 1356 1357 1358

	switch (dssm) {
	default:
		MISSING_CASE(dssm);
1359
		fallthrough;
1360
	case ICL_DSSM_CDCLK_PLL_REFCLK_24MHz:
1361
		cdclk_config->ref = 24000;
1362 1363
		break;
	case ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz:
1364
		cdclk_config->ref = 19200;
1365 1366
		break;
	case ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz:
1367
		cdclk_config->ref = 38400;
1368 1369 1370 1371 1372
		break;
	}
}

static void bxt_de_pll_readout(struct drm_i915_private *dev_priv,
1373
			       struct intel_cdclk_config *cdclk_config)
1374 1375 1376
{
	u32 val, ratio;

1377
	if (DISPLAY_VER(dev_priv) >= 11)
1378
		icl_readout_refclk(dev_priv, cdclk_config);
1379
	else if (IS_CANNONLAKE(dev_priv))
1380
		cnl_readout_refclk(dev_priv, cdclk_config);
1381
	else
1382
		cdclk_config->ref = 19200;
1383

1384
	val = intel_de_read(dev_priv, BXT_DE_PLL_ENABLE);
1385 1386 1387 1388 1389 1390
	if ((val & BXT_DE_PLL_PLL_ENABLE) == 0 ||
	    (val & BXT_DE_PLL_LOCK) == 0) {
		/*
		 * CDCLK PLL is disabled, the VCO/ratio doesn't matter, but
		 * setting it to zero is a way to signal that.
		 */
1391
		cdclk_config->vco = 0;
1392
		return;
1393
	}
1394

1395 1396 1397 1398
	/*
	 * CNL+ have the ratio directly in the PLL enable register, gen9lp had
	 * it in a separate PLL control register.
	 */
1399
	if (DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv))
1400 1401
		ratio = val & CNL_CDCLK_PLL_RATIO_MASK;
	else
1402
		ratio = intel_de_read(dev_priv, BXT_DE_PLL_CTL) & BXT_DE_PLL_RATIO_MASK;
1403

1404
	cdclk_config->vco = ratio * cdclk_config->ref;
1405 1406
}

1407
static void bxt_get_cdclk(struct drm_i915_private *dev_priv,
1408
			  struct intel_cdclk_config *cdclk_config)
1409 1410
{
	u32 divider;
1411
	int div;
1412

1413
	bxt_de_pll_readout(dev_priv, cdclk_config);
1414

1415
	if (DISPLAY_VER(dev_priv) >= 12)
1416
		cdclk_config->bypass = cdclk_config->ref / 2;
1417
	else if (DISPLAY_VER(dev_priv) >= 11)
1418
		cdclk_config->bypass = 50000;
1419
	else
1420
		cdclk_config->bypass = cdclk_config->ref;
1421

1422 1423
	if (cdclk_config->vco == 0) {
		cdclk_config->cdclk = cdclk_config->bypass;
1424
		goto out;
1425
	}
1426

1427
	divider = intel_de_read(dev_priv, CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
1428 1429 1430 1431 1432 1433

	switch (divider) {
	case BXT_CDCLK_CD2X_DIV_SEL_1:
		div = 2;
		break;
	case BXT_CDCLK_CD2X_DIV_SEL_1_5:
1434
		drm_WARN(&dev_priv->drm,
1435
			 DISPLAY_VER(dev_priv) >= 10,
1436
			 "Unsupported divider\n");
1437 1438 1439 1440 1441 1442
		div = 3;
		break;
	case BXT_CDCLK_CD2X_DIV_SEL_2:
		div = 4;
		break;
	case BXT_CDCLK_CD2X_DIV_SEL_4:
1443 1444
		drm_WARN(&dev_priv->drm,
			 DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv),
1445
			 "Unsupported divider\n");
1446 1447 1448 1449
		div = 8;
		break;
	default:
		MISSING_CASE(divider);
1450
		return;
1451 1452
	}

1453
	cdclk_config->cdclk = DIV_ROUND_CLOSEST(cdclk_config->vco, div);
1454 1455 1456 1457 1458 1459

 out:
	/*
	 * Can't read this out :( Let's assume it's
	 * at least what the CDCLK frequency requires.
	 */
1460 1461
	cdclk_config->voltage_level =
		dev_priv->display.calc_voltage_level(cdclk_config->cdclk);
1462 1463 1464 1465
}

static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
{
1466
	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, 0);
1467 1468

	/* Timeout 200us */
1469 1470
	if (intel_de_wait_for_clear(dev_priv,
				    BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
1471
		drm_err(&dev_priv->drm, "timeout waiting for DE PLL unlock\n");
1472

1473
	dev_priv->cdclk.hw.vco = 0;
1474 1475 1476 1477
}

static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
{
1478
	int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
1479 1480
	u32 val;

1481
	val = intel_de_read(dev_priv, BXT_DE_PLL_CTL);
1482 1483
	val &= ~BXT_DE_PLL_RATIO_MASK;
	val |= BXT_DE_PLL_RATIO(ratio);
1484
	intel_de_write(dev_priv, BXT_DE_PLL_CTL, val);
1485

1486
	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
1487 1488

	/* Timeout 200us */
1489 1490
	if (intel_de_wait_for_set(dev_priv,
				  BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 1))
1491
		drm_err(&dev_priv->drm, "timeout waiting for DE PLL lock\n");
1492

1493
	dev_priv->cdclk.hw.vco = vco;
1494 1495
}

1496 1497 1498 1499
static void cnl_cdclk_pll_disable(struct drm_i915_private *dev_priv)
{
	u32 val;

1500
	val = intel_de_read(dev_priv, BXT_DE_PLL_ENABLE);
1501
	val &= ~BXT_DE_PLL_PLL_ENABLE;
1502
	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, val);
1503 1504

	/* Timeout 200us */
1505
	if (wait_for((intel_de_read(dev_priv, BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
1506 1507
		drm_err(&dev_priv->drm,
			"timeout waiting for CDCLK PLL unlock\n");
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517

	dev_priv->cdclk.hw.vco = 0;
}

static void cnl_cdclk_pll_enable(struct drm_i915_private *dev_priv, int vco)
{
	int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
	u32 val;

	val = CNL_CDCLK_PLL_RATIO(ratio);
1518
	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, val);
1519 1520

	val |= BXT_DE_PLL_PLL_ENABLE;
1521
	intel_de_write(dev_priv, BXT_DE_PLL_ENABLE, val);
1522 1523

	/* Timeout 200us */
1524
	if (wait_for((intel_de_read(dev_priv, BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
1525 1526
		drm_err(&dev_priv->drm,
			"timeout waiting for CDCLK PLL lock\n");
1527 1528 1529 1530

	dev_priv->cdclk.hw.vco = vco;
}

1531 1532
static u32 bxt_cdclk_cd2x_pipe(struct drm_i915_private *dev_priv, enum pipe pipe)
{
1533
	if (DISPLAY_VER(dev_priv) >= 12) {
1534 1535 1536 1537
		if (pipe == INVALID_PIPE)
			return TGL_CDCLK_CD2X_PIPE_NONE;
		else
			return TGL_CDCLK_CD2X_PIPE(pipe);
1538
	} else if (DISPLAY_VER(dev_priv) >= 11) {
1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
		if (pipe == INVALID_PIPE)
			return ICL_CDCLK_CD2X_PIPE_NONE;
		else
			return ICL_CDCLK_CD2X_PIPE(pipe);
	} else {
		if (pipe == INVALID_PIPE)
			return BXT_CDCLK_CD2X_PIPE_NONE;
		else
			return BXT_CDCLK_CD2X_PIPE(pipe);
	}
}

1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577
static u32 bxt_cdclk_cd2x_div_sel(struct drm_i915_private *dev_priv,
				  int cdclk, int vco)
{
	/* cdclk = vco / 2 / div{1,1.5,2,4} */
	switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
	default:
		drm_WARN_ON(&dev_priv->drm,
			    cdclk != dev_priv->cdclk.hw.bypass);
		drm_WARN_ON(&dev_priv->drm, vco != 0);
		fallthrough;
	case 2:
		return BXT_CDCLK_CD2X_DIV_SEL_1;
	case 3:
		drm_WARN(&dev_priv->drm,
			 DISPLAY_VER(dev_priv) >= 10,
			 "Unsupported divider\n");
		return BXT_CDCLK_CD2X_DIV_SEL_1_5;
	case 4:
		return BXT_CDCLK_CD2X_DIV_SEL_2;
	case 8:
		drm_WARN(&dev_priv->drm,
			 DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv),
			 "Unsupported divider\n");
		return BXT_CDCLK_CD2X_DIV_SEL_4;
	}
}

1578
static void bxt_set_cdclk(struct drm_i915_private *dev_priv,
1579
			  const struct intel_cdclk_config *cdclk_config,
1580
			  enum pipe pipe)
1581
{
1582 1583
	int cdclk = cdclk_config->cdclk;
	int vco = cdclk_config->vco;
1584
	u32 val;
1585
	int ret;
1586

1587
	/* Inform power controller of upcoming frequency change. */
1588
	if (DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv))
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
		ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
					SKL_CDCLK_PREPARE_FOR_CHANGE,
					SKL_CDCLK_READY_FOR_CHANGE,
					SKL_CDCLK_READY_FOR_CHANGE, 3);
	else
		/*
		 * BSpec requires us to wait up to 150usec, but that leads to
		 * timeouts; the 2ms used here is based on experiment.
		 */
		ret = sandybridge_pcode_write_timeout(dev_priv,
						      HSW_PCODE_DE_WRITE_FREQ_REQ,
						      0x80000000, 150, 2);

	if (ret) {
1603 1604 1605
		drm_err(&dev_priv->drm,
			"Failed to inform PCU about cdclk change (err %d, freq %d)\n",
			ret, cdclk);
1606 1607 1608
		return;
	}

1609
	if (DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv)) {
1610 1611 1612
		if (dev_priv->cdclk.hw.vco != 0 &&
		    dev_priv->cdclk.hw.vco != vco)
			cnl_cdclk_pll_disable(dev_priv);
1613

1614 1615
		if (dev_priv->cdclk.hw.vco != vco)
			cnl_cdclk_pll_enable(dev_priv, vco);
1616

1617 1618 1619 1620 1621 1622 1623 1624
	} else {
		if (dev_priv->cdclk.hw.vco != 0 &&
		    dev_priv->cdclk.hw.vco != vco)
			bxt_de_pll_disable(dev_priv);

		if (dev_priv->cdclk.hw.vco != vco)
			bxt_de_pll_enable(dev_priv, vco);
	}
1625

1626 1627 1628
	val = bxt_cdclk_cd2x_div_sel(dev_priv, cdclk, vco) |
		bxt_cdclk_cd2x_pipe(dev_priv, pipe) |
		skl_cdclk_decimal(cdclk);
1629

1630 1631 1632 1633
	/*
	 * Disable SSA Precharge when CD clock frequency < 500 MHz,
	 * enable otherwise.
	 */
1634 1635
	if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
	    cdclk >= 500000)
1636
		val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
1637
	intel_de_write(dev_priv, CDCLK_CTL, val);
1638

1639 1640 1641
	if (pipe != INVALID_PIPE)
		intel_wait_for_vblank(dev_priv, pipe);

1642
	if (DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv)) {
1643
		ret = sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
1644
					      cdclk_config->voltage_level);
1645 1646 1647 1648 1649 1650 1651 1652 1653
	} else {
		/*
		 * The timeout isn't specified, the 2ms used here is based on
		 * experiment.
		 * FIXME: Waiting for the request completion could be delayed
		 * until the next PCODE request based on BSpec.
		 */
		ret = sandybridge_pcode_write_timeout(dev_priv,
						      HSW_PCODE_DE_WRITE_FREQ_REQ,
1654
						      cdclk_config->voltage_level,
1655 1656 1657
						      150, 2);
	}

1658
	if (ret) {
1659 1660 1661
		drm_err(&dev_priv->drm,
			"PCode CDCLK freq set failed, (err %d, freq %d)\n",
			ret, cdclk);
1662 1663 1664 1665
		return;
	}

	intel_update_cdclk(dev_priv);
1666

1667
	if (DISPLAY_VER(dev_priv) >= 11 || IS_CANNONLAKE(dev_priv))
1668 1669 1670 1671
		/*
		 * Can't read out the voltage level :(
		 * Let's just assume everything is as expected.
		 */
1672
		dev_priv->cdclk.hw.voltage_level = cdclk_config->voltage_level;
1673 1674 1675 1676 1677
}

static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
{
	u32 cdctl, expected;
1678
	int cdclk, vco;
1679 1680

	intel_update_cdclk(dev_priv);
1681
	intel_dump_cdclk_config(&dev_priv->cdclk.hw, "Current CDCLK");
1682

1683
	if (dev_priv->cdclk.hw.vco == 0 ||
1684
	    dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.bypass)
1685 1686 1687 1688 1689 1690 1691 1692
		goto sanitize;

	/* DPLL okay; verify the cdclock
	 *
	 * Some BIOS versions leave an incorrect decimal frequency value and
	 * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
	 * so sanitize this register.
	 */
1693
	cdctl = intel_de_read(dev_priv, CDCLK_CTL);
1694 1695 1696 1697 1698
	/*
	 * Let's ignore the pipe field, since BIOS could have configured the
	 * dividers both synching to an active pipe, or asynchronously
	 * (PIPE_NONE).
	 */
1699
	cdctl &= ~bxt_cdclk_cd2x_pipe(dev_priv, INVALID_PIPE);
1700

1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
	/* Make sure this is a legal cdclk value for the platform */
	cdclk = bxt_calc_cdclk(dev_priv, dev_priv->cdclk.hw.cdclk);
	if (cdclk != dev_priv->cdclk.hw.cdclk)
		goto sanitize;

	/* Make sure the VCO is correct for the cdclk */
	vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk);
	if (vco != dev_priv->cdclk.hw.vco)
		goto sanitize;

	expected = skl_cdclk_decimal(cdclk);

	/* Figure out what CD2X divider we should be using for this cdclk */
1714 1715 1716
	expected |= bxt_cdclk_cd2x_div_sel(dev_priv,
					   dev_priv->cdclk.hw.cdclk,
					   dev_priv->cdclk.hw.vco);
1717

1718 1719 1720 1721
	/*
	 * Disable SSA Precharge when CD clock frequency < 500 MHz,
	 * enable otherwise.
	 */
1722 1723
	if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) &&
	    dev_priv->cdclk.hw.cdclk >= 500000)
1724 1725 1726 1727 1728 1729 1730
		expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;

	if (cdctl == expected)
		/* All well; nothing to sanitize */
		return;

sanitize:
1731
	drm_dbg_kms(&dev_priv->drm, "Sanitizing cdclk programmed by pre-os\n");
1732 1733

	/* force cdclk programming */
1734
	dev_priv->cdclk.hw.cdclk = 0;
1735 1736

	/* force full PLL disable + enable */
1737
	dev_priv->cdclk.hw.vco = -1;
1738 1739
}

1740
static void bxt_cdclk_init_hw(struct drm_i915_private *dev_priv)
1741
{
1742
	struct intel_cdclk_config cdclk_config;
1743 1744 1745

	bxt_sanitize_cdclk(dev_priv);

1746 1747
	if (dev_priv->cdclk.hw.cdclk != 0 &&
	    dev_priv->cdclk.hw.vco != 0)
1748 1749
		return;

1750
	cdclk_config = dev_priv->cdclk.hw;
1751

1752 1753 1754 1755 1756
	/*
	 * FIXME:
	 * - The initial CDCLK needs to be read from VBT.
	 *   Need to make this change after VBT has changes for BXT.
	 */
1757 1758 1759 1760
	cdclk_config.cdclk = bxt_calc_cdclk(dev_priv, 0);
	cdclk_config.vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk_config.cdclk);
	cdclk_config.voltage_level =
		dev_priv->display.calc_voltage_level(cdclk_config.cdclk);
1761

1762
	bxt_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
1763 1764
}

1765
static void bxt_cdclk_uninit_hw(struct drm_i915_private *dev_priv)
1766
{
1767
	struct intel_cdclk_config cdclk_config = dev_priv->cdclk.hw;
1768

1769 1770 1771 1772
	cdclk_config.cdclk = cdclk_config.bypass;
	cdclk_config.vco = 0;
	cdclk_config.voltage_level =
		dev_priv->display.calc_voltage_level(cdclk_config.cdclk);
1773

1774
	bxt_set_cdclk(dev_priv, &cdclk_config, INVALID_PIPE);
1775 1776
}

1777
/**
1778
 * intel_cdclk_init_hw - Initialize CDCLK hardware
1779 1780 1781 1782 1783 1784 1785
 * @i915: i915 device
 *
 * Initialize CDCLK. This consists mainly of initializing dev_priv->cdclk.hw and
 * sanitizing the state of the hardware if needed. This is generally done only
 * during the display core initialization sequence, after which the DMC will
 * take care of turning CDCLK off/on as needed.
 */
1786
void intel_cdclk_init_hw(struct drm_i915_private *i915)
1787
{
1788
	if (DISPLAY_VER(i915) >= 10 || IS_BROXTON(i915))
1789
		bxt_cdclk_init_hw(i915);
1790
	else if (DISPLAY_VER(i915) == 9)
1791
		skl_cdclk_init_hw(i915);
1792 1793 1794
}

/**
1795
 * intel_cdclk_uninit_hw - Uninitialize CDCLK hardware
1796 1797 1798 1799 1800
 * @i915: i915 device
 *
 * Uninitialize CDCLK. This is done only during the display core
 * uninitialization sequence.
 */
1801
void intel_cdclk_uninit_hw(struct drm_i915_private *i915)
1802
{
1803
	if (DISPLAY_VER(i915) >= 10 || IS_BROXTON(i915))
1804
		bxt_cdclk_uninit_hw(i915);
1805
	else if (DISPLAY_VER(i915) == 9)
1806
		skl_cdclk_uninit_hw(i915);
1807 1808
}

1809
/**
1810 1811 1812 1813
 * intel_cdclk_needs_modeset - Determine if changong between the CDCLK
 *                             configurations requires a modeset on all pipes
 * @a: first CDCLK configuration
 * @b: second CDCLK configuration
1814 1815
 *
 * Returns:
1816 1817
 * True if changing between the two CDCLK configurations
 * requires all pipes to be off, false if not.
1818
 */
1819 1820
bool intel_cdclk_needs_modeset(const struct intel_cdclk_config *a,
			       const struct intel_cdclk_config *b)
1821
{
1822 1823 1824 1825 1826
	return a->cdclk != b->cdclk ||
		a->vco != b->vco ||
		a->ref != b->ref;
}

1827
/**
1828 1829 1830 1831 1832
 * intel_cdclk_can_cd2x_update - Determine if changing between the two CDCLK
 *                               configurations requires only a cd2x divider update
 * @dev_priv: i915 device
 * @a: first CDCLK configuration
 * @b: second CDCLK configuration
1833 1834
 *
 * Returns:
1835 1836
 * True if changing between the two CDCLK configurations
 * can be done with just a cd2x divider update, false if not.
1837
 */
1838
static bool intel_cdclk_can_cd2x_update(struct drm_i915_private *dev_priv,
1839 1840
					const struct intel_cdclk_config *a,
					const struct intel_cdclk_config *b)
1841 1842
{
	/* Older hw doesn't have the capability */
1843
	if (DISPLAY_VER(dev_priv) < 10 && !IS_BROXTON(dev_priv))
1844 1845 1846 1847 1848 1849 1850
		return false;

	return a->cdclk != b->cdclk &&
		a->vco == b->vco &&
		a->ref == b->ref;
}

1851
/**
1852 1853 1854
 * intel_cdclk_changed - Determine if two CDCLK configurations are different
 * @a: first CDCLK configuration
 * @b: second CDCLK configuration
1855 1856
 *
 * Returns:
1857
 * True if the CDCLK configurations don't match, false if they do.
1858
 */
1859 1860
static bool intel_cdclk_changed(const struct intel_cdclk_config *a,
				const struct intel_cdclk_config *b)
1861 1862 1863
{
	return intel_cdclk_needs_modeset(a, b) ||
		a->voltage_level != b->voltage_level;
1864 1865
}

1866 1867
void intel_dump_cdclk_config(const struct intel_cdclk_config *cdclk_config,
			     const char *context)
1868
{
1869
	DRM_DEBUG_DRIVER("%s %d kHz, VCO %d kHz, ref %d kHz, bypass %d kHz, voltage level %d\n",
1870 1871 1872
			 context, cdclk_config->cdclk, cdclk_config->vco,
			 cdclk_config->ref, cdclk_config->bypass,
			 cdclk_config->voltage_level);
1873 1874
}

1875
/**
1876
 * intel_set_cdclk - Push the CDCLK configuration to the hardware
1877
 * @dev_priv: i915 device
1878
 * @cdclk_config: new CDCLK configuration
1879
 * @pipe: pipe with which to synchronize the update
1880 1881 1882 1883
 *
 * Program the hardware based on the passed in CDCLK state,
 * if necessary.
 */
1884
static void intel_set_cdclk(struct drm_i915_private *dev_priv,
1885
			    const struct intel_cdclk_config *cdclk_config,
1886
			    enum pipe pipe)
1887
{
1888 1889
	struct intel_encoder *encoder;

1890
	if (!intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_config))
1891 1892
		return;

1893
	if (drm_WARN_ON_ONCE(&dev_priv->drm, !dev_priv->display.set_cdclk))
1894 1895
		return;

1896
	intel_dump_cdclk_config(cdclk_config, "Changing CDCLK to");
1897

1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
	/*
	 * Lock aux/gmbus while we change cdclk in case those
	 * functions use cdclk. Not all platforms/ports do,
	 * but we'll lock them all for simplicity.
	 */
	mutex_lock(&dev_priv->gmbus_mutex);
	for_each_intel_dp(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		mutex_lock_nest_lock(&intel_dp->aux.hw_mutex,
				     &dev_priv->gmbus_mutex);
	}

1911
	dev_priv->display.set_cdclk(dev_priv, cdclk_config, pipe);
1912

1913 1914 1915 1916 1917 1918 1919
	for_each_intel_dp(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

		mutex_unlock(&intel_dp->aux.hw_mutex);
	}
	mutex_unlock(&dev_priv->gmbus_mutex);

1920 1921 1922
	if (drm_WARN(&dev_priv->drm,
		     intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_config),
		     "cdclk state doesn't match!\n")) {
1923 1924
		intel_dump_cdclk_config(&dev_priv->cdclk.hw, "[hw state]");
		intel_dump_cdclk_config(cdclk_config, "[sw state]");
1925
	}
1926 1927
}

1928
/**
1929 1930
 * intel_set_cdclk_pre_plane_update - Push the CDCLK state to the hardware
 * @state: intel atomic state
1931
 *
1932 1933
 * Program the hardware before updating the HW plane state based on the
 * new CDCLK state, if necessary.
1934 1935
 */
void
1936
intel_set_cdclk_pre_plane_update(struct intel_atomic_state *state)
1937
{
1938
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
1939 1940 1941 1942
	const struct intel_cdclk_state *old_cdclk_state =
		intel_atomic_get_old_cdclk_state(state);
	const struct intel_cdclk_state *new_cdclk_state =
		intel_atomic_get_new_cdclk_state(state);
1943
	enum pipe pipe = new_cdclk_state->pipe;
1944

1945 1946 1947 1948
	if (!intel_cdclk_changed(&old_cdclk_state->actual,
				 &new_cdclk_state->actual))
		return;

1949
	if (pipe == INVALID_PIPE ||
1950
	    old_cdclk_state->actual.cdclk <= new_cdclk_state->actual.cdclk) {
1951
		drm_WARN_ON(&dev_priv->drm, !new_cdclk_state->base.changed);
1952

1953
		intel_set_cdclk(dev_priv, &new_cdclk_state->actual, pipe);
1954
	}
1955 1956 1957
}

/**
1958 1959
 * intel_set_cdclk_post_plane_update - Push the CDCLK state to the hardware
 * @state: intel atomic state
1960
 *
1961
 * Program the hardware after updating the HW plane state based on the
1962
 * new CDCLK state, if necessary.
1963 1964
 */
void
1965
intel_set_cdclk_post_plane_update(struct intel_atomic_state *state)
1966
{
1967
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
1968 1969 1970 1971
	const struct intel_cdclk_state *old_cdclk_state =
		intel_atomic_get_old_cdclk_state(state);
	const struct intel_cdclk_state *new_cdclk_state =
		intel_atomic_get_new_cdclk_state(state);
1972
	enum pipe pipe = new_cdclk_state->pipe;
1973

1974 1975 1976 1977
	if (!intel_cdclk_changed(&old_cdclk_state->actual,
				 &new_cdclk_state->actual))
		return;

1978
	if (pipe != INVALID_PIPE &&
1979
	    old_cdclk_state->actual.cdclk > new_cdclk_state->actual.cdclk) {
1980
		drm_WARN_ON(&dev_priv->drm, !new_cdclk_state->base.changed);
1981

1982
		intel_set_cdclk(dev_priv, &new_cdclk_state->actual, pipe);
1983
	}
1984 1985
}

1986
static int intel_pixel_rate_to_cdclk(const struct intel_crtc_state *crtc_state)
1987
{
1988
	struct drm_i915_private *dev_priv = to_i915(crtc_state->uapi.crtc->dev);
1989 1990
	int pixel_rate = crtc_state->pixel_rate;

1991
	if (DISPLAY_VER(dev_priv) >= 10)
1992
		return DIV_ROUND_UP(pixel_rate, 2);
1993
	else if (DISPLAY_VER(dev_priv) == 9 ||
1994 1995 1996 1997
		 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
		return pixel_rate;
	else if (IS_CHERRYVIEW(dev_priv))
		return DIV_ROUND_UP(pixel_rate * 100, 95);
1998 1999
	else if (crtc_state->double_wide)
		return DIV_ROUND_UP(pixel_rate * 100, 90 * 2);
2000 2001 2002 2003
	else
		return DIV_ROUND_UP(pixel_rate * 100, 90);
}

2004 2005
static int intel_planes_min_cdclk(const struct intel_crtc_state *crtc_state)
{
2006
	struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
	struct intel_plane *plane;
	int min_cdclk = 0;

	for_each_intel_plane_on_crtc(&dev_priv->drm, crtc, plane)
		min_cdclk = max(crtc_state->min_cdclk[plane->id], min_cdclk);

	return min_cdclk;
}

2017
int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state)
2018 2019
{
	struct drm_i915_private *dev_priv =
2020
		to_i915(crtc_state->uapi.crtc->dev);
2021 2022
	int min_cdclk;

2023
	if (!crtc_state->hw.enable)
2024 2025
		return 0;

2026
	min_cdclk = intel_pixel_rate_to_cdclk(crtc_state);
2027 2028

	/* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
2029
	if (IS_BROADWELL(dev_priv) && hsw_crtc_state_ips_capable(crtc_state))
2030
		min_cdclk = DIV_ROUND_UP(min_cdclk * 100, 95);
2031

2032 2033 2034
	/* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
	 * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
	 * there may be audio corruption or screen corruption." This cdclk
2035
	 * restriction for GLK is 316.8 MHz.
2036 2037 2038 2039
	 */
	if (intel_crtc_has_dp_encoder(crtc_state) &&
	    crtc_state->has_audio &&
	    crtc_state->port_clock >= 540000 &&
2040
	    crtc_state->lane_count == 4) {
2041
		if (DISPLAY_VER(dev_priv) == 10) {
2042 2043
			/* Display WA #1145: glk,cnl */
			min_cdclk = max(316800, min_cdclk);
2044
		} else if (DISPLAY_VER(dev_priv) == 9 || IS_BROADWELL(dev_priv)) {
2045 2046 2047
			/* Display WA #1144: skl,bxt */
			min_cdclk = max(432000, min_cdclk);
		}
2048
	}
2049

2050 2051
	/*
	 * According to BSpec, "The CD clock frequency must be at least twice
2052 2053
	 * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
	 */
2054
	if (crtc_state->has_audio && DISPLAY_VER(dev_priv) >= 9)
2055
		min_cdclk = max(2 * 96000, min_cdclk);
2056

2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
	/*
	 * "For DP audio configuration, cdclk frequency shall be set to
	 *  meet the following requirements:
	 *  DP Link Frequency(MHz) | Cdclk frequency(MHz)
	 *  270                    | 320 or higher
	 *  162                    | 200 or higher"
	 */
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
	    intel_crtc_has_dp_encoder(crtc_state) && crtc_state->has_audio)
		min_cdclk = max(crtc_state->port_clock, min_cdclk);

2068 2069 2070 2071 2072 2073 2074 2075
	/*
	 * On Valleyview some DSI panels lose (v|h)sync when the clock is lower
	 * than 320000KHz.
	 */
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) &&
	    IS_VALLEYVIEW(dev_priv))
		min_cdclk = max(320000, min_cdclk);

2076 2077 2078 2079 2080 2081 2082 2083 2084
	/*
	 * On Geminilake once the CDCLK gets as low as 79200
	 * picture gets unstable, despite that values are
	 * correct for DSI PLL and DE PLL.
	 */
	if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) &&
	    IS_GEMINILAKE(dev_priv))
		min_cdclk = max(158400, min_cdclk);

2085 2086 2087
	/* Account for additional needs from the planes */
	min_cdclk = max(intel_planes_min_cdclk(crtc_state), min_cdclk);

2088 2089 2090 2091 2092 2093 2094 2095 2096
	/*
	 * HACK. Currently for TGL platforms we calculate
	 * min_cdclk initially based on pixel_rate divided
	 * by 2, accounting for also plane requirements,
	 * however in some cases the lowest possible CDCLK
	 * doesn't work and causing the underruns.
	 * Explicitly stating here that this seems to be currently
	 * rather a Hack, than final solution.
	 */
2097 2098 2099 2100 2101 2102 2103 2104 2105
	if (IS_TIGERLAKE(dev_priv)) {
		/*
		 * Clamp to max_cdclk_freq in case pixel rate is higher,
		 * in order not to break an 8K, but still leave W/A at place.
		 */
		min_cdclk = max_t(int, min_cdclk,
				  min_t(int, crtc_state->pixel_rate,
					dev_priv->max_cdclk_freq));
	}
2106

2107
	if (min_cdclk > dev_priv->max_cdclk_freq) {
2108 2109 2110
		drm_dbg_kms(&dev_priv->drm,
			    "required cdclk (%d kHz) exceeds max (%d kHz)\n",
			    min_cdclk, dev_priv->max_cdclk_freq);
2111 2112 2113
		return -EINVAL;
	}

2114
	return min_cdclk;
2115 2116
}

2117
static int intel_compute_min_cdclk(struct intel_cdclk_state *cdclk_state)
2118
{
2119
	struct intel_atomic_state *state = cdclk_state->base.state;
2120 2121
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_bw_state *bw_state = NULL;
2122
	struct intel_crtc *crtc;
2123
	struct intel_crtc_state *crtc_state;
2124
	int min_cdclk, i;
2125
	enum pipe pipe;
2126

2127
	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
2128 2129
		int ret;

2130 2131 2132 2133
		min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
		if (min_cdclk < 0)
			return min_cdclk;

2134 2135 2136 2137
		bw_state = intel_atomic_get_bw_state(state);
		if (IS_ERR(bw_state))
			return PTR_ERR(bw_state);

2138
		if (cdclk_state->min_cdclk[crtc->pipe] == min_cdclk)
2139 2140
			continue;

2141
		cdclk_state->min_cdclk[crtc->pipe] = min_cdclk;
2142

2143
		ret = intel_atomic_lock_global_state(&cdclk_state->base);
2144 2145
		if (ret)
			return ret;
2146
	}
2147

2148
	min_cdclk = cdclk_state->force_min_cdclk;
2149 2150
	for_each_pipe(dev_priv, pipe) {
		min_cdclk = max(cdclk_state->min_cdclk[pipe], min_cdclk);
2151

2152 2153
		if (!bw_state)
			continue;
2154 2155 2156

		min_cdclk = max(bw_state->min_cdclk, min_cdclk);
	}
2157

2158
	return min_cdclk;
2159 2160
}

2161
/*
2162 2163 2164 2165
 * Account for port clock min voltage level requirements.
 * This only really does something on CNL+ but can be
 * called on earlier platforms as well.
 *
2166 2167 2168 2169 2170 2171 2172 2173
 * Note that this functions assumes that 0 is
 * the lowest voltage value, and higher values
 * correspond to increasingly higher voltages.
 *
 * Should that relationship no longer hold on
 * future platforms this code will need to be
 * adjusted.
 */
2174
static int bxt_compute_min_voltage_level(struct intel_cdclk_state *cdclk_state)
2175
{
2176
	struct intel_atomic_state *state = cdclk_state->base.state;
2177 2178 2179 2180 2181 2182 2183 2184
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc *crtc;
	struct intel_crtc_state *crtc_state;
	u8 min_voltage_level;
	int i;
	enum pipe pipe;

	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
2185 2186
		int ret;

2187
		if (crtc_state->hw.enable)
2188
			min_voltage_level = crtc_state->min_voltage_level;
2189
		else
2190 2191
			min_voltage_level = 0;

2192
		if (cdclk_state->min_voltage_level[crtc->pipe] == min_voltage_level)
2193 2194
			continue;

2195
		cdclk_state->min_voltage_level[crtc->pipe] = min_voltage_level;
2196

2197
		ret = intel_atomic_lock_global_state(&cdclk_state->base);
2198 2199
		if (ret)
			return ret;
2200 2201 2202 2203
	}

	min_voltage_level = 0;
	for_each_pipe(dev_priv, pipe)
2204
		min_voltage_level = max(cdclk_state->min_voltage_level[pipe],
2205 2206 2207 2208 2209
					min_voltage_level);

	return min_voltage_level;
}

2210
static int vlv_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2211
{
2212
	struct intel_atomic_state *state = cdclk_state->base.state;
2213
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2214
	int min_cdclk, cdclk;
2215

2216
	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2217 2218
	if (min_cdclk < 0)
		return min_cdclk;
2219

2220
	cdclk = vlv_calc_cdclk(dev_priv, min_cdclk);
2221

2222 2223
	cdclk_state->logical.cdclk = cdclk;
	cdclk_state->logical.voltage_level =
2224
		vlv_calc_voltage_level(dev_priv, cdclk);
2225

2226
	if (!cdclk_state->active_pipes) {
2227
		cdclk = vlv_calc_cdclk(dev_priv, cdclk_state->force_min_cdclk);
2228

2229 2230
		cdclk_state->actual.cdclk = cdclk;
		cdclk_state->actual.voltage_level =
2231
			vlv_calc_voltage_level(dev_priv, cdclk);
2232
	} else {
2233
		cdclk_state->actual = cdclk_state->logical;
2234
	}
2235 2236 2237 2238

	return 0;
}

2239
static int bdw_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2240
{
2241 2242
	int min_cdclk, cdclk;

2243
	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2244 2245
	if (min_cdclk < 0)
		return min_cdclk;
2246 2247 2248 2249 2250

	/*
	 * FIXME should also account for plane ratio
	 * once 64bpp pixel formats are supported.
	 */
2251
	cdclk = bdw_calc_cdclk(min_cdclk);
2252

2253 2254
	cdclk_state->logical.cdclk = cdclk;
	cdclk_state->logical.voltage_level =
2255
		bdw_calc_voltage_level(cdclk);
2256

2257
	if (!cdclk_state->active_pipes) {
2258
		cdclk = bdw_calc_cdclk(cdclk_state->force_min_cdclk);
2259

2260 2261
		cdclk_state->actual.cdclk = cdclk;
		cdclk_state->actual.voltage_level =
2262
			bdw_calc_voltage_level(cdclk);
2263
	} else {
2264
		cdclk_state->actual = cdclk_state->logical;
2265
	}
2266 2267 2268 2269

	return 0;
}

2270
static int skl_dpll0_vco(struct intel_cdclk_state *cdclk_state)
2271
{
2272
	struct intel_atomic_state *state = cdclk_state->base.state;
2273
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2274 2275 2276 2277
	struct intel_crtc *crtc;
	struct intel_crtc_state *crtc_state;
	int vco, i;

2278
	vco = cdclk_state->logical.vco;
2279 2280 2281
	if (!vco)
		vco = dev_priv->skl_preferred_vco_freq;

2282
	for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
2283
		if (!crtc_state->hw.enable)
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
			continue;

		if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
			continue;

		/*
		 * DPLL0 VCO may need to be adjusted to get the correct
		 * clock for eDP. This will affect cdclk as well.
		 */
		switch (crtc_state->port_clock / 2) {
		case 108000:
		case 216000:
			vco = 8640000;
			break;
		default:
			vco = 8100000;
			break;
		}
	}

	return vco;
}

2307
static int skl_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2308
{
2309 2310
	int min_cdclk, cdclk, vco;

2311
	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2312 2313
	if (min_cdclk < 0)
		return min_cdclk;
2314

2315
	vco = skl_dpll0_vco(cdclk_state);
2316 2317 2318 2319 2320

	/*
	 * FIXME should also account for plane ratio
	 * once 64bpp pixel formats are supported.
	 */
2321
	cdclk = skl_calc_cdclk(min_cdclk, vco);
2322

2323 2324 2325
	cdclk_state->logical.vco = vco;
	cdclk_state->logical.cdclk = cdclk;
	cdclk_state->logical.voltage_level =
2326
		skl_calc_voltage_level(cdclk);
2327

2328
	if (!cdclk_state->active_pipes) {
2329
		cdclk = skl_calc_cdclk(cdclk_state->force_min_cdclk, vco);
2330

2331 2332 2333
		cdclk_state->actual.vco = vco;
		cdclk_state->actual.cdclk = cdclk;
		cdclk_state->actual.voltage_level =
2334
			skl_calc_voltage_level(cdclk);
2335
	} else {
2336
		cdclk_state->actual = cdclk_state->logical;
2337
	}
2338 2339 2340 2341

	return 0;
}

2342
static int bxt_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2343
{
2344
	struct intel_atomic_state *state = cdclk_state->base.state;
2345
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2346
	int min_cdclk, min_voltage_level, cdclk, vco;
2347

2348
	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2349 2350
	if (min_cdclk < 0)
		return min_cdclk;
2351

2352
	min_voltage_level = bxt_compute_min_voltage_level(cdclk_state);
2353 2354 2355
	if (min_voltage_level < 0)
		return min_voltage_level;

2356 2357
	cdclk = bxt_calc_cdclk(dev_priv, min_cdclk);
	vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk);
2358

2359 2360 2361
	cdclk_state->logical.vco = vco;
	cdclk_state->logical.cdclk = cdclk;
	cdclk_state->logical.voltage_level =
2362 2363
		max_t(int, min_voltage_level,
		      dev_priv->display.calc_voltage_level(cdclk));
2364

2365
	if (!cdclk_state->active_pipes) {
2366
		cdclk = bxt_calc_cdclk(dev_priv, cdclk_state->force_min_cdclk);
2367
		vco = bxt_calc_cdclk_pll_vco(dev_priv, cdclk);
2368

2369 2370 2371
		cdclk_state->actual.vco = vco;
		cdclk_state->actual.cdclk = cdclk;
		cdclk_state->actual.voltage_level =
2372
			dev_priv->display.calc_voltage_level(cdclk);
2373
	} else {
2374
		cdclk_state->actual = cdclk_state->logical;
2375 2376 2377 2378 2379
	}

	return 0;
}

2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
static int intel_modeset_all_pipes(struct intel_atomic_state *state)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_crtc *crtc;

	/*
	 * Add all pipes to the state, and force
	 * a modeset on all the active ones.
	 */
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state;
		int ret;

		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
		if (IS_ERR(crtc_state))
			return PTR_ERR(crtc_state);

2397
		if (!crtc_state->hw.active ||
2398
		    drm_atomic_crtc_needs_modeset(&crtc_state->uapi))
2399 2400
			continue;

2401
		crtc_state->uapi.mode_changed = true;
2402 2403 2404 2405 2406 2407

		ret = drm_atomic_add_affected_connectors(&state->base,
							 &crtc->base);
		if (ret)
			return ret;

2408
		ret = intel_atomic_add_affected_planes(state, crtc);
2409 2410 2411 2412 2413 2414 2415 2416 2417
		if (ret)
			return ret;

		crtc_state->update_planes |= crtc_state->active_planes;
	}

	return 0;
}

2418
static int fixed_modeset_calc_cdclk(struct intel_cdclk_state *cdclk_state)
2419 2420 2421 2422 2423 2424 2425 2426
{
	int min_cdclk;

	/*
	 * We can't change the cdclk frequency, but we still want to
	 * check that the required minimum frequency doesn't exceed
	 * the actual cdclk frequency.
	 */
2427
	min_cdclk = intel_compute_min_cdclk(cdclk_state);
2428 2429 2430 2431 2432 2433
	if (min_cdclk < 0)
		return min_cdclk;

	return 0;
}

2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
static struct intel_global_state *intel_cdclk_duplicate_state(struct intel_global_obj *obj)
{
	struct intel_cdclk_state *cdclk_state;

	cdclk_state = kmemdup(obj->state, sizeof(*cdclk_state), GFP_KERNEL);
	if (!cdclk_state)
		return NULL;

	cdclk_state->pipe = INVALID_PIPE;

	return &cdclk_state->base;
}

static void intel_cdclk_destroy_state(struct intel_global_obj *obj,
				      struct intel_global_state *state)
{
	kfree(state);
}

static const struct intel_global_state_funcs intel_cdclk_funcs = {
	.atomic_duplicate_state = intel_cdclk_duplicate_state,
	.atomic_destroy_state = intel_cdclk_destroy_state,
};

struct intel_cdclk_state *
intel_atomic_get_cdclk_state(struct intel_atomic_state *state)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
	struct intel_global_state *cdclk_state;

	cdclk_state = intel_atomic_get_global_obj_state(state, &dev_priv->cdclk.obj);
	if (IS_ERR(cdclk_state))
		return ERR_CAST(cdclk_state);

	return to_intel_cdclk_state(cdclk_state);
}

int intel_cdclk_init(struct drm_i915_private *dev_priv)
{
	struct intel_cdclk_state *cdclk_state;

	cdclk_state = kzalloc(sizeof(*cdclk_state), GFP_KERNEL);
	if (!cdclk_state)
		return -ENOMEM;

	intel_atomic_global_obj_init(dev_priv, &dev_priv->cdclk.obj,
				     &cdclk_state->base, &intel_cdclk_funcs);

	return 0;
}

2485 2486 2487
int intel_modeset_calc_cdclk(struct intel_atomic_state *state)
{
	struct drm_i915_private *dev_priv = to_i915(state->base.dev);
2488 2489
	const struct intel_cdclk_state *old_cdclk_state;
	struct intel_cdclk_state *new_cdclk_state;
2490 2491 2492
	enum pipe pipe;
	int ret;

2493 2494 2495
	new_cdclk_state = intel_atomic_get_cdclk_state(state);
	if (IS_ERR(new_cdclk_state))
		return PTR_ERR(new_cdclk_state);
2496

2497
	old_cdclk_state = intel_atomic_get_old_cdclk_state(state);
2498

2499 2500 2501
	new_cdclk_state->active_pipes =
		intel_calc_active_pipes(state, old_cdclk_state->active_pipes);

2502
	ret = dev_priv->display.modeset_calc_cdclk(new_cdclk_state);
2503 2504 2505
	if (ret)
		return ret;

2506 2507
	if (intel_cdclk_changed(&old_cdclk_state->actual,
				&new_cdclk_state->actual)) {
2508 2509 2510 2511
		/*
		 * Also serialize commits across all crtcs
		 * if the actual hw needs to be poked.
		 */
2512
		ret = intel_atomic_serialize_global_state(&new_cdclk_state->base);
2513 2514
		if (ret)
			return ret;
2515
	} else if (old_cdclk_state->active_pipes != new_cdclk_state->active_pipes ||
2516
		   old_cdclk_state->force_min_cdclk != new_cdclk_state->force_min_cdclk ||
2517
		   intel_cdclk_changed(&old_cdclk_state->logical,
2518
				       &new_cdclk_state->logical)) {
2519
		ret = intel_atomic_lock_global_state(&new_cdclk_state->base);
2520
		if (ret)
2521
			return ret;
2522 2523
	} else {
		return 0;
2524 2525
	}

2526
	if (is_power_of_2(new_cdclk_state->active_pipes) &&
2527
	    intel_cdclk_can_cd2x_update(dev_priv,
2528 2529
					&old_cdclk_state->actual,
					&new_cdclk_state->actual)) {
2530 2531 2532
		struct intel_crtc *crtc;
		struct intel_crtc_state *crtc_state;

2533
		pipe = ilog2(new_cdclk_state->active_pipes);
2534
		crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
2535 2536 2537 2538 2539

		crtc_state = intel_atomic_get_crtc_state(&state->base, crtc);
		if (IS_ERR(crtc_state))
			return PTR_ERR(crtc_state);

2540
		if (drm_atomic_crtc_needs_modeset(&crtc_state->uapi))
2541 2542 2543 2544 2545
			pipe = INVALID_PIPE;
	} else {
		pipe = INVALID_PIPE;
	}

2546
	if (pipe != INVALID_PIPE) {
2547
		new_cdclk_state->pipe = pipe;
2548

2549 2550 2551
		drm_dbg_kms(&dev_priv->drm,
			    "Can change cdclk with pipe %c active\n",
			    pipe_name(pipe));
2552 2553
	} else if (intel_cdclk_needs_modeset(&old_cdclk_state->actual,
					     &new_cdclk_state->actual)) {
2554
		/* All pipes must be switched off while we change the cdclk. */
2555 2556 2557 2558
		ret = intel_modeset_all_pipes(state);
		if (ret)
			return ret;

2559
		new_cdclk_state->pipe = INVALID_PIPE;
2560

2561 2562
		drm_dbg_kms(&dev_priv->drm,
			    "Modeset required for cdclk change\n");
2563 2564
	}

2565 2566
	drm_dbg_kms(&dev_priv->drm,
		    "New cdclk calculated to be logical %u kHz, actual %u kHz\n",
2567 2568
		    new_cdclk_state->logical.cdclk,
		    new_cdclk_state->actual.cdclk);
2569 2570
	drm_dbg_kms(&dev_priv->drm,
		    "New voltage level calculated to be logical %u, actual %u\n",
2571 2572
		    new_cdclk_state->logical.voltage_level,
		    new_cdclk_state->actual.voltage_level);
2573 2574 2575 2576

	return 0;
}

2577 2578 2579 2580
static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
{
	int max_cdclk_freq = dev_priv->max_cdclk_freq;

2581
	if (DISPLAY_VER(dev_priv) >= 10)
2582
		return 2 * max_cdclk_freq;
2583
	else if (DISPLAY_VER(dev_priv) == 9 ||
2584
		 IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
2585 2586 2587
		return max_cdclk_freq;
	else if (IS_CHERRYVIEW(dev_priv))
		return max_cdclk_freq*95/100;
2588
	else if (DISPLAY_VER(dev_priv) < 4)
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
		return 2*max_cdclk_freq*90/100;
	else
		return max_cdclk_freq*90/100;
}

/**
 * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
 * @dev_priv: i915 device
 *
 * Determine the maximum CDCLK frequency the platform supports, and also
 * derive the maximum dot clock frequency the maximum CDCLK frequency
 * allows.
 */
void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
{
2604
	if (IS_JSL_EHL(dev_priv)) {
2605 2606 2607 2608
		if (dev_priv->cdclk.hw.ref == 24000)
			dev_priv->max_cdclk_freq = 552000;
		else
			dev_priv->max_cdclk_freq = 556800;
2609
	} else if (DISPLAY_VER(dev_priv) >= 11) {
2610 2611 2612 2613 2614
		if (dev_priv->cdclk.hw.ref == 24000)
			dev_priv->max_cdclk_freq = 648000;
		else
			dev_priv->max_cdclk_freq = 652800;
	} else if (IS_CANNONLAKE(dev_priv)) {
2615
		dev_priv->max_cdclk_freq = 528000;
2616 2617 2618 2619
	} else if (IS_GEMINILAKE(dev_priv)) {
		dev_priv->max_cdclk_freq = 316800;
	} else if (IS_BROXTON(dev_priv)) {
		dev_priv->max_cdclk_freq = 624000;
2620
	} else if (DISPLAY_VER(dev_priv) == 9) {
2621
		u32 limit = intel_de_read(dev_priv, SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
2622 2623 2624
		int max_cdclk, vco;

		vco = dev_priv->skl_preferred_vco_freq;
2625
		drm_WARN_ON(&dev_priv->drm, vco != 8100000 && vco != 8640000);
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648

		/*
		 * Use the lower (vco 8640) cdclk values as a
		 * first guess. skl_calc_cdclk() will correct it
		 * if the preferred vco is 8100 instead.
		 */
		if (limit == SKL_DFSM_CDCLK_LIMIT_675)
			max_cdclk = 617143;
		else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
			max_cdclk = 540000;
		else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
			max_cdclk = 432000;
		else
			max_cdclk = 308571;

		dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
	} else if (IS_BROADWELL(dev_priv))  {
		/*
		 * FIXME with extra cooling we can allow
		 * 540 MHz for ULX and 675 Mhz for ULT.
		 * How can we know if extra cooling is
		 * available? PCI ID, VTB, something else?
		 */
2649
		if (intel_de_read(dev_priv, FUSE_STRAP) & HSW_CDCLK_LIMIT)
2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662
			dev_priv->max_cdclk_freq = 450000;
		else if (IS_BDW_ULX(dev_priv))
			dev_priv->max_cdclk_freq = 450000;
		else if (IS_BDW_ULT(dev_priv))
			dev_priv->max_cdclk_freq = 540000;
		else
			dev_priv->max_cdclk_freq = 675000;
	} else if (IS_CHERRYVIEW(dev_priv)) {
		dev_priv->max_cdclk_freq = 320000;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		dev_priv->max_cdclk_freq = 400000;
	} else {
		/* otherwise assume cdclk is fixed */
2663
		dev_priv->max_cdclk_freq = dev_priv->cdclk.hw.cdclk;
2664 2665 2666 2667
	}

	dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);

2668 2669
	drm_dbg(&dev_priv->drm, "Max CD clock rate: %d kHz\n",
		dev_priv->max_cdclk_freq);
2670

2671 2672
	drm_dbg(&dev_priv->drm, "Max dotclock rate: %d kHz\n",
		dev_priv->max_dotclk_freq);
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682
}

/**
 * intel_update_cdclk - Determine the current CDCLK frequency
 * @dev_priv: i915 device
 *
 * Determine the current CDCLK frequency.
 */
void intel_update_cdclk(struct drm_i915_private *dev_priv)
{
2683
	dev_priv->display.get_cdclk(dev_priv, &dev_priv->cdclk.hw);
2684 2685 2686 2687 2688 2689 2690 2691

	/*
	 * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
	 * Programmng [sic] note: bit[9:2] should be programmed to the number
	 * of cdclk that generates 4MHz reference clock freq which is used to
	 * generate GMBus clock. This will vary with the cdclk freq.
	 */
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2692
		intel_de_write(dev_priv, GMBUSFREQ_VLV,
V
Ville Syrjälä 已提交
2693
			       DIV_ROUND_UP(dev_priv->cdclk.hw.cdclk, 1000));
2694 2695
}

2696 2697 2698 2699 2700 2701
static int dg1_rawclk(struct drm_i915_private *dev_priv)
{
	/*
	 * DG1 always uses a 38.4 MHz rawclk.  The bspec tells us
	 * "Program Numerator=2, Denominator=4, Divider=37 decimal."
	 */
2702 2703
	intel_de_write(dev_priv, PCH_RAWCLK_FREQ,
		       CNP_RAWCLK_DEN(4) | CNP_RAWCLK_DIV(37) | ICP_RAWCLK_NUM(2));
2704 2705 2706 2707

	return 38400;
}

2708 2709 2710 2711 2712
static int cnp_rawclk(struct drm_i915_private *dev_priv)
{
	u32 rawclk;
	int divider, fraction;

2713
	if (intel_de_read(dev_priv, SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
2714 2715 2716 2717 2718 2719 2720 2721 2722
		/* 24 MHz */
		divider = 24000;
		fraction = 0;
	} else {
		/* 19.2 MHz */
		divider = 19000;
		fraction = 200;
	}

2723
	rawclk = CNP_RAWCLK_DIV(divider / 1000);
2724 2725
	if (fraction) {
		int numerator = 1;
2726

2727 2728
		rawclk |= CNP_RAWCLK_DEN(DIV_ROUND_CLOSEST(numerator * 1000,
							   fraction) - 1);
2729
		if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2730
			rawclk |= ICP_RAWCLK_NUM(numerator);
2731 2732
	}

2733
	intel_de_write(dev_priv, PCH_RAWCLK_FREQ, rawclk);
2734
	return divider + fraction;
2735 2736
}

2737 2738
static int pch_rawclk(struct drm_i915_private *dev_priv)
{
2739
	return (intel_de_read(dev_priv, PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
2740 2741 2742 2743 2744 2745 2746 2747 2748
}

static int vlv_hrawclk(struct drm_i915_private *dev_priv)
{
	/* RAWCLK_FREQ_VLV register updated from power well code */
	return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
				      CCK_DISPLAY_REF_CLOCK_CONTROL);
}

2749
static int i9xx_hrawclk(struct drm_i915_private *dev_priv)
2750
{
2751
	u32 clkcfg;
2752

2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
	/*
	 * hrawclock is 1/4 the FSB frequency
	 *
	 * Note that this only reads the state of the FSB
	 * straps, not the actual FSB frequency. Some BIOSen
	 * let you configure each independently. Ideally we'd
	 * read out the actual FSB frequency but sadly we
	 * don't know which registers have that information,
	 * and all the relevant docs have gone to bit heaven :(
	 */
2763 2764
	clkcfg = intel_de_read(dev_priv, CLKCFG) & CLKCFG_FSB_MASK;

2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801
	if (IS_MOBILE(dev_priv)) {
		switch (clkcfg) {
		case CLKCFG_FSB_400:
			return 100000;
		case CLKCFG_FSB_533:
			return 133333;
		case CLKCFG_FSB_667:
			return 166667;
		case CLKCFG_FSB_800:
			return 200000;
		case CLKCFG_FSB_1067:
			return 266667;
		case CLKCFG_FSB_1333:
			return 333333;
		default:
			MISSING_CASE(clkcfg);
			return 133333;
		}
	} else {
		switch (clkcfg) {
		case CLKCFG_FSB_400_ALT:
			return 100000;
		case CLKCFG_FSB_533:
			return 133333;
		case CLKCFG_FSB_667:
			return 166667;
		case CLKCFG_FSB_800:
			return 200000;
		case CLKCFG_FSB_1067_ALT:
			return 266667;
		case CLKCFG_FSB_1333_ALT:
			return 333333;
		case CLKCFG_FSB_1600_ALT:
			return 400000;
		default:
			return 133333;
		}
2802 2803 2804 2805
	}
}

/**
2806
 * intel_read_rawclk - Determine the current RAWCLK frequency
2807 2808 2809 2810 2811
 * @dev_priv: i915 device
 *
 * Determine the current RAWCLK frequency. RAWCLK is a fixed
 * frequency clock so this needs to done only once.
 */
2812
u32 intel_read_rawclk(struct drm_i915_private *dev_priv)
2813
{
2814 2815
	u32 freq;

2816 2817 2818
	if (INTEL_PCH_TYPE(dev_priv) >= PCH_DG1)
		freq = dg1_rawclk(dev_priv);
	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
2819
		freq = cnp_rawclk(dev_priv);
2820
	else if (HAS_PCH_SPLIT(dev_priv))
2821
		freq = pch_rawclk(dev_priv);
2822
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2823
		freq = vlv_hrawclk(dev_priv);
2824
	else if (DISPLAY_VER(dev_priv) >= 3)
2825
		freq = i9xx_hrawclk(dev_priv);
2826 2827
	else
		/* no rawclk on other platforms, or no need to know it */
2828
		return 0;
2829

2830
	return freq;
2831 2832 2833 2834 2835 2836 2837 2838
}

/**
 * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
 * @dev_priv: i915 device
 */
void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv)
{
M
Matt Roper 已提交
2839 2840 2841 2842 2843 2844
	if (IS_ROCKETLAKE(dev_priv)) {
		dev_priv->display.set_cdclk = bxt_set_cdclk;
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
		dev_priv->display.calc_voltage_level = tgl_calc_voltage_level;
		dev_priv->cdclk.table = rkl_cdclk_table;
2845
	} else if (DISPLAY_VER(dev_priv) >= 12) {
2846
		dev_priv->display.set_cdclk = bxt_set_cdclk;
2847
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2848 2849 2850
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
		dev_priv->display.calc_voltage_level = tgl_calc_voltage_level;
		dev_priv->cdclk.table = icl_cdclk_table;
2851
	} else if (IS_JSL_EHL(dev_priv)) {
2852
		dev_priv->display.set_cdclk = bxt_set_cdclk;
2853
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2854
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
2855 2856
		dev_priv->display.calc_voltage_level = ehl_calc_voltage_level;
		dev_priv->cdclk.table = icl_cdclk_table;
2857
	} else if (DISPLAY_VER(dev_priv) >= 11) {
2858
		dev_priv->display.set_cdclk = bxt_set_cdclk;
2859
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2860
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
2861
		dev_priv->display.calc_voltage_level = icl_calc_voltage_level;
2862
		dev_priv->cdclk.table = icl_cdclk_table;
2863
	} else if (IS_CANNONLAKE(dev_priv)) {
2864
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2865
		dev_priv->display.set_cdclk = bxt_set_cdclk;
2866
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
2867
		dev_priv->display.calc_voltage_level = cnl_calc_voltage_level;
2868
		dev_priv->cdclk.table = cnl_cdclk_table;
2869
	} else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) {
2870
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2871
		dev_priv->display.set_cdclk = bxt_set_cdclk;
2872
		dev_priv->display.modeset_calc_cdclk = bxt_modeset_calc_cdclk;
2873
		dev_priv->display.calc_voltage_level = bxt_calc_voltage_level;
2874 2875 2876 2877
		if (IS_GEMINILAKE(dev_priv))
			dev_priv->cdclk.table = glk_cdclk_table;
		else
			dev_priv->cdclk.table = bxt_cdclk_table;
2878
	} else if (DISPLAY_VER(dev_priv) == 9) {
2879
		dev_priv->display.bw_calc_min_cdclk = skl_bw_calc_min_cdclk;
2880
		dev_priv->display.set_cdclk = skl_set_cdclk;
2881
		dev_priv->display.modeset_calc_cdclk = skl_modeset_calc_cdclk;
2882
	} else if (IS_BROADWELL(dev_priv)) {
2883
		dev_priv->display.bw_calc_min_cdclk = intel_bw_calc_min_cdclk;
2884
		dev_priv->display.set_cdclk = bdw_set_cdclk;
2885
		dev_priv->display.modeset_calc_cdclk = bdw_modeset_calc_cdclk;
2886
	} else if (IS_CHERRYVIEW(dev_priv)) {
2887
		dev_priv->display.bw_calc_min_cdclk = intel_bw_calc_min_cdclk;
2888
		dev_priv->display.set_cdclk = chv_set_cdclk;
2889
		dev_priv->display.modeset_calc_cdclk = vlv_modeset_calc_cdclk;
2890
	} else if (IS_VALLEYVIEW(dev_priv)) {
2891
		dev_priv->display.bw_calc_min_cdclk = intel_bw_calc_min_cdclk;
2892
		dev_priv->display.set_cdclk = vlv_set_cdclk;
2893
		dev_priv->display.modeset_calc_cdclk = vlv_modeset_calc_cdclk;
2894
	} else {
2895
		dev_priv->display.bw_calc_min_cdclk = intel_bw_calc_min_cdclk;
2896
		dev_priv->display.modeset_calc_cdclk = fixed_modeset_calc_cdclk;
2897 2898
	}

2899
	if (DISPLAY_VER(dev_priv) >= 10 || IS_BROXTON(dev_priv))
2900
		dev_priv->display.get_cdclk = bxt_get_cdclk;
2901
	else if (DISPLAY_VER(dev_priv) == 9)
2902
		dev_priv->display.get_cdclk = skl_get_cdclk;
2903 2904 2905 2906 2907 2908
	else if (IS_BROADWELL(dev_priv))
		dev_priv->display.get_cdclk = bdw_get_cdclk;
	else if (IS_HASWELL(dev_priv))
		dev_priv->display.get_cdclk = hsw_get_cdclk;
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		dev_priv->display.get_cdclk = vlv_get_cdclk;
2909
	else if (IS_SANDYBRIDGE(dev_priv) || IS_IVYBRIDGE(dev_priv))
2910
		dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
2911
	else if (IS_IRONLAKE(dev_priv))
2912 2913 2914
		dev_priv->display.get_cdclk = fixed_450mhz_get_cdclk;
	else if (IS_GM45(dev_priv))
		dev_priv->display.get_cdclk = gm45_get_cdclk;
2915
	else if (IS_G45(dev_priv))
2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
		dev_priv->display.get_cdclk = g33_get_cdclk;
	else if (IS_I965GM(dev_priv))
		dev_priv->display.get_cdclk = i965gm_get_cdclk;
	else if (IS_I965G(dev_priv))
		dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
	else if (IS_PINEVIEW(dev_priv))
		dev_priv->display.get_cdclk = pnv_get_cdclk;
	else if (IS_G33(dev_priv))
		dev_priv->display.get_cdclk = g33_get_cdclk;
	else if (IS_I945GM(dev_priv))
		dev_priv->display.get_cdclk = i945gm_get_cdclk;
	else if (IS_I945G(dev_priv))
		dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
	else if (IS_I915GM(dev_priv))
		dev_priv->display.get_cdclk = i915gm_get_cdclk;
	else if (IS_I915G(dev_priv))
		dev_priv->display.get_cdclk = fixed_333mhz_get_cdclk;
	else if (IS_I865G(dev_priv))
		dev_priv->display.get_cdclk = fixed_266mhz_get_cdclk;
	else if (IS_I85X(dev_priv))
		dev_priv->display.get_cdclk = i85x_get_cdclk;
	else if (IS_I845G(dev_priv))
		dev_priv->display.get_cdclk = fixed_200mhz_get_cdclk;
2939 2940 2941 2942 2943
	else if (IS_I830(dev_priv))
		dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;

	if (drm_WARN(&dev_priv->drm, !dev_priv->display.get_cdclk,
		     "Unknown platform. Assuming 133 MHz CDCLK\n"))
2944 2945
		dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;
}