pci.c 78.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
M
Matthew Wilcox 已提交
2 3
/*
 * NVM Express device driver
4
 * Copyright (c) 2011-2014, Intel Corporation.
M
Matthew Wilcox 已提交
5 6
 */

K
Keith Busch 已提交
7
#include <linux/aer.h>
8
#include <linux/async.h>
M
Matthew Wilcox 已提交
9
#include <linux/blkdev.h>
M
Matias Bjørling 已提交
10
#include <linux/blk-mq.h>
11
#include <linux/blk-mq-pci.h>
12
#include <linux/dmi.h>
M
Matthew Wilcox 已提交
13 14 15 16 17
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/mm.h>
#include <linux/module.h>
18
#include <linux/mutex.h>
19
#include <linux/once.h>
M
Matthew Wilcox 已提交
20
#include <linux/pci.h>
21
#include <linux/suspend.h>
K
Keith Busch 已提交
22
#include <linux/t10-pi.h>
M
Matthew Wilcox 已提交
23
#include <linux/types.h>
24
#include <linux/io-64-nonatomic-lo-hi.h>
25
#include <linux/sed-opal.h>
26
#include <linux/pci-p2pdma.h>
27

Y
yupeng 已提交
28
#include "trace.h"
29 30
#include "nvme.h"

M
Matthew Wilcox 已提交
31 32
#define SQ_SIZE(depth)		(depth * sizeof(struct nvme_command))
#define CQ_SIZE(depth)		(depth * sizeof(struct nvme_completion))
33

C
Chaitanya Kulkarni 已提交
34
#define SGES_PER_PAGE	(PAGE_SIZE / sizeof(struct nvme_sgl_desc))
35

36 37 38 39 40 41 42
/*
 * These can be higher, but we need to ensure that any command doesn't
 * require an sg allocation that needs more than a page of data.
 */
#define NVME_MAX_KB_SZ	4096
#define NVME_MAX_SEGS	127

43 44 45
static int use_threaded_interrupts;
module_param(use_threaded_interrupts, int, 0);

46
static bool use_cmb_sqes = true;
47
module_param(use_cmb_sqes, bool, 0444);
48 49
MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");

50 51 52 53
static unsigned int max_host_mem_size_mb = 128;
module_param(max_host_mem_size_mb, uint, 0444);
MODULE_PARM_DESC(max_host_mem_size_mb,
	"Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
54

C
Chaitanya Kulkarni 已提交
55 56 57 58 59 60
static unsigned int sgl_threshold = SZ_32K;
module_param(sgl_threshold, uint, 0644);
MODULE_PARM_DESC(sgl_threshold,
		"Use SGLs when average request segment size is larger or equal to "
		"this size. Use 0 to disable SGLs.");

61 62 63 64 65 66 67 68 69 70
static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
static const struct kernel_param_ops io_queue_depth_ops = {
	.set = io_queue_depth_set,
	.get = param_get_int,
};

static int io_queue_depth = 1024;
module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");

71 72 73 74 75 76 77 78 79 80 81 82
static int queue_count_set(const char *val, const struct kernel_param *kp);
static const struct kernel_param_ops queue_count_ops = {
	.set = queue_count_set,
	.get = param_get_int,
};

static int write_queues;
module_param_cb(write_queues, &queue_count_ops, &write_queues, 0644);
MODULE_PARM_DESC(write_queues,
	"Number of queues to use for writes. If not set, reads and writes "
	"will share a queue set.");

J
Jens Axboe 已提交
83
static int poll_queues = 0;
J
Jens Axboe 已提交
84 85 86
module_param_cb(poll_queues, &queue_count_ops, &poll_queues, 0644);
MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");

87 88
struct nvme_dev;
struct nvme_queue;
89

90
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
91
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
92

93 94 95 96
/*
 * Represents an NVM Express device.  Each nvme_dev is a PCI function.
 */
struct nvme_dev {
97
	struct nvme_queue *queues;
98 99 100 101 102 103 104 105
	struct blk_mq_tag_set tagset;
	struct blk_mq_tag_set admin_tagset;
	u32 __iomem *dbs;
	struct device *dev;
	struct dma_pool *prp_page_pool;
	struct dma_pool *prp_small_pool;
	unsigned online_queues;
	unsigned max_qid;
106
	unsigned io_queues[HCTX_MAX_TYPES];
107
	unsigned int num_vecs;
108 109 110
	int q_depth;
	u32 db_stride;
	void __iomem *bar;
111
	unsigned long bar_mapped_size;
112
	struct work_struct remove_work;
113
	struct mutex shutdown_lock;
114 115
	bool subsystem;
	u64 cmb_size;
116
	bool cmb_use_sqes;
117
	u32 cmbsz;
118
	u32 cmbloc;
119
	struct nvme_ctrl ctrl;
120
	u32 last_ps;
121

122 123
	mempool_t *iod_mempool;

124
	/* shadow doorbell buffer support: */
125 126 127 128
	u32 *dbbuf_dbs;
	dma_addr_t dbbuf_dbs_dma_addr;
	u32 *dbbuf_eis;
	dma_addr_t dbbuf_eis_dma_addr;
129 130 131 132

	/* host memory buffer support: */
	u64 host_mem_size;
	u32 nr_host_mem_descs;
133
	dma_addr_t host_mem_descs_dma;
134 135
	struct nvme_host_mem_buf_desc *host_mem_descs;
	void **host_mem_desc_bufs;
K
Keith Busch 已提交
136
};
137

138 139 140 141 142 143 144 145 146 147 148
static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
{
	int n = 0, ret;

	ret = kstrtoint(val, 10, &n);
	if (ret != 0 || n < 2)
		return -EINVAL;

	return param_set_int(val, kp);
}

149 150
static int queue_count_set(const char *val, const struct kernel_param *kp)
{
151
	int n, ret;
152 153

	ret = kstrtoint(val, 10, &n);
154 155
	if (ret)
		return ret;
156 157 158 159 160 161
	if (n > num_possible_cpus())
		n = num_possible_cpus();

	return param_set_int(val, kp);
}

162 163 164 165 166 167 168 169 170 171
static inline unsigned int sq_idx(unsigned int qid, u32 stride)
{
	return qid * 2 * stride;
}

static inline unsigned int cq_idx(unsigned int qid, u32 stride)
{
	return (qid * 2 + 1) * stride;
}

172 173 174 175 176
static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
{
	return container_of(ctrl, struct nvme_dev, ctrl);
}

M
Matthew Wilcox 已提交
177 178 179 180 181
/*
 * An NVM Express queue.  Each device has at least two (one for admin
 * commands and one for I/O commands).
 */
struct nvme_queue {
M
Matthew Wilcox 已提交
182
	struct nvme_dev *dev;
183
	spinlock_t sq_lock;
M
Matthew Wilcox 已提交
184
	struct nvme_command *sq_cmds;
185 186
	 /* only used for poll queues: */
	spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
M
Matthew Wilcox 已提交
187
	volatile struct nvme_completion *cqes;
188
	struct blk_mq_tags **tags;
M
Matthew Wilcox 已提交
189 190 191 192
	dma_addr_t sq_dma_addr;
	dma_addr_t cq_dma_addr;
	u32 __iomem *q_db;
	u16 q_depth;
193
	u16 cq_vector;
M
Matthew Wilcox 已提交
194
	u16 sq_tail;
195
	u16 last_sq_tail;
M
Matthew Wilcox 已提交
196
	u16 cq_head;
197
	u16 last_cq_head;
K
Keith Busch 已提交
198
	u16 qid;
199
	u8 cq_phase;
200 201
	unsigned long flags;
#define NVMEQ_ENABLED		0
202
#define NVMEQ_SQ_CMB		1
203
#define NVMEQ_DELETE_ERROR	2
204
#define NVMEQ_POLLED		3
205 206 207 208
	u32 *dbbuf_sq_db;
	u32 *dbbuf_cq_db;
	u32 *dbbuf_sq_ei;
	u32 *dbbuf_cq_ei;
209
	struct completion delete_done;
M
Matthew Wilcox 已提交
210 211
};

212
/*
213 214 215 216
 * The nvme_iod describes the data in an I/O.
 *
 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
 * to the actual struct scatterlist.
217 218
 */
struct nvme_iod {
219
	struct nvme_request req;
C
Christoph Hellwig 已提交
220
	struct nvme_queue *nvmeq;
C
Chaitanya Kulkarni 已提交
221
	bool use_sgl;
C
Christoph Hellwig 已提交
222
	int aborted;
223 224 225
	int npages;		/* In the PRP list. 0 means small pool in use */
	int nents;		/* Used in scatterlist */
	dma_addr_t first_dma;
226
	unsigned int dma_len;	/* length of single DMA segment mapping */
227
	dma_addr_t meta_dma;
C
Christoph Hellwig 已提交
228
	struct scatterlist *sg;
M
Matthew Wilcox 已提交
229 230
};

231 232
static unsigned int max_io_queues(void)
{
J
Jens Axboe 已提交
233
	return num_possible_cpus() + write_queues + poll_queues;
234 235 236 237 238 239 240 241
}

static unsigned int max_queue_count(void)
{
	/* IO queues + admin queue */
	return 1 + max_io_queues();
}

242 243
static inline unsigned int nvme_dbbuf_size(u32 stride)
{
244
	return (max_queue_count() * 8 * stride);
245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
}

static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
{
	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);

	if (dev->dbbuf_dbs)
		return 0;

	dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_dbs_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_dbs)
		return -ENOMEM;
	dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
					    &dev->dbbuf_eis_dma_addr,
					    GFP_KERNEL);
	if (!dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
{
	unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);

	if (dev->dbbuf_dbs) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
		dev->dbbuf_dbs = NULL;
	}
	if (dev->dbbuf_eis) {
		dma_free_coherent(dev->dev, mem_size,
				  dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
		dev->dbbuf_eis = NULL;
	}
}

static void nvme_dbbuf_init(struct nvme_dev *dev,
			    struct nvme_queue *nvmeq, int qid)
{
	if (!dev->dbbuf_dbs || !qid)
		return;

	nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
	nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
}

static void nvme_dbbuf_set(struct nvme_dev *dev)
{
	struct nvme_command c;

	if (!dev->dbbuf_dbs)
		return;

	memset(&c, 0, sizeof(c));
	c.dbbuf.opcode = nvme_admin_dbbuf;
	c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
	c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);

	if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
313
		dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
		/* Free memory and continue on */
		nvme_dbbuf_dma_free(dev);
	}
}

static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
{
	return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
}

/* Update dbbuf and return true if an MMIO is required */
static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
					      volatile u32 *dbbuf_ei)
{
	if (dbbuf_db) {
		u16 old_value;

		/*
		 * Ensure that the queue is written before updating
		 * the doorbell in memory
		 */
		wmb();

		old_value = *dbbuf_db;
		*dbbuf_db = value;

340 341 342 343 344 345 346 347
		/*
		 * Ensure that the doorbell is updated before reading the event
		 * index from memory.  The controller needs to provide similar
		 * ordering to ensure the envent index is updated before reading
		 * the doorbell.
		 */
		mb();

348 349 350 351 352
		if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
			return false;
	}

	return true;
M
Matthew Wilcox 已提交
353 354
}

355 356 357 358 359 360 361
/*
 * Will slightly overestimate the number of pages needed.  This is OK
 * as it only leads to a small amount of wasted memory for the lifetime of
 * the I/O.
 */
static int nvme_npages(unsigned size, struct nvme_dev *dev)
{
362 363
	unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
				      dev->ctrl.page_size);
364 365 366
	return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
}

C
Chaitanya Kulkarni 已提交
367 368 369 370 371
/*
 * Calculates the number of pages needed for the SGL segments. For example a 4k
 * page can accommodate 256 SGL descriptors.
 */
static int nvme_pci_npages_sgl(unsigned int num_seg)
372
{
C
Chaitanya Kulkarni 已提交
373
	return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
C
Christoph Hellwig 已提交
374
}
375

C
Chaitanya Kulkarni 已提交
376 377
static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
		unsigned int size, unsigned int nseg, bool use_sgl)
C
Christoph Hellwig 已提交
378
{
C
Chaitanya Kulkarni 已提交
379 380 381 382 383 384 385 386
	size_t alloc_size;

	if (use_sgl)
		alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
	else
		alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);

	return alloc_size + sizeof(struct scatterlist) * nseg;
C
Christoph Hellwig 已提交
387
}
388

M
Matias Bjørling 已提交
389 390
static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
				unsigned int hctx_idx)
391
{
M
Matias Bjørling 已提交
392
	struct nvme_dev *dev = data;
393
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
394

395 396 397 398
	WARN_ON(hctx_idx != 0);
	WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
	WARN_ON(nvmeq->tags);

M
Matias Bjørling 已提交
399
	hctx->driver_data = nvmeq;
400
	nvmeq->tags = &dev->admin_tagset.tags[0];
M
Matias Bjørling 已提交
401
	return 0;
402 403
}

404 405 406 407 408 409 410
static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
{
	struct nvme_queue *nvmeq = hctx->driver_data;

	nvmeq->tags = NULL;
}

M
Matias Bjørling 已提交
411 412
static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
			  unsigned int hctx_idx)
M
Matthew Wilcox 已提交
413
{
M
Matias Bjørling 已提交
414
	struct nvme_dev *dev = data;
415
	struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
M
Matias Bjørling 已提交
416

417 418
	if (!nvmeq->tags)
		nvmeq->tags = &dev->tagset.tags[hctx_idx];
M
Matthew Wilcox 已提交
419

420
	WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
M
Matias Bjørling 已提交
421 422
	hctx->driver_data = nvmeq;
	return 0;
M
Matthew Wilcox 已提交
423 424
}

425 426
static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
		unsigned int hctx_idx, unsigned int numa_node)
M
Matthew Wilcox 已提交
427
{
428
	struct nvme_dev *dev = set->driver_data;
C
Christoph Hellwig 已提交
429
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
430
	int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
431
	struct nvme_queue *nvmeq = &dev->queues[queue_idx];
M
Matias Bjørling 已提交
432 433

	BUG_ON(!nvmeq);
C
Christoph Hellwig 已提交
434
	iod->nvmeq = nvmeq;
435 436

	nvme_req(req)->ctrl = &dev->ctrl;
M
Matias Bjørling 已提交
437 438 439
	return 0;
}

440 441 442 443 444 445 446 447 448
static int queue_irq_offset(struct nvme_dev *dev)
{
	/* if we have more than 1 vec, admin queue offsets us by 1 */
	if (dev->num_vecs > 1)
		return 1;

	return 0;
}

449 450 451
static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
{
	struct nvme_dev *dev = set->driver_data;
452 453 454 455 456 457 458 459
	int i, qoff, offset;

	offset = queue_irq_offset(dev);
	for (i = 0, qoff = 0; i < set->nr_maps; i++) {
		struct blk_mq_queue_map *map = &set->map[i];

		map->nr_queues = dev->io_queues[i];
		if (!map->nr_queues) {
460
			BUG_ON(i == HCTX_TYPE_DEFAULT);
461
			continue;
462 463
		}

J
Jens Axboe 已提交
464 465 466 467
		/*
		 * The poll queue(s) doesn't have an IRQ (and hence IRQ
		 * affinity), so use the regular blk-mq cpu mapping
		 */
468
		map->queue_offset = qoff;
469
		if (i != HCTX_TYPE_POLL && offset)
J
Jens Axboe 已提交
470 471 472
			blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
		else
			blk_mq_map_queues(map);
473 474 475 476 477
		qoff += map->nr_queues;
		offset += map->nr_queues;
	}

	return 0;
478 479
}

480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
/*
 * Write sq tail if we are asked to, or if the next command would wrap.
 */
static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
{
	if (!write_sq) {
		u16 next_tail = nvmeq->sq_tail + 1;

		if (next_tail == nvmeq->q_depth)
			next_tail = 0;
		if (next_tail != nvmeq->last_sq_tail)
			return;
	}

	if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
			nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
		writel(nvmeq->sq_tail, nvmeq->q_db);
	nvmeq->last_sq_tail = nvmeq->sq_tail;
}

M
Matthew Wilcox 已提交
500
/**
501
 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
M
Matthew Wilcox 已提交
502 503
 * @nvmeq: The queue to use
 * @cmd: The command to send
504
 * @write_sq: whether to write to the SQ doorbell
M
Matthew Wilcox 已提交
505
 */
506 507
static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
			    bool write_sq)
M
Matthew Wilcox 已提交
508
{
509
	spin_lock(&nvmeq->sq_lock);
510
	memcpy(&nvmeq->sq_cmds[nvmeq->sq_tail], cmd, sizeof(*cmd));
511 512
	if (++nvmeq->sq_tail == nvmeq->q_depth)
		nvmeq->sq_tail = 0;
513 514 515 516 517 518 519 520 521 522 523
	nvme_write_sq_db(nvmeq, write_sq);
	spin_unlock(&nvmeq->sq_lock);
}

static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
{
	struct nvme_queue *nvmeq = hctx->driver_data;

	spin_lock(&nvmeq->sq_lock);
	if (nvmeq->sq_tail != nvmeq->last_sq_tail)
		nvme_write_sq_db(nvmeq, true);
524
	spin_unlock(&nvmeq->sq_lock);
M
Matthew Wilcox 已提交
525 526
}

C
Chaitanya Kulkarni 已提交
527
static void **nvme_pci_iod_list(struct request *req)
M
Matthew Wilcox 已提交
528
{
C
Christoph Hellwig 已提交
529
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Chaitanya Kulkarni 已提交
530
	return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
M
Matthew Wilcox 已提交
531 532
}

533 534 535
static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
536
	int nseg = blk_rq_nr_phys_segments(req);
537 538
	unsigned int avg_seg_size;

539 540 541 542
	if (nseg == 0)
		return false;

	avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
543 544 545 546 547 548 549 550 551 552

	if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
		return false;
	if (!iod->nvmeq->qid)
		return false;
	if (!sgl_threshold || avg_seg_size < sgl_threshold)
		return false;
	return true;
}

553
static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
M
Matthew Wilcox 已提交
554
{
C
Christoph Hellwig 已提交
555
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
556 557
	enum dma_data_direction dma_dir = rq_data_dir(req) ?
			DMA_TO_DEVICE : DMA_FROM_DEVICE;
C
Chaitanya Kulkarni 已提交
558 559
	const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
	dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
560 561
	int i;

562 563 564
	if (iod->dma_len) {
		dma_unmap_page(dev->dev, dma_addr, iod->dma_len, dma_dir);
		return;
565 566
	}

567 568 569 570 571 572 573
	WARN_ON_ONCE(!iod->nents);

	/* P2PDMA requests do not need to be unmapped */
	if (!is_pci_p2pdma_page(sg_page(iod->sg)))
		dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));


574
	if (iod->npages == 0)
C
Chaitanya Kulkarni 已提交
575 576 577
		dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
			dma_addr);

578
	for (i = 0; i < iod->npages; i++) {
C
Chaitanya Kulkarni 已提交
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
		void *addr = nvme_pci_iod_list(req)[i];

		if (iod->use_sgl) {
			struct nvme_sgl_desc *sg_list = addr;

			next_dma_addr =
			    le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
		} else {
			__le64 *prp_list = addr;

			next_dma_addr = le64_to_cpu(prp_list[last_prp]);
		}

		dma_pool_free(dev->prp_page_pool, addr, dma_addr);
		dma_addr = next_dma_addr;
594
	}
595

596
	mempool_free(iod->sg, dev->iod_mempool);
K
Keith Busch 已提交
597 598
}

599 600 601 602 603 604 605 606 607 608 609 610 611 612
static void nvme_print_sgl(struct scatterlist *sgl, int nents)
{
	int i;
	struct scatterlist *sg;

	for_each_sg(sgl, sg, nents, i) {
		dma_addr_t phys = sg_phys(sg);
		pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
			"dma_address:%pad dma_length:%d\n",
			i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
			sg_dma_len(sg));
	}
}

C
Chaitanya Kulkarni 已提交
613 614
static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd)
M
Matthew Wilcox 已提交
615
{
C
Christoph Hellwig 已提交
616
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
617
	struct dma_pool *pool;
618
	int length = blk_rq_payload_bytes(req);
619
	struct scatterlist *sg = iod->sg;
M
Matthew Wilcox 已提交
620 621
	int dma_len = sg_dma_len(sg);
	u64 dma_addr = sg_dma_address(sg);
622
	u32 page_size = dev->ctrl.page_size;
623
	int offset = dma_addr & (page_size - 1);
624
	__le64 *prp_list;
C
Chaitanya Kulkarni 已提交
625
	void **list = nvme_pci_iod_list(req);
626
	dma_addr_t prp_dma;
627
	int nprps, i;
M
Matthew Wilcox 已提交
628

629
	length -= (page_size - offset);
630 631
	if (length <= 0) {
		iod->first_dma = 0;
C
Chaitanya Kulkarni 已提交
632
		goto done;
633
	}
M
Matthew Wilcox 已提交
634

635
	dma_len -= (page_size - offset);
M
Matthew Wilcox 已提交
636
	if (dma_len) {
637
		dma_addr += (page_size - offset);
M
Matthew Wilcox 已提交
638 639 640 641 642 643
	} else {
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
	}

644
	if (length <= page_size) {
645
		iod->first_dma = dma_addr;
C
Chaitanya Kulkarni 已提交
646
		goto done;
647 648
	}

649
	nprps = DIV_ROUND_UP(length, page_size);
650 651
	if (nprps <= (256 / 8)) {
		pool = dev->prp_small_pool;
652
		iod->npages = 0;
653 654
	} else {
		pool = dev->prp_page_pool;
655
		iod->npages = 1;
656 657
	}

658
	prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
659
	if (!prp_list) {
660
		iod->first_dma = dma_addr;
661
		iod->npages = -1;
662
		return BLK_STS_RESOURCE;
663
	}
664 665
	list[0] = prp_list;
	iod->first_dma = prp_dma;
666 667
	i = 0;
	for (;;) {
668
		if (i == page_size >> 3) {
669
			__le64 *old_prp_list = prp_list;
670
			prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
671
			if (!prp_list)
672
				return BLK_STS_RESOURCE;
673
			list[iod->npages++] = prp_list;
674 675 676
			prp_list[0] = old_prp_list[i - 1];
			old_prp_list[i - 1] = cpu_to_le64(prp_dma);
			i = 1;
677 678
		}
		prp_list[i++] = cpu_to_le64(dma_addr);
679 680 681
		dma_len -= page_size;
		dma_addr += page_size;
		length -= page_size;
682 683 684 685
		if (length <= 0)
			break;
		if (dma_len > 0)
			continue;
686 687
		if (unlikely(dma_len < 0))
			goto bad_sgl;
688 689 690
		sg = sg_next(sg);
		dma_addr = sg_dma_address(sg);
		dma_len = sg_dma_len(sg);
M
Matthew Wilcox 已提交
691 692
	}

C
Chaitanya Kulkarni 已提交
693 694 695 696
done:
	cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
	cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);

697 698 699
	return BLK_STS_OK;

 bad_sgl:
700 701 702
	WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
			"Invalid SGL for payload:%d nents:%d\n",
			blk_rq_payload_bytes(req), iod->nents);
703
	return BLK_STS_IOERR;
M
Matthew Wilcox 已提交
704 705
}

C
Chaitanya Kulkarni 已提交
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
		struct scatterlist *sg)
{
	sge->addr = cpu_to_le64(sg_dma_address(sg));
	sge->length = cpu_to_le32(sg_dma_len(sg));
	sge->type = NVME_SGL_FMT_DATA_DESC << 4;
}

static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
		dma_addr_t dma_addr, int entries)
{
	sge->addr = cpu_to_le64(dma_addr);
	if (entries < SGES_PER_PAGE) {
		sge->length = cpu_to_le32(entries * sizeof(*sge));
		sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
	} else {
		sge->length = cpu_to_le32(PAGE_SIZE);
		sge->type = NVME_SGL_FMT_SEG_DESC << 4;
	}
}

static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
728
		struct request *req, struct nvme_rw_command *cmd, int entries)
C
Chaitanya Kulkarni 已提交
729 730 731 732 733 734
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct dma_pool *pool;
	struct nvme_sgl_desc *sg_list;
	struct scatterlist *sg = iod->sg;
	dma_addr_t sgl_dma;
735
	int i = 0;
C
Chaitanya Kulkarni 已提交
736 737 738 739

	/* setting the transfer type as SGL */
	cmd->flags = NVME_CMD_SGL_METABUF;

740
	if (entries == 1) {
C
Chaitanya Kulkarni 已提交
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
		nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
		return BLK_STS_OK;
	}

	if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
		pool = dev->prp_small_pool;
		iod->npages = 0;
	} else {
		pool = dev->prp_page_pool;
		iod->npages = 1;
	}

	sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
	if (!sg_list) {
		iod->npages = -1;
		return BLK_STS_RESOURCE;
	}

	nvme_pci_iod_list(req)[0] = sg_list;
	iod->first_dma = sgl_dma;

	nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);

	do {
		if (i == SGES_PER_PAGE) {
			struct nvme_sgl_desc *old_sg_desc = sg_list;
			struct nvme_sgl_desc *link = &old_sg_desc[i - 1];

			sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
			if (!sg_list)
				return BLK_STS_RESOURCE;

			i = 0;
			nvme_pci_iod_list(req)[iod->npages++] = sg_list;
			sg_list[i++] = *link;
			nvme_pci_sgl_set_seg(link, sgl_dma, entries);
		}

		nvme_pci_sgl_set_data(&sg_list[i++], sg);
		sg = sg_next(sg);
781
	} while (--entries > 0);
C
Chaitanya Kulkarni 已提交
782 783 784 785

	return BLK_STS_OK;
}

786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803
static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	unsigned int first_prp_len = dev->ctrl.page_size - bv->bv_offset;

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

	cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
	if (bv->bv_len > first_prp_len)
		cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
	return 0;
}

804 805 806 807 808 809 810 811 812 813 814
static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
		struct request *req, struct nvme_rw_command *cmnd,
		struct bio_vec *bv)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);

	iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->first_dma))
		return BLK_STS_RESOURCE;
	iod->dma_len = bv->bv_len;

815
	cmnd->flags = NVME_CMD_SGL_METABUF;
816 817 818 819 820 821
	cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
	cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
	cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
	return 0;
}

822
static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
823
		struct nvme_command *cmnd)
824
{
C
Christoph Hellwig 已提交
825
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
826
	blk_status_t ret = BLK_STS_RESOURCE;
827
	int nr_mapped;
828

829 830 831 832 833 834 835
	if (blk_rq_nr_phys_segments(req) == 1) {
		struct bio_vec bv = req_bvec(req);

		if (!is_pci_p2pdma_page(bv.bv_page)) {
			if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
				return nvme_setup_prp_simple(dev, req,
							     &cmnd->rw, &bv);
836 837 838 839 840

			if (iod->nvmeq->qid &&
			    dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
				return nvme_setup_sgl_simple(dev, req,
							     &cmnd->rw, &bv);
841 842 843 844
		}
	}

	iod->dma_len = 0;
845 846 847
	iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
	if (!iod->sg)
		return BLK_STS_RESOURCE;
848
	sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
849
	iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
C
Christoph Hellwig 已提交
850 851
	if (!iod->nents)
		goto out;
852

853 854
	if (is_pci_p2pdma_page(sg_page(iod->sg)))
		nr_mapped = pci_p2pdma_map_sg(dev->dev, iod->sg, iod->nents,
855
					      rq_dma_dir(req));
856 857
	else
		nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
858
					     rq_dma_dir(req), DMA_ATTR_NO_WARN);
859
	if (!nr_mapped)
C
Christoph Hellwig 已提交
860
		goto out;
861

862
	iod->use_sgl = nvme_pci_use_sgls(dev, req);
863
	if (iod->use_sgl)
864
		ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
C
Chaitanya Kulkarni 已提交
865 866
	else
		ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
867
out:
868
	if (ret != BLK_STS_OK)
869 870 871
		nvme_unmap_data(dev, req);
	return ret;
}
872

873 874 875 876
static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
		struct nvme_command *cmnd)
{
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
M
Matthew Wilcox 已提交
877

878 879 880 881 882 883
	iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
			rq_dma_dir(req), 0);
	if (dma_mapping_error(dev->dev, iod->meta_dma))
		return BLK_STS_IOERR;
	cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
	return 0;
M
Matthew Wilcox 已提交
884 885
}

886 887 888
/*
 * NOTE: ns is NULL when called on the admin queue.
 */
889
static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
M
Matias Bjørling 已提交
890
			 const struct blk_mq_queue_data *bd)
891
{
M
Matias Bjørling 已提交
892 893
	struct nvme_ns *ns = hctx->queue->queuedata;
	struct nvme_queue *nvmeq = hctx->driver_data;
894
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
895
	struct request *req = bd->rq;
896
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
C
Christoph Hellwig 已提交
897
	struct nvme_command cmnd;
898
	blk_status_t ret;
K
Keith Busch 已提交
899

900 901 902 903
	iod->aborted = 0;
	iod->npages = -1;
	iod->nents = 0;

904 905 906 907
	/*
	 * We should not need to do this, but we're still using this to
	 * ensure we can drain requests on a dying queue.
	 */
908
	if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
909 910
		return BLK_STS_IOERR;

911
	ret = nvme_setup_cmd(ns, req, &cmnd);
912
	if (ret)
C
Christoph Hellwig 已提交
913
		return ret;
M
Matias Bjørling 已提交
914

915
	if (blk_rq_nr_phys_segments(req)) {
916
		ret = nvme_map_data(dev, req, &cmnd);
917
		if (ret)
918
			goto out_free_cmd;
919
	}
M
Matias Bjørling 已提交
920

921 922 923 924 925 926
	if (blk_integrity_rq(req)) {
		ret = nvme_map_metadata(dev, req, &cmnd);
		if (ret)
			goto out_unmap_data;
	}

927
	blk_mq_start_request(req);
928
	nvme_submit_cmd(nvmeq, &cmnd, bd->last);
929
	return BLK_STS_OK;
930 931
out_unmap_data:
	nvme_unmap_data(dev, req);
932 933
out_free_cmd:
	nvme_cleanup_cmd(req);
C
Christoph Hellwig 已提交
934
	return ret;
M
Matthew Wilcox 已提交
935
}
K
Keith Busch 已提交
936

937
static void nvme_pci_complete_rq(struct request *req)
938
{
C
Christoph Hellwig 已提交
939
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
940
	struct nvme_dev *dev = iod->nvmeq->dev;
M
Matias Bjørling 已提交
941

942
	nvme_cleanup_cmd(req);
943 944 945
	if (blk_integrity_rq(req))
		dma_unmap_page(dev->dev, iod->meta_dma,
			       rq_integrity_vec(req)->bv_len, rq_data_dir(req));
946
	if (blk_rq_nr_phys_segments(req))
947
		nvme_unmap_data(dev, req);
948
	nvme_complete_rq(req);
M
Matthew Wilcox 已提交
949 950
}

951
/* We read the CQE phase first to check if the rest of the entry is valid */
952
static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
953
{
954 955
	return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
			nvmeq->cq_phase;
956 957
}

958
static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
959
{
960
	u16 head = nvmeq->cq_head;
961

962 963 964
	if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
					      nvmeq->dbbuf_cq_ei))
		writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
965
}
966

967
static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
968
{
969
	volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
970
	struct request *req;
971

972 973 974 975 976
	if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
		dev_warn(nvmeq->dev->ctrl.device,
			"invalid id %d completed on queue %d\n",
			cqe->command_id, le16_to_cpu(cqe->sq_id));
		return;
M
Matthew Wilcox 已提交
977 978
	}

979 980 981 982 983 984 985
	/*
	 * AEN requests are special as they don't time out and can
	 * survive any kind of queue freeze and often don't respond to
	 * aborts.  We don't even bother to allocate a struct request
	 * for them but rather special case them here.
	 */
	if (unlikely(nvmeq->qid == 0 &&
K
Keith Busch 已提交
986
			cqe->command_id >= NVME_AQ_BLK_MQ_DEPTH)) {
987 988
		nvme_complete_async_event(&nvmeq->dev->ctrl,
				cqe->status, &cqe->result);
J
Jens Axboe 已提交
989
		return;
990
	}
M
Matthew Wilcox 已提交
991

992
	req = blk_mq_tag_to_rq(*nvmeq->tags, cqe->command_id);
Y
yupeng 已提交
993
	trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
994 995
	nvme_end_request(req, cqe->status, cqe->result);
}
M
Matthew Wilcox 已提交
996

997
static void nvme_complete_cqes(struct nvme_queue *nvmeq, u16 start, u16 end)
M
Matthew Wilcox 已提交
998
{
999 1000 1001 1002 1003 1004
	while (start != end) {
		nvme_handle_cqe(nvmeq, start);
		if (++start == nvmeq->q_depth)
			start = 0;
	}
}
1005

1006 1007
static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
{
1008
	if (nvmeq->cq_head == nvmeq->q_depth - 1) {
1009 1010
		nvmeq->cq_head = 0;
		nvmeq->cq_phase = !nvmeq->cq_phase;
1011 1012
	} else {
		nvmeq->cq_head++;
M
Matthew Wilcox 已提交
1013
	}
J
Jens Axboe 已提交
1014 1015
}

1016 1017
static inline int nvme_process_cq(struct nvme_queue *nvmeq, u16 *start,
				  u16 *end, unsigned int tag)
J
Jens Axboe 已提交
1018
{
1019
	int found = 0;
M
Matthew Wilcox 已提交
1020

1021
	*start = nvmeq->cq_head;
1022 1023 1024
	while (nvme_cqe_pending(nvmeq)) {
		if (tag == -1U || nvmeq->cqes[nvmeq->cq_head].command_id == tag)
			found++;
1025
		nvme_update_cq_head(nvmeq);
1026
	}
1027
	*end = nvmeq->cq_head;
1028

1029
	if (*start != *end)
1030
		nvme_ring_cq_doorbell(nvmeq);
1031
	return found;
M
Matthew Wilcox 已提交
1032 1033 1034
}

static irqreturn_t nvme_irq(int irq, void *data)
1035 1036
{
	struct nvme_queue *nvmeq = data;
1037
	irqreturn_t ret = IRQ_NONE;
1038 1039
	u16 start, end;

1040 1041 1042 1043 1044
	/*
	 * The rmb/wmb pair ensures we see all updates from a previous run of
	 * the irq handler, even if that was on another CPU.
	 */
	rmb();
1045 1046
	if (nvmeq->cq_head != nvmeq->last_cq_head)
		ret = IRQ_HANDLED;
1047
	nvme_process_cq(nvmeq, &start, &end, -1);
1048
	nvmeq->last_cq_head = nvmeq->cq_head;
1049
	wmb();
1050

1051 1052 1053 1054 1055 1056
	if (start != end) {
		nvme_complete_cqes(nvmeq, start, end);
		return IRQ_HANDLED;
	}

	return ret;
1057 1058 1059 1060 1061
}

static irqreturn_t nvme_irq_check(int irq, void *data)
{
	struct nvme_queue *nvmeq = data;
1062
	if (nvme_cqe_pending(nvmeq))
1063 1064
		return IRQ_WAKE_THREAD;
	return IRQ_NONE;
1065 1066
}

1067 1068 1069 1070 1071
/*
 * Poll for completions any queue, including those not dedicated to polling.
 * Can be called from any context.
 */
static int nvme_poll_irqdisable(struct nvme_queue *nvmeq, unsigned int tag)
J
Jens Axboe 已提交
1072
{
1073
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1074
	u16 start, end;
1075
	int found;
J
Jens Axboe 已提交
1076

1077 1078 1079 1080 1081
	/*
	 * For a poll queue we need to protect against the polling thread
	 * using the CQ lock.  For normal interrupt driven threads we have
	 * to disable the interrupt to avoid racing with it.
	 */
1082
	if (test_bit(NVMEQ_POLLED, &nvmeq->flags)) {
1083
		spin_lock(&nvmeq->cq_poll_lock);
1084
		found = nvme_process_cq(nvmeq, &start, &end, tag);
1085
		spin_unlock(&nvmeq->cq_poll_lock);
1086 1087 1088
	} else {
		disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
		found = nvme_process_cq(nvmeq, &start, &end, tag);
1089
		enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1090
	}
1091

1092
	nvme_complete_cqes(nvmeq, start, end);
1093
	return found;
J
Jens Axboe 已提交
1094 1095
}

1096
static int nvme_poll(struct blk_mq_hw_ctx *hctx)
1097 1098 1099 1100 1101 1102 1103 1104
{
	struct nvme_queue *nvmeq = hctx->driver_data;
	u16 start, end;
	bool found;

	if (!nvme_cqe_pending(nvmeq))
		return 0;

1105
	spin_lock(&nvmeq->cq_poll_lock);
1106
	found = nvme_process_cq(nvmeq, &start, &end, -1);
1107
	spin_unlock(&nvmeq->cq_poll_lock);
1108 1109 1110 1111 1112

	nvme_complete_cqes(nvmeq, start, end);
	return found;
}

1113
static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
M
Matthew Wilcox 已提交
1114
{
1115
	struct nvme_dev *dev = to_nvme_dev(ctrl);
1116
	struct nvme_queue *nvmeq = &dev->queues[0];
M
Matias Bjørling 已提交
1117
	struct nvme_command c;
M
Matthew Wilcox 已提交
1118

M
Matias Bjørling 已提交
1119 1120
	memset(&c, 0, sizeof(c));
	c.common.opcode = nvme_admin_async_event;
1121
	c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
1122
	nvme_submit_cmd(nvmeq, &c, true);
1123 1124
}

M
Matthew Wilcox 已提交
1125
static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1126
{
M
Matthew Wilcox 已提交
1127 1128 1129 1130 1131 1132
	struct nvme_command c;

	memset(&c, 0, sizeof(c));
	c.delete_queue.opcode = opcode;
	c.delete_queue.qid = cpu_to_le16(id);

1133
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1134 1135 1136
}

static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
1137
		struct nvme_queue *nvmeq, s16 vector)
M
Matthew Wilcox 已提交
1138 1139
{
	struct nvme_command c;
J
Jens Axboe 已提交
1140 1141
	int flags = NVME_QUEUE_PHYS_CONTIG;

1142
	if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
J
Jens Axboe 已提交
1143
		flags |= NVME_CQ_IRQ_ENABLED;
M
Matthew Wilcox 已提交
1144

1145
	/*
M
Minwoo Im 已提交
1146
	 * Note: we (ab)use the fact that the prp fields survive if no data
1147 1148
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1149 1150 1151 1152 1153 1154
	memset(&c, 0, sizeof(c));
	c.create_cq.opcode = nvme_admin_create_cq;
	c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
	c.create_cq.cqid = cpu_to_le16(qid);
	c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_cq.cq_flags = cpu_to_le16(flags);
1155
	c.create_cq.irq_vector = cpu_to_le16(vector);
M
Matthew Wilcox 已提交
1156

1157
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1158 1159 1160 1161 1162
}

static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
						struct nvme_queue *nvmeq)
{
1163
	struct nvme_ctrl *ctrl = &dev->ctrl;
M
Matthew Wilcox 已提交
1164
	struct nvme_command c;
1165
	int flags = NVME_QUEUE_PHYS_CONTIG;
M
Matthew Wilcox 已提交
1166

1167 1168 1169 1170 1171 1172 1173 1174
	/*
	 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
	 * set. Since URGENT priority is zeroes, it makes all queues
	 * URGENT.
	 */
	if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
		flags |= NVME_SQ_PRIO_MEDIUM;

1175
	/*
M
Minwoo Im 已提交
1176
	 * Note: we (ab)use the fact that the prp fields survive if no data
1177 1178
	 * is attached to the request.
	 */
M
Matthew Wilcox 已提交
1179 1180 1181 1182 1183 1184 1185 1186
	memset(&c, 0, sizeof(c));
	c.create_sq.opcode = nvme_admin_create_sq;
	c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
	c.create_sq.sqid = cpu_to_le16(qid);
	c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
	c.create_sq.sq_flags = cpu_to_le16(flags);
	c.create_sq.cqid = cpu_to_le16(qid);

1187
	return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
M
Matthew Wilcox 已提交
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
}

static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
}

static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
{
	return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
}

1200
static void abort_endio(struct request *req, blk_status_t error)
1201
{
C
Christoph Hellwig 已提交
1202 1203
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
1204

1205 1206
	dev_warn(nvmeq->dev->ctrl.device,
		 "Abort status: 0x%x", nvme_req(req)->status);
1207 1208
	atomic_inc(&nvmeq->dev->ctrl.abort_limit);
	blk_mq_free_request(req);
1209 1210
}

K
Keith Busch 已提交
1211 1212 1213 1214 1215 1216 1217 1218
static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
{

	/* If true, indicates loss of adapter communication, possibly by a
	 * NVMe Subsystem reset.
	 */
	bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);

1219 1220 1221
	/* If there is a reset/reinit ongoing, we shouldn't reset again. */
	switch (dev->ctrl.state) {
	case NVME_CTRL_RESETTING:
1222
	case NVME_CTRL_CONNECTING:
K
Keith Busch 已提交
1223
		return false;
1224 1225 1226
	default:
		break;
	}
K
Keith Busch 已提交
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254

	/* We shouldn't reset unless the controller is on fatal error state
	 * _or_ if we lost the communication with it.
	 */
	if (!(csts & NVME_CSTS_CFS) && !nssro)
		return false;

	return true;
}

static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
{
	/* Read a config register to help see what died. */
	u16 pci_status;
	int result;

	result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
				      &pci_status);
	if (result == PCIBIOS_SUCCESSFUL)
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
			 csts, pci_status);
	else
		dev_warn(dev->ctrl.device,
			 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
			 csts, result);
}

1255
static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
K
Keith Busch 已提交
1256
{
C
Christoph Hellwig 已提交
1257 1258
	struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
	struct nvme_queue *nvmeq = iod->nvmeq;
K
Keith Busch 已提交
1259
	struct nvme_dev *dev = nvmeq->dev;
M
Matias Bjørling 已提交
1260 1261
	struct request *abort_req;
	struct nvme_command cmd;
K
Keith Busch 已提交
1262 1263
	u32 csts = readl(dev->bar + NVME_REG_CSTS);

W
Wen Xiong 已提交
1264 1265 1266 1267 1268 1269 1270
	/* If PCI error recovery process is happening, we cannot reset or
	 * the recovery mechanism will surely fail.
	 */
	mb();
	if (pci_channel_offline(to_pci_dev(dev->dev)))
		return BLK_EH_RESET_TIMER;

K
Keith Busch 已提交
1271 1272 1273 1274 1275 1276
	/*
	 * Reset immediately if the controller is failed
	 */
	if (nvme_should_reset(dev, csts)) {
		nvme_warn_reset(dev, csts);
		nvme_dev_disable(dev, false);
1277
		nvme_reset_ctrl(&dev->ctrl);
1278
		return BLK_EH_DONE;
K
Keith Busch 已提交
1279
	}
K
Keith Busch 已提交
1280

K
Keith Busch 已提交
1281 1282 1283
	/*
	 * Did we miss an interrupt?
	 */
1284
	if (nvme_poll_irqdisable(nvmeq, req->tag)) {
K
Keith Busch 已提交
1285 1286 1287
		dev_warn(dev->ctrl.device,
			 "I/O %d QID %d timeout, completion polled\n",
			 req->tag, nvmeq->qid);
1288
		return BLK_EH_DONE;
K
Keith Busch 已提交
1289 1290
	}

1291
	/*
1292 1293 1294
	 * Shutdown immediately if controller times out while starting. The
	 * reset work will see the pci device disabled when it gets the forced
	 * cancellation error. All outstanding requests are completed on
1295
	 * shutdown, so we return BLK_EH_DONE.
1296
	 */
1297 1298
	switch (dev->ctrl.state) {
	case NVME_CTRL_CONNECTING:
1299 1300 1301
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
		/* fall through */
	case NVME_CTRL_DELETING:
1302
		dev_warn_ratelimited(dev->ctrl.device,
1303 1304
			 "I/O %d QID %d timeout, disable controller\n",
			 req->tag, nvmeq->qid);
1305
		nvme_dev_disable(dev, true);
1306
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1307
		return BLK_EH_DONE;
1308 1309
	case NVME_CTRL_RESETTING:
		return BLK_EH_RESET_TIMER;
1310 1311
	default:
		break;
K
Keith Busch 已提交
1312 1313
	}

1314 1315 1316 1317
	/*
 	 * Shutdown the controller immediately and schedule a reset if the
 	 * command was already aborted once before and still hasn't been
 	 * returned to the driver, or if this is the admin queue.
1318
	 */
C
Christoph Hellwig 已提交
1319
	if (!nvmeq->qid || iod->aborted) {
1320
		dev_warn(dev->ctrl.device,
1321 1322
			 "I/O %d QID %d timeout, reset controller\n",
			 req->tag, nvmeq->qid);
1323
		nvme_dev_disable(dev, false);
1324
		nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
1325

1326
		nvme_req(req)->flags |= NVME_REQ_CANCELLED;
1327
		return BLK_EH_DONE;
K
Keith Busch 已提交
1328 1329
	}

1330
	if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1331
		atomic_inc(&dev->ctrl.abort_limit);
1332
		return BLK_EH_RESET_TIMER;
1333
	}
1334
	iod->aborted = 1;
M
Matias Bjørling 已提交
1335

K
Keith Busch 已提交
1336 1337
	memset(&cmd, 0, sizeof(cmd));
	cmd.abort.opcode = nvme_admin_abort_cmd;
M
Matias Bjørling 已提交
1338
	cmd.abort.cid = req->tag;
K
Keith Busch 已提交
1339 1340
	cmd.abort.sqid = cpu_to_le16(nvmeq->qid);

1341 1342 1343
	dev_warn(nvmeq->dev->ctrl.device,
		"I/O %d QID %d timeout, aborting\n",
		 req->tag, nvmeq->qid);
1344 1345

	abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
1346
			BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
1347 1348 1349 1350 1351 1352 1353 1354
	if (IS_ERR(abort_req)) {
		atomic_inc(&dev->ctrl.abort_limit);
		return BLK_EH_RESET_TIMER;
	}

	abort_req->timeout = ADMIN_TIMEOUT;
	abort_req->end_io_data = NULL;
	blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
K
Keith Busch 已提交
1355

1356 1357 1358 1359 1360 1361
	/*
	 * The aborted req will be completed on receiving the abort req.
	 * We enable the timer again. If hit twice, it'll cause a device reset,
	 * as the device then is in a faulty state.
	 */
	return BLK_EH_RESET_TIMER;
K
Keith Busch 已提交
1362 1363
}

M
Matias Bjørling 已提交
1364 1365
static void nvme_free_queue(struct nvme_queue *nvmeq)
{
1366
	dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq->q_depth),
1367
				(void *)nvmeq->cqes, nvmeq->cq_dma_addr);
1368 1369
	if (!nvmeq->sq_cmds)
		return;
1370

1371
	if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
1372
		pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
1373 1374
				nvmeq->sq_cmds, SQ_SIZE(nvmeq->q_depth));
	} else {
1375
		dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq->q_depth),
1376
				nvmeq->sq_cmds, nvmeq->sq_dma_addr);
1377
	}
1378 1379
}

1380
static void nvme_free_queues(struct nvme_dev *dev, int lowest)
1381 1382 1383
{
	int i;

1384 1385
	for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
		dev->ctrl.queue_count--;
1386
		nvme_free_queue(&dev->queues[i]);
1387
	}
1388 1389
}

K
Keith Busch 已提交
1390 1391
/**
 * nvme_suspend_queue - put queue into suspended state
1392
 * @nvmeq: queue to suspend
K
Keith Busch 已提交
1393 1394
 */
static int nvme_suspend_queue(struct nvme_queue *nvmeq)
M
Matthew Wilcox 已提交
1395
{
1396
	if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
K
Keith Busch 已提交
1397
		return 1;
1398

1399
	/* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
1400
	mb();
1401

1402
	nvmeq->dev->online_queues--;
1403
	if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
1404
		blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
1405 1406
	if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
		pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
K
Keith Busch 已提交
1407 1408
	return 0;
}
M
Matthew Wilcox 已提交
1409

1410 1411 1412 1413 1414 1415 1416 1417
static void nvme_suspend_io_queues(struct nvme_dev *dev)
{
	int i;

	for (i = dev->ctrl.queue_count - 1; i > 0; i--)
		nvme_suspend_queue(&dev->queues[i]);
}

1418
static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
K
Keith Busch 已提交
1419
{
1420
	struct nvme_queue *nvmeq = &dev->queues[0];
K
Keith Busch 已提交
1421

1422 1423 1424
	if (shutdown)
		nvme_shutdown_ctrl(&dev->ctrl);
	else
1425
		nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
1426

1427
	nvme_poll_irqdisable(nvmeq, -1);
M
Matthew Wilcox 已提交
1428 1429
}

1430 1431 1432 1433
static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
				int entry_size)
{
	int q_depth = dev->q_depth;
1434 1435
	unsigned q_size_aligned = roundup(q_depth * entry_size,
					  dev->ctrl.page_size);
1436 1437

	if (q_size_aligned * nr_io_queues > dev->cmb_size) {
1438
		u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
1439
		mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
1440
		q_depth = div_u64(mem_per_q, entry_size);
1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456

		/*
		 * Ensure the reduced q_depth is above some threshold where it
		 * would be better to map queues in system memory with the
		 * original depth
		 */
		if (q_depth < 64)
			return -ENOMEM;
	}

	return q_depth;
}

static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
				int qid, int depth)
{
1457 1458 1459 1460 1461 1462
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
		nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(depth));
		nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
						nvmeq->sq_cmds);
1463 1464 1465 1466
		if (nvmeq->sq_dma_addr) {
			set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
			return 0; 
		}
1467
	}
1468

1469 1470
	nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
				&nvmeq->sq_dma_addr, GFP_KERNEL);
1471 1472
	if (!nvmeq->sq_cmds)
		return -ENOMEM;
1473 1474 1475
	return 0;
}

1476
static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
M
Matthew Wilcox 已提交
1477
{
1478
	struct nvme_queue *nvmeq = &dev->queues[qid];
M
Matthew Wilcox 已提交
1479

1480 1481
	if (dev->ctrl.queue_count > qid)
		return 0;
M
Matthew Wilcox 已提交
1482

1483 1484
	nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(depth),
					 &nvmeq->cq_dma_addr, GFP_KERNEL);
M
Matthew Wilcox 已提交
1485 1486 1487
	if (!nvmeq->cqes)
		goto free_nvmeq;

1488
	if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
M
Matthew Wilcox 已提交
1489 1490
		goto free_cqdma;

M
Matthew Wilcox 已提交
1491
	nvmeq->dev = dev;
1492
	spin_lock_init(&nvmeq->sq_lock);
1493
	spin_lock_init(&nvmeq->cq_poll_lock);
M
Matthew Wilcox 已提交
1494
	nvmeq->cq_head = 0;
M
Matthew Wilcox 已提交
1495
	nvmeq->cq_phase = 1;
1496
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
M
Matthew Wilcox 已提交
1497
	nvmeq->q_depth = depth;
K
Keith Busch 已提交
1498
	nvmeq->qid = qid;
1499
	dev->ctrl.queue_count++;
1500

1501
	return 0;
M
Matthew Wilcox 已提交
1502 1503

 free_cqdma:
1504
	dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
M
Matthew Wilcox 已提交
1505 1506
							nvmeq->cq_dma_addr);
 free_nvmeq:
1507
	return -ENOMEM;
M
Matthew Wilcox 已提交
1508 1509
}

1510
static int queue_request_irq(struct nvme_queue *nvmeq)
1511
{
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
	struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
	int nr = nvmeq->dev->ctrl.instance;

	if (use_threaded_interrupts) {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
				nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	} else {
		return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
				NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
	}
1522 1523
}

1524
static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
M
Matthew Wilcox 已提交
1525
{
1526
	struct nvme_dev *dev = nvmeq->dev;
M
Matthew Wilcox 已提交
1527

1528
	nvmeq->sq_tail = 0;
1529
	nvmeq->last_sq_tail = 0;
1530 1531
	nvmeq->cq_head = 0;
	nvmeq->cq_phase = 1;
1532
	nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
1533
	memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
1534
	nvme_dbbuf_init(dev, nvmeq, qid);
K
Keith Busch 已提交
1535
	dev->online_queues++;
1536
	wmb(); /* ensure the first interrupt sees the initialization */
1537 1538
}

J
Jens Axboe 已提交
1539
static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
1540 1541 1542
{
	struct nvme_dev *dev = nvmeq->dev;
	int result;
1543
	u16 vector = 0;
1544

1545 1546
	clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);

1547 1548 1549 1550
	/*
	 * A queue's vector matches the queue identifier unless the controller
	 * has only one vector available.
	 */
J
Jens Axboe 已提交
1551 1552 1553
	if (!polled)
		vector = dev->num_vecs == 1 ? 0 : qid;
	else
1554
		set_bit(NVMEQ_POLLED, &nvmeq->flags);
J
Jens Axboe 已提交
1555

1556
	result = adapter_alloc_cq(dev, qid, nvmeq, vector);
K
Keith Busch 已提交
1557 1558
	if (result)
		return result;
M
Matthew Wilcox 已提交
1559 1560 1561

	result = adapter_alloc_sq(dev, qid, nvmeq);
	if (result < 0)
K
Keith Busch 已提交
1562 1563
		return result;
	else if (result)
M
Matthew Wilcox 已提交
1564 1565
		goto release_cq;

1566
	nvmeq->cq_vector = vector;
1567
	nvme_init_queue(nvmeq, qid);
J
Jens Axboe 已提交
1568

1569 1570
	if (!polled) {
		nvmeq->cq_vector = vector;
J
Jens Axboe 已提交
1571 1572 1573 1574
		result = queue_request_irq(nvmeq);
		if (result < 0)
			goto release_sq;
	}
M
Matthew Wilcox 已提交
1575

1576
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
1577
	return result;
M
Matthew Wilcox 已提交
1578

1579
release_sq:
1580
	dev->online_queues--;
M
Matthew Wilcox 已提交
1581
	adapter_delete_sq(dev, qid);
1582
release_cq:
M
Matthew Wilcox 已提交
1583
	adapter_delete_cq(dev, qid);
1584
	return result;
M
Matthew Wilcox 已提交
1585 1586
}

1587
static const struct blk_mq_ops nvme_mq_admin_ops = {
1588
	.queue_rq	= nvme_queue_rq,
1589
	.complete	= nvme_pci_complete_rq,
M
Matias Bjørling 已提交
1590
	.init_hctx	= nvme_admin_init_hctx,
1591
	.exit_hctx      = nvme_admin_exit_hctx,
1592
	.init_request	= nvme_init_request,
M
Matias Bjørling 已提交
1593 1594 1595
	.timeout	= nvme_timeout,
};

1596
static const struct blk_mq_ops nvme_mq_ops = {
1597 1598 1599 1600 1601 1602 1603 1604
	.queue_rq	= nvme_queue_rq,
	.complete	= nvme_pci_complete_rq,
	.commit_rqs	= nvme_commit_rqs,
	.init_hctx	= nvme_init_hctx,
	.init_request	= nvme_init_request,
	.map_queues	= nvme_pci_map_queues,
	.timeout	= nvme_timeout,
	.poll		= nvme_poll,
1605 1606
};

1607 1608
static void nvme_dev_remove_admin(struct nvme_dev *dev)
{
1609
	if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
1610 1611 1612 1613 1614
		/*
		 * If the controller was reset during removal, it's possible
		 * user requests may be waiting on a stopped queue. Start the
		 * queue to flush these to completion.
		 */
1615
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
1616
		blk_cleanup_queue(dev->ctrl.admin_q);
1617 1618 1619 1620
		blk_mq_free_tag_set(&dev->admin_tagset);
	}
}

M
Matias Bjørling 已提交
1621 1622
static int nvme_alloc_admin_tags(struct nvme_dev *dev)
{
1623
	if (!dev->ctrl.admin_q) {
M
Matias Bjørling 已提交
1624 1625
		dev->admin_tagset.ops = &nvme_mq_admin_ops;
		dev->admin_tagset.nr_hw_queues = 1;
K
Keith Busch 已提交
1626

K
Keith Busch 已提交
1627
		dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
M
Matias Bjørling 已提交
1628
		dev->admin_tagset.timeout = ADMIN_TIMEOUT;
1629
		dev->admin_tagset.numa_node = dev_to_node(dev->dev);
1630
		dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
1631
		dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
M
Matias Bjørling 已提交
1632 1633 1634 1635
		dev->admin_tagset.driver_data = dev;

		if (blk_mq_alloc_tag_set(&dev->admin_tagset))
			return -ENOMEM;
1636
		dev->ctrl.admin_tagset = &dev->admin_tagset;
M
Matias Bjørling 已提交
1637

1638 1639
		dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
		if (IS_ERR(dev->ctrl.admin_q)) {
M
Matias Bjørling 已提交
1640 1641 1642
			blk_mq_free_tag_set(&dev->admin_tagset);
			return -ENOMEM;
		}
1643
		if (!blk_get_queue(dev->ctrl.admin_q)) {
1644
			nvme_dev_remove_admin(dev);
1645
			dev->ctrl.admin_q = NULL;
1646 1647
			return -ENODEV;
		}
K
Keith Busch 已提交
1648
	} else
1649
		blk_mq_unquiesce_queue(dev->ctrl.admin_q);
M
Matias Bjørling 已提交
1650 1651 1652 1653

	return 0;
}

1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
{
	return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
}

static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

	if (size <= dev->bar_mapped_size)
		return 0;
	if (size > pci_resource_len(pdev, 0))
		return -ENOMEM;
	if (dev->bar)
		iounmap(dev->bar);
	dev->bar = ioremap(pci_resource_start(pdev, 0), size);
	if (!dev->bar) {
		dev->bar_mapped_size = 0;
		return -ENOMEM;
	}
	dev->bar_mapped_size = size;
	dev->dbs = dev->bar + NVME_REG_DBS;

	return 0;
}

1680
static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
1681
{
1682
	int result;
M
Matthew Wilcox 已提交
1683 1684 1685
	u32 aqa;
	struct nvme_queue *nvmeq;

1686 1687 1688 1689
	result = nvme_remap_bar(dev, db_bar_size(dev, 0));
	if (result < 0)
		return result;

1690
	dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
1691
				NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
1692

1693 1694 1695
	if (dev->subsystem &&
	    (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
		writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
1696

1697
	result = nvme_disable_ctrl(&dev->ctrl, dev->ctrl.cap);
1698 1699
	if (result < 0)
		return result;
M
Matthew Wilcox 已提交
1700

1701
	result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
1702 1703
	if (result)
		return result;
M
Matthew Wilcox 已提交
1704

1705
	nvmeq = &dev->queues[0];
M
Matthew Wilcox 已提交
1706 1707 1708
	aqa = nvmeq->q_depth - 1;
	aqa |= aqa << 16;

1709 1710 1711
	writel(aqa, dev->bar + NVME_REG_AQA);
	lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
	lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
M
Matthew Wilcox 已提交
1712

1713
	result = nvme_enable_ctrl(&dev->ctrl, dev->ctrl.cap);
1714
	if (result)
K
Keith Busch 已提交
1715
		return result;
M
Matias Bjørling 已提交
1716

K
Keith Busch 已提交
1717
	nvmeq->cq_vector = 0;
1718
	nvme_init_queue(nvmeq, 0);
1719
	result = queue_request_irq(nvmeq);
1720
	if (result) {
1721
		dev->online_queues--;
K
Keith Busch 已提交
1722
		return result;
1723
	}
1724

1725
	set_bit(NVMEQ_ENABLED, &nvmeq->flags);
M
Matthew Wilcox 已提交
1726 1727 1728
	return result;
}

1729
static int nvme_create_io_queues(struct nvme_dev *dev)
K
Keith Busch 已提交
1730
{
J
Jens Axboe 已提交
1731
	unsigned i, max, rw_queues;
1732
	int ret = 0;
K
Keith Busch 已提交
1733

1734
	for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
1735
		if (nvme_alloc_queue(dev, i, dev->q_depth)) {
1736
			ret = -ENOMEM;
K
Keith Busch 已提交
1737
			break;
1738 1739
		}
	}
K
Keith Busch 已提交
1740

1741
	max = min(dev->max_qid, dev->ctrl.queue_count - 1);
1742 1743 1744
	if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
		rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
				dev->io_queues[HCTX_TYPE_READ];
J
Jens Axboe 已提交
1745 1746 1747 1748
	} else {
		rw_queues = max;
	}

1749
	for (i = dev->online_queues; i <= max; i++) {
J
Jens Axboe 已提交
1750 1751 1752
		bool polled = i > rw_queues;

		ret = nvme_create_queue(&dev->queues[i], i, polled);
K
Keith Busch 已提交
1753
		if (ret)
K
Keith Busch 已提交
1754
			break;
M
Matthew Wilcox 已提交
1755
	}
1756 1757 1758

	/*
	 * Ignore failing Create SQ/CQ commands, we can continue with less
1759 1760
	 * than the desired amount of queues, and even a controller without
	 * I/O queues can still be used to issue admin commands.  This might
1761 1762 1763
	 * be useful to upgrade a buggy firmware for example.
	 */
	return ret >= 0 ? 0 : ret;
M
Matthew Wilcox 已提交
1764 1765
}

1766 1767 1768 1769 1770 1771
static ssize_t nvme_cmb_show(struct device *dev,
			     struct device_attribute *attr,
			     char *buf)
{
	struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));

1772
	return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz  : x%08x\n",
1773 1774 1775 1776
		       ndev->cmbloc, ndev->cmbsz);
}
static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);

1777
static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
1778
{
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
	u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;

	return 1ULL << (12 + 4 * szu);
}

static u32 nvme_cmb_size(struct nvme_dev *dev)
{
	return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
}

1789
static void nvme_map_cmb(struct nvme_dev *dev)
1790
{
1791
	u64 size, offset;
1792 1793
	resource_size_t bar_size;
	struct pci_dev *pdev = to_pci_dev(dev->dev);
1794
	int bar;
1795

1796 1797 1798
	if (dev->cmb_size)
		return;

1799
	dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
1800 1801
	if (!dev->cmbsz)
		return;
1802
	dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
1803

1804 1805
	size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
	offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
1806 1807
	bar = NVME_CMB_BIR(dev->cmbloc);
	bar_size = pci_resource_len(pdev, bar);
1808 1809

	if (offset > bar_size)
1810
		return;
1811 1812 1813 1814 1815 1816 1817 1818 1819

	/*
	 * Controllers may support a CMB size larger than their BAR,
	 * for example, due to being behind a bridge. Reduce the CMB to
	 * the reported size of the BAR
	 */
	if (size > bar_size - offset)
		size = bar_size - offset;

1820 1821 1822
	if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
		dev_warn(dev->ctrl.device,
			 "failed to register the CMB\n");
1823
		return;
1824 1825
	}

1826
	dev->cmb_size = size;
1827 1828 1829 1830 1831
	dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);

	if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
			(NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
		pci_p2pmem_publish(pdev, true);
1832 1833 1834 1835 1836

	if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
				    &dev_attr_cmb.attr, NULL))
		dev_warn(dev->ctrl.device,
			 "failed to add sysfs attribute for CMB\n");
1837 1838 1839 1840
}

static inline void nvme_release_cmb(struct nvme_dev *dev)
{
1841
	if (dev->cmb_size) {
1842 1843
		sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
					     &dev_attr_cmb.attr, NULL);
1844
		dev->cmb_size = 0;
1845 1846 1847
	}
}

1848 1849
static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
{
1850
	u64 dma_addr = dev->host_mem_descs_dma;
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
	struct nvme_command c;
	int ret;

	memset(&c, 0, sizeof(c));
	c.features.opcode	= nvme_admin_set_features;
	c.features.fid		= cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
	c.features.dword11	= cpu_to_le32(bits);
	c.features.dword12	= cpu_to_le32(dev->host_mem_size >>
					      ilog2(dev->ctrl.page_size));
	c.features.dword13	= cpu_to_le32(lower_32_bits(dma_addr));
	c.features.dword14	= cpu_to_le32(upper_32_bits(dma_addr));
	c.features.dword15	= cpu_to_le32(dev->nr_host_mem_descs);

	ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
	if (ret) {
		dev_warn(dev->ctrl.device,
			 "failed to set host mem (err %d, flags %#x).\n",
			 ret, bits);
	}
	return ret;
}

static void nvme_free_host_mem(struct nvme_dev *dev)
{
	int i;

	for (i = 0; i < dev->nr_host_mem_descs; i++) {
		struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
		size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;

1881 1882 1883
		dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
			       le64_to_cpu(desc->addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1884 1885 1886 1887
	}

	kfree(dev->host_mem_desc_bufs);
	dev->host_mem_desc_bufs = NULL;
1888 1889 1890
	dma_free_coherent(dev->dev,
			dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
			dev->host_mem_descs, dev->host_mem_descs_dma);
1891
	dev->host_mem_descs = NULL;
1892
	dev->nr_host_mem_descs = 0;
1893 1894
}

1895 1896
static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
		u32 chunk_size)
K
Keith Busch 已提交
1897
{
1898
	struct nvme_host_mem_buf_desc *descs;
1899
	u32 max_entries, len;
1900
	dma_addr_t descs_dma;
1901
	int i = 0;
1902
	void **bufs;
1903
	u64 size, tmp;
1904 1905 1906 1907

	tmp = (preferred + chunk_size - 1);
	do_div(tmp, chunk_size);
	max_entries = tmp;
1908 1909 1910 1911

	if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
		max_entries = dev->ctrl.hmmaxd;

1912 1913
	descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
				   &descs_dma, GFP_KERNEL);
1914 1915 1916 1917 1918 1919 1920
	if (!descs)
		goto out;

	bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
	if (!bufs)
		goto out_free_descs;

1921
	for (size = 0; size < preferred && i < max_entries; size += len) {
1922 1923
		dma_addr_t dma_addr;

1924
		len = min_t(u64, chunk_size, preferred - size);
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
		bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
				DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
		if (!bufs[i])
			break;

		descs[i].addr = cpu_to_le64(dma_addr);
		descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
		i++;
	}

1935
	if (!size)
1936 1937 1938 1939 1940
		goto out_free_bufs;

	dev->nr_host_mem_descs = i;
	dev->host_mem_size = size;
	dev->host_mem_descs = descs;
1941
	dev->host_mem_descs_dma = descs_dma;
1942 1943 1944 1945 1946 1947 1948
	dev->host_mem_desc_bufs = bufs;
	return 0;

out_free_bufs:
	while (--i >= 0) {
		size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;

1949 1950 1951
		dma_free_attrs(dev->dev, size, bufs[i],
			       le64_to_cpu(descs[i].addr),
			       DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1952 1953 1954 1955
	}

	kfree(bufs);
out_free_descs:
1956 1957
	dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
			descs_dma);
1958 1959 1960 1961 1962
out:
	dev->host_mem_descs = NULL;
	return -ENOMEM;
}

1963 1964 1965 1966 1967
static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
{
	u32 chunk_size;

	/* start big and work our way down */
1968
	for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
1969
	     chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
	     chunk_size /= 2) {
		if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
			if (!min || dev->host_mem_size >= min)
				return 0;
			nvme_free_host_mem(dev);
		}
	}

	return -ENOMEM;
}

1981
static int nvme_setup_host_mem(struct nvme_dev *dev)
1982 1983 1984 1985 1986
{
	u64 max = (u64)max_host_mem_size_mb * SZ_1M;
	u64 preferred = (u64)dev->ctrl.hmpre * 4096;
	u64 min = (u64)dev->ctrl.hmmin * 4096;
	u32 enable_bits = NVME_HOST_MEM_ENABLE;
1987
	int ret;
1988 1989 1990 1991 1992 1993 1994

	preferred = min(preferred, max);
	if (min > max) {
		dev_warn(dev->ctrl.device,
			"min host memory (%lld MiB) above limit (%d MiB).\n",
			min >> ilog2(SZ_1M), max_host_mem_size_mb);
		nvme_free_host_mem(dev);
1995
		return 0;
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
	}

	/*
	 * If we already have a buffer allocated check if we can reuse it.
	 */
	if (dev->host_mem_descs) {
		if (dev->host_mem_size >= min)
			enable_bits |= NVME_HOST_MEM_RETURN;
		else
			nvme_free_host_mem(dev);
	}

	if (!dev->host_mem_descs) {
2009 2010 2011
		if (nvme_alloc_host_mem(dev, min, preferred)) {
			dev_warn(dev->ctrl.device,
				"failed to allocate host memory buffer.\n");
2012
			return 0; /* controller must work without HMB */
2013 2014 2015 2016 2017
		}

		dev_info(dev->ctrl.device,
			"allocated %lld MiB host memory buffer.\n",
			dev->host_mem_size >> ilog2(SZ_1M));
2018 2019
	}

2020 2021
	ret = nvme_set_host_mem(dev, enable_bits);
	if (ret)
2022
		nvme_free_host_mem(dev);
2023
	return ret;
K
Keith Busch 已提交
2024 2025
}

2026 2027 2028 2029 2030
/*
 * nirqs is the number of interrupts available for write and read
 * queues. The core already reserved an interrupt for the admin queue.
 */
static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
2031
{
2032 2033
	struct nvme_dev *dev = affd->priv;
	unsigned int nr_read_queues;
2034 2035

	/*
2036 2037 2038 2039 2040 2041 2042 2043 2044
	 * If there is no interupt available for queues, ensure that
	 * the default queue is set to 1. The affinity set size is
	 * also set to one, but the irq core ignores it for this case.
	 *
	 * If only one interrupt is available or 'write_queue' == 0, combine
	 * write and read queues.
	 *
	 * If 'write_queues' > 0, ensure it leaves room for at least one read
	 * queue.
2045
	 */
2046 2047 2048 2049 2050 2051 2052
	if (!nrirqs) {
		nrirqs = 1;
		nr_read_queues = 0;
	} else if (nrirqs == 1 || !write_queues) {
		nr_read_queues = 0;
	} else if (write_queues >= nrirqs) {
		nr_read_queues = 1;
2053
	} else {
2054
		nr_read_queues = nrirqs - write_queues;
2055
	}
2056 2057 2058 2059 2060 2061

	dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
	dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
	affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
	affd->nr_sets = nr_read_queues ? 2 : 1;
2062 2063
}

2064
static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
2065 2066 2067
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);
	struct irq_affinity affd = {
2068
		.pre_vectors	= 1,
2069 2070
		.calc_sets	= nvme_calc_irq_sets,
		.priv		= dev,
2071
	};
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
	unsigned int irq_queues, this_p_queues;

	/*
	 * Poll queues don't need interrupts, but we need at least one IO
	 * queue left over for non-polled IO.
	 */
	this_p_queues = poll_queues;
	if (this_p_queues >= nr_io_queues) {
		this_p_queues = nr_io_queues - 1;
		irq_queues = 1;
	} else {
M
Ming Lei 已提交
2083
		irq_queues = nr_io_queues - this_p_queues + 1;
2084 2085
	}
	dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
2086

2087 2088 2089
	/* Initialize for the single interrupt case */
	dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
	dev->io_queues[HCTX_TYPE_READ] = 0;
2090

2091 2092
	return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
			      PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
2093 2094
}

2095 2096 2097 2098 2099 2100
static void nvme_disable_io_queues(struct nvme_dev *dev)
{
	if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
		__nvme_disable_io_queues(dev, nvme_admin_delete_cq);
}

2101
static int nvme_setup_io_queues(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2102
{
2103
	struct nvme_queue *adminq = &dev->queues[0];
2104
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2105 2106
	int result, nr_io_queues;
	unsigned long size;
M
Matthew Wilcox 已提交
2107

2108
	nr_io_queues = max_io_queues();
C
Christoph Hellwig 已提交
2109 2110
	result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
	if (result < 0)
M
Matthew Wilcox 已提交
2111
		return result;
C
Christoph Hellwig 已提交
2112

2113
	if (nr_io_queues == 0)
2114
		return 0;
2115 2116
	
	clear_bit(NVMEQ_ENABLED, &adminq->flags);
M
Matthew Wilcox 已提交
2117

2118
	if (dev->cmb_use_sqes) {
2119 2120 2121 2122 2123
		result = nvme_cmb_qdepth(dev, nr_io_queues,
				sizeof(struct nvme_command));
		if (result > 0)
			dev->q_depth = result;
		else
2124
			dev->cmb_use_sqes = false;
2125 2126
	}

2127 2128 2129 2130 2131 2132 2133 2134 2135
	do {
		size = db_bar_size(dev, nr_io_queues);
		result = nvme_remap_bar(dev, size);
		if (!result)
			break;
		if (!--nr_io_queues)
			return -ENOMEM;
	} while (1);
	adminq->q_db = dev->dbs;
2136

2137
 retry:
K
Keith Busch 已提交
2138
	/* Deregister the admin queue's interrupt */
2139
	pci_free_irq(pdev, 0, adminq);
K
Keith Busch 已提交
2140

2141 2142 2143 2144
	/*
	 * If we enable msix early due to not intx, disable it again before
	 * setting up the full range we need.
	 */
2145
	pci_free_irq_vectors(pdev);
2146 2147

	result = nvme_setup_irqs(dev, nr_io_queues);
2148
	if (result <= 0)
2149
		return -EIO;
2150

2151
	dev->num_vecs = result;
J
Jens Axboe 已提交
2152
	result = max(result - 1, 1);
2153
	dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
R
Ramachandra Rao Gajula 已提交
2154

2155 2156 2157 2158 2159 2160
	/*
	 * Should investigate if there's a performance win from allocating
	 * more queues than interrupt vectors; it might allow the submission
	 * path to scale better, even if the receive path is limited by the
	 * number of interrupts.
	 */
2161
	result = queue_request_irq(adminq);
2162
	if (result)
K
Keith Busch 已提交
2163
		return result;
2164
	set_bit(NVMEQ_ENABLED, &adminq->flags);
2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180

	result = nvme_create_io_queues(dev);
	if (result || dev->online_queues < 2)
		return result;

	if (dev->online_queues - 1 < dev->max_qid) {
		nr_io_queues = dev->online_queues - 1;
		nvme_disable_io_queues(dev);
		nvme_suspend_io_queues(dev);
		goto retry;
	}
	dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
					dev->io_queues[HCTX_TYPE_DEFAULT],
					dev->io_queues[HCTX_TYPE_READ],
					dev->io_queues[HCTX_TYPE_POLL]);
	return 0;
M
Matthew Wilcox 已提交
2181 2182
}

2183
static void nvme_del_queue_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2184
{
K
Keith Busch 已提交
2185
	struct nvme_queue *nvmeq = req->end_io_data;
2186

K
Keith Busch 已提交
2187
	blk_mq_free_request(req);
2188
	complete(&nvmeq->delete_done);
K
Keith Busch 已提交
2189 2190
}

2191
static void nvme_del_cq_end(struct request *req, blk_status_t error)
K
Keith Busch 已提交
2192
{
K
Keith Busch 已提交
2193
	struct nvme_queue *nvmeq = req->end_io_data;
K
Keith Busch 已提交
2194

2195 2196
	if (error)
		set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
K
Keith Busch 已提交
2197 2198

	nvme_del_queue_end(req, error);
K
Keith Busch 已提交
2199 2200
}

K
Keith Busch 已提交
2201
static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2202
{
K
Keith Busch 已提交
2203 2204 2205
	struct request_queue *q = nvmeq->dev->ctrl.admin_q;
	struct request *req;
	struct nvme_command cmd;
2206

K
Keith Busch 已提交
2207 2208 2209
	memset(&cmd, 0, sizeof(cmd));
	cmd.delete_queue.opcode = opcode;
	cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2210

2211
	req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
K
Keith Busch 已提交
2212 2213
	if (IS_ERR(req))
		return PTR_ERR(req);
2214

K
Keith Busch 已提交
2215 2216 2217
	req->timeout = ADMIN_TIMEOUT;
	req->end_io_data = nvmeq;

2218
	init_completion(&nvmeq->delete_done);
K
Keith Busch 已提交
2219 2220 2221 2222
	blk_execute_rq_nowait(q, NULL, req, false,
			opcode == nvme_admin_delete_cq ?
				nvme_del_cq_end : nvme_del_queue_end);
	return 0;
2223 2224
}

2225
static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
K
Keith Busch 已提交
2226
{
2227
	int nr_queues = dev->online_queues - 1, sent = 0;
K
Keith Busch 已提交
2228
	unsigned long timeout;
K
Keith Busch 已提交
2229

K
Keith Busch 已提交
2230
 retry:
2231 2232 2233 2234 2235 2236
	timeout = ADMIN_TIMEOUT;
	while (nr_queues > 0) {
		if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
			break;
		nr_queues--;
		sent++;
K
Keith Busch 已提交
2237
	}
2238 2239 2240 2241
	while (sent) {
		struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];

		timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
2242 2243 2244
				timeout);
		if (timeout == 0)
			return false;
2245 2246 2247 2248 2249 2250 2251

		/* handle any remaining CQEs */
		if (opcode == nvme_admin_delete_cq &&
		    !test_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags))
			nvme_poll_irqdisable(nvmeq, -1);

		sent--;
2252 2253 2254 2255
		if (nr_queues)
			goto retry;
	}
	return true;
K
Keith Busch 已提交
2256 2257
}

2258
/*
2259
 * return error value only when tagset allocation failed
2260
 */
2261
static int nvme_dev_add(struct nvme_dev *dev)
M
Matthew Wilcox 已提交
2262
{
2263 2264
	int ret;

2265
	if (!dev->ctrl.tagset) {
2266
		dev->tagset.ops = &nvme_mq_ops;
2267
		dev->tagset.nr_hw_queues = dev->online_queues - 1;
2268 2269 2270
		dev->tagset.nr_maps = 2; /* default + read */
		if (dev->io_queues[HCTX_TYPE_POLL])
			dev->tagset.nr_maps++;
2271 2272 2273
		dev->tagset.timeout = NVME_IO_TIMEOUT;
		dev->tagset.numa_node = dev_to_node(dev->dev);
		dev->tagset.queue_depth =
M
Matias Bjørling 已提交
2274
				min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
2275
		dev->tagset.cmd_size = sizeof(struct nvme_iod);
2276 2277
		dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
		dev->tagset.driver_data = dev;
M
Matthew Wilcox 已提交
2278

2279 2280 2281 2282 2283 2284
		ret = blk_mq_alloc_tag_set(&dev->tagset);
		if (ret) {
			dev_warn(dev->ctrl.device,
				"IO queues tagset allocation failed %d\n", ret);
			return ret;
		}
2285
		dev->ctrl.tagset = &dev->tagset;
2286 2287 2288 2289 2290
	} else {
		blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);

		/* Free previously allocated queues that are no longer usable */
		nvme_free_queues(dev, dev->online_queues);
2291
	}
2292

2293
	nvme_dbbuf_set(dev);
K
Keith Busch 已提交
2294
	return 0;
M
Matthew Wilcox 已提交
2295 2296
}

2297
static int nvme_pci_enable(struct nvme_dev *dev)
2298
{
2299
	int result = -ENOMEM;
2300
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2301 2302 2303 2304 2305 2306

	if (pci_enable_device_mem(pdev))
		return result;

	pci_set_master(pdev);

2307 2308
	if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
	    dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
2309
		goto disable;
2310

2311
	if (readl(dev->bar + NVME_REG_CSTS) == -1) {
K
Keith Busch 已提交
2312
		result = -ENODEV;
2313
		goto disable;
K
Keith Busch 已提交
2314
	}
2315 2316

	/*
2317 2318 2319
	 * Some devices and/or platforms don't advertise or work with INTx
	 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
	 * adjust this later.
2320
	 */
2321 2322 2323
	result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
	if (result < 0)
		return result;
2324

2325
	dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
2326

2327
	dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
2328
				io_queue_depth);
2329
	dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
2330
	dev->dbs = dev->bar + 4096;
2331 2332 2333 2334 2335 2336 2337

	/*
	 * Temporary fix for the Apple controller found in the MacBook8,1 and
	 * some MacBook7,1 to avoid controller resets and data loss.
	 */
	if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
		dev->q_depth = 2;
2338 2339
		dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
			"set queue depth=%u to work around controller resets\n",
2340
			dev->q_depth);
2341 2342
	} else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
		   (pdev->device == 0xa821 || pdev->device == 0xa822) &&
2343
		   NVME_CAP_MQES(dev->ctrl.cap) == 0) {
2344 2345 2346
		dev->q_depth = 64;
		dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
                        "set queue depth=%u\n", dev->q_depth);
2347 2348
	}

2349
	nvme_map_cmb(dev);
2350

K
Keith Busch 已提交
2351 2352
	pci_enable_pcie_error_reporting(pdev);
	pci_save_state(pdev);
2353 2354 2355 2356 2357 2358 2359 2360
	return 0;

 disable:
	pci_disable_device(pdev);
	return result;
}

static void nvme_dev_unmap(struct nvme_dev *dev)
2361 2362 2363
{
	if (dev->bar)
		iounmap(dev->bar);
2364
	pci_release_mem_regions(to_pci_dev(dev->dev));
2365 2366 2367
}

static void nvme_pci_disable(struct nvme_dev *dev)
2368
{
2369 2370
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2371
	pci_free_irq_vectors(pdev);
2372

K
Keith Busch 已提交
2373 2374
	if (pci_is_enabled(pdev)) {
		pci_disable_pcie_error_reporting(pdev);
2375
		pci_disable_device(pdev);
K
Keith Busch 已提交
2376 2377 2378
	}
}

2379
static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
M
Matthew Wilcox 已提交
2380
{
2381
	bool dead = true, freeze = false;
K
Keith Busch 已提交
2382
	struct pci_dev *pdev = to_pci_dev(dev->dev);
2383

2384
	mutex_lock(&dev->shutdown_lock);
K
Keith Busch 已提交
2385 2386 2387
	if (pci_is_enabled(pdev)) {
		u32 csts = readl(dev->bar + NVME_REG_CSTS);

K
Keith Busch 已提交
2388
		if (dev->ctrl.state == NVME_CTRL_LIVE ||
2389 2390
		    dev->ctrl.state == NVME_CTRL_RESETTING) {
			freeze = true;
K
Keith Busch 已提交
2391
			nvme_start_freeze(&dev->ctrl);
2392
		}
K
Keith Busch 已提交
2393 2394
		dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
			pdev->error_state  != pci_channel_io_normal);
2395
	}
2396

K
Keith Busch 已提交
2397 2398 2399 2400
	/*
	 * Give the controller a chance to complete all entered requests if
	 * doing a safe shutdown.
	 */
2401 2402
	if (!dead && shutdown && freeze)
		nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
2403 2404

	nvme_stop_queues(&dev->ctrl);
2405

2406
	if (!dead && dev->ctrl.queue_count > 0) {
2407
		nvme_disable_io_queues(dev);
2408
		nvme_disable_admin_queue(dev, shutdown);
K
Keith Busch 已提交
2409
	}
2410 2411
	nvme_suspend_io_queues(dev);
	nvme_suspend_queue(&dev->queues[0]);
2412
	nvme_pci_disable(dev);
2413

2414 2415
	blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
	blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
K
Keith Busch 已提交
2416 2417 2418 2419 2420 2421

	/*
	 * The driver will not be starting up queues again if shutting down so
	 * must flush all entered requests to their failed completion to avoid
	 * deadlocking blk-mq hot-cpu notifier.
	 */
2422
	if (shutdown) {
K
Keith Busch 已提交
2423
		nvme_start_queues(&dev->ctrl);
2424 2425 2426
		if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
			blk_mq_unquiesce_queue(dev->ctrl.admin_q);
	}
2427
	mutex_unlock(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2428 2429
}

M
Matthew Wilcox 已提交
2430 2431
static int nvme_setup_prp_pools(struct nvme_dev *dev)
{
2432
	dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
M
Matthew Wilcox 已提交
2433 2434 2435 2436
						PAGE_SIZE, PAGE_SIZE, 0);
	if (!dev->prp_page_pool)
		return -ENOMEM;

2437
	/* Optimisation for I/Os between 4k and 128k */
2438
	dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
2439 2440 2441 2442 2443
						256, 256, 0);
	if (!dev->prp_small_pool) {
		dma_pool_destroy(dev->prp_page_pool);
		return -ENOMEM;
	}
M
Matthew Wilcox 已提交
2444 2445 2446 2447 2448 2449
	return 0;
}

static void nvme_release_prp_pools(struct nvme_dev *dev)
{
	dma_pool_destroy(dev->prp_page_pool);
2450
	dma_pool_destroy(dev->prp_small_pool);
M
Matthew Wilcox 已提交
2451 2452
}

2453
static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
2454
{
2455
	struct nvme_dev *dev = to_nvme_dev(ctrl);
2456

2457
	nvme_dbbuf_dma_free(dev);
2458
	put_device(dev->dev);
2459 2460
	if (dev->tagset.tags)
		blk_mq_free_tag_set(&dev->tagset);
2461 2462
	if (dev->ctrl.admin_q)
		blk_put_queue(dev->ctrl.admin_q);
2463
	kfree(dev->queues);
2464
	free_opal_dev(dev->ctrl.opal_dev);
2465
	mempool_destroy(dev->iod_mempool);
2466 2467 2468
	kfree(dev);
}

2469 2470
static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
{
2471
	dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
2472

2473
	nvme_get_ctrl(&dev->ctrl);
2474
	nvme_dev_disable(dev, false);
2475
	nvme_kill_queues(&dev->ctrl);
2476
	if (!queue_work(nvme_wq, &dev->remove_work))
2477 2478 2479
		nvme_put_ctrl(&dev->ctrl);
}

2480
static void nvme_reset_work(struct work_struct *work)
2481
{
2482 2483
	struct nvme_dev *dev =
		container_of(work, struct nvme_dev, ctrl.reset_work);
2484
	bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
2485
	int result = -ENODEV;
2486
	enum nvme_ctrl_state new_state = NVME_CTRL_LIVE;
2487

2488
	if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING))
2489
		goto out;
2490

2491 2492 2493 2494
	/*
	 * If we're called to reset a live controller first shut it down before
	 * moving on.
	 */
2495
	if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
2496
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
2497
	nvme_sync_queues(&dev->ctrl);
2498

2499
	mutex_lock(&dev->shutdown_lock);
2500
	result = nvme_pci_enable(dev);
2501
	if (result)
2502
		goto out_unlock;
2503

2504
	result = nvme_pci_configure_admin_queue(dev);
2505
	if (result)
2506
		goto out_unlock;
2507

K
Keith Busch 已提交
2508 2509
	result = nvme_alloc_admin_tags(dev);
	if (result)
2510
		goto out_unlock;
2511

2512 2513 2514 2515 2516 2517
	/*
	 * Limit the max command size to prevent iod->sg allocations going
	 * over a single page.
	 */
	dev->ctrl.max_hw_sectors = NVME_MAX_KB_SZ << 1;
	dev->ctrl.max_segments = NVME_MAX_SEGS;
2518 2519 2520 2521 2522 2523

	/*
	 * Don't limit the IOMMU merged segment size.
	 */
	dma_set_max_seg_size(dev->dev, 0xffffffff);

2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
	mutex_unlock(&dev->shutdown_lock);

	/*
	 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
	 * initializing procedure here.
	 */
	if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
		dev_warn(dev->ctrl.device,
			"failed to mark controller CONNECTING\n");
		goto out;
	}
2535

2536 2537
	result = nvme_init_identify(&dev->ctrl);
	if (result)
2538
		goto out;
2539

2540 2541 2542 2543 2544 2545 2546 2547 2548
	if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
		if (!dev->ctrl.opal_dev)
			dev->ctrl.opal_dev =
				init_opal_dev(&dev->ctrl, &nvme_sec_submit);
		else if (was_suspend)
			opal_unlock_from_suspend(dev->ctrl.opal_dev);
	} else {
		free_opal_dev(dev->ctrl.opal_dev);
		dev->ctrl.opal_dev = NULL;
2549
	}
2550

2551 2552 2553 2554 2555 2556 2557
	if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
		result = nvme_dbbuf_dma_alloc(dev);
		if (result)
			dev_warn(dev->dev,
				 "unable to allocate dma for dbbuf\n");
	}

2558 2559 2560 2561 2562
	if (dev->ctrl.hmpre) {
		result = nvme_setup_host_mem(dev);
		if (result < 0)
			goto out;
	}
2563

2564
	result = nvme_setup_io_queues(dev);
2565
	if (result)
2566
		goto out;
2567

2568 2569 2570 2571
	/*
	 * Keep the controller around but remove all namespaces if we don't have
	 * any working I/O queue.
	 */
2572
	if (dev->online_queues < 2) {
2573
		dev_warn(dev->ctrl.device, "IO queues not created\n");
2574
		nvme_kill_queues(&dev->ctrl);
2575
		nvme_remove_namespaces(&dev->ctrl);
2576
		new_state = NVME_CTRL_ADMIN_ONLY;
2577
	} else {
2578
		nvme_start_queues(&dev->ctrl);
K
Keith Busch 已提交
2579
		nvme_wait_freeze(&dev->ctrl);
2580 2581 2582
		/* hit this only when allocate tagset fails */
		if (nvme_dev_add(dev))
			new_state = NVME_CTRL_ADMIN_ONLY;
K
Keith Busch 已提交
2583
		nvme_unfreeze(&dev->ctrl);
2584 2585
	}

2586 2587 2588 2589 2590 2591 2592
	/*
	 * If only admin queue live, keep it to do further investigation or
	 * recovery.
	 */
	if (!nvme_change_ctrl_state(&dev->ctrl, new_state)) {
		dev_warn(dev->ctrl.device,
			"failed to mark controller state %d\n", new_state);
2593 2594
		goto out;
	}
2595

2596
	nvme_start_ctrl(&dev->ctrl);
2597
	return;
2598

2599 2600
 out_unlock:
	mutex_unlock(&dev->shutdown_lock);
2601
 out:
2602
	nvme_remove_dead_ctrl(dev, result);
2603 2604
}

2605
static void nvme_remove_dead_ctrl_work(struct work_struct *work)
K
Keith Busch 已提交
2606
{
2607
	struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
2608
	struct pci_dev *pdev = to_pci_dev(dev->dev);
K
Keith Busch 已提交
2609 2610

	if (pci_get_drvdata(pdev))
K
Keith Busch 已提交
2611
		device_release_driver(&pdev->dev);
2612
	nvme_put_ctrl(&dev->ctrl);
K
Keith Busch 已提交
2613 2614
}

2615
static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
T
Tejun Heo 已提交
2616
{
2617
	*val = readl(to_nvme_dev(ctrl)->bar + off);
2618
	return 0;
T
Tejun Heo 已提交
2619 2620
}

2621
static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2622
{
2623 2624 2625
	writel(val, to_nvme_dev(ctrl)->bar + off);
	return 0;
}
2626

2627 2628 2629 2630
static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
{
	*val = readq(to_nvme_dev(ctrl)->bar + off);
	return 0;
2631 2632
}

2633 2634 2635 2636 2637 2638 2639
static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
{
	struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);

	return snprintf(buf, size, "%s", dev_name(&pdev->dev));
}

2640
static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
M
Ming Lin 已提交
2641
	.name			= "pcie",
2642
	.module			= THIS_MODULE,
2643 2644
	.flags			= NVME_F_METADATA_SUPPORTED |
				  NVME_F_PCI_P2PDMA,
2645
	.reg_read32		= nvme_pci_reg_read32,
2646
	.reg_write32		= nvme_pci_reg_write32,
2647
	.reg_read64		= nvme_pci_reg_read64,
2648
	.free_ctrl		= nvme_pci_free_ctrl,
2649
	.submit_async_event	= nvme_pci_submit_async_event,
2650
	.get_address		= nvme_pci_get_address,
2651
};
2652

2653 2654 2655 2656
static int nvme_dev_map(struct nvme_dev *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev->dev);

2657
	if (pci_request_mem_regions(pdev, "nvme"))
2658 2659
		return -ENODEV;

2660
	if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
2661 2662
		goto release;

M
Max Gurtovoy 已提交
2663
	return 0;
2664
  release:
M
Max Gurtovoy 已提交
2665 2666
	pci_release_mem_regions(pdev);
	return -ENODEV;
2667 2668
}

2669
static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
{
	if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
		/*
		 * Several Samsung devices seem to drop off the PCIe bus
		 * randomly when APST is on and uses the deepest sleep state.
		 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
		 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
		 * 950 PRO 256GB", but it seems to be restricted to two Dell
		 * laptops.
		 */
		if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
		    (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
		     dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
			return NVME_QUIRK_NO_DEEPEST_PS;
2684 2685 2686
	} else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
		/*
		 * Samsung SSD 960 EVO drops off the PCIe bus after system
2687 2688 2689
		 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
		 * within few minutes after bootup on a Coffee Lake board -
		 * ASUS PRIME Z370-A
2690 2691
		 */
		if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
2692 2693
		    (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
		     dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
2694
			return NVME_QUIRK_NO_APST;
2695 2696 2697 2698 2699
	}

	return 0;
}

2700 2701 2702
static void nvme_async_probe(void *data, async_cookie_t cookie)
{
	struct nvme_dev *dev = data;
2703

2704 2705
	nvme_reset_ctrl_sync(&dev->ctrl);
	flush_work(&dev->ctrl.scan_work);
2706
	nvme_put_ctrl(&dev->ctrl);
2707 2708
}

2709
static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
M
Matthew Wilcox 已提交
2710
{
M
Matias Bjørling 已提交
2711
	int node, result = -ENOMEM;
M
Matthew Wilcox 已提交
2712
	struct nvme_dev *dev;
2713
	unsigned long quirks = id->driver_data;
2714
	size_t alloc_size;
M
Matthew Wilcox 已提交
2715

M
Matias Bjørling 已提交
2716 2717
	node = dev_to_node(&pdev->dev);
	if (node == NUMA_NO_NODE)
2718
		set_dev_node(&pdev->dev, first_memory_node);
M
Matias Bjørling 已提交
2719 2720

	dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2721 2722
	if (!dev)
		return -ENOMEM;
2723

2724 2725
	dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
					GFP_KERNEL, node);
M
Matthew Wilcox 已提交
2726 2727 2728
	if (!dev->queues)
		goto free;

2729
	dev->dev = get_device(&pdev->dev);
K
Keith Busch 已提交
2730
	pci_set_drvdata(pdev, dev);
2731

2732 2733
	result = nvme_dev_map(dev);
	if (result)
2734
		goto put_pci;
2735

2736
	INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
2737
	INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
2738
	mutex_init(&dev->shutdown_lock);
M
Matthew Wilcox 已提交
2739

M
Matthew Wilcox 已提交
2740 2741
	result = nvme_setup_prp_pools(dev);
	if (result)
2742
		goto unmap;
2743

2744
	quirks |= check_vendor_combination_bug(pdev);
2745

2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762
	/*
	 * Double check that our mempool alloc size will cover the biggest
	 * command we support.
	 */
	alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
						NVME_MAX_SEGS, true);
	WARN_ON_ONCE(alloc_size > PAGE_SIZE);

	dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
						mempool_kfree,
						(void *) alloc_size,
						GFP_KERNEL, node);
	if (!dev->iod_mempool) {
		result = -ENOMEM;
		goto release_pools;
	}

2763 2764 2765 2766 2767
	result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
			quirks);
	if (result)
		goto release_mempool;

2768 2769
	dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));

2770
	nvme_get_ctrl(&dev->ctrl);
2771
	async_schedule(nvme_async_probe, dev);
2772

M
Matthew Wilcox 已提交
2773 2774
	return 0;

2775 2776
 release_mempool:
	mempool_destroy(dev->iod_mempool);
2777
 release_pools:
M
Matthew Wilcox 已提交
2778
	nvme_release_prp_pools(dev);
2779 2780
 unmap:
	nvme_dev_unmap(dev);
K
Keith Busch 已提交
2781
 put_pci:
2782
	put_device(dev->dev);
M
Matthew Wilcox 已提交
2783 2784 2785 2786 2787 2788
 free:
	kfree(dev->queues);
	kfree(dev);
	return result;
}

2789
static void nvme_reset_prepare(struct pci_dev *pdev)
2790
{
K
Keith Busch 已提交
2791
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2792
	nvme_dev_disable(dev, false);
2793
}
2794

2795 2796
static void nvme_reset_done(struct pci_dev *pdev)
{
2797
	struct nvme_dev *dev = pci_get_drvdata(pdev);
S
Sagi Grimberg 已提交
2798
	nvme_reset_ctrl_sync(&dev->ctrl);
2799 2800
}

2801 2802 2803
static void nvme_shutdown(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
2804
	nvme_dev_disable(dev, true);
2805 2806
}

2807 2808 2809 2810 2811
/*
 * The driver's remove may be called on a device in a partially initialized
 * state. This function must not have any dependencies on the device state in
 * order to proceed.
 */
2812
static void nvme_remove(struct pci_dev *pdev)
M
Matthew Wilcox 已提交
2813 2814
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);
K
Keith Busch 已提交
2815

2816
	nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
K
Keith Busch 已提交
2817
	pci_set_drvdata(pdev, NULL);
2818

2819
	if (!pci_device_is_present(pdev)) {
2820
		nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
2821
		nvme_dev_disable(dev, true);
2822
		nvme_dev_remove_admin(dev);
2823
	}
2824

2825
	flush_work(&dev->ctrl.reset_work);
2826 2827
	nvme_stop_ctrl(&dev->ctrl);
	nvme_remove_namespaces(&dev->ctrl);
2828
	nvme_dev_disable(dev, true);
2829
	nvme_release_cmb(dev);
2830
	nvme_free_host_mem(dev);
M
Matias Bjørling 已提交
2831
	nvme_dev_remove_admin(dev);
2832
	nvme_free_queues(dev, 0);
2833
	nvme_uninit_ctrl(&dev->ctrl);
K
Keith Busch 已提交
2834
	nvme_release_prp_pools(dev);
2835
	nvme_dev_unmap(dev);
2836
	nvme_put_ctrl(&dev->ctrl);
M
Matthew Wilcox 已提交
2837 2838
}

2839
#ifdef CONFIG_PM_SLEEP
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860
static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
{
	return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
}

static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
{
	return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
}

static int nvme_resume(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
	struct nvme_ctrl *ctrl = &ndev->ctrl;

	if (pm_resume_via_firmware() || !ctrl->npss ||
	    nvme_set_power_state(ctrl, ndev->last_ps) != 0)
		nvme_reset_ctrl(ctrl);
	return 0;
}

2861 2862 2863 2864
static int nvme_suspend(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);
2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
	struct nvme_ctrl *ctrl = &ndev->ctrl;
	int ret = -EBUSY;

	/*
	 * The platform does not remove power for a kernel managed suspend so
	 * use host managed nvme power settings for lowest idle power if
	 * possible. This should have quicker resume latency than a full device
	 * shutdown.  But if the firmware is involved after the suspend or the
	 * device does not support any non-default power states, shut down the
	 * device fully.
	 */
	if (pm_suspend_via_firmware() || !ctrl->npss) {
		nvme_dev_disable(ndev, true);
		return 0;
	}

	nvme_start_freeze(ctrl);
	nvme_wait_freeze(ctrl);
	nvme_sync_queues(ctrl);

	if (ctrl->state != NVME_CTRL_LIVE &&
	    ctrl->state != NVME_CTRL_ADMIN_ONLY)
		goto unfreeze;

	ndev->last_ps = 0;
	ret = nvme_get_power_state(ctrl, &ndev->last_ps);
	if (ret < 0)
		goto unfreeze;

	ret = nvme_set_power_state(ctrl, ctrl->npss);
	if (ret < 0)
		goto unfreeze;

	if (ret) {
		/*
		 * Clearing npss forces a controller reset on resume. The
		 * correct value will be resdicovered then.
		 */
		nvme_dev_disable(ndev, true);
		ctrl->npss = 0;
		ret = 0;
		goto unfreeze;
	}
	/*
	 * A saved state prevents pci pm from generically controlling the
	 * device's power. If we're using protocol specific settings, we don't
	 * want pci interfering.
	 */
	pci_save_state(pdev);
unfreeze:
	nvme_unfreeze(ctrl);
	return ret;
}

static int nvme_simple_suspend(struct device *dev)
{
	struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2922

2923
	nvme_dev_disable(ndev, true);
2924 2925 2926
	return 0;
}

2927
static int nvme_simple_resume(struct device *dev)
2928 2929 2930 2931
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct nvme_dev *ndev = pci_get_drvdata(pdev);

2932
	nvme_reset_ctrl(&ndev->ctrl);
K
Keith Busch 已提交
2933
	return 0;
2934 2935
}

2936 2937 2938 2939 2940 2941 2942 2943 2944
const struct dev_pm_ops nvme_dev_pm_ops = {
	.suspend	= nvme_suspend,
	.resume		= nvme_resume,
	.freeze		= nvme_simple_suspend,
	.thaw		= nvme_simple_resume,
	.poweroff	= nvme_simple_suspend,
	.restore	= nvme_simple_resume,
};
#endif /* CONFIG_PM_SLEEP */
M
Matthew Wilcox 已提交
2945

K
Keith Busch 已提交
2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959
static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
						pci_channel_state_t state)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	/*
	 * A frozen channel requires a reset. When detected, this method will
	 * shutdown the controller to quiesce. The controller will be restarted
	 * after the slot reset through driver's slot_reset callback.
	 */
	switch (state) {
	case pci_channel_io_normal:
		return PCI_ERS_RESULT_CAN_RECOVER;
	case pci_channel_io_frozen:
K
Keith Busch 已提交
2960 2961
		dev_warn(dev->ctrl.device,
			"frozen state error detected, reset controller\n");
2962
		nvme_dev_disable(dev, false);
K
Keith Busch 已提交
2963 2964
		return PCI_ERS_RESULT_NEED_RESET;
	case pci_channel_io_perm_failure:
K
Keith Busch 已提交
2965 2966
		dev_warn(dev->ctrl.device,
			"failure state error detected, request disconnect\n");
K
Keith Busch 已提交
2967 2968 2969 2970 2971 2972 2973 2974 2975
		return PCI_ERS_RESULT_DISCONNECT;
	}
	return PCI_ERS_RESULT_NEED_RESET;
}

static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
{
	struct nvme_dev *dev = pci_get_drvdata(pdev);

2976
	dev_info(dev->ctrl.device, "restart after slot reset\n");
K
Keith Busch 已提交
2977
	pci_restore_state(pdev);
2978
	nvme_reset_ctrl(&dev->ctrl);
K
Keith Busch 已提交
2979 2980 2981 2982 2983
	return PCI_ERS_RESULT_RECOVERED;
}

static void nvme_error_resume(struct pci_dev *pdev)
{
K
Keith Busch 已提交
2984 2985 2986
	struct nvme_dev *dev = pci_get_drvdata(pdev);

	flush_work(&dev->ctrl.reset_work);
K
Keith Busch 已提交
2987 2988
}

2989
static const struct pci_error_handlers nvme_err_handler = {
M
Matthew Wilcox 已提交
2990 2991 2992
	.error_detected	= nvme_error_detected,
	.slot_reset	= nvme_slot_reset,
	.resume		= nvme_error_resume,
2993 2994
	.reset_prepare	= nvme_reset_prepare,
	.reset_done	= nvme_reset_done,
M
Matthew Wilcox 已提交
2995 2996
};

2997
static const struct pci_device_id nvme_id_table[] = {
2998
	{ PCI_VDEVICE(INTEL, 0x0953),
2999
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3000
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3001 3002
	{ PCI_VDEVICE(INTEL, 0x0a53),
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3003
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3004 3005
	{ PCI_VDEVICE(INTEL, 0x0a54),
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
3006
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3007 3008 3009
	{ PCI_VDEVICE(INTEL, 0x0a55),
		.driver_data = NVME_QUIRK_STRIPE_SIZE |
				NVME_QUIRK_DEALLOCATE_ZEROES, },
3010
	{ PCI_VDEVICE(INTEL, 0xf1a5),	/* Intel 600P/P3100 */
3011 3012
		.driver_data = NVME_QUIRK_NO_DEEPEST_PS |
				NVME_QUIRK_MEDIUM_PRIO_SQ },
3013 3014
	{ PCI_VDEVICE(INTEL, 0xf1a6),	/* Intel 760p/Pro 7600p */
		.driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
3015
	{ PCI_VDEVICE(INTEL, 0x5845),	/* Qemu emulated controller */
3016 3017
		.driver_data = NVME_QUIRK_IDENTIFY_CNS |
				NVME_QUIRK_DISABLE_WRITE_ZEROES, },
3018 3019
	{ PCI_DEVICE(0x1bb1, 0x0100),   /* Seagate Nytro Flash Storage */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3020 3021
	{ PCI_DEVICE(0x1c58, 0x0003),	/* HGST adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3022 3023
	{ PCI_DEVICE(0x1c58, 0x0023),	/* WDC SN200 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3024 3025
	{ PCI_DEVICE(0x1c5f, 0x0540),	/* Memblaze Pblaze4 adapter */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3026 3027 3028 3029
	{ PCI_DEVICE(0x144d, 0xa821),   /* Samsung PM1725 */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
	{ PCI_DEVICE(0x144d, 0xa822),   /* Samsung PM1725a */
		.driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
C
Christoph Hellwig 已提交
3030 3031 3032 3033
	{ PCI_DEVICE(0x1d1d, 0x1f1f),	/* LighNVM qemu device */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
	{ PCI_DEVICE(0x1d1d, 0x2807),	/* CNEX WL */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
W
Wei Xu 已提交
3034 3035
	{ PCI_DEVICE(0x1d1d, 0x2601),	/* CNEX Granby */
		.driver_data = NVME_QUIRK_LIGHTNVM, },
M
Matthew Wilcox 已提交
3036
	{ PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
3037
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
3038
	{ PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
M
Matthew Wilcox 已提交
3039 3040 3041 3042 3043 3044 3045 3046
	{ 0, }
};
MODULE_DEVICE_TABLE(pci, nvme_id_table);

static struct pci_driver nvme_driver = {
	.name		= "nvme",
	.id_table	= nvme_id_table,
	.probe		= nvme_probe,
3047
	.remove		= nvme_remove,
3048
	.shutdown	= nvme_shutdown,
3049
#ifdef CONFIG_PM_SLEEP
3050 3051 3052
	.driver		= {
		.pm	= &nvme_dev_pm_ops,
	},
3053
#endif
3054
	.sriov_configure = pci_sriov_configure_simple,
M
Matthew Wilcox 已提交
3055 3056 3057 3058 3059
	.err_handler	= &nvme_err_handler,
};

static int __init nvme_init(void)
{
3060 3061 3062
	BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
	BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
3063
	BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
3064
	return pci_register_driver(&nvme_driver);
M
Matthew Wilcox 已提交
3065 3066 3067 3068 3069
}

static void __exit nvme_exit(void)
{
	pci_unregister_driver(&nvme_driver);
3070
	flush_workqueue(nvme_wq);
M
Matthew Wilcox 已提交
3071 3072 3073 3074
}

MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
MODULE_LICENSE("GPL");
3075
MODULE_VERSION("1.0");
M
Matthew Wilcox 已提交
3076 3077
module_init(nvme_init);
module_exit(nvme_exit);