i915_gem_context.c 27.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75
/*
 * Copyright © 2011-2012 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Ben Widawsky <ben@bwidawsk.net>
 *
 */

/*
 * This file implements HW context support. On gen5+ a HW context consists of an
 * opaque GPU object which is referenced at times of context saves and restores.
 * With RC6 enabled, the context is also referenced as the GPU enters and exists
 * from RC6 (GPU has it's own internal power context, except on gen5). Though
 * something like a context does exist for the media ring, the code only
 * supports contexts for the render ring.
 *
 * In software, there is a distinction between contexts created by the user,
 * and the default HW context. The default HW context is used by GPU clients
 * that do not request setup of their own hardware context. The default
 * context's state is never restored to help prevent programming errors. This
 * would happen if a client ran and piggy-backed off another clients GPU state.
 * The default context only exists to give the GPU some offset to load as the
 * current to invoke a save of the context we actually care about. In fact, the
 * code could likely be constructed, albeit in a more complicated fashion, to
 * never use the default context, though that limits the driver's ability to
 * swap out, and/or destroy other contexts.
 *
 * All other contexts are created as a request by the GPU client. These contexts
 * store GPU state, and thus allow GPU clients to not re-emit state (and
 * potentially query certain state) at any time. The kernel driver makes
 * certain that the appropriate commands are inserted.
 *
 * The context life cycle is semi-complicated in that context BOs may live
 * longer than the context itself because of the way the hardware, and object
 * tracking works. Below is a very crude representation of the state machine
 * describing the context life.
 *                                         refcount     pincount     active
 * S0: initial state                          0            0           0
 * S1: context created                        1            0           0
 * S2: context is currently running           2            1           X
 * S3: GPU referenced, but not current        2            0           1
 * S4: context is current, but destroyed      1            1           0
 * S5: like S3, but destroyed                 1            0           1
 *
 * The most common (but not all) transitions:
 * S0->S1: client creates a context
 * S1->S2: client submits execbuf with context
 * S2->S3: other clients submits execbuf with context
 * S3->S1: context object was retired
 * S3->S2: clients submits another execbuf
 * S2->S4: context destroy called with current context
 * S3->S5->S0: destroy path
 * S4->S5->S0: destroy path on current context
 *
 * There are two confusing terms used above:
 *  The "current context" means the context which is currently running on the
D
Damien Lespiau 已提交
76
 *  GPU. The GPU has loaded its state already and has stored away the gtt
77 78 79 80 81 82 83 84 85 86 87
 *  offset of the BO. The GPU is not actively referencing the data at this
 *  offset, but it will on the next context switch. The only way to avoid this
 *  is to do a GPU reset.
 *
 *  An "active context' is one which was previously the "current context" and is
 *  on the active list waiting for the next context switch to occur. Until this
 *  happens, the object must remain at the same gtt offset. It is therefore
 *  possible to destroy a context, but it is still active.
 *
 */

88 89
#include <drm/drmP.h>
#include <drm/i915_drm.h>
90
#include "i915_drv.h"
91
#include "i915_trace.h"
92

93 94 95 96
/* This is a HW constraint. The value below is the largest known requirement
 * I've seen in a spec to date, and that was a workaround for a non-shipping
 * part. It should be safe to decrease this, but it's more future proof as is.
 */
B
Ben Widawsky 已提交
97 98
#define GEN6_CONTEXT_ALIGN (64<<10)
#define GEN7_CONTEXT_ALIGN 4096
99

B
Ben Widawsky 已提交
100 101 102 103 104 105 106 107
static size_t get_context_alignment(struct drm_device *dev)
{
	if (IS_GEN6(dev))
		return GEN6_CONTEXT_ALIGN;

	return GEN7_CONTEXT_ALIGN;
}

108 109 110 111 112 113 114 115 116 117 118 119
static int get_context_size(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
	u32 reg;

	switch (INTEL_INFO(dev)->gen) {
	case 6:
		reg = I915_READ(CXT_SIZE);
		ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
		break;
	case 7:
B
Ben Widawsky 已提交
120
		reg = I915_READ(GEN7_CXT_SIZE);
B
Ben Widawsky 已提交
121
		if (IS_HASWELL(dev))
122
			ret = HSW_CXT_TOTAL_SIZE;
B
Ben Widawsky 已提交
123 124
		else
			ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
125
		break;
B
Ben Widawsky 已提交
126 127 128
	case 8:
		ret = GEN8_CXT_TOTAL_SIZE;
		break;
129 130 131 132 133 134 135
	default:
		BUG();
	}

	return ret;
}

136
void i915_gem_context_free(struct kref *ctx_ref)
137
{
138
	struct intel_context *ctx = container_of(ctx_ref,
139
						 typeof(*ctx), ref);
140

141 142
	trace_i915_context_free(ctx);

143
	if (i915.enable_execlists)
144
		intel_lr_context_free(ctx);
B
Ben Widawsky 已提交
145

146 147
	i915_ppgtt_put(ctx->ppgtt);

148 149
	if (ctx->legacy_hw_ctx.rcs_state)
		drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
B
Ben Widawsky 已提交
150
	list_del(&ctx->link);
151 152 153
	kfree(ctx);
}

154
struct drm_i915_gem_object *
155 156 157 158 159
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
{
	struct drm_i915_gem_object *obj;
	int ret;

160 161 162
	obj = i915_gem_object_create_stolen(dev, size);
	if (obj == NULL)
		obj = i915_gem_alloc_object(dev, size);
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
	if (obj == NULL)
		return ERR_PTR(-ENOMEM);

	/*
	 * Try to make the context utilize L3 as well as LLC.
	 *
	 * On VLV we don't have L3 controls in the PTEs so we
	 * shouldn't touch the cache level, especially as that
	 * would make the object snooped which might have a
	 * negative performance impact.
	 */
	if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) {
		ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
		/* Failure shouldn't ever happen this early */
		if (WARN_ON(ret)) {
			drm_gem_object_unreference(&obj->base);
			return ERR_PTR(ret);
		}
	}

	return obj;
}

186
static struct intel_context *
187
__create_hw_context(struct drm_device *dev,
188
		    struct drm_i915_file_private *file_priv)
189 190
{
	struct drm_i915_private *dev_priv = dev->dev_private;
191
	struct intel_context *ctx;
T
Tejun Heo 已提交
192
	int ret;
193

194
	ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
195 196
	if (ctx == NULL)
		return ERR_PTR(-ENOMEM);
197

198
	kref_init(&ctx->ref);
199
	list_add_tail(&ctx->link, &dev_priv->context_list);
200

201
	if (dev_priv->hw_context_size) {
202 203 204 205
		struct drm_i915_gem_object *obj =
				i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
		if (IS_ERR(obj)) {
			ret = PTR_ERR(obj);
206
			goto err_out;
207
		}
208
		ctx->legacy_hw_ctx.rcs_state = obj;
209
	}
210 211

	/* Default context will never have a file_priv */
212 213
	if (file_priv != NULL) {
		ret = idr_alloc(&file_priv->context_idr, ctx,
214
				DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
215 216 217
		if (ret < 0)
			goto err_out;
	} else
218
		ret = DEFAULT_CONTEXT_HANDLE;
219 220

	ctx->file_priv = file_priv;
221
	ctx->user_handle = ret;
222 223 224 225
	/* NB: Mark all slices as needing a remap so that when the context first
	 * loads it will restore whatever remap state already exists. If there
	 * is no remap info, it will be a NOP. */
	ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1;
226

227 228
	ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;

229
	return ctx;
230 231

err_out:
232
	i915_gem_context_unreference(ctx);
233
	return ERR_PTR(ret);
234 235
}

236 237 238 239 240
/**
 * The default context needs to exist per ring that uses contexts. It stores the
 * context state of the GPU for applications that don't utilize HW contexts, as
 * well as an idle case.
 */
241
static struct intel_context *
242
i915_gem_create_context(struct drm_device *dev,
243
			struct drm_i915_file_private *file_priv)
244
{
245
	const bool is_global_default_ctx = file_priv == NULL;
246
	struct intel_context *ctx;
247
	int ret = 0;
248

B
Ben Widawsky 已提交
249
	BUG_ON(!mutex_is_locked(&dev->struct_mutex));
250

251
	ctx = __create_hw_context(dev, file_priv);
252
	if (IS_ERR(ctx))
253
		return ctx;
254

255
	if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
256 257 258 259 260 261 262
		/* We may need to do things with the shrinker which
		 * require us to immediately switch back to the default
		 * context. This can cause a problem as pinning the
		 * default context also requires GTT space which may not
		 * be available. To avoid this we always pin the default
		 * context.
		 */
263
		ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
264
					    get_context_alignment(dev), 0);
265 266 267 268 269 270
		if (ret) {
			DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
			goto err_destroy;
		}
	}

271
	if (USES_FULL_PPGTT(dev)) {
272
		struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
273 274

		if (IS_ERR_OR_NULL(ppgtt)) {
275 276
			DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
					 PTR_ERR(ppgtt));
277
			ret = PTR_ERR(ppgtt);
278
			goto err_unpin;
279 280 281 282
		}

		ctx->ppgtt = ppgtt;
	}
283

284 285
	trace_i915_context_create(ctx);

286
	return ctx;
287

288
err_unpin:
289 290
	if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
		i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
291
err_destroy:
292
	i915_gem_context_unreference(ctx);
293
	return ERR_PTR(ret);
294 295
}

296 297 298 299 300
void i915_gem_context_reset(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

301 302 303 304 305 306 307
	if (i915.enable_execlists) {
		struct intel_context *ctx;

		list_for_each_entry(ctx, &dev_priv->context_list, link) {
			intel_lr_context_reset(dev, ctx);
		}

308
		return;
309
	}
310

311
	for (i = 0; i < I915_NUM_RINGS; i++) {
312
		struct intel_engine_cs *ring = &dev_priv->ring[i];
313
		struct intel_context *lctx = ring->last_context;
314

315 316 317
		if (lctx) {
			if (lctx->legacy_hw_ctx.rcs_state && i == RCS)
				i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state);
318

319 320
			i915_gem_context_unreference(lctx);
			ring->last_context = NULL;
321 322 323 324
		}
	}
}

325
int i915_gem_context_init(struct drm_device *dev)
326 327
{
	struct drm_i915_private *dev_priv = dev->dev_private;
328
	struct intel_context *ctx;
329
	int i;
330

331 332 333
	/* Init should only be called once per module load. Eventually the
	 * restriction on the context_disabled check can be loosened. */
	if (WARN_ON(dev_priv->ring[RCS].default_context))
334
		return 0;
335

336 337 338 339 340
	if (i915.enable_execlists) {
		/* NB: intentionally left blank. We will allocate our own
		 * backing objects as we need them, thank you very much */
		dev_priv->hw_context_size = 0;
	} else if (HAS_HW_CONTEXTS(dev)) {
341 342 343 344 345 346
		dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
		if (dev_priv->hw_context_size > (1<<20)) {
			DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
					 dev_priv->hw_context_size);
			dev_priv->hw_context_size = 0;
		}
347 348
	}

349
	ctx = i915_gem_create_context(dev, NULL);
350 351 352 353
	if (IS_ERR(ctx)) {
		DRM_ERROR("Failed to create default global context (error %ld)\n",
			  PTR_ERR(ctx));
		return PTR_ERR(ctx);
354 355
	}

356 357 358 359 360 361
	for (i = 0; i < I915_NUM_RINGS; i++) {
		struct intel_engine_cs *ring = &dev_priv->ring[i];

		/* NB: RCS will hold a ref for all rings */
		ring->default_context = ctx;
	}
362

363 364 365
	DRM_DEBUG_DRIVER("%s context support initialized\n",
			i915.enable_execlists ? "LR" :
			dev_priv->hw_context_size ? "HW" : "fake");
366
	return 0;
367 368 369 370 371
}

void i915_gem_context_fini(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
372
	struct intel_context *dctx = dev_priv->ring[RCS].default_context;
373
	int i;
374

375
	if (dctx->legacy_hw_ctx.rcs_state) {
376 377 378 379 380 381 382 383 384 385 386 387 388 389
		/* The only known way to stop the gpu from accessing the hw context is
		 * to reset it. Do this as the very last operation to avoid confusing
		 * other code, leading to spurious errors. */
		intel_gpu_reset(dev);

		/* When default context is created and switched to, base object refcount
		 * will be 2 (+1 from object creation and +1 from do_switch()).
		 * i915_gem_context_fini() will be called after gpu_idle() has switched
		 * to default context. So we need to unreference the base object once
		 * to offset the do_switch part, so that i915_gem_context_unreference()
		 * can then free the base object correctly. */
		WARN_ON(!dev_priv->ring[RCS].last_context);
		if (dev_priv->ring[RCS].last_context == dctx) {
			/* Fake switch to NULL context */
390 391
			WARN_ON(dctx->legacy_hw_ctx.rcs_state->active);
			i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
392 393 394
			i915_gem_context_unreference(dctx);
			dev_priv->ring[RCS].last_context = NULL;
		}
395

396
		i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
397 398 399
	}

	for (i = 0; i < I915_NUM_RINGS; i++) {
400
		struct intel_engine_cs *ring = &dev_priv->ring[i];
401 402 403 404 405

		if (ring->last_context)
			i915_gem_context_unreference(ring->last_context);

		ring->default_context = NULL;
406
		ring->last_context = NULL;
B
Ben Widawsky 已提交
407 408
	}

409
	i915_gem_context_unreference(dctx);
410 411
}

412
int i915_gem_context_enable(struct drm_i915_gem_request *req)
413
{
414
	struct intel_engine_cs *ring = req->ring;
415
	int ret;
416

417
	if (i915.enable_execlists) {
418 419
		if (ring->init_context == NULL)
			return 0;
420

421
		ret = ring->init_context(req);
422
	} else
423
		ret = i915_switch_context(req);
424 425 426 427 428

	if (ret) {
		DRM_ERROR("ring init context: %d\n", ret);
		return ret;
	}
429 430 431 432

	return 0;
}

433 434
static int context_idr_cleanup(int id, void *p, void *data)
{
435
	struct intel_context *ctx = p;
436

437
	i915_gem_context_unreference(ctx);
438
	return 0;
439 440
}

441 442 443
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
444
	struct intel_context *ctx;
445 446 447

	idr_init(&file_priv->context_idr);

448
	mutex_lock(&dev->struct_mutex);
449
	ctx = i915_gem_create_context(dev, file_priv);
450 451
	mutex_unlock(&dev->struct_mutex);

452
	if (IS_ERR(ctx)) {
453
		idr_destroy(&file_priv->context_idr);
454
		return PTR_ERR(ctx);
455 456
	}

457 458 459
	return 0;
}

460 461
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
{
462
	struct drm_i915_file_private *file_priv = file->driver_priv;
463

464
	idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
465 466 467
	idr_destroy(&file_priv->context_idr);
}

468
struct intel_context *
469 470
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
{
471
	struct intel_context *ctx;
472

473
	ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
474 475 476 477
	if (!ctx)
		return ERR_PTR(-ENOENT);

	return ctx;
478
}
479 480

static inline int
481
mi_set_context(struct intel_engine_cs *ring,
482
	       struct intel_context *new_context,
483 484
	       u32 hw_flags)
{
485
	u32 flags = hw_flags | MI_MM_SPACE_GTT;
486 487 488 489 490 491
	const int num_rings =
		/* Use an extended w/a on ivb+ if signalling from other rings */
		i915_semaphore_is_enabled(ring->dev) ?
		hweight32(INTEL_INFO(ring->dev)->ring_mask) - 1 :
		0;
	int len, i, ret;
492

493 494 495 496 497
	/* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
	 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
	 * explicitly, so we rely on the value at ring init, stored in
	 * itlb_before_ctx_switch.
	 */
498
	if (IS_GEN6(ring->dev)) {
499
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0);
500 501 502 503
		if (ret)
			return ret;
	}

504 505 506 507
	/* These flags are for resource streamer on HSW+ */
	if (!IS_HASWELL(ring->dev) && INTEL_INFO(ring->dev)->gen < 8)
		flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);

508 509 510 511 512 513

	len = 4;
	if (INTEL_INFO(ring->dev)->gen >= 7)
		len += 2 + (num_rings ? 4*num_rings + 2 : 0);

	ret = intel_ring_begin(ring, len);
514 515 516
	if (ret)
		return ret;

517
	/* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
518
	if (INTEL_INFO(ring->dev)->gen >= 7) {
519
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
520 521 522 523 524 525 526 527 528 529 530 531 532
		if (num_rings) {
			struct intel_engine_cs *signaller;

			intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings));
			for_each_ring(signaller, to_i915(ring->dev), i) {
				if (signaller == ring)
					continue;

				intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base));
				intel_ring_emit(ring, _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
			}
		}
	}
533

534 535
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_emit(ring, MI_SET_CONTEXT);
536
	intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) |
537
			flags);
538 539 540 541
	/*
	 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
	 * WaMiSetContext_Hang:snb,ivb,vlv
	 */
542 543
	intel_ring_emit(ring, MI_NOOP);

544 545 546 547 548 549 550 551 552 553 554 555 556
	if (INTEL_INFO(ring->dev)->gen >= 7) {
		if (num_rings) {
			struct intel_engine_cs *signaller;

			intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings));
			for_each_ring(signaller, to_i915(ring->dev), i) {
				if (signaller == ring)
					continue;

				intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base));
				intel_ring_emit(ring, _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
			}
		}
557
		intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
558
	}
559

560 561 562 563 564
	intel_ring_advance(ring);

	return ret;
}

565 566 567 568
static inline bool should_skip_switch(struct intel_engine_cs *ring,
				      struct intel_context *from,
				      struct intel_context *to)
{
569 570 571
	if (to->remap_slice)
		return false;

572 573 574
	if (to->ppgtt && from == to &&
	    !(intel_ring_flag(ring) & to->ppgtt->pd_dirty_rings))
		return true;
575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596

	return false;
}

static bool
needs_pd_load_pre(struct intel_engine_cs *ring, struct intel_context *to)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!to->ppgtt)
		return false;

	if (INTEL_INFO(ring->dev)->gen < 8)
		return true;

	if (ring != &dev_priv->ring[RCS])
		return true;

	return false;
}

static bool
B
Ben Widawsky 已提交
597 598
needs_pd_load_post(struct intel_engine_cs *ring, struct intel_context *to,
		u32 hw_flags)
599 600 601 602 603 604 605 606 607 608 609 610
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

	if (!to->ppgtt)
		return false;

	if (!IS_GEN8(ring->dev))
		return false;

	if (ring != &dev_priv->ring[RCS])
		return false;

B
Ben Widawsky 已提交
611
	if (hw_flags & MI_RESTORE_INHIBIT)
612 613 614 615 616
		return true;

	return false;
}

617
static int do_switch(struct drm_i915_gem_request *req)
618
{
619 620
	struct intel_context *to = req->ctx;
	struct intel_engine_cs *ring = req->ring;
621
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
622
	struct intel_context *from = ring->last_context;
623
	u32 hw_flags = 0;
624
	bool uninitialized = false;
625
	int ret, i;
626

627
	if (from != NULL && ring == &dev_priv->ring[RCS]) {
628 629
		BUG_ON(from->legacy_hw_ctx.rcs_state == NULL);
		BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state));
630
	}
631

632
	if (should_skip_switch(ring, from, to))
633 634
		return 0;

635 636
	/* Trying to pin first makes error handling easier. */
	if (ring == &dev_priv->ring[RCS]) {
637
		ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
638
					    get_context_alignment(ring->dev), 0);
639 640
		if (ret)
			return ret;
641 642
	}

643 644 645 646 647 648 649
	/*
	 * Pin can switch back to the default context if we end up calling into
	 * evict_everything - as a last ditch gtt defrag effort that also
	 * switches to the default context. Hence we need to reload from here.
	 */
	from = ring->last_context;

650 651 652 653 654
	if (needs_pd_load_pre(ring, to)) {
		/* Older GENs and non render rings still want the load first,
		 * "PP_DCLV followed by PP_DIR_BASE register through Load
		 * Register Immediate commands in Ring Buffer before submitting
		 * a context."*/
655
		trace_switch_mm(ring, to);
656
		ret = to->ppgtt->switch_mm(to->ppgtt, ring);
657 658
		if (ret)
			goto unpin_out;
659 660

		/* Doing a PD load always reloads the page dirs */
661
		to->ppgtt->pd_dirty_rings &= ~intel_ring_flag(ring);
662 663 664 665 666 667 668 669
	}

	if (ring != &dev_priv->ring[RCS]) {
		if (from)
			i915_gem_context_unreference(from);
		goto done;
	}

670 671
	/*
	 * Clear this page out of any CPU caches for coherent swap-in/out. Note
672 673 674
	 * that thanks to write = false in this call and us not setting any gpu
	 * write domains when putting a context object onto the active list
	 * (when switching away from it), this won't block.
675 676 677
	 *
	 * XXX: We need a real interface to do this instead of trickery.
	 */
678
	ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
679 680
	if (ret)
		goto unpin_out;
681

B
Ben Widawsky 已提交
682
	if (!to->legacy_hw_ctx.initialized) {
683
		hw_flags |= MI_RESTORE_INHIBIT;
B
Ben Widawsky 已提交
684 685 686 687 688
		/* NB: If we inhibit the restore, the context is not allowed to
		 * die because future work may end up depending on valid address
		 * space. This means we must enforce that a page table load
		 * occur when this occurs. */
	} else if (to->ppgtt &&
689
		   (intel_ring_flag(ring) & to->ppgtt->pd_dirty_rings)) {
690
		hw_flags |= MI_FORCE_RESTORE;
691 692
		to->ppgtt->pd_dirty_rings &= ~intel_ring_flag(ring);
	}
693

B
Ben Widawsky 已提交
694 695
	/* We should never emit switch_mm more than once */
	WARN_ON(needs_pd_load_pre(ring, to) &&
696
		needs_pd_load_post(ring, to, hw_flags));
B
Ben Widawsky 已提交
697

698
	ret = mi_set_context(ring, to, hw_flags);
699 700
	if (ret)
		goto unpin_out;
701

B
Ben Widawsky 已提交
702 703 704 705
	/* GEN8 does *not* require an explicit reload if the PDPs have been
	 * setup, and we do not wish to move them.
	 */
	if (needs_pd_load_post(ring, to, hw_flags)) {
706 707 708 709 710 711 712 713 714 715 716 717 718
		trace_switch_mm(ring, to);
		ret = to->ppgtt->switch_mm(to->ppgtt, ring);
		/* The hardware context switch is emitted, but we haven't
		 * actually changed the state - so it's probably safe to bail
		 * here. Still, let the user know something dangerous has
		 * happened.
		 */
		if (ret) {
			DRM_ERROR("Failed to change address space on context switch\n");
			goto unpin_out;
		}
	}

719 720 721 722 723 724 725 726 727 728 729 730
	for (i = 0; i < MAX_L3_SLICES; i++) {
		if (!(to->remap_slice & (1<<i)))
			continue;

		ret = i915_gem_l3_remap(ring, i);
		/* If it failed, try again next round */
		if (ret)
			DRM_DEBUG_DRIVER("L3 remapping failed\n");
		else
			to->remap_slice &= ~(1<<i);
	}

731 732 733 734 735 736
	/* The backing object for the context is done after switching to the
	 * *next* context. Therefore we cannot retire the previous context until
	 * the next context has already started running. In fact, the below code
	 * is a bit suboptimal because the retiring can occur simply after the
	 * MI_SET_CONTEXT instead of when the next seqno has completed.
	 */
737
	if (from != NULL) {
738 739
		from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
		i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring);
740 741 742 743 744 745 746
		/* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
		 * whole damn pipeline, we don't need to explicitly mark the
		 * object dirty. The only exception is that the context must be
		 * correct in case the object gets swapped out. Ideally we'd be
		 * able to defer doing this until we know the object would be
		 * swapped, but there is no way to do that yet.
		 */
747
		from->legacy_hw_ctx.rcs_state->dirty = 1;
748

749
		/* obj is kept alive until the next request by its active ref */
750
		i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
751
		i915_gem_context_unreference(from);
752 753
	}

B
Ben Widawsky 已提交
754
	uninitialized = !to->legacy_hw_ctx.initialized;
755
	to->legacy_hw_ctx.initialized = true;
756

757
done:
758 759
	i915_gem_context_reference(to);
	ring->last_context = to;
760

761
	if (uninitialized) {
762
		if (ring->init_context) {
763
			ret = ring->init_context(req);
764 765 766
			if (ret)
				DRM_ERROR("ring init context: %d\n", ret);
		}
767 768
	}

769
	return 0;
770 771 772

unpin_out:
	if (ring->id == RCS)
773
		i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
774
	return ret;
775 776 777 778
}

/**
 * i915_switch_context() - perform a GPU context switch.
779
 * @req: request for which we'll execute the context switch
780 781 782
 *
 * The context life cycle is simple. The context refcount is incremented and
 * decremented by 1 and create and destroy. If the context is in use by the GPU,
783
 * it will have a refcount > 1. This allows us to destroy the context abstract
784
 * object while letting the normal object tracking destroy the backing BO.
785 786 787 788
 *
 * This function should not be used in execlists mode.  Instead the context is
 * switched by writing to the ELSP and requests keep a reference to their
 * context.
789
 */
790
int i915_switch_context(struct drm_i915_gem_request *req)
791
{
792
	struct intel_engine_cs *ring = req->ring;
793 794
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

795
	WARN_ON(i915.enable_execlists);
796 797
	WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));

798 799 800
	if (req->ctx->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */
		if (req->ctx != ring->last_context) {
			i915_gem_context_reference(req->ctx);
801 802
			if (ring->last_context)
				i915_gem_context_unreference(ring->last_context);
803
			ring->last_context = req->ctx;
804
		}
805
		return 0;
806
	}
807

808
	return do_switch(req);
809
}
810

811
static bool contexts_enabled(struct drm_device *dev)
812
{
813
	return i915.enable_execlists || to_i915(dev)->hw_context_size;
814 815
}

816 817 818 819 820
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file)
{
	struct drm_i915_gem_context_create *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
821
	struct intel_context *ctx;
822 823
	int ret;

824
	if (!contexts_enabled(dev))
825 826
		return -ENODEV;

827 828 829 830
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

831
	ctx = i915_gem_create_context(dev, file_priv);
832
	mutex_unlock(&dev->struct_mutex);
833 834
	if (IS_ERR(ctx))
		return PTR_ERR(ctx);
835

836
	args->ctx_id = ctx->user_handle;
837 838
	DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);

839
	return 0;
840 841 842 843 844 845 846
}

int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file)
{
	struct drm_i915_gem_context_destroy *args = data;
	struct drm_i915_file_private *file_priv = file->driver_priv;
847
	struct intel_context *ctx;
848 849
	int ret;

850
	if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
851
		return -ENOENT;
852

853 854 855 856 857
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	ctx = i915_gem_context_get(file_priv, args->ctx_id);
858
	if (IS_ERR(ctx)) {
859
		mutex_unlock(&dev->struct_mutex);
860
		return PTR_ERR(ctx);
861 862
	}

863
	idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
864
	i915_gem_context_unreference(ctx);
865 866 867 868 869
	mutex_unlock(&dev->struct_mutex);

	DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
	return 0;
}
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893

int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
	struct intel_context *ctx;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	ctx = i915_gem_context_get(file_priv, args->ctx_id);
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	args->size = 0;
	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
		args->value = ctx->hang_stats.ban_period_seconds;
		break;
894 895 896
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
		break;
897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}

int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file)
{
	struct drm_i915_file_private *file_priv = file->driver_priv;
	struct drm_i915_gem_context_param *args = data;
	struct intel_context *ctx;
	int ret;

	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

	ctx = i915_gem_context_get(file_priv, args->ctx_id);
	if (IS_ERR(ctx)) {
		mutex_unlock(&dev->struct_mutex);
		return PTR_ERR(ctx);
	}

	switch (args->param) {
	case I915_CONTEXT_PARAM_BAN_PERIOD:
		if (args->size)
			ret = -EINVAL;
		else if (args->value < ctx->hang_stats.ban_period_seconds &&
			 !capable(CAP_SYS_ADMIN))
			ret = -EPERM;
		else
			ctx->hang_stats.ban_period_seconds = args->value;
		break;
934 935 936 937 938 939 940 941
	case I915_CONTEXT_PARAM_NO_ZEROMAP:
		if (args->size) {
			ret = -EINVAL;
		} else {
			ctx->flags &= ~CONTEXT_NO_ZEROMAP;
			ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
		}
		break;
942 943 944 945 946 947 948 949
	default:
		ret = -EINVAL;
		break;
	}
	mutex_unlock(&dev->struct_mutex);

	return ret;
}