Kconfig 33.7 KB
Newer Older
1 2 3 4
config SYMBOL_PREFIX
	string
	default "_"

B
Bryan Wu 已提交
5
config MMU
6
	def_bool n
B
Bryan Wu 已提交
7 8

config FPU
9
	def_bool n
B
Bryan Wu 已提交
10 11

config RWSEM_GENERIC_SPINLOCK
12
	def_bool y
B
Bryan Wu 已提交
13 14

config RWSEM_XCHGADD_ALGORITHM
15
	def_bool n
B
Bryan Wu 已提交
16 17

config BLACKFIN
18
	def_bool y
19
	select HAVE_ARCH_KGDB
20
	select HAVE_ARCH_TRACEHOOK
21 22
	select HAVE_DYNAMIC_FTRACE
	select HAVE_FTRACE_MCOUNT_RECORD
23
	select HAVE_FUNCTION_GRAPH_TRACER
24
	select HAVE_FUNCTION_TRACER
25
	select HAVE_FUNCTION_TRACE_MCOUNT_TEST
S
Sam Ravnborg 已提交
26
	select HAVE_IDE
27
	select HAVE_IRQ_WORK
B
Barry Song 已提交
28 29 30
	select HAVE_KERNEL_GZIP if RAMKERNEL
	select HAVE_KERNEL_BZIP2 if RAMKERNEL
	select HAVE_KERNEL_LZMA if RAMKERNEL
31
	select HAVE_KERNEL_LZO if RAMKERNEL
M
Mathieu Desnoyers 已提交
32
	select HAVE_OPROFILE
33
	select HAVE_PERF_EVENTS
34
	select ARCH_HAVE_CUSTOM_GPIO_H
35
	select ARCH_WANT_OPTIONAL_GPIOLIB
36
	select ARCH_WANT_IPC_PARSE_VERSION
37
	select HAVE_GENERIC_HARDIRQS
38
	select GENERIC_ATOMIC64
39 40
	select GENERIC_IRQ_PROBE
	select IRQ_PER_CPU if SMP
41
	select USE_GENERIC_SMP_HELPERS if SMP
42
	select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
43
	select GENERIC_SMP_IDLE_THREAD
44
	select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
B
Bryan Wu 已提交
45

46 47 48
config GENERIC_CSUM
	def_bool y

49 50 51 52
config GENERIC_BUG
	def_bool y
	depends on BUG

53
config ZONE_DMA
54
	def_bool y
55

56
config GENERIC_GPIO
57
	def_bool y
B
Bryan Wu 已提交
58 59 60 61 62 63

config FORCE_MAX_ZONEORDER
	int
	default "14"

config GENERIC_CALIBRATE_DELAY
64
	def_bool y
B
Bryan Wu 已提交
65

66 67 68
config LOCKDEP_SUPPORT
	def_bool y

69 70 71
config STACKTRACE_SUPPORT
	def_bool y

72 73
config TRACE_IRQFLAGS_SUPPORT
	def_bool y
B
Bryan Wu 已提交
74 75

source "init/Kconfig"
76

B
Bryan Wu 已提交
77 78
source "kernel/Kconfig.preempt"

79 80
source "kernel/Kconfig.freezer"

B
Bryan Wu 已提交
81 82 83 84 85 86 87 88
menu "Blackfin Processor Options"

comment "Processor and Board Settings"

choice
	prompt "CPU"
	default BF533

89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
config BF512
	bool "BF512"
	help
	  BF512 Processor Support.

config BF514
	bool "BF514"
	help
	  BF514 Processor Support.

config BF516
	bool "BF516"
	help
	  BF516 Processor Support.

config BF518
	bool "BF518"
	help
	  BF518 Processor Support.

109 110 111 112 113
config BF522
	bool "BF522"
	help
	  BF522 Processor Support.

114 115 116 117 118 119 120 121 122 123
config BF523
	bool "BF523"
	help
	  BF523 Processor Support.

config BF524
	bool "BF524"
	help
	  BF524 Processor Support.

124 125 126 127 128
config BF525
	bool "BF525"
	help
	  BF525 Processor Support.

129 130 131 132 133
config BF526
	bool "BF526"
	help
	  BF526 Processor Support.

134 135 136 137 138
config BF527
	bool "BF527"
	help
	  BF527 Processor Support.

B
Bryan Wu 已提交
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
config BF531
	bool "BF531"
	help
	  BF531 Processor Support.

config BF532
	bool "BF532"
	help
	  BF532 Processor Support.

config BF533
	bool "BF533"
	help
	  BF533 Processor Support.

config BF534
	bool "BF534"
	help
	  BF534 Processor Support.

config BF536
	bool "BF536"
	help
	  BF536 Processor Support.

config BF537
	bool "BF537"
	help
	  BF537 Processor Support.

169 170 171 172 173 174 175 176 177 178
config BF538
	bool "BF538"
	help
	  BF538 Processor Support.

config BF539
	bool "BF539"
	help
	  BF539 Processor Support.

179
config BF542_std
180 181 182 183
	bool "BF542"
	help
	  BF542 Processor Support.

184 185 186 187 188
config BF542M
	bool "BF542m"
	help
	  BF542 Processor Support.

189
config BF544_std
190 191 192 193
	bool "BF544"
	help
	  BF544 Processor Support.

194 195 196 197 198
config BF544M
	bool "BF544m"
	help
	  BF544 Processor Support.

199
config BF547_std
200 201 202 203
	bool "BF547"
	help
	  BF547 Processor Support.

204 205 206 207 208
config BF547M
	bool "BF547m"
	help
	  BF547 Processor Support.

209
config BF548_std
210 211 212 213
	bool "BF548"
	help
	  BF548 Processor Support.

214 215 216 217 218
config BF548M
	bool "BF548m"
	help
	  BF548 Processor Support.

219
config BF549_std
220 221 222 223
	bool "BF549"
	help
	  BF549 Processor Support.

224 225 226 227 228
config BF549M
	bool "BF549m"
	help
	  BF549 Processor Support.

B
Bryan Wu 已提交
229 230 231
config BF561
	bool "BF561"
	help
232
	  BF561 Processor Support.
B
Bryan Wu 已提交
233

234 235 236 237 238 239
config BF609
	bool "BF609"
	select CLKDEV_LOOKUP
	help
	  BF609 Processor Support.

B
Bryan Wu 已提交
240 241
endchoice

242 243
config SMP
	depends on BF561
244
	select TICKSOURCE_CORETMR
245 246 247 248 249 250 251 252 253 254 255 256 257
	bool "Symmetric multi-processing support"
	---help---
	  This enables support for systems with more than one CPU,
	  like the dual core BF561. If you have a system with only one
	  CPU, say N. If you have a system with more than one CPU, say Y.

	  If you don't know what to do here, say N.

config NR_CPUS
	int
	depends on SMP
	default 2 if BF561

258 259 260 261 262
config HOTPLUG_CPU
	bool "Support for hot-pluggable CPUs"
	depends on SMP && HOTPLUG
	default y

263 264
config BF_REV_MIN
	int
265
	default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
266
	default 2 if (BF537 || BF536 || BF534)
267
	default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
268
	default 4 if (BF538 || BF539)
269 270 271

config BF_REV_MAX
	int
272
	default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
273
	default 3 if (BF537 || BF536 || BF534 || BF54xM)
274
	default 5 if (BF561 || BF538 || BF539)
275 276
	default 6 if (BF533 || BF532 || BF531)

B
Bryan Wu 已提交
277 278
choice
	prompt "Silicon Rev"
279
	default BF_REV_0_0 if (BF51x || BF52x || BF60x)
280
	default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
281
	default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
282 283 284

config BF_REV_0_0
	bool "0.0"
285
	depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
286 287

config BF_REV_0_1
288
	bool "0.1"
289
	depends on (BF51x || BF52x || (BF54x && !BF54xM))
B
Bryan Wu 已提交
290 291 292

config BF_REV_0_2
	bool "0.2"
293
	depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
B
Bryan Wu 已提交
294 295 296

config BF_REV_0_3
	bool "0.3"
297
	depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
B
Bryan Wu 已提交
298 299 300

config BF_REV_0_4
	bool "0.4"
301
	depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
B
Bryan Wu 已提交
302 303 304

config BF_REV_0_5
	bool "0.5"
305
	depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
B
Bryan Wu 已提交
306

307 308 309 310
config BF_REV_0_6
	bool "0.6"
	depends on (BF533 || BF532 || BF531)

311 312 313 314 315 316
config BF_REV_ANY
	bool "any"

config BF_REV_NONE
	bool "none"

B
Bryan Wu 已提交
317 318
endchoice

319 320 321 322 323
config BF53x
	bool
	depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
	default y

B
Bryan Wu 已提交
324 325 326 327 328 329 330 331
config MEM_MT48LC64M4A2FB_7E
	bool
	depends on (BFIN533_STAMP)
	default y

config MEM_MT48LC16M16A2TG_75
	bool
	depends on (BFIN533_EZKIT || BFIN561_EZKIT \
332 333 334
		|| BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
		|| BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
		|| BFIN527_BLUETECHNIX_CM)
B
Bryan Wu 已提交
335 336 337 338
	default y

config MEM_MT48LC32M8A2_75
	bool
339
	depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
B
Bryan Wu 已提交
340 341 342 343 344 345 346
	default y

config MEM_MT48LC8M32B2B5_7
	bool
	depends on (BFIN561_BLUETECHNIX_CM)
	default y

347 348
config MEM_MT48LC32M16A2TG_75
	bool
349
	depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
350 351
	default y

352 353 354 355 356
config MEM_MT48H32M16LFCJ_75
	bool
	depends on (BFIN526_EZBRD)
	default y

B
Bob Liu 已提交
357 358 359 360 361
config MEM_MT47H64M16
	bool
	depends on (BFIN609_EZKIT)
	default y

362
source "arch/blackfin/mach-bf518/Kconfig"
363
source "arch/blackfin/mach-bf527/Kconfig"
B
Bryan Wu 已提交
364 365 366
source "arch/blackfin/mach-bf533/Kconfig"
source "arch/blackfin/mach-bf561/Kconfig"
source "arch/blackfin/mach-bf537/Kconfig"
367
source "arch/blackfin/mach-bf538/Kconfig"
368
source "arch/blackfin/mach-bf548/Kconfig"
369
source "arch/blackfin/mach-bf609/Kconfig"
B
Bryan Wu 已提交
370 371 372 373 374 375 376 377 378 379 380 381 382 383 384

menu "Board customizations"

config CMDLINE_BOOL
	bool "Default bootloader kernel arguments"

config CMDLINE
	string "Initial kernel command string"
	depends on CMDLINE_BOOL
	default "console=ttyBF0,57600"
	help
	  If you don't have a boot loader capable of passing a command line string
	  to the kernel, you may specify one here. As a minimum, you should specify
	  the memory size and the root device (e.g., mem=8M, root=/dev/nfs).

385 386 387 388 389 390 391 392 393 394 395 396 397 398
config BOOT_LOAD
	hex "Kernel load address for booting"
	default "0x1000"
	range 0x1000 0x20000000
	help
	  This option allows you to set the load address of the kernel.
	  This can be useful if you are on a board which has a small amount
	  of memory or you wish to reserve some memory at the beginning of
	  the address space.

	  Note that you need to keep this value above 4k (0x1000) as this
	  memory region is used to capture NULL pointer references as well
	  as some core kernel functions.

399 400 401 402 403 404
config PHY_RAM_BASE_ADDRESS
	hex "Physical RAM Base"
	default 0x0
	help
	  set BF609 FPGA physical SRAM base address

405 406
config ROM_BASE
	hex "Kernel ROM Base"
407
	depends on ROMKERNEL
B
Barry Song 已提交
408
	default "0x20040040"
409
	range 0x20000000 0x20400000 if !(BF54x || BF561 || BF60x)
410
	range 0x20000000 0x30000000 if (BF54x || BF561)
411
	range 0xB0000000 0xC0000000 if (BF60x)
412
	help
B
Barry Song 已提交
413 414 415 416 417 418 419 420
	  Make sure your ROM base does not include any file-header
	  information that is prepended to the kernel.

	  For example, the bootable U-Boot format (created with
	  mkimage) has a 64 byte header (0x40).  So while the image
	  you write to flash might start at say 0x20080000, you have
	  to add 0x40 to get the kernel's ROM base as it will come
	  after the header.
421

422
comment "Clock/PLL Setup"
B
Bryan Wu 已提交
423 424

config CLKIN_HZ
425
	int "Frequency of the crystal on the board in Hz"
426
	default "10000000" if BFIN532_IP0X
B
Bryan Wu 已提交
427
	default "11059200" if BFIN533_STAMP
428 429
	default "24576000" if PNAV10
	default "25000000" # most people use this
B
Bryan Wu 已提交
430 431
	default "27000000" if BFIN533_EZKIT
	default "30000000" if BFIN561_EZKIT
432
	default "24000000" if BFIN527_AD7160EVAL
B
Bryan Wu 已提交
433 434
	help
	  The frequency of CLKIN crystal oscillator on the board in Hz.
435 436
	  Warning: This value should match the crystal on the board. Otherwise,
	  peripherals won't work properly.
B
Bryan Wu 已提交
437

438 439 440 441 442 443 444 445 446 447
config BFIN_KERNEL_CLOCK
	bool "Re-program Clocks while Kernel boots?"
	default n
	help
	  This option decides if kernel clocks are re-programed from the
	  bootloader settings. If the clocks are not set, the SDRAM settings
	  are also not changed, and the Bootloader does 100% of the hardware
	  configuration.

config PLL_BYPASS
448
	bool "Bypass PLL"
449
	depends on BFIN_KERNEL_CLOCK && (!BF60x)
450
	default n
451 452 453 454 455 456 457 458 459 460 461 462 463 464

config CLKIN_HALF
	bool "Half Clock In"
	depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
	default n
	help
	  If this is set the clock will be divided by 2, before it goes to the PLL.

config VCO_MULT
	int "VCO Multiplier"
	depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
	range 1 64
	default "22" if BFIN533_EZKIT
	default "45" if BFIN533_STAMP
465
	default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
466
	default "22" if BFIN533_BLUETECHNIX_CM
467
	default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
468
	default "20" if (BFIN561_EZKIT || BF609)
469
	default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
470
	default "25" if BFIN527_AD7160EVAL
471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
	help
	  This controls the frequency of the on-chip PLL. This can be between 1 and 64.
	  PLL Frequency = (Crystal Frequency) * (this setting)

choice
	prompt "Core Clock Divider"
	depends on BFIN_KERNEL_CLOCK
	default CCLK_DIV_1
	help
	  This sets the frequency of the core. It can be 1, 2, 4 or 8
	  Core Frequency = (PLL frequency) / (this setting)

config CCLK_DIV_1
	bool "1"

config CCLK_DIV_2
	bool "2"

config CCLK_DIV_4
	bool "4"

config CCLK_DIV_8
	bool "8"
endchoice

config SCLK_DIV
	int "System Clock Divider"
	depends on BFIN_KERNEL_CLOCK
	range 1 15
500
	default 4
501
	help
502 503 504
	  This sets the frequency of the system clock (including SDRAM or DDR) on
	  !BF60x else it set the clock for system buses and provides the
	  source from which SCLK0 and SCLK1 are derived.
505 506 507
	  This can be between 1 and 15
	  System Clock = (PLL frequency) / (this setting)

508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
config SCLK0_DIV
	int "System Clock0 Divider"
	depends on BFIN_KERNEL_CLOCK && BF60x
	range 1 15
	default 1
	help
	  This sets the frequency of the system clock0 for PVP and all other
	  peripherals not clocked by SCLK1.
	  This can be between 1 and 15
	  System Clock0 = (System Clock) / (this setting)

config SCLK1_DIV
	int "System Clock1 Divider"
	depends on BFIN_KERNEL_CLOCK && BF60x
	range 1 15
	default 1
	help
	  This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
	  This can be between 1 and 15
	  System Clock1 = (System Clock) / (this setting)

config DCLK_DIV
	int "DDR Clock Divider"
	depends on BFIN_KERNEL_CLOCK && BF60x
	range 1 15
	default 2
	help
	  This sets the frequency of the DDR memory.
	  This can be between 1 and 15
	  DDR Clock = (PLL frequency) / (this setting)

539 540 541 542 543 544 545 546 547 548 549 550 551
choice
	prompt "DDR SDRAM Chip Type"
	depends on BFIN_KERNEL_CLOCK
	depends on BF54x
	default MEM_MT46V32M16_5B

config MEM_MT46V32M16_6T
	bool "MT46V32M16_6T"

config MEM_MT46V32M16_5B
	bool "MT46V32M16_5B"
endchoice

552 553
choice
	prompt "DDR/SDRAM Timing"
554
	depends on BFIN_KERNEL_CLOCK && !BF60x
555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606
	default BFIN_KERNEL_CLOCK_MEMINIT_CALC
	help
	  This option allows you to specify Blackfin SDRAM/DDR Timing parameters
	  The calculated SDRAM timing parameters may not be 100%
	  accurate - This option is therefore marked experimental.

config BFIN_KERNEL_CLOCK_MEMINIT_CALC
	bool "Calculate Timings (EXPERIMENTAL)"
	depends on EXPERIMENTAL

config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
	bool "Provide accurate Timings based on target SCLK"
	help
	  Please consult the Blackfin Hardware Reference Manuals as well
	  as the memory device datasheet.
	  http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
endchoice

menu "Memory Init Control"
	depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC

config MEM_DDRCTL0
	depends on BF54x
	hex "DDRCTL0"
	default 0x0

config MEM_DDRCTL1
	depends on BF54x
	hex "DDRCTL1"
	default 0x0

config MEM_DDRCTL2
	depends on BF54x
	hex "DDRCTL2"
	default 0x0

config MEM_EBIU_DDRQUE
	depends on BF54x
	hex "DDRQUE"
	default 0x0

config MEM_SDRRC
	depends on !BF54x
	hex "SDRRC"
	default 0x0

config MEM_SDGCTL
	depends on !BF54x
	hex "SDGCTL"
	default 0x0
endmenu

607 608 609 610 611
#
# Max & Min Speeds for various Chips
#
config MAX_VCO_HZ
	int
612 613 614 615
	default 400000000 if BF512
	default 400000000 if BF514
	default 400000000 if BF516
	default 400000000 if BF518
616 617
	default 400000000 if BF522
	default 600000000 if BF523
618
	default 400000000 if BF524
619
	default 600000000 if BF525
620
	default 400000000 if BF526
621 622 623 624 625 626 627
	default 600000000 if BF527
	default 400000000 if BF531
	default 400000000 if BF532
	default 750000000 if BF533
	default 500000000 if BF534
	default 400000000 if BF536
	default 600000000 if BF537
628 629
	default 533333333 if BF538
	default 533333333 if BF539
630
	default 600000000 if BF542
631
	default 533333333 if BF544
632 633
	default 600000000 if BF547
	default 600000000 if BF548
634
	default 533333333 if BF549
635
	default 600000000 if BF561
636
	default 800000000 if BF609
637 638 639 640 641 642 643

config MIN_VCO_HZ
	int
	default 50000000

config MAX_SCLK_HZ
	int
644
	default 200000000 if BF609
645
	default 133333333
646 647 648 649 650 651 652 653 654

config MIN_SCLK_HZ
	int
	default 27000000

comment "Kernel Timer/Scheduler"

source kernel/Kconfig.hz

655
config SET_GENERIC_CLOCKEVENTS
656 657
	bool "Generic clock events"
	default y
658
	select GENERIC_CLOCKEVENTS
659

660
menu "Clock event device"
661 662
	depends on GENERIC_CLOCKEVENTS
config TICKSOURCE_GPTMR0
663 664
	bool "GPTimer0"
	depends on !SMP
665 666 667
	select BFIN_GPTIMERS

config TICKSOURCE_CORETMR
668 669 670
	bool "Core timer"
	default y
endmenu
671

672
menu "Clock souce"
673
	depends on GENERIC_CLOCKEVENTS
674 675 676
config CYCLES_CLOCKSOURCE
	bool "CYCLES"
	default y
677
	depends on !BFIN_SCRATCH_REG_CYCLES
678
	depends on !SMP
679 680 681 682 683 684 685
	help
	  If you say Y here, you will enable support for using the 'cycles'
	  registers as a clock source.  Doing so means you will be unable to
	  safely write to the 'cycles' register during runtime.  You will
	  still be able to read it (such as for performance monitoring), but
	  writing the registers will most likely crash the kernel.

686
config GPTMR0_CLOCKSOURCE
687
	bool "GPTimer0"
688
	select BFIN_GPTIMERS
689
	depends on !TICKSOURCE_GPTMR0
690
endmenu
691

692
comment "Misc"
693

694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
choice
	prompt "Blackfin Exception Scratch Register"
	default BFIN_SCRATCH_REG_RETN
	help
	  Select the resource to reserve for the Exception handler:
	    - RETN: Non-Maskable Interrupt (NMI)
	    - RETE: Exception Return (JTAG/ICE)
	    - CYCLES: Performance counter

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_RETN
	bool "RETN"
	help
	  Use the RETN register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use NMI on the Blackfin while running Linux, but
	  you can debug the system with a JTAG ICE and use the
	  CYCLES performance registers.

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_RETE
	bool "RETE"
	help
	  Use the RETE register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use a JTAG ICE while debugging a Blackfin board,
	  but you can safely use the CYCLES performance registers
	  and the NMI.

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_CYCLES
	bool "CYCLES"
	help
	  Use the CYCLES register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use the CYCLES performance registers on a Blackfin
	  board at anytime, but you can debug the system with a JTAG
	  ICE and use the NMI.

	  If you are unsure, please select "RETN".

endchoice

B
Bryan Wu 已提交
740 741 742 743 744 745 746 747 748 749
endmenu


menu "Blackfin Kernel Optimizations"

comment "Memory Optimizations"

config I_ENTRY_L1
	bool "Locate interrupt entry code in L1 Memory"
	default y
750
	depends on !SMP
B
Bryan Wu 已提交
751
	help
M
Matt LaPlante 已提交
752 753
	  If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
754 755

config EXCPT_IRQ_SYSC_L1
M
Matt LaPlante 已提交
756
	bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
B
Bryan Wu 已提交
757
	default y
758
	depends on !SMP
B
Bryan Wu 已提交
759
	help
M
Matt LaPlante 已提交
760
	  If enabled, the entire ASM lowlevel exception and interrupt entry code
761
	  (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
M
Matt LaPlante 已提交
762
	  (less latency)
B
Bryan Wu 已提交
763 764 765 766

config DO_IRQ_L1
	bool "Locate frequently called do_irq dispatcher function in L1 Memory"
	default y
767
	depends on !SMP
B
Bryan Wu 已提交
768
	help
M
Matt LaPlante 已提交
769 770
	  If enabled, the frequently called do_irq dispatcher function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
771 772 773 774

config CORE_TIMER_IRQ_L1
	bool "Locate frequently called timer_interrupt() function in L1 Memory"
	default y
775
	depends on !SMP
B
Bryan Wu 已提交
776
	help
M
Matt LaPlante 已提交
777 778
	  If enabled, the frequently called timer_interrupt() function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
779 780 781 782

config IDLE_L1
	bool "Locate frequently idle function in L1 Memory"
	default y
783
	depends on !SMP
B
Bryan Wu 已提交
784
	help
M
Matt LaPlante 已提交
785 786
	  If enabled, the frequently called idle function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
787 788 789 790

config SCHEDULE_L1
	bool "Locate kernel schedule function in L1 Memory"
	default y
791
	depends on !SMP
B
Bryan Wu 已提交
792
	help
M
Matt LaPlante 已提交
793 794
	  If enabled, the frequently called kernel schedule is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
795 796 797 798

config ARITHMETIC_OPS_L1
	bool "Locate kernel owned arithmetic functions in L1 Memory"
	default y
799
	depends on !SMP
B
Bryan Wu 已提交
800
	help
M
Matt LaPlante 已提交
801 802
	  If enabled, arithmetic functions are linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
803 804 805 806

config ACCESS_OK_L1
	bool "Locate access_ok function in L1 Memory"
	default y
807
	depends on !SMP
B
Bryan Wu 已提交
808
	help
M
Matt LaPlante 已提交
809 810
	  If enabled, the access_ok function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
811 812 813 814

config MEMSET_L1
	bool "Locate memset function in L1 Memory"
	default y
815
	depends on !SMP
B
Bryan Wu 已提交
816
	help
M
Matt LaPlante 已提交
817 818
	  If enabled, the memset function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
819 820 821 822

config MEMCPY_L1
	bool "Locate memcpy function in L1 Memory"
	default y
823
	depends on !SMP
B
Bryan Wu 已提交
824
	help
M
Matt LaPlante 已提交
825 826
	  If enabled, the memcpy function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
827

828 829 830
config STRCMP_L1
	bool "locate strcmp function in L1 Memory"
	default y
831
	depends on !SMP
832 833 834 835 836 837 838
	help
	  If enabled, the strcmp function is linked
	  into L1 instruction memory (less latency).

config STRNCMP_L1
	bool "locate strncmp function in L1 Memory"
	default y
839
	depends on !SMP
840 841 842 843 844 845 846
	help
	  If enabled, the strncmp function is linked
	  into L1 instruction memory (less latency).

config STRCPY_L1
	bool "locate strcpy function in L1 Memory"
	default y
847
	depends on !SMP
848 849 850 851 852 853 854
	help
	  If enabled, the strcpy function is linked
	  into L1 instruction memory (less latency).

config STRNCPY_L1
	bool "locate strncpy function in L1 Memory"
	default y
855
	depends on !SMP
856 857 858 859
	help
	  If enabled, the strncpy function is linked
	  into L1 instruction memory (less latency).

B
Bryan Wu 已提交
860 861 862
config SYS_BFIN_SPINLOCK_L1
	bool "Locate sys_bfin_spinlock function in L1 Memory"
	default y
863
	depends on !SMP
B
Bryan Wu 已提交
864
	help
M
Matt LaPlante 已提交
865 866
	  If enabled, sys_bfin_spinlock function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
867 868 869 870

config IP_CHECKSUM_L1
	bool "Locate IP Checksum function in L1 Memory"
	default n
871
	depends on !SMP
B
Bryan Wu 已提交
872
	help
M
Matt LaPlante 已提交
873 874
	  If enabled, the IP Checksum function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
875 876 877

config CACHELINE_ALIGNED_L1
	bool "Locate cacheline_aligned data to L1 Data Memory"
878 879
	default y if !BF54x
	default n if BF54x
880
	depends on !SMP && !BF531 && !CRC32
B
Bryan Wu 已提交
881
	help
882
	  If enabled, cacheline_aligned data is linked
M
Matt LaPlante 已提交
883
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
884 885 886 887

config SYSCALL_TAB_L1
	bool "Locate Syscall Table L1 Data Memory"
	default n
888
	depends on !SMP && !BF531
B
Bryan Wu 已提交
889
	help
M
Matt LaPlante 已提交
890 891
	  If enabled, the Syscall LUT is linked
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
892 893 894 895

config CPLB_SWITCH_TAB_L1
	bool "Locate CPLB Switch Tables L1 Data Memory"
	default n
896
	depends on !SMP && !BF531
B
Bryan Wu 已提交
897
	help
M
Matt LaPlante 已提交
898 899
	  If enabled, the CPLB Switch Tables are linked
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
900

901 902
config ICACHE_FLUSH_L1
	bool "Locate icache flush funcs in L1 Inst Memory"
903 904
	default y
	help
905
	  If enabled, the Blackfin icache flushing functions are linked
906 907 908 909 910 911 912
	  into L1 instruction memory.

	  Note that this might be required to address anomalies, but
	  these functions are pretty small, so it shouldn't be too bad.
	  If you are using a processor affected by an anomaly, the build
	  system will double check for you and prevent it.

913 914 915 916 917 918 919 920
config DCACHE_FLUSH_L1
	bool "Locate dcache flush funcs in L1 Inst Memory"
	default y
	depends on !SMP
	help
	  If enabled, the Blackfin dcache flushing functions are linked
	  into L1 instruction memory.

921 922 923
config APP_STACK_L1
	bool "Support locating application stack in L1 Scratch Memory"
	default y
924
	depends on !SMP
925 926 927 928 929 930
	help
	  If enabled the application stack can be located in L1
	  scratch memory (less latency).

	  Currently only works with FLAT binaries.

931 932 933
config EXCEPTION_L1_SCRATCH
	bool "Locate exception stack in L1 Scratch Memory"
	default n
934
	depends on !SMP && !APP_STACK_L1
935 936 937 938 939 940 941
	help
	  Whenever an exception occurs, use the L1 Scratch memory for
	  stack storage.  You cannot place the stacks of FLAT binaries
	  in L1 when using this option.

	  If you don't use L1 Scratch, then you should say Y here.

942 943 944 945
comment "Speed Optimizations"
config BFIN_INS_LOWOVERHEAD
	bool "ins[bwl] low overhead, higher interrupt latency"
	default y
946
	depends on !SMP
947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969
	help
	  Reads on the Blackfin are speculative. In Blackfin terms, this means
	  they can be interrupted at any time (even after they have been issued
	  on to the external bus), and re-issued after the interrupt occurs.
	  For memory - this is not a big deal, since memory does not change if
	  it sees a read.

	  If a FIFO is sitting on the end of the read, it will see two reads,
	  when the core only sees one since the FIFO receives both the read
	  which is cancelled (and not delivered to the core) and the one which
	  is re-issued (which is delivered to the core).

	  To solve this, interrupts are turned off before reads occur to
	  I/O space. This option controls which the overhead/latency of
	  controlling interrupts during this time
	   "n" turns interrupts off every read
		(higher overhead, but lower interrupt latency)
	   "y" turns interrupts off every loop
		(low overhead, but longer interrupt latency)

	  default behavior is to leave this set to on (type "Y"). If you are experiencing
	  interrupt latency issues, it is safe and OK to turn this off.

B
Bryan Wu 已提交
970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
endmenu

choice
	prompt "Kernel executes from"
	help
	  Choose the memory type that the kernel will be running in.

config RAMKERNEL
	bool "RAM"
	help
	  The kernel will be resident in RAM when running.

config ROMKERNEL
	bool "ROM"
	help
	  The kernel will be resident in FLASH/ROM when running.

endchoice

989 990 991 992 993 994
# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
config XIP_KERNEL
	bool
	default y
	depends on ROMKERNEL

B
Bryan Wu 已提交
995 996
source "mm/Kconfig"

997 998 999 1000 1001 1002 1003 1004
config BFIN_GPTIMERS
	tristate "Enable Blackfin General Purpose Timers API"
	default n
	help
	  Enable support for the General Purpose Timers API.  If you
	  are unsure, say N.

	  To compile this driver as a module, choose M here: the module
1005
	  will be called gptimers.
1006

B
Bryan Wu 已提交
1007
choice
1008
	prompt "Uncached DMA region"
B
Bryan Wu 已提交
1009
	default DMA_UNCACHED_1M
1010 1011 1012 1013 1014 1015
config DMA_UNCACHED_32M
	bool "Enable 32M DMA region"
config DMA_UNCACHED_16M
	bool "Enable 16M DMA region"
config DMA_UNCACHED_8M
	bool "Enable 8M DMA region"
1016 1017
config DMA_UNCACHED_4M
	bool "Enable 4M DMA region"
B
Bryan Wu 已提交
1018 1019 1020 1021
config DMA_UNCACHED_2M
	bool "Enable 2M DMA region"
config DMA_UNCACHED_1M
	bool "Enable 1M DMA region"
1022 1023 1024 1025 1026 1027
config DMA_UNCACHED_512K
	bool "Enable 512K DMA region"
config DMA_UNCACHED_256K
	bool "Enable 256K DMA region"
config DMA_UNCACHED_128K
	bool "Enable 128K DMA region"
B
Bryan Wu 已提交
1028 1029 1030 1031 1032 1033
config DMA_UNCACHED_NONE
	bool "Disable DMA region"
endchoice


comment "Cache Support"
1034

1035
config BFIN_ICACHE
B
Bryan Wu 已提交
1036
	bool "Enable ICACHE"
1037 1038 1039 1040 1041 1042 1043 1044
	default y
config BFIN_EXTMEM_ICACHEABLE
	bool "Enable ICACHE for external memory"
	depends on BFIN_ICACHE
	default y
config BFIN_L2_ICACHEABLE
	bool "Enable ICACHE for L2 SRAM"
	depends on BFIN_ICACHE
1045
	depends on (BF54x || BF561 || BF60x) && !SMP
1046 1047
	default n

1048
config BFIN_DCACHE
B
Bryan Wu 已提交
1049
	bool "Enable DCACHE"
1050
	default y
1051
config BFIN_DCACHE_BANKA
B
Bryan Wu 已提交
1052
	bool "Enable only 16k BankA DCACHE - BankB is SRAM"
1053
	depends on BFIN_DCACHE && !BF531
B
Bryan Wu 已提交
1054
	default n
1055 1056
config BFIN_EXTMEM_DCACHEABLE
	bool "Enable DCACHE for external memory"
1057
	depends on BFIN_DCACHE
1058 1059 1060 1061 1062 1063 1064
	default y
choice
	prompt "External memory DCACHE policy"
	depends on BFIN_EXTMEM_DCACHEABLE
	default BFIN_EXTMEM_WRITEBACK if !SMP
	default BFIN_EXTMEM_WRITETHROUGH if SMP
config BFIN_EXTMEM_WRITEBACK
B
Bryan Wu 已提交
1065
	bool "Write back"
1066
	depends on !SMP
B
Bryan Wu 已提交
1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
	help
	  Write Back Policy:
	    Cached data will be written back to SDRAM only when needed.
	    This can give a nice increase in performance, but beware of
	    broken drivers that do not properly invalidate/flush their
	    cache.

	  Write Through Policy:
	    Cached data will always be written back to SDRAM when the
	    cache is updated.  This is a completely safe setting, but
	    performance is worse than Write Back.

	  If you are unsure of the options and you want to be safe,
	  then go with Write Through.

1082
config BFIN_EXTMEM_WRITETHROUGH
B
Bryan Wu 已提交
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
	bool "Write through"
	help
	  Write Back Policy:
	    Cached data will be written back to SDRAM only when needed.
	    This can give a nice increase in performance, but beware of
	    broken drivers that do not properly invalidate/flush their
	    cache.

	  Write Through Policy:
	    Cached data will always be written back to SDRAM when the
	    cache is updated.  This is a completely safe setting, but
	    performance is worse than Write Back.

	  If you are unsure of the options and you want to be safe,
	  then go with Write Through.

endchoice

1101 1102 1103
config BFIN_L2_DCACHEABLE
	bool "Enable DCACHE for L2 SRAM"
	depends on BFIN_DCACHE
1104
	depends on (BF54x || BF561 || BF60x) && !SMP
1105
	default n
1106
choice
1107 1108 1109 1110
	prompt "L2 SRAM DCACHE policy"
	depends on BFIN_L2_DCACHEABLE
	default BFIN_L2_WRITEBACK
config BFIN_L2_WRITEBACK
1111 1112
	bool "Write back"

1113
config BFIN_L2_WRITETHROUGH
1114 1115
	bool "Write through"
endchoice
1116

1117 1118

comment "Memory Protection Unit"
1119 1120 1121 1122 1123 1124 1125 1126
config MPU
	bool "Enable the memory protection unit (EXPERIMENTAL)"
	default n
	help
	  Use the processor's MPU to protect applications from accessing
	  memory they do not own.  This comes at a performance penalty
	  and is recommended only for debugging.

1127
comment "Asynchronous Memory Configuration"
B
Bryan Wu 已提交
1128

1129
menu "EBIU_AMGCTL Global Control"
1130
	depends on !BF60x
B
Bryan Wu 已提交
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
config C_AMCKEN
	bool "Enable CLKOUT"
	default y

config C_CDPRIO
	bool "DMA has priority over core for ext. accesses"
	default n

config C_B0PEN
	depends on BF561
	bool "Bank 0 16 bit packing enable"
	default y

config C_B1PEN
	depends on BF561
	bool "Bank 1 16 bit packing enable"
	default y

config C_B2PEN
	depends on BF561
	bool "Bank 2 16 bit packing enable"
	default y

config C_B3PEN
	depends on BF561
	bool "Bank 3 16 bit packing enable"
	default n

choice
1160
	prompt "Enable Asynchronous Memory Banks"
B
Bryan Wu 已提交
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
	default C_AMBEN_ALL

config C_AMBEN
	bool "Disable All Banks"

config C_AMBEN_B0
	bool "Enable Bank 0"

config C_AMBEN_B0_B1
	bool "Enable Bank 0 & 1"

config C_AMBEN_B0_B1_B2
	bool "Enable Bank 0 & 1 & 2"

config C_AMBEN_ALL
	bool "Enable All Banks"
endchoice
endmenu

menu "EBIU_AMBCTL Control"
1181
	depends on !BF60x
B
Bryan Wu 已提交
1182
config BANK_0
1183
	hex "Bank 0 (AMBCTL0.L)"
B
Bryan Wu 已提交
1184
	default 0x7BB0
1185 1186 1187
	help
	  These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
	  used to control the Asynchronous Memory Bank 0 settings.
B
Bryan Wu 已提交
1188 1189

config BANK_1
1190
	hex "Bank 1 (AMBCTL0.H)"
B
Bryan Wu 已提交
1191
	default 0x7BB0
1192
	default 0x5558 if BF54x
1193 1194 1195
	help
	  These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
	  used to control the Asynchronous Memory Bank 1 settings.
B
Bryan Wu 已提交
1196 1197

config BANK_2
1198
	hex "Bank 2 (AMBCTL1.L)"
B
Bryan Wu 已提交
1199
	default 0x7BB0
1200 1201 1202
	help
	  These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
	  used to control the Asynchronous Memory Bank 2 settings.
B
Bryan Wu 已提交
1203 1204

config BANK_3
1205
	hex "Bank 3 (AMBCTL1.H)"
B
Bryan Wu 已提交
1206
	default 0x99B3
1207 1208 1209 1210
	help
	  These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
	  used to control the Asynchronous Memory Bank 3 settings.

B
Bryan Wu 已提交
1211 1212
endmenu

1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
config EBIU_MBSCTLVAL
	hex "EBIU Bank Select Control Register"
	depends on BF54x
	default 0

config EBIU_MODEVAL
	hex "Flash Memory Mode Control Register"
	depends on BF54x
	default 1

config EBIU_FCTLVAL
	hex "Flash Memory Bank Control Register"
	depends on BF54x
	default 6
B
Bryan Wu 已提交
1227 1228 1229 1230 1231 1232 1233
endmenu

#############################################################################
menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"

config PCI
	bool "PCI support"
1234
	depends on BROKEN
B
Bryan Wu 已提交
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
	help
	  Support for PCI bus.

source "drivers/pci/Kconfig"

source "drivers/pcmcia/Kconfig"

source "drivers/pci/hotplug/Kconfig"

endmenu

menu "Executable file formats"

source "fs/Kconfig.binfmt"

endmenu

menu "Power management options"
1253

B
Bryan Wu 已提交
1254 1255
source "kernel/power/Kconfig"

J
Johannes Berg 已提交
1256 1257 1258
config ARCH_SUSPEND_POSSIBLE
	def_bool y

B
Bryan Wu 已提交
1259
choice
1260
	prompt "Standby Power Saving Mode"
1261
	depends on PM && !BF60x
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
	default PM_BFIN_SLEEP_DEEPER
config  PM_BFIN_SLEEP_DEEPER
	bool "Sleep Deeper"
	help
	  Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
	  power dissipation by disabling the clock to the processor core (CCLK).
	  Furthermore, Standby sets the internal power supply voltage (VDDINT)
	  to 0.85 V to provide the greatest power savings, while preserving the
	  processor state.
	  The PLL and system clock (SCLK) continue to operate at a very low
	  frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
	  the SDRAM is put into Self Refresh Mode. Typically an external event
	  such as GPIO interrupt or RTC activity wakes up the processor.
	  Various Peripherals such as UART, SPORT, PPI may not function as
	  normal during Sleep Deeper, due to the reduced SCLK frequency.
	  When in the sleep mode, system DMA access to L1 memory is not supported.

1279 1280
	  If unsure, select "Sleep Deeper".

1281 1282 1283 1284 1285 1286 1287
config  PM_BFIN_SLEEP
	bool "Sleep"
	help
	  Sleep Mode (High Power Savings) - The sleep mode reduces power
	  dissipation by disabling the clock to the processor core (CCLK).
	  The PLL and system clock (SCLK), however, continue to operate in
	  this mode. Typically an external event or RTC activity will wake
1288 1289 1290 1291
	  up the processor. When in the sleep mode, system DMA access to L1
	  memory is not supported.

	  If unsure, select "Sleep Deeper".
1292
endchoice
B
Bryan Wu 已提交
1293

1294 1295 1296 1297 1298
comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
	depends on PM

config PM_BFIN_WAKE_PH6
	bool "Allow Wake-Up from on-chip PHY or PH6 GP"
1299
	depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
	default n
	help
	  Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)

config PM_BFIN_WAKE_GP
	bool "Allow Wake-Up from GPIOs"
	depends on PM && BF54x
	default n
	help
	  Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
1310 1311 1312
	  (all processors, except ADSP-BF549). This option sets
	  the general-purpose wake-up enable (GPWE) control bit to enable
	  wake-up upon detection of an active low signal on the /GPW (PH7) pin.
M
Masanari Iida 已提交
1313
	  On ADSP-BF549 this option enables the same functionality on the
1314 1315
	  /MRXON pin also PH7.

1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
config PM_BFIN_WAKE_PA15
	bool "Allow Wake-Up from PA15"
	depends on PM && BF60x
	default n
	help
	  Enable PA15 Wake-Up

config PM_BFIN_WAKE_PA15_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PA15
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PB15
	bool "Allow Wake-Up from PB15"
	depends on PM && BF60x
	default n
	help
	  Enable PB15 Wake-Up

config PM_BFIN_WAKE_PB15_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PB15
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PC15
	bool "Allow Wake-Up from PC15"
	depends on PM && BF60x
	default n
	help
	  Enable PC15 Wake-Up

config PM_BFIN_WAKE_PC15_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PC15
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PD06
	bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
	depends on PM && BF60x
	default n
	help
	  Enable PD06(ETH0_PHYINT) Wake-up

config PM_BFIN_WAKE_PD06_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PD06
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PE12
	bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
	depends on PM && BF60x
	default n
	help
	  Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up

config PM_BFIN_WAKE_PE12_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PE12
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PG04
	bool "Allow Wake-Up from PG04(CAN0_RX)"
	depends on PM && BF60x
	default n
	help
	  Enable PG04(CAN0_RX) Wake-up

config PM_BFIN_WAKE_PG04_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PG04
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_PG13
	bool "Allow Wake-Up from PG13"
	depends on PM && BF60x
	default n
	help
	  Enable PG13 Wake-Up

config PM_BFIN_WAKE_PG13_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_PG13
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

config PM_BFIN_WAKE_USB
	bool "Allow Wake-Up from (USB)"
	depends on PM && BF60x
	default n
	help
	  Enable (USB) Wake-up

config PM_BFIN_WAKE_USB_POL
	int "Wake-up priority"
	depends on PM_BFIN_WAKE_USB
	default 0
	help
	  Wake-Up priority 0(low) 1(high)

B
Bryan Wu 已提交
1428 1429 1430 1431 1432 1433
endmenu

menu "CPU Frequency scaling"

source "drivers/cpufreq/Kconfig"

1434 1435 1436 1437 1438 1439
config BFIN_CPU_FREQ
	bool
	depends on CPU_FREQ
	select CPU_FREQ_TABLE
	default y

1440 1441
config CPU_VOLTAGE
	bool "CPU Voltage scaling"
1442
	depends on EXPERIMENTAL
1443 1444 1445 1446 1447
	depends on CPU_FREQ
	default n
	help
	  Say Y here if you want CPU voltage scaling according to the CPU frequency.
	  This option violates the PLL BYPASS recommendation in the Blackfin Processor
1448
	  manuals. There is a theoretical risk that during VDDINT transitions
1449 1450
	  the PLL may unlock.

B
Bryan Wu 已提交
1451 1452 1453 1454 1455 1456
endmenu

source "net/Kconfig"

source "drivers/Kconfig"

1457 1458
source "drivers/firmware/Kconfig"

B
Bryan Wu 已提交
1459 1460
source "fs/Kconfig"

1461
source "arch/blackfin/Kconfig.debug"
B
Bryan Wu 已提交
1462 1463 1464 1465 1466 1467

source "security/Kconfig"

source "crypto/Kconfig"

source "lib/Kconfig"