Kconfig 28.3 KB
Newer Older
B
Bryan Wu 已提交
1 2 3 4 5
#
# For a description of the syntax of this configuration file,
# see Documentation/kbuild/kconfig-language.txt.
#

6
mainmenu "Blackfin Kernel Configuration"
B
Bryan Wu 已提交
7

8 9 10 11
config SYMBOL_PREFIX
	string
	default "_"

B
Bryan Wu 已提交
12
config MMU
13
	def_bool n
B
Bryan Wu 已提交
14 15

config FPU
16
	def_bool n
B
Bryan Wu 已提交
17 18

config RWSEM_GENERIC_SPINLOCK
19
	def_bool y
B
Bryan Wu 已提交
20 21

config RWSEM_XCHGADD_ALGORITHM
22
	def_bool n
B
Bryan Wu 已提交
23 24

config BLACKFIN
25
	def_bool y
26
	select HAVE_FUNCTION_GRAPH_TRACER
27
	select HAVE_FUNCTION_TRACER
S
Sam Ravnborg 已提交
28
	select HAVE_IDE
29 30 31
	select HAVE_KERNEL_GZIP
	select HAVE_KERNEL_BZIP2
	select HAVE_KERNEL_LZMA
M
Mathieu Desnoyers 已提交
32
	select HAVE_OPROFILE
33
	select ARCH_WANT_OPTIONAL_GPIOLIB
B
Bryan Wu 已提交
34

35 36 37
config GENERIC_CSUM
	def_bool y

38 39 40 41
config GENERIC_BUG
	def_bool y
	depends on BUG

42
config ZONE_DMA
43
	def_bool y
44

B
Bryan Wu 已提交
45
config GENERIC_FIND_NEXT_BIT
46
	def_bool y
B
Bryan Wu 已提交
47 48

config GENERIC_HARDIRQS
49
	def_bool y
B
Bryan Wu 已提交
50 51

config GENERIC_IRQ_PROBE
52
	def_bool y
B
Bryan Wu 已提交
53

54 55 56
config GENERIC_HARDIRQS_NO__DO_IRQ
	def_bool y

57
config GENERIC_GPIO
58
	def_bool y
B
Bryan Wu 已提交
59 60 61 62 63 64

config FORCE_MAX_ZONEORDER
	int
	default "14"

config GENERIC_CALIBRATE_DELAY
65
	def_bool y
B
Bryan Wu 已提交
66

67 68 69
config LOCKDEP_SUPPORT
	def_bool y

70 71 72
config STACKTRACE_SUPPORT
	def_bool y

73 74
config TRACE_IRQFLAGS_SUPPORT
	def_bool y
B
Bryan Wu 已提交
75 76

source "init/Kconfig"
77

B
Bryan Wu 已提交
78 79
source "kernel/Kconfig.preempt"

80 81
source "kernel/Kconfig.freezer"

B
Bryan Wu 已提交
82 83 84 85 86 87 88 89
menu "Blackfin Processor Options"

comment "Processor and Board Settings"

choice
	prompt "CPU"
	default BF533

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109
config BF512
	bool "BF512"
	help
	  BF512 Processor Support.

config BF514
	bool "BF514"
	help
	  BF514 Processor Support.

config BF516
	bool "BF516"
	help
	  BF516 Processor Support.

config BF518
	bool "BF518"
	help
	  BF518 Processor Support.

110 111 112 113 114
config BF522
	bool "BF522"
	help
	  BF522 Processor Support.

115 116 117 118 119 120 121 122 123 124
config BF523
	bool "BF523"
	help
	  BF523 Processor Support.

config BF524
	bool "BF524"
	help
	  BF524 Processor Support.

125 126 127 128 129
config BF525
	bool "BF525"
	help
	  BF525 Processor Support.

130 131 132 133 134
config BF526
	bool "BF526"
	help
	  BF526 Processor Support.

135 136 137 138 139
config BF527
	bool "BF527"
	help
	  BF527 Processor Support.

B
Bryan Wu 已提交
140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
config BF531
	bool "BF531"
	help
	  BF531 Processor Support.

config BF532
	bool "BF532"
	help
	  BF532 Processor Support.

config BF533
	bool "BF533"
	help
	  BF533 Processor Support.

config BF534
	bool "BF534"
	help
	  BF534 Processor Support.

config BF536
	bool "BF536"
	help
	  BF536 Processor Support.

config BF537
	bool "BF537"
	help
	  BF537 Processor Support.

170 171 172 173 174 175 176 177 178 179
config BF538
	bool "BF538"
	help
	  BF538 Processor Support.

config BF539
	bool "BF539"
	help
	  BF539 Processor Support.

180
config BF542_std
181 182 183 184
	bool "BF542"
	help
	  BF542 Processor Support.

185 186 187 188 189
config BF542M
	bool "BF542m"
	help
	  BF542 Processor Support.

190
config BF544_std
191 192 193 194
	bool "BF544"
	help
	  BF544 Processor Support.

195 196 197 198 199
config BF544M
	bool "BF544m"
	help
	  BF544 Processor Support.

200
config BF547_std
201 202 203 204
	bool "BF547"
	help
	  BF547 Processor Support.

205 206 207 208 209
config BF547M
	bool "BF547m"
	help
	  BF547 Processor Support.

210
config BF548_std
211 212 213 214
	bool "BF548"
	help
	  BF548 Processor Support.

215 216 217 218 219
config BF548M
	bool "BF548m"
	help
	  BF548 Processor Support.

220
config BF549_std
221 222 223 224
	bool "BF549"
	help
	  BF549 Processor Support.

225 226 227 228 229
config BF549M
	bool "BF549m"
	help
	  BF549 Processor Support.

B
Bryan Wu 已提交
230 231 232
config BF561
	bool "BF561"
	help
233
	  BF561 Processor Support.
B
Bryan Wu 已提交
234 235 236

endchoice

237 238
config SMP
	depends on BF561
239
	select TICKSOURCE_CORETMR
240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
	bool "Symmetric multi-processing support"
	---help---
	  This enables support for systems with more than one CPU,
	  like the dual core BF561. If you have a system with only one
	  CPU, say N. If you have a system with more than one CPU, say Y.

	  If you don't know what to do here, say N.

config NR_CPUS
	int
	depends on SMP
	default 2 if BF561

config IRQ_PER_CPU
	bool
	depends on SMP
	default y

258 259 260 261
config HAVE_LEGACY_PER_CPU_AREA
	def_bool y
	depends on SMP

262 263
config BF_REV_MIN
	int
264
	default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
265
	default 2 if (BF537 || BF536 || BF534)
266
	default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
267
	default 4 if (BF538 || BF539)
268 269 270

config BF_REV_MAX
	int
271 272
	default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
	default 3 if (BF537 || BF536 || BF534 || BF54xM)
273
	default 5 if (BF561 || BF538 || BF539)
274 275
	default 6 if (BF533 || BF532 || BF531)

B
Bryan Wu 已提交
276 277
choice
	prompt "Silicon Rev"
278 279
	default BF_REV_0_0 if (BF51x || BF52x)
	default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
280
	default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
281 282 283

config BF_REV_0_0
	bool "0.0"
284
	depends on (BF51x || BF52x || (BF54x && !BF54xM))
285 286

config BF_REV_0_1
287
	bool "0.1"
288
	depends on (BF51x || BF52x || (BF54x && !BF54xM))
B
Bryan Wu 已提交
289 290 291

config BF_REV_0_2
	bool "0.2"
292
	depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
B
Bryan Wu 已提交
293 294 295

config BF_REV_0_3
	bool "0.3"
296
	depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
B
Bryan Wu 已提交
297 298 299

config BF_REV_0_4
	bool "0.4"
300
	depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
B
Bryan Wu 已提交
301 302 303

config BF_REV_0_5
	bool "0.5"
304
	depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
B
Bryan Wu 已提交
305

306 307 308 309
config BF_REV_0_6
	bool "0.6"
	depends on (BF533 || BF532 || BF531)

310 311 312 313 314 315
config BF_REV_ANY
	bool "any"

config BF_REV_NONE
	bool "none"

B
Bryan Wu 已提交
316 317
endchoice

318 319 320 321 322
config BF53x
	bool
	depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
	default y

B
Bryan Wu 已提交
323 324 325 326 327 328 329 330 331 332 333 334 335
config MEM_GENERIC_BOARD
	bool
	depends on GENERIC_BOARD
	default y

config MEM_MT48LC64M4A2FB_7E
	bool
	depends on (BFIN533_STAMP)
	default y

config MEM_MT48LC16M16A2TG_75
	bool
	depends on (BFIN533_EZKIT || BFIN561_EZKIT \
336 337 338
		|| BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
		|| BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
		|| BFIN527_BLUETECHNIX_CM)
B
Bryan Wu 已提交
339 340 341 342
	default y

config MEM_MT48LC32M8A2_75
	bool
343
	depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
B
Bryan Wu 已提交
344 345 346 347 348 349 350
	default y

config MEM_MT48LC8M32B2B5_7
	bool
	depends on (BFIN561_BLUETECHNIX_CM)
	default y

351 352
config MEM_MT48LC32M16A2TG_75
	bool
353
	depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP)
354 355
	default y

356 357 358 359 360
config MEM_MT48LC32M8A2_75
	bool
	depends on (BFIN518F_EZBRD)
	default y

361 362 363 364 365
config MEM_MT48H32M16LFCJ_75
	bool
	depends on (BFIN526_EZBRD)
	default y

366
source "arch/blackfin/mach-bf518/Kconfig"
367
source "arch/blackfin/mach-bf527/Kconfig"
B
Bryan Wu 已提交
368 369 370
source "arch/blackfin/mach-bf533/Kconfig"
source "arch/blackfin/mach-bf561/Kconfig"
source "arch/blackfin/mach-bf537/Kconfig"
371
source "arch/blackfin/mach-bf538/Kconfig"
372
source "arch/blackfin/mach-bf548/Kconfig"
B
Bryan Wu 已提交
373 374 375 376 377 378 379 380 381 382 383 384 385 386 387

menu "Board customizations"

config CMDLINE_BOOL
	bool "Default bootloader kernel arguments"

config CMDLINE
	string "Initial kernel command string"
	depends on CMDLINE_BOOL
	default "console=ttyBF0,57600"
	help
	  If you don't have a boot loader capable of passing a command line string
	  to the kernel, you may specify one here. As a minimum, you should specify
	  the memory size and the root device (e.g., mem=8M, root=/dev/nfs).

388 389 390 391 392 393 394 395 396 397 398 399 400 401
config BOOT_LOAD
	hex "Kernel load address for booting"
	default "0x1000"
	range 0x1000 0x20000000
	help
	  This option allows you to set the load address of the kernel.
	  This can be useful if you are on a board which has a small amount
	  of memory or you wish to reserve some memory at the beginning of
	  the address space.

	  Note that you need to keep this value above 4k (0x1000) as this
	  memory region is used to capture NULL pointer references as well
	  as some core kernel functions.

402 403
config ROM_BASE
	hex "Kernel ROM Base"
404
	depends on ROMKERNEL
405 406 407 408 409
	default "0x20040000"
	range 0x20000000 0x20400000 if !(BF54x || BF561)
	range 0x20000000 0x30000000 if (BF54x || BF561)
	help

410
comment "Clock/PLL Setup"
B
Bryan Wu 已提交
411 412

config CLKIN_HZ
413
	int "Frequency of the crystal on the board in Hz"
414
	default "10000000" if BFIN532_IP0X
B
Bryan Wu 已提交
415
	default "11059200" if BFIN533_STAMP
416 417
	default "24576000" if PNAV10
	default "25000000" # most people use this
B
Bryan Wu 已提交
418 419 420 421
	default "27000000" if BFIN533_EZKIT
	default "30000000" if BFIN561_EZKIT
	help
	  The frequency of CLKIN crystal oscillator on the board in Hz.
422 423
	  Warning: This value should match the crystal on the board. Otherwise,
	  peripherals won't work properly.
B
Bryan Wu 已提交
424

425 426 427 428 429 430 431 432 433 434
config BFIN_KERNEL_CLOCK
	bool "Re-program Clocks while Kernel boots?"
	default n
	help
	  This option decides if kernel clocks are re-programed from the
	  bootloader settings. If the clocks are not set, the SDRAM settings
	  are also not changed, and the Bootloader does 100% of the hardware
	  configuration.

config PLL_BYPASS
435 436 437
	bool "Bypass PLL"
	depends on BFIN_KERNEL_CLOCK
	default n
438 439 440 441 442 443 444 445 446 447 448 449 450 451

config CLKIN_HALF
	bool "Half Clock In"
	depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
	default n
	help
	  If this is set the clock will be divided by 2, before it goes to the PLL.

config VCO_MULT
	int "VCO Multiplier"
	depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
	range 1 64
	default "22" if BFIN533_EZKIT
	default "45" if BFIN533_STAMP
452
	default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
453
	default "22" if BFIN533_BLUETECHNIX_CM
454
	default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
455
	default "20" if BFIN561_EZKIT
456
	default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
	help
	  This controls the frequency of the on-chip PLL. This can be between 1 and 64.
	  PLL Frequency = (Crystal Frequency) * (this setting)

choice
	prompt "Core Clock Divider"
	depends on BFIN_KERNEL_CLOCK
	default CCLK_DIV_1
	help
	  This sets the frequency of the core. It can be 1, 2, 4 or 8
	  Core Frequency = (PLL frequency) / (this setting)

config CCLK_DIV_1
	bool "1"

config CCLK_DIV_2
	bool "2"

config CCLK_DIV_4
	bool "4"

config CCLK_DIV_8
	bool "8"
endchoice

config SCLK_DIV
	int "System Clock Divider"
	depends on BFIN_KERNEL_CLOCK
	range 1 15
486
	default 5
487 488 489 490 491
	help
	  This sets the frequency of the system clock (including SDRAM or DDR).
	  This can be between 1 and 15
	  System Clock = (PLL frequency) / (this setting)

492 493 494 495 496 497 498 499 500 501 502 503 504
choice
	prompt "DDR SDRAM Chip Type"
	depends on BFIN_KERNEL_CLOCK
	depends on BF54x
	default MEM_MT46V32M16_5B

config MEM_MT46V32M16_6T
	bool "MT46V32M16_6T"

config MEM_MT46V32M16_5B
	bool "MT46V32M16_5B"
endchoice

505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
choice
	prompt "DDR/SDRAM Timing"
	depends on BFIN_KERNEL_CLOCK
	default BFIN_KERNEL_CLOCK_MEMINIT_CALC
	help
	  This option allows you to specify Blackfin SDRAM/DDR Timing parameters
	  The calculated SDRAM timing parameters may not be 100%
	  accurate - This option is therefore marked experimental.

config BFIN_KERNEL_CLOCK_MEMINIT_CALC
	bool "Calculate Timings (EXPERIMENTAL)"
	depends on EXPERIMENTAL

config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
	bool "Provide accurate Timings based on target SCLK"
	help
	  Please consult the Blackfin Hardware Reference Manuals as well
	  as the memory device datasheet.
	  http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
endchoice

menu "Memory Init Control"
	depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC

config MEM_DDRCTL0
	depends on BF54x
	hex "DDRCTL0"
	default 0x0

config MEM_DDRCTL1
	depends on BF54x
	hex "DDRCTL1"
	default 0x0

config MEM_DDRCTL2
	depends on BF54x
	hex "DDRCTL2"
	default 0x0

config MEM_EBIU_DDRQUE
	depends on BF54x
	hex "DDRQUE"
	default 0x0

config MEM_SDRRC
	depends on !BF54x
	hex "SDRRC"
	default 0x0

config MEM_SDGCTL
	depends on !BF54x
	hex "SDGCTL"
	default 0x0
endmenu

560 561 562 563 564
#
# Max & Min Speeds for various Chips
#
config MAX_VCO_HZ
	int
565 566 567 568
	default 400000000 if BF512
	default 400000000 if BF514
	default 400000000 if BF516
	default 400000000 if BF518
569 570
	default 400000000 if BF522
	default 600000000 if BF523
571
	default 400000000 if BF524
572
	default 600000000 if BF525
573
	default 400000000 if BF526
574 575 576 577 578 579 580
	default 600000000 if BF527
	default 400000000 if BF531
	default 400000000 if BF532
	default 750000000 if BF533
	default 500000000 if BF534
	default 400000000 if BF536
	default 600000000 if BF537
581 582
	default 533333333 if BF538
	default 533333333 if BF539
583
	default 600000000 if BF542
584
	default 533333333 if BF544
585 586
	default 600000000 if BF547
	default 600000000 if BF548
587
	default 533333333 if BF549
588 589 590 591 592 593 594 595
	default 600000000 if BF561

config MIN_VCO_HZ
	int
	default 50000000

config MAX_SCLK_HZ
	int
596
	default 133333333
597 598 599 600 601 602 603 604 605

config MIN_SCLK_HZ
	int
	default 27000000

comment "Kernel Timer/Scheduler"

source kernel/Kconfig.hz

606
config GENERIC_TIME
607
	def_bool y
608 609 610 611 612

config GENERIC_CLOCKEVENTS
	bool "Generic clock events"
	default y

613
menu "Clock event device"
614 615
	depends on GENERIC_CLOCKEVENTS
config TICKSOURCE_GPTMR0
616 617
	bool "GPTimer0"
	depends on !SMP
618 619 620
	select BFIN_GPTIMERS

config TICKSOURCE_CORETMR
621 622 623
	bool "Core timer"
	default y
endmenu
624

625
menu "Clock souce"
626
	depends on GENERIC_CLOCKEVENTS
627 628 629
config CYCLES_CLOCKSOURCE
	bool "CYCLES"
	default y
630
	depends on !BFIN_SCRATCH_REG_CYCLES
631
	depends on !SMP
632 633 634 635 636 637 638
	help
	  If you say Y here, you will enable support for using the 'cycles'
	  registers as a clock source.  Doing so means you will be unable to
	  safely write to the 'cycles' register during runtime.  You will
	  still be able to read it (such as for performance monitoring), but
	  writing the registers will most likely crash the kernel.

639
config GPTMR0_CLOCKSOURCE
640
	bool "GPTimer0"
641
	select BFIN_GPTIMERS
642
	depends on !TICKSOURCE_GPTMR0
643
endmenu
644

645 646 647 648
config ARCH_USES_GETTIMEOFFSET
	depends on !GENERIC_CLOCKEVENTS
	def_bool y

649 650
source kernel/time/Kconfig

651
comment "Misc"
652

653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698
choice
	prompt "Blackfin Exception Scratch Register"
	default BFIN_SCRATCH_REG_RETN
	help
	  Select the resource to reserve for the Exception handler:
	    - RETN: Non-Maskable Interrupt (NMI)
	    - RETE: Exception Return (JTAG/ICE)
	    - CYCLES: Performance counter

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_RETN
	bool "RETN"
	help
	  Use the RETN register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use NMI on the Blackfin while running Linux, but
	  you can debug the system with a JTAG ICE and use the
	  CYCLES performance registers.

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_RETE
	bool "RETE"
	help
	  Use the RETE register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use a JTAG ICE while debugging a Blackfin board,
	  but you can safely use the CYCLES performance registers
	  and the NMI.

	  If you are unsure, please select "RETN".

config BFIN_SCRATCH_REG_CYCLES
	bool "CYCLES"
	help
	  Use the CYCLES register in the Blackfin exception handler
	  as a stack scratch register.  This means you cannot
	  safely use the CYCLES performance registers on a Blackfin
	  board at anytime, but you can debug the system with a JTAG
	  ICE and use the NMI.

	  If you are unsure, please select "RETN".

endchoice

B
Bryan Wu 已提交
699 700 701 702
endmenu


menu "Blackfin Kernel Optimizations"
703
	depends on !SMP
B
Bryan Wu 已提交
704 705 706 707 708 709 710

comment "Memory Optimizations"

config I_ENTRY_L1
	bool "Locate interrupt entry code in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
711 712
	  If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
713 714

config EXCPT_IRQ_SYSC_L1
M
Matt LaPlante 已提交
715
	bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
B
Bryan Wu 已提交
716 717
	default y
	help
M
Matt LaPlante 已提交
718
	  If enabled, the entire ASM lowlevel exception and interrupt entry code
719
	  (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
M
Matt LaPlante 已提交
720
	  (less latency)
B
Bryan Wu 已提交
721 722 723 724 725

config DO_IRQ_L1
	bool "Locate frequently called do_irq dispatcher function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
726 727
	  If enabled, the frequently called do_irq dispatcher function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
728 729 730 731 732

config CORE_TIMER_IRQ_L1
	bool "Locate frequently called timer_interrupt() function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
733 734
	  If enabled, the frequently called timer_interrupt() function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
735 736 737 738 739

config IDLE_L1
	bool "Locate frequently idle function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
740 741
	  If enabled, the frequently called idle function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
742 743 744 745 746

config SCHEDULE_L1
	bool "Locate kernel schedule function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
747 748
	  If enabled, the frequently called kernel schedule is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
749 750 751 752 753

config ARITHMETIC_OPS_L1
	bool "Locate kernel owned arithmetic functions in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
754 755
	  If enabled, arithmetic functions are linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
756 757 758 759 760

config ACCESS_OK_L1
	bool "Locate access_ok function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
761 762
	  If enabled, the access_ok function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
763 764 765 766 767

config MEMSET_L1
	bool "Locate memset function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
768 769
	  If enabled, the memset function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
770 771 772 773 774

config MEMCPY_L1
	bool "Locate memcpy function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
775 776
	  If enabled, the memcpy function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
777 778 779 780 781

config SYS_BFIN_SPINLOCK_L1
	bool "Locate sys_bfin_spinlock function in L1 Memory"
	default y
	help
M
Matt LaPlante 已提交
782 783
	  If enabled, sys_bfin_spinlock function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
784 785 786 787 788

config IP_CHECKSUM_L1
	bool "Locate IP Checksum function in L1 Memory"
	default n
	help
M
Matt LaPlante 已提交
789 790
	  If enabled, the IP Checksum function is linked
	  into L1 instruction memory. (less latency)
B
Bryan Wu 已提交
791 792 793

config CACHELINE_ALIGNED_L1
	bool "Locate cacheline_aligned data to L1 Data Memory"
794 795
	default y if !BF54x
	default n if BF54x
B
Bryan Wu 已提交
796 797
	depends on !BF531
	help
798
	  If enabled, cacheline_aligned data is linked
M
Matt LaPlante 已提交
799
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
800 801 802 803 804 805

config SYSCALL_TAB_L1
	bool "Locate Syscall Table L1 Data Memory"
	default n
	depends on !BF531
	help
M
Matt LaPlante 已提交
806 807
	  If enabled, the Syscall LUT is linked
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
808 809 810 811 812 813

config CPLB_SWITCH_TAB_L1
	bool "Locate CPLB Switch Tables L1 Data Memory"
	default n
	depends on !BF531
	help
M
Matt LaPlante 已提交
814 815
	  If enabled, the CPLB Switch Tables are linked
	  into L1 data memory. (less latency)
B
Bryan Wu 已提交
816

817 818 819 820 821 822 823 824 825
config APP_STACK_L1
	bool "Support locating application stack in L1 Scratch Memory"
	default y
	help
	  If enabled the application stack can be located in L1
	  scratch memory (less latency).

	  Currently only works with FLAT binaries.

826 827 828
config EXCEPTION_L1_SCRATCH
	bool "Locate exception stack in L1 Scratch Memory"
	default n
829
	depends on !APP_STACK_L1
830 831 832 833 834 835 836
	help
	  Whenever an exception occurs, use the L1 Scratch memory for
	  stack storage.  You cannot place the stacks of FLAT binaries
	  in L1 when using this option.

	  If you don't use L1 Scratch, then you should say Y here.

837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
comment "Speed Optimizations"
config BFIN_INS_LOWOVERHEAD
	bool "ins[bwl] low overhead, higher interrupt latency"
	default y
	help
	  Reads on the Blackfin are speculative. In Blackfin terms, this means
	  they can be interrupted at any time (even after they have been issued
	  on to the external bus), and re-issued after the interrupt occurs.
	  For memory - this is not a big deal, since memory does not change if
	  it sees a read.

	  If a FIFO is sitting on the end of the read, it will see two reads,
	  when the core only sees one since the FIFO receives both the read
	  which is cancelled (and not delivered to the core) and the one which
	  is re-issued (which is delivered to the core).

	  To solve this, interrupts are turned off before reads occur to
	  I/O space. This option controls which the overhead/latency of
	  controlling interrupts during this time
	   "n" turns interrupts off every read
		(higher overhead, but lower interrupt latency)
	   "y" turns interrupts off every loop
		(low overhead, but longer interrupt latency)

	  default behavior is to leave this set to on (type "Y"). If you are experiencing
	  interrupt latency issues, it is safe and OK to turn this off.

B
Bryan Wu 已提交
864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
endmenu

choice
	prompt "Kernel executes from"
	help
	  Choose the memory type that the kernel will be running in.

config RAMKERNEL
	bool "RAM"
	help
	  The kernel will be resident in RAM when running.

config ROMKERNEL
	bool "ROM"
	help
	  The kernel will be resident in FLASH/ROM when running.

endchoice

source "mm/Kconfig"

885 886 887 888 889 890 891 892
config BFIN_GPTIMERS
	tristate "Enable Blackfin General Purpose Timers API"
	default n
	help
	  Enable support for the General Purpose Timers API.  If you
	  are unsure, say N.

	  To compile this driver as a module, choose M here: the module
893
	  will be called gptimers.
894

B
Bryan Wu 已提交
895
choice
896
	prompt "Uncached DMA region"
B
Bryan Wu 已提交
897
	default DMA_UNCACHED_1M
898 899
config DMA_UNCACHED_4M
	bool "Enable 4M DMA region"
B
Bryan Wu 已提交
900 901 902 903
config DMA_UNCACHED_2M
	bool "Enable 2M DMA region"
config DMA_UNCACHED_1M
	bool "Enable 1M DMA region"
904 905 906 907 908 909
config DMA_UNCACHED_512K
	bool "Enable 512K DMA region"
config DMA_UNCACHED_256K
	bool "Enable 256K DMA region"
config DMA_UNCACHED_128K
	bool "Enable 128K DMA region"
B
Bryan Wu 已提交
910 911 912 913 914 915
config DMA_UNCACHED_NONE
	bool "Disable DMA region"
endchoice


comment "Cache Support"
916

917
config BFIN_ICACHE
B
Bryan Wu 已提交
918
	bool "Enable ICACHE"
919 920 921 922 923 924 925 926 927 928 929
	default y
config BFIN_EXTMEM_ICACHEABLE
	bool "Enable ICACHE for external memory"
	depends on BFIN_ICACHE
	default y
config BFIN_L2_ICACHEABLE
	bool "Enable ICACHE for L2 SRAM"
	depends on BFIN_ICACHE
	depends on BF54x || BF561
	default n

930
config BFIN_DCACHE
B
Bryan Wu 已提交
931
	bool "Enable DCACHE"
932
	default y
933
config BFIN_DCACHE_BANKA
B
Bryan Wu 已提交
934
	bool "Enable only 16k BankA DCACHE - BankB is SRAM"
935
	depends on BFIN_DCACHE && !BF531
B
Bryan Wu 已提交
936
	default n
937 938
config BFIN_EXTMEM_DCACHEABLE
	bool "Enable DCACHE for external memory"
939
	depends on BFIN_DCACHE
940 941 942 943 944 945 946
	default y
choice
	prompt "External memory DCACHE policy"
	depends on BFIN_EXTMEM_DCACHEABLE
	default BFIN_EXTMEM_WRITEBACK if !SMP
	default BFIN_EXTMEM_WRITETHROUGH if SMP
config BFIN_EXTMEM_WRITEBACK
B
Bryan Wu 已提交
947
	bool "Write back"
948
	depends on !SMP
B
Bryan Wu 已提交
949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
	help
	  Write Back Policy:
	    Cached data will be written back to SDRAM only when needed.
	    This can give a nice increase in performance, but beware of
	    broken drivers that do not properly invalidate/flush their
	    cache.

	  Write Through Policy:
	    Cached data will always be written back to SDRAM when the
	    cache is updated.  This is a completely safe setting, but
	    performance is worse than Write Back.

	  If you are unsure of the options and you want to be safe,
	  then go with Write Through.

964
config BFIN_EXTMEM_WRITETHROUGH
B
Bryan Wu 已提交
965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
	bool "Write through"
	help
	  Write Back Policy:
	    Cached data will be written back to SDRAM only when needed.
	    This can give a nice increase in performance, but beware of
	    broken drivers that do not properly invalidate/flush their
	    cache.

	  Write Through Policy:
	    Cached data will always be written back to SDRAM when the
	    cache is updated.  This is a completely safe setting, but
	    performance is worse than Write Back.

	  If you are unsure of the options and you want to be safe,
	  then go with Write Through.

endchoice

983 984 985
config BFIN_L2_DCACHEABLE
	bool "Enable DCACHE for L2 SRAM"
	depends on BFIN_DCACHE
986
	depends on (BF54x || BF561) && !SMP
987
	default n
988
choice
989 990 991 992
	prompt "L2 SRAM DCACHE policy"
	depends on BFIN_L2_DCACHEABLE
	default BFIN_L2_WRITEBACK
config BFIN_L2_WRITEBACK
993 994
	bool "Write back"

995
config BFIN_L2_WRITETHROUGH
996 997
	bool "Write through"
endchoice
998

999 1000

comment "Memory Protection Unit"
1001 1002 1003 1004 1005 1006 1007 1008
config MPU
	bool "Enable the memory protection unit (EXPERIMENTAL)"
	default n
	help
	  Use the processor's MPU to protect applications from accessing
	  memory they do not own.  This comes at a performance penalty
	  and is recommended only for debugging.

1009
comment "Asynchronous Memory Configuration"
B
Bryan Wu 已提交
1010

1011
menu "EBIU_AMGCTL Global Control"
B
Bryan Wu 已提交
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
config C_AMCKEN
	bool "Enable CLKOUT"
	default y

config C_CDPRIO
	bool "DMA has priority over core for ext. accesses"
	default n

config C_B0PEN
	depends on BF561
	bool "Bank 0 16 bit packing enable"
	default y

config C_B1PEN
	depends on BF561
	bool "Bank 1 16 bit packing enable"
	default y

config C_B2PEN
	depends on BF561
	bool "Bank 2 16 bit packing enable"
	default y

config C_B3PEN
	depends on BF561
	bool "Bank 3 16 bit packing enable"
	default n

choice
1041
	prompt "Enable Asynchronous Memory Banks"
B
Bryan Wu 已提交
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	default C_AMBEN_ALL

config C_AMBEN
	bool "Disable All Banks"

config C_AMBEN_B0
	bool "Enable Bank 0"

config C_AMBEN_B0_B1
	bool "Enable Bank 0 & 1"

config C_AMBEN_B0_B1_B2
	bool "Enable Bank 0 & 1 & 2"

config C_AMBEN_ALL
	bool "Enable All Banks"
endchoice
endmenu

menu "EBIU_AMBCTL Control"
config BANK_0
1063
	hex "Bank 0 (AMBCTL0.L)"
B
Bryan Wu 已提交
1064
	default 0x7BB0
1065 1066 1067
	help
	  These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
	  used to control the Asynchronous Memory Bank 0 settings.
B
Bryan Wu 已提交
1068 1069

config BANK_1
1070
	hex "Bank 1 (AMBCTL0.H)"
B
Bryan Wu 已提交
1071
	default 0x7BB0
1072
	default 0x5558 if BF54x
1073 1074 1075
	help
	  These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
	  used to control the Asynchronous Memory Bank 1 settings.
B
Bryan Wu 已提交
1076 1077

config BANK_2
1078
	hex "Bank 2 (AMBCTL1.L)"
B
Bryan Wu 已提交
1079
	default 0x7BB0
1080 1081 1082
	help
	  These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
	  used to control the Asynchronous Memory Bank 2 settings.
B
Bryan Wu 已提交
1083 1084

config BANK_3
1085
	hex "Bank 3 (AMBCTL1.H)"
B
Bryan Wu 已提交
1086
	default 0x99B3
1087 1088 1089 1090
	help
	  These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
	  used to control the Asynchronous Memory Bank 3 settings.

B
Bryan Wu 已提交
1091 1092
endmenu

1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
config EBIU_MBSCTLVAL
	hex "EBIU Bank Select Control Register"
	depends on BF54x
	default 0

config EBIU_MODEVAL
	hex "Flash Memory Mode Control Register"
	depends on BF54x
	default 1

config EBIU_FCTLVAL
	hex "Flash Memory Bank Control Register"
	depends on BF54x
	default 6
B
Bryan Wu 已提交
1107 1108 1109 1110 1111 1112 1113
endmenu

#############################################################################
menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"

config PCI
	bool "PCI support"
1114
	depends on BROKEN
B
Bryan Wu 已提交
1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
	help
	  Support for PCI bus.

source "drivers/pci/Kconfig"

source "drivers/pcmcia/Kconfig"

source "drivers/pci/hotplug/Kconfig"

endmenu

menu "Executable file formats"

source "fs/Kconfig.binfmt"

endmenu

menu "Power management options"
1133 1134
	depends on !SMP

B
Bryan Wu 已提交
1135 1136
source "kernel/power/Kconfig"

J
Johannes Berg 已提交
1137 1138 1139
config ARCH_SUSPEND_POSSIBLE
	def_bool y

B
Bryan Wu 已提交
1140
choice
1141
	prompt "Standby Power Saving Mode"
B
Bryan Wu 已提交
1142
	depends on PM
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159
	default PM_BFIN_SLEEP_DEEPER
config  PM_BFIN_SLEEP_DEEPER
	bool "Sleep Deeper"
	help
	  Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
	  power dissipation by disabling the clock to the processor core (CCLK).
	  Furthermore, Standby sets the internal power supply voltage (VDDINT)
	  to 0.85 V to provide the greatest power savings, while preserving the
	  processor state.
	  The PLL and system clock (SCLK) continue to operate at a very low
	  frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
	  the SDRAM is put into Self Refresh Mode. Typically an external event
	  such as GPIO interrupt or RTC activity wakes up the processor.
	  Various Peripherals such as UART, SPORT, PPI may not function as
	  normal during Sleep Deeper, due to the reduced SCLK frequency.
	  When in the sleep mode, system DMA access to L1 memory is not supported.

1160 1161
	  If unsure, select "Sleep Deeper".

1162 1163 1164 1165 1166 1167 1168
config  PM_BFIN_SLEEP
	bool "Sleep"
	help
	  Sleep Mode (High Power Savings) - The sleep mode reduces power
	  dissipation by disabling the clock to the processor core (CCLK).
	  The PLL and system clock (SCLK), however, continue to operate in
	  this mode. Typically an external event or RTC activity will wake
1169 1170 1171 1172
	  up the processor. When in the sleep mode, system DMA access to L1
	  memory is not supported.

	  If unsure, select "Sleep Deeper".
1173
endchoice
B
Bryan Wu 已提交
1174 1175

config PM_WAKEUP_BY_GPIO
1176
	bool "Allow Wakeup from Standby by GPIO"
1177
	depends on PM && !BF54x
B
Bryan Wu 已提交
1178 1179

config PM_WAKEUP_GPIO_NUMBER
1180
	int "GPIO number"
B
Bryan Wu 已提交
1181 1182
	range 0 47
	depends on PM_WAKEUP_BY_GPIO
1183
	default 2
B
Bryan Wu 已提交
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200

choice
	prompt "GPIO Polarity"
	depends on PM_WAKEUP_BY_GPIO
	default PM_WAKEUP_GPIO_POLAR_H
config  PM_WAKEUP_GPIO_POLAR_H
	bool "Active High"
config  PM_WAKEUP_GPIO_POLAR_L
	bool "Active Low"
config  PM_WAKEUP_GPIO_POLAR_EDGE_F
	bool "Falling EDGE"
config  PM_WAKEUP_GPIO_POLAR_EDGE_R
	bool "Rising EDGE"
config  PM_WAKEUP_GPIO_POLAR_EDGE_B
	bool "Both EDGE"
endchoice

1201 1202 1203 1204 1205
comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
	depends on PM

config PM_BFIN_WAKE_PH6
	bool "Allow Wake-Up from on-chip PHY or PH6 GP"
1206
	depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
	default n
	help
	  Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)

config PM_BFIN_WAKE_GP
	bool "Allow Wake-Up from GPIOs"
	depends on PM && BF54x
	default n
	help
	  Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
1217 1218 1219 1220 1221 1222
	  (all processors, except ADSP-BF549). This option sets
	  the general-purpose wake-up enable (GPWE) control bit to enable
	  wake-up upon detection of an active low signal on the /GPW (PH7) pin.
	  On ADSP-BF549 this option enables the the same functionality on the
	  /MRXON pin also PH7.

B
Bryan Wu 已提交
1223 1224 1225
endmenu

menu "CPU Frequency scaling"
1226
	depends on !SMP
B
Bryan Wu 已提交
1227 1228 1229

source "drivers/cpufreq/Kconfig"

1230 1231 1232 1233 1234 1235
config BFIN_CPU_FREQ
	bool
	depends on CPU_FREQ
	select CPU_FREQ_TABLE
	default y

1236 1237
config CPU_VOLTAGE
	bool "CPU Voltage scaling"
1238
	depends on EXPERIMENTAL
1239 1240 1241 1242 1243
	depends on CPU_FREQ
	default n
	help
	  Say Y here if you want CPU voltage scaling according to the CPU frequency.
	  This option violates the PLL BYPASS recommendation in the Blackfin Processor
1244
	  manuals. There is a theoretical risk that during VDDINT transitions
1245 1246
	  the PLL may unlock.

B
Bryan Wu 已提交
1247 1248 1249 1250 1251 1252
endmenu

source "net/Kconfig"

source "drivers/Kconfig"

1253 1254
source "drivers/firmware/Kconfig"

B
Bryan Wu 已提交
1255 1256
source "fs/Kconfig"

1257
source "arch/blackfin/Kconfig.debug"
B
Bryan Wu 已提交
1258 1259 1260 1261 1262 1263

source "security/Kconfig"

source "crypto/Kconfig"

source "lib/Kconfig"