dss.h 12.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#ifndef __OMAP2_DSS_H
#define __OMAP2_DSS_H

24 25
#include <linux/interrupt.h>

26 27
#include "omapdss.h"

28 29 30 31
struct dss_debugfs_entry;
struct platform_device;
struct seq_file;

32 33 34
#define MAX_DSS_LCD_MANAGERS	3
#define MAX_NUM_DSI		2

35 36
#ifdef pr_fmt
#undef pr_fmt
37 38
#endif

39 40 41 42
#ifdef DSS_SUBSYS_NAME
#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
#else
#define pr_fmt(fmt) fmt
43 44
#endif

45 46
#define DSSDBG(format, ...) \
	pr_debug(format, ## __VA_ARGS__)
47 48 49

#ifdef DSS_SUBSYS_NAME
#define DSSERR(format, ...) \
50
	pr_err("omapdss " DSS_SUBSYS_NAME " error: " format, ##__VA_ARGS__)
51 52
#else
#define DSSERR(format, ...) \
53
	pr_err("omapdss error: " format, ##__VA_ARGS__)
54 55 56 57
#endif

#ifdef DSS_SUBSYS_NAME
#define DSSINFO(format, ...) \
58
	pr_info("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
59 60
#else
#define DSSINFO(format, ...) \
61
	pr_info("omapdss: " format, ## __VA_ARGS__)
62 63 64 65
#endif

#ifdef DSS_SUBSYS_NAME
#define DSSWARN(format, ...) \
66
	pr_warn("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
67 68
#else
#define DSSWARN(format, ...) \
69
	pr_warn("omapdss: " format, ##__VA_ARGS__)
70 71 72 73 74 75 76 77 78 79
#endif

/* OMAP TRM gives bitfields as start:end, where start is the higher bit
   number. For example 7:0 */
#define FLD_MASK(start, end)	(((1 << ((start) - (end) + 1)) - 1) << (end))
#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
#define FLD_MOD(orig, val, start, end) \
	(((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))

80 81 82 83 84 85 86 87
enum dss_model {
	DSS_MODEL_OMAP2,
	DSS_MODEL_OMAP3,
	DSS_MODEL_OMAP4,
	DSS_MODEL_OMAP5,
	DSS_MODEL_DRA7,
};

88 89 90 91
enum dss_io_pad_mode {
	DSS_IO_PAD_MODE_RESET,
	DSS_IO_PAD_MODE_RFBI,
	DSS_IO_PAD_MODE_BYPASS,
92 93
};

94 95 96 97 98
enum dss_hdmi_venc_clk_source_select {
	DSS_VENC_TV_CLK = 0,
	DSS_HDMI_M_PCLK = 1,
};

99 100 101 102 103
enum dss_dsi_content_type {
	DSS_DSI_CONTENT_DCS,
	DSS_DSI_CONTENT_GENERIC,
};

104 105 106 107 108 109 110 111 112 113 114
enum dss_writeback_channel {
	DSS_WB_LCD1_MGR =	0,
	DSS_WB_LCD2_MGR =	1,
	DSS_WB_TV_MGR =		2,
	DSS_WB_OVL0 =		3,
	DSS_WB_OVL1 =		4,
	DSS_WB_OVL2 =		5,
	DSS_WB_OVL3 =		6,
	DSS_WB_LCD3_MGR =	7,
};

115
enum dss_clk_source {
116 117 118 119
	DSS_CLK_SRC_FCK = 0,

	DSS_CLK_SRC_PLL1_1,
	DSS_CLK_SRC_PLL1_2,
120
	DSS_CLK_SRC_PLL1_3,
121 122 123

	DSS_CLK_SRC_PLL2_1,
	DSS_CLK_SRC_PLL2_2,
124 125 126
	DSS_CLK_SRC_PLL2_3,

	DSS_CLK_SRC_HDMI_PLL,
127 128
};

T
Tomi Valkeinen 已提交
129 130 131 132
enum dss_pll_id {
	DSS_PLL_DSI1,
	DSS_PLL_DSI2,
	DSS_PLL_HDMI,
133 134
	DSS_PLL_VIDEO1,
	DSS_PLL_VIDEO2,
T
Tomi Valkeinen 已提交
135 136
};

T
Tomi Valkeinen 已提交
137 138 139 140
struct dss_pll;

#define DSS_PLL_MAX_HSDIVS 4

141 142 143 144 145
enum dss_pll_type {
	DSS_PLL_TYPE_A,
	DSS_PLL_TYPE_B,
};

T
Tomi Valkeinen 已提交
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
/*
 * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
 * Type-B PLLs: clkout[0] refers to m2.
 */
struct dss_pll_clock_info {
	/* rates that we get with dividers below */
	unsigned long fint;
	unsigned long clkdco;
	unsigned long clkout[DSS_PLL_MAX_HSDIVS];

	/* dividers */
	u16 n;
	u16 m;
	u32 mf;
	u16 mX[DSS_PLL_MAX_HSDIVS];
	u16 sd;
};

struct dss_pll_ops {
	int (*enable)(struct dss_pll *pll);
	void (*disable)(struct dss_pll *pll);
	int (*set_config)(struct dss_pll *pll,
		const struct dss_pll_clock_info *cinfo);
};

struct dss_pll_hw {
172 173
	enum dss_pll_type type;

174 175 176 177
	unsigned int n_max;
	unsigned int m_min;
	unsigned int m_max;
	unsigned int mX_max;
T
Tomi Valkeinen 已提交
178 179 180 181 182 183 184 185 186 187 188 189

	unsigned long fint_min, fint_max;
	unsigned long clkdco_min, clkdco_low, clkdco_max;

	u8 n_msb, n_lsb;
	u8 m_msb, m_lsb;
	u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];

	bool has_stopmode;
	bool has_freqsel;
	bool has_selfreqdco;
	bool has_refsel;
T
Tomi Valkeinen 已提交
190 191 192

	/* DRA7 errata i886: use high N & M to avoid jitter */
	bool errata_i886;
T
Tomi Valkeinen 已提交
193 194 195 196
};

struct dss_pll {
	const char *name;
T
Tomi Valkeinen 已提交
197
	enum dss_pll_id id;
198
	struct dss_device *dss;
T
Tomi Valkeinen 已提交
199 200 201 202 203 204 205 206 207 208 209 210 211

	struct clk *clkin;
	struct regulator *regulator;

	void __iomem *base;

	const struct dss_pll_hw *hw;

	const struct dss_pll_ops *ops;

	struct dss_pll_clock_info cinfo;
};

212 213 214 215 216
/* Defines a generic omap register field */
struct dss_reg_field {
	u8 start, end;
};

217 218 219 220 221 222 223 224 225 226
struct dispc_clock_info {
	/* rates that we get with dividers below */
	unsigned long lck;
	unsigned long pck;

	/* dividers */
	u16 lck_div;
	u16 pck_div;
};

227 228 229 230 231 232 233 234 235 236 237 238 239
struct dss_lcd_mgr_config {
	enum dss_io_pad_mode io_pad_mode;

	bool stallmode;
	bool fifohandcheck;

	struct dispc_clock_info clock_info;

	int video_port_width;

	int lcden_sig_polarity;
};

240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
#define DSS_SZ_REGS			SZ_512

struct dss_device {
	struct platform_device *pdev;
	void __iomem    *base;
	struct regmap	*syscon_pll_ctrl;
	u32		syscon_pll_ctrl_offset;

	struct clk	*parent_clk;
	struct clk	*dss_clk;
	unsigned long	dss_clk_rate;

	unsigned long	cache_req_pck;
	unsigned long	cache_prate;
	struct dispc_clock_info cache_dispc_cinfo;

	enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
	enum dss_clk_source dispc_clk_source;
	enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];

	bool		ctx_valid;
	u32		ctx[DSS_SZ_REGS / sizeof(u32)];

	const struct dss_features *feat;

265
	struct {
266
		struct dentry *root;
267 268 269 270
		struct dss_debugfs_entry *clk;
		struct dss_debugfs_entry *dss;
	} debugfs;

271
	struct dss_pll *plls[4];
272 273 274 275
	struct dss_pll	*video1_pll;
	struct dss_pll	*video2_pll;
};

276
/* core */
277 278 279 280 281 282
static inline int dss_set_min_bus_tput(struct device *dev, unsigned long tput)
{
	/* To be implemented when the OMAP platform will provide this feature */
	return 0;
}

283 284 285 286 287 288 289 290 291
static inline bool dss_mgr_is_lcd(enum omap_channel id)
{
	if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
			id == OMAP_DSS_CHANNEL_LCD3)
		return true;
	else
		return false;
}

292
/* DSS */
293
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
294 295 296 297
struct dss_debugfs_entry *
dss_debugfs_create_file(struct dss_device *dss, const char *name,
			int (*show_fn)(struct seq_file *s, void *data),
			void *data);
298
void dss_debugfs_remove_file(struct dss_debugfs_entry *entry);
299
#else
300
static inline struct dss_debugfs_entry *
301
dss_debugfs_create_file(struct dss_device *dss, const char *name,
302 303 304 305 306 307 308
			int (*show_fn)(struct seq_file *s, void *data),
			void *data)
{
	return NULL;
}

static inline void dss_debugfs_remove_file(struct dss_debugfs_entry *entry)
309 310 311 312
{
}
#endif /* CONFIG_OMAP2_DSS_DEBUGFS */

313 314 315 316
struct dss_device *dss_get_device(struct device *dev);

int dss_runtime_get(struct dss_device *dss);
void dss_runtime_put(struct dss_device *dss);
317

318 319
unsigned long dss_get_dispc_clk_rate(struct dss_device *dss);
unsigned long dss_get_max_fck_rate(struct dss_device *dss);
320 321
enum omap_dss_output_id dss_get_supported_outputs(struct dss_device *dss,
						  enum omap_channel channel);
322 323 324 325
int dss_dpi_select_source(struct dss_device *dss, int port,
			  enum omap_channel channel);
void dss_select_hdmi_venc_clk_source(struct dss_device *dss,
				     enum dss_hdmi_venc_clk_source_select src);
326
const char *dss_get_clk_source_name(enum dss_clk_source clk_src);
327

328
/* DSS VIDEO PLL */
329 330 331
struct dss_pll *dss_video_pll_init(struct dss_device *dss,
				   struct platform_device *pdev, int id,
				   struct regulator *regulator);
332 333
void dss_video_pll_uninit(struct dss_pll *pll);

334
void dss_ctrl_pll_enable(struct dss_pll *pll, bool enable);
335

336 337 338
void dss_sdi_init(struct dss_device *dss, int datapairs);
int dss_sdi_enable(struct dss_device *dss);
void dss_sdi_disable(struct dss_device *dss);
339

340 341 342 343 344
void dss_select_dsi_clk_source(struct dss_device *dss, int dsi_module,
			       enum dss_clk_source clk_src);
void dss_select_lcd_clk_source(struct dss_device *dss,
			       enum omap_channel channel,
			       enum dss_clk_source clk_src);
345 346 347 348 349
enum dss_clk_source dss_get_dispc_clk_source(struct dss_device *dss);
enum dss_clk_source dss_get_dsi_clk_source(struct dss_device *dss,
					   int dsi_module);
enum dss_clk_source dss_get_lcd_clk_source(struct dss_device *dss,
					   enum omap_channel channel);
350

351 352
void dss_set_venc_output(struct dss_device *dss, enum omap_dss_venc_type type);
void dss_set_dac_pwrdn_bgz(struct dss_device *dss, bool enable);
353

354
int dss_set_fck_rate(struct dss_device *dss, unsigned long rate);
355

356
typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
357 358
bool dss_div_calc(struct dss_device *dss, unsigned long pck,
		  unsigned long fck_min, dss_div_calc_func func, void *data);
359

360
/* SDI */
361
#ifdef CONFIG_OMAP2_DSS_SDI
362 363
int sdi_init_port(struct dss_device *dss, struct platform_device *pdev,
		  struct device_node *port);
364
void sdi_uninit_port(struct device_node *port);
365
#else
366 367 368
static inline int sdi_init_port(struct dss_device *dss,
				struct platform_device *pdev,
				struct device_node *port)
369 370 371
{
	return 0;
}
372
static inline void sdi_uninit_port(struct device_node *port)
373 374 375
{
}
#endif
T
Tomi Valkeinen 已提交
376

377
/* DSI */
378

379
#ifdef CONFIG_OMAP2_DSS_DSI
380

381 382 383
void dsi_dump_clocks(struct seq_file *s);

void dsi_irq_handler(void);
384

385
#endif
386 387

/* DPI */
388
#ifdef CONFIG_OMAP2_DSS_DPI
389 390
int dpi_init_port(struct dss_device *dss, struct platform_device *pdev,
		  struct device_node *port, enum dss_model dss_model);
391
void dpi_uninit_port(struct device_node *port);
392
#else
393 394 395 396
static inline int dpi_init_port(struct dss_device *port,
				struct platform_device *pdev,
				struct device_node *port,
				enum dss_model dss_model)
397 398 399
{
	return 0;
}
400
static inline void dpi_uninit_port(struct device_node *port)
401 402 403
{
}
#endif
T
Tomi Valkeinen 已提交
404

405 406 407
/* DISPC */
void dispc_dump_clocks(struct seq_file *s);

408 409 410
int dispc_runtime_get(void);
void dispc_runtime_put(void);

411 412 413 414 415
void dispc_enable_sidle(void);
void dispc_disable_sidle(void);

void dispc_lcd_enable_signal(bool enable);
void dispc_pck_free_enable(bool enable);
416 417
void dispc_enable_fifomerge(bool enable);

418 419 420 421 422 423
typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data);
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data);

424
bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm);
425 426 427 428
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo);


429 430 431
void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
				  u32 high);
void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
432 433
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update);
T
Tomi Valkeinen 已提交
434

435
void dispc_mgr_set_clock_div(enum omap_channel channel,
436
		const struct dispc_clock_info *cinfo);
437
int dispc_mgr_get_clock_div(enum omap_channel channel,
438
		struct dispc_clock_info *cinfo);
439
void dispc_set_tv_pclk(unsigned long pclk);
440

441 442 443
u32 dispc_wb_get_framedone_irq(void);
bool dispc_wb_go_busy(void);
void dispc_wb_go(void);
444
void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
445
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
446
		bool mem_to_mem, const struct videomode *vm);
447

448
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
449
static inline void dss_collect_irq_stats(u32 irqstatus, unsigned int *irq_arr)
450 451 452 453 454 455 456 457 458
{
	int b;
	for (b = 0; b < 32; ++b) {
		if (irqstatus & (1 << b))
			irq_arr[b]++;
	}
}
#endif

T
Tomi Valkeinen 已提交
459 460 461 462 463 464
/* PLL */
typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
		unsigned long clkdco, void *data);
typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
		void *data);

465
int dss_pll_register(struct dss_device *dss, struct dss_pll *pll);
T
Tomi Valkeinen 已提交
466
void dss_pll_unregister(struct dss_pll *pll);
467 468 469
struct dss_pll *dss_pll_find(struct dss_device *dss, const char *name);
struct dss_pll *dss_pll_find_by_src(struct dss_device *dss,
				    enum dss_clk_source src);
470
unsigned int dss_pll_get_clkout_idx_for_src(enum dss_clk_source src);
T
Tomi Valkeinen 已提交
471 472 473 474 475
int dss_pll_enable(struct dss_pll *pll);
void dss_pll_disable(struct dss_pll *pll);
int dss_pll_set_config(struct dss_pll *pll,
		const struct dss_pll_clock_info *cinfo);

476
bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco,
T
Tomi Valkeinen 已提交
477 478
		unsigned long out_min, unsigned long out_max,
		dss_hsdiv_calc_func func, void *data);
479
bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin,
T
Tomi Valkeinen 已提交
480 481
		unsigned long pll_min, unsigned long pll_max,
		dss_pll_calc_func func, void *data);
482 483

bool dss_pll_calc_b(const struct dss_pll *pll, unsigned long clkin,
484
	unsigned long target_clkout, struct dss_pll_clock_info *cinfo);
485

T
Tomi Valkeinen 已提交
486 487 488 489
int dss_pll_write_config_type_a(struct dss_pll *pll,
		const struct dss_pll_clock_info *cinfo);
int dss_pll_write_config_type_b(struct dss_pll *pll,
		const struct dss_pll_clock_info *cinfo);
490
int dss_pll_wait_reset_done(struct dss_pll *pll);
T
Tomi Valkeinen 已提交
491

492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
extern struct platform_driver omap_dsshw_driver;
extern struct platform_driver omap_dispchw_driver;
#ifdef CONFIG_OMAP2_DSS_DSI
extern struct platform_driver omap_dsihw_driver;
#endif
#ifdef CONFIG_OMAP2_DSS_VENC
extern struct platform_driver omap_venchw_driver;
#endif
#ifdef CONFIG_OMAP4_DSS_HDMI
extern struct platform_driver omapdss_hdmi4hw_driver;
#endif
#ifdef CONFIG_OMAP5_DSS_HDMI
extern struct platform_driver omapdss_hdmi5hw_driver;
#endif

507
#endif