dss.h 11.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#ifndef __OMAP2_DSS_H
#define __OMAP2_DSS_H

24 25
#include <linux/interrupt.h>

26 27
#include "omapdss.h"

28 29 30
#define MAX_DSS_LCD_MANAGERS	3
#define MAX_NUM_DSI		2

31 32
#ifdef pr_fmt
#undef pr_fmt
33 34
#endif

35 36 37 38
#ifdef DSS_SUBSYS_NAME
#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
#else
#define pr_fmt(fmt) fmt
39 40
#endif

41 42
#define DSSDBG(format, ...) \
	pr_debug(format, ## __VA_ARGS__)
43 44 45

#ifdef DSS_SUBSYS_NAME
#define DSSERR(format, ...) \
46
	pr_err("omapdss " DSS_SUBSYS_NAME " error: " format, ##__VA_ARGS__)
47 48
#else
#define DSSERR(format, ...) \
49
	pr_err("omapdss error: " format, ##__VA_ARGS__)
50 51 52 53
#endif

#ifdef DSS_SUBSYS_NAME
#define DSSINFO(format, ...) \
54
	pr_info("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
55 56
#else
#define DSSINFO(format, ...) \
57
	pr_info("omapdss: " format, ## __VA_ARGS__)
58 59 60 61
#endif

#ifdef DSS_SUBSYS_NAME
#define DSSWARN(format, ...) \
62
	pr_warn("omapdss " DSS_SUBSYS_NAME ": " format, ##__VA_ARGS__)
63 64
#else
#define DSSWARN(format, ...) \
65
	pr_warn("omapdss: " format, ##__VA_ARGS__)
66 67 68 69 70 71 72 73 74 75
#endif

/* OMAP TRM gives bitfields as start:end, where start is the higher bit
   number. For example 7:0 */
#define FLD_MASK(start, end)	(((1 << ((start) - (end) + 1)) - 1) << (end))
#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
#define FLD_MOD(orig, val, start, end) \
	(((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))

76 77 78 79 80 81 82 83
enum dss_model {
	DSS_MODEL_OMAP2,
	DSS_MODEL_OMAP3,
	DSS_MODEL_OMAP4,
	DSS_MODEL_OMAP5,
	DSS_MODEL_DRA7,
};

84 85 86 87
enum dss_io_pad_mode {
	DSS_IO_PAD_MODE_RESET,
	DSS_IO_PAD_MODE_RFBI,
	DSS_IO_PAD_MODE_BYPASS,
88 89
};

90 91 92 93 94
enum dss_hdmi_venc_clk_source_select {
	DSS_VENC_TV_CLK = 0,
	DSS_HDMI_M_PCLK = 1,
};

95 96 97 98 99
enum dss_dsi_content_type {
	DSS_DSI_CONTENT_DCS,
	DSS_DSI_CONTENT_GENERIC,
};

100 101 102 103 104 105 106 107 108 109 110
enum dss_writeback_channel {
	DSS_WB_LCD1_MGR =	0,
	DSS_WB_LCD2_MGR =	1,
	DSS_WB_TV_MGR =		2,
	DSS_WB_OVL0 =		3,
	DSS_WB_OVL1 =		4,
	DSS_WB_OVL2 =		5,
	DSS_WB_OVL3 =		6,
	DSS_WB_LCD3_MGR =	7,
};

111
enum dss_clk_source {
112 113 114 115
	DSS_CLK_SRC_FCK = 0,

	DSS_CLK_SRC_PLL1_1,
	DSS_CLK_SRC_PLL1_2,
116
	DSS_CLK_SRC_PLL1_3,
117 118 119

	DSS_CLK_SRC_PLL2_1,
	DSS_CLK_SRC_PLL2_2,
120 121 122
	DSS_CLK_SRC_PLL2_3,

	DSS_CLK_SRC_HDMI_PLL,
123 124
};

T
Tomi Valkeinen 已提交
125 126 127 128
enum dss_pll_id {
	DSS_PLL_DSI1,
	DSS_PLL_DSI2,
	DSS_PLL_HDMI,
129 130
	DSS_PLL_VIDEO1,
	DSS_PLL_VIDEO2,
T
Tomi Valkeinen 已提交
131 132
};

T
Tomi Valkeinen 已提交
133 134 135 136
struct dss_pll;

#define DSS_PLL_MAX_HSDIVS 4

137 138 139 140 141
enum dss_pll_type {
	DSS_PLL_TYPE_A,
	DSS_PLL_TYPE_B,
};

T
Tomi Valkeinen 已提交
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
/*
 * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
 * Type-B PLLs: clkout[0] refers to m2.
 */
struct dss_pll_clock_info {
	/* rates that we get with dividers below */
	unsigned long fint;
	unsigned long clkdco;
	unsigned long clkout[DSS_PLL_MAX_HSDIVS];

	/* dividers */
	u16 n;
	u16 m;
	u32 mf;
	u16 mX[DSS_PLL_MAX_HSDIVS];
	u16 sd;
};

struct dss_pll_ops {
	int (*enable)(struct dss_pll *pll);
	void (*disable)(struct dss_pll *pll);
	int (*set_config)(struct dss_pll *pll,
		const struct dss_pll_clock_info *cinfo);
};

struct dss_pll_hw {
168 169
	enum dss_pll_type type;

170 171 172 173
	unsigned int n_max;
	unsigned int m_min;
	unsigned int m_max;
	unsigned int mX_max;
T
Tomi Valkeinen 已提交
174 175 176 177 178 179 180 181 182 183 184 185

	unsigned long fint_min, fint_max;
	unsigned long clkdco_min, clkdco_low, clkdco_max;

	u8 n_msb, n_lsb;
	u8 m_msb, m_lsb;
	u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];

	bool has_stopmode;
	bool has_freqsel;
	bool has_selfreqdco;
	bool has_refsel;
T
Tomi Valkeinen 已提交
186 187 188

	/* DRA7 errata i886: use high N & M to avoid jitter */
	bool errata_i886;
T
Tomi Valkeinen 已提交
189 190 191 192
};

struct dss_pll {
	const char *name;
T
Tomi Valkeinen 已提交
193
	enum dss_pll_id id;
194
	struct dss_device *dss;
T
Tomi Valkeinen 已提交
195 196 197 198 199 200 201 202 203 204 205 206 207

	struct clk *clkin;
	struct regulator *regulator;

	void __iomem *base;

	const struct dss_pll_hw *hw;

	const struct dss_pll_ops *ops;

	struct dss_pll_clock_info cinfo;
};

208 209 210 211 212
/* Defines a generic omap register field */
struct dss_reg_field {
	u8 start, end;
};

213 214 215 216 217 218 219 220 221 222
struct dispc_clock_info {
	/* rates that we get with dividers below */
	unsigned long lck;
	unsigned long pck;

	/* dividers */
	u16 lck_div;
	u16 pck_div;
};

223 224 225 226 227 228 229 230 231 232 233 234 235
struct dss_lcd_mgr_config {
	enum dss_io_pad_mode io_pad_mode;

	bool stallmode;
	bool fifohandcheck;

	struct dispc_clock_info clock_info;

	int video_port_width;

	int lcden_sig_polarity;
};

236 237 238
struct seq_file;
struct platform_device;

239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267
#define DSS_SZ_REGS			SZ_512

struct dss_device {
	struct platform_device *pdev;
	void __iomem    *base;
	struct regmap	*syscon_pll_ctrl;
	u32		syscon_pll_ctrl_offset;

	struct clk	*parent_clk;
	struct clk	*dss_clk;
	unsigned long	dss_clk_rate;

	unsigned long	cache_req_pck;
	unsigned long	cache_prate;
	struct dispc_clock_info cache_dispc_cinfo;

	enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
	enum dss_clk_source dispc_clk_source;
	enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];

	bool		ctx_valid;
	u32		ctx[DSS_SZ_REGS / sizeof(u32)];

	const struct dss_features *feat;

	struct dss_pll	*video1_pll;
	struct dss_pll	*video2_pll;
};

268
/* core */
269 270 271 272 273 274
static inline int dss_set_min_bus_tput(struct device *dev, unsigned long tput)
{
	/* To be implemented when the OMAP platform will provide this feature */
	return 0;
}

275 276 277 278 279 280 281 282 283
static inline bool dss_mgr_is_lcd(enum omap_channel id)
{
	if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
			id == OMAP_DSS_CHANNEL_LCD3)
		return true;
	else
		return false;
}

284
/* DSS */
285 286 287 288 289 290 291 292 293 294
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
#else
static inline int dss_debugfs_create_file(const char *name,
					  void (*write)(struct seq_file *))
{
	return 0;
}
#endif /* CONFIG_OMAP2_DSS_DEBUGFS */

295 296 297 298
struct dss_device *dss_get_device(struct device *dev);

int dss_runtime_get(struct dss_device *dss);
void dss_runtime_put(struct dss_device *dss);
299

300
unsigned long dss_get_dispc_clk_rate(void);
301
unsigned long dss_get_max_fck_rate(void);
302
enum omap_dss_output_id dss_get_supported_outputs(enum omap_channel channel);
303
int dss_dpi_select_source(int port, enum omap_channel channel);
304
void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
305
const char *dss_get_clk_source_name(enum dss_clk_source clk_src);
306

307
/* DSS VIDEO PLL */
308 309 310
struct dss_pll *dss_video_pll_init(struct dss_device *dss,
				   struct platform_device *pdev, int id,
				   struct regulator *regulator);
311 312
void dss_video_pll_uninit(struct dss_pll *pll);

313 314
void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable);

315
void dss_sdi_init(int datapairs);
316 317 318
int dss_sdi_enable(void);
void dss_sdi_disable(void);

319
void dss_select_dsi_clk_source(int dsi_module,
320
		enum dss_clk_source clk_src);
321
void dss_select_lcd_clk_source(enum omap_channel channel,
322 323 324 325
		enum dss_clk_source clk_src);
enum dss_clk_source dss_get_dispc_clk_source(void);
enum dss_clk_source dss_get_dsi_clk_source(int dsi_module);
enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
326

327 328 329
void dss_set_venc_output(enum omap_dss_venc_type type);
void dss_set_dac_pwrdn_bgz(bool enable);

330
int dss_set_fck_rate(unsigned long rate);
331

332
typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
333 334
bool dss_div_calc(unsigned long pck, unsigned long fck_min,
		dss_div_calc_func func, void *data);
335

336
/* SDI */
337
#ifdef CONFIG_OMAP2_DSS_SDI
338 339
int sdi_init_port(struct platform_device *pdev, struct device_node *port);
void sdi_uninit_port(struct device_node *port);
340
#else
341
static inline int sdi_init_port(struct platform_device *pdev,
342 343 344 345
		struct device_node *port)
{
	return 0;
}
346
static inline void sdi_uninit_port(struct device_node *port)
347 348 349
{
}
#endif
T
Tomi Valkeinen 已提交
350

351
/* DSI */
352

353
#ifdef CONFIG_OMAP2_DSS_DSI
354 355 356 357

struct dentry;
struct file_operations;

358 359 360
void dsi_dump_clocks(struct seq_file *s);

void dsi_irq_handler(void);
361

362
#endif
363 364

/* DPI */
365
#ifdef CONFIG_OMAP2_DSS_DPI
366 367
int dpi_init_port(struct platform_device *pdev, struct device_node *port,
		  enum dss_model dss_model);
368
void dpi_uninit_port(struct device_node *port);
369
#else
370
static inline int dpi_init_port(struct platform_device *pdev,
371
		struct device_node *port, enum dss_model dss_model)
372 373 374
{
	return 0;
}
375
static inline void dpi_uninit_port(struct device_node *port)
376 377 378
{
}
#endif
T
Tomi Valkeinen 已提交
379

380 381 382
/* DISPC */
void dispc_dump_clocks(struct seq_file *s);

383 384 385
int dispc_runtime_get(void);
void dispc_runtime_put(void);

386 387 388 389 390
void dispc_enable_sidle(void);
void dispc_disable_sidle(void);

void dispc_lcd_enable_signal(bool enable);
void dispc_pck_free_enable(bool enable);
391 392
void dispc_enable_fifomerge(bool enable);

393 394 395 396 397 398
typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
		unsigned long pck, void *data);
bool dispc_div_calc(unsigned long dispc,
		unsigned long pck_min, unsigned long pck_max,
		dispc_div_calc_func func, void *data);

399
bool dispc_mgr_timings_ok(enum omap_channel channel, const struct videomode *vm);
400 401 402 403
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo);


404 405 406
void dispc_ovl_set_fifo_threshold(enum omap_plane_id plane, u32 low,
				  u32 high);
void dispc_ovl_compute_fifo_thresholds(enum omap_plane_id plane,
407 408
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update);
T
Tomi Valkeinen 已提交
409

410
void dispc_mgr_set_clock_div(enum omap_channel channel,
411
		const struct dispc_clock_info *cinfo);
412
int dispc_mgr_get_clock_div(enum omap_channel channel,
413
		struct dispc_clock_info *cinfo);
414
void dispc_set_tv_pclk(unsigned long pclk);
415

416 417 418
u32 dispc_wb_get_framedone_irq(void);
bool dispc_wb_go_busy(void);
void dispc_wb_go(void);
419
void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
420
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
421
		bool mem_to_mem, const struct videomode *vm);
422

423
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
424
static inline void dss_collect_irq_stats(u32 irqstatus, unsigned int *irq_arr)
425 426 427 428 429 430 431 432 433
{
	int b;
	for (b = 0; b < 32; ++b) {
		if (irqstatus & (1 << b))
			irq_arr[b]++;
	}
}
#endif

T
Tomi Valkeinen 已提交
434 435 436 437 438 439 440 441 442
/* PLL */
typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
		unsigned long clkdco, void *data);
typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
		void *data);

int dss_pll_register(struct dss_pll *pll);
void dss_pll_unregister(struct dss_pll *pll);
struct dss_pll *dss_pll_find(const char *name);
T
Tomi Valkeinen 已提交
443
struct dss_pll *dss_pll_find_by_src(enum dss_clk_source src);
444
unsigned int dss_pll_get_clkout_idx_for_src(enum dss_clk_source src);
T
Tomi Valkeinen 已提交
445 446 447 448 449
int dss_pll_enable(struct dss_pll *pll);
void dss_pll_disable(struct dss_pll *pll);
int dss_pll_set_config(struct dss_pll *pll,
		const struct dss_pll_clock_info *cinfo);

450
bool dss_pll_hsdiv_calc_a(const struct dss_pll *pll, unsigned long clkdco,
T
Tomi Valkeinen 已提交
451 452
		unsigned long out_min, unsigned long out_max,
		dss_hsdiv_calc_func func, void *data);
453
bool dss_pll_calc_a(const struct dss_pll *pll, unsigned long clkin,
T
Tomi Valkeinen 已提交
454 455
		unsigned long pll_min, unsigned long pll_max,
		dss_pll_calc_func func, void *data);
456 457

bool dss_pll_calc_b(const struct dss_pll *pll, unsigned long clkin,
458
	unsigned long target_clkout, struct dss_pll_clock_info *cinfo);
459

T
Tomi Valkeinen 已提交
460 461 462 463
int dss_pll_write_config_type_a(struct dss_pll *pll,
		const struct dss_pll_clock_info *cinfo);
int dss_pll_write_config_type_b(struct dss_pll *pll,
		const struct dss_pll_clock_info *cinfo);
464
int dss_pll_wait_reset_done(struct dss_pll *pll);
T
Tomi Valkeinen 已提交
465

466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
extern struct platform_driver omap_dsshw_driver;
extern struct platform_driver omap_dispchw_driver;
#ifdef CONFIG_OMAP2_DSS_DSI
extern struct platform_driver omap_dsihw_driver;
#endif
#ifdef CONFIG_OMAP2_DSS_VENC
extern struct platform_driver omap_venchw_driver;
#endif
#ifdef CONFIG_OMAP4_DSS_HDMI
extern struct platform_driver omapdss_hdmi4hw_driver;
#endif
#ifdef CONFIG_OMAP5_DSS_HDMI
extern struct platform_driver omapdss_hdmi5hw_driver;
#endif

481
#endif