i915_pci.c 23.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2016 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25
#include <linux/console.h>
26 27 28
#include <linux/vgaarb.h>
#include <linux/vga_switcheroo.h>

29 30
#include <drm/drm_drv.h>

31
#include "i915_drv.h"
32
#include "i915_globals.h"
33
#include "i915_selftest.h"
34

35
#define PLATFORM(x) .platform = (x)
36 37
#define GEN(x) .gen = (x), .gen_mask = BIT((x) - 1)

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68
#define I845_PIPE_OFFSETS \
	.pipe_offsets = { \
		[TRANSCODER_A] = PIPE_A_OFFSET,	\
	}, \
	.trans_offsets = { \
		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
	}

#define I9XX_PIPE_OFFSETS \
	.pipe_offsets = { \
		[TRANSCODER_A] = PIPE_A_OFFSET,	\
		[TRANSCODER_B] = PIPE_B_OFFSET, \
	}, \
	.trans_offsets = { \
		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
	}

#define IVB_PIPE_OFFSETS \
	.pipe_offsets = { \
		[TRANSCODER_A] = PIPE_A_OFFSET,	\
		[TRANSCODER_B] = PIPE_B_OFFSET, \
		[TRANSCODER_C] = PIPE_C_OFFSET, \
	}, \
	.trans_offsets = { \
		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
		[TRANSCODER_C] = TRANSCODER_C_OFFSET, \
	}

#define HSW_PIPE_OFFSETS \
69 70 71 72 73 74 75 76 77 78 79 80
	.pipe_offsets = { \
		[TRANSCODER_A] = PIPE_A_OFFSET,	\
		[TRANSCODER_B] = PIPE_B_OFFSET, \
		[TRANSCODER_C] = PIPE_C_OFFSET, \
		[TRANSCODER_EDP] = PIPE_EDP_OFFSET, \
	}, \
	.trans_offsets = { \
		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
		[TRANSCODER_C] = TRANSCODER_C_OFFSET, \
		[TRANSCODER_EDP] = TRANSCODER_EDP_OFFSET, \
	}
81

82
#define CHV_PIPE_OFFSETS \
83 84 85 86 87 88 89 90 91 92
	.pipe_offsets = { \
		[TRANSCODER_A] = PIPE_A_OFFSET, \
		[TRANSCODER_B] = PIPE_B_OFFSET, \
		[TRANSCODER_C] = CHV_PIPE_C_OFFSET, \
	}, \
	.trans_offsets = { \
		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
		[TRANSCODER_C] = CHV_TRANSCODER_C_OFFSET, \
	}
93

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110
#define I845_CURSOR_OFFSETS \
	.cursor_offsets = { \
		[PIPE_A] = CURSOR_A_OFFSET, \
	}

#define I9XX_CURSOR_OFFSETS \
	.cursor_offsets = { \
		[PIPE_A] = CURSOR_A_OFFSET, \
		[PIPE_B] = CURSOR_B_OFFSET, \
	}

#define CHV_CURSOR_OFFSETS \
	.cursor_offsets = { \
		[PIPE_A] = CURSOR_A_OFFSET, \
		[PIPE_B] = CURSOR_B_OFFSET, \
		[PIPE_C] = CHV_CURSOR_C_OFFSET, \
	}
111 112

#define IVB_CURSOR_OFFSETS \
113 114 115 116 117
	.cursor_offsets = { \
		[PIPE_A] = CURSOR_A_OFFSET, \
		[PIPE_B] = IVB_CURSOR_B_OFFSET, \
		[PIPE_C] = IVB_CURSOR_C_OFFSET, \
	}
118

119 120
#define I9XX_COLORS \
	.color = { .gamma_lut_size = 256 }
121 122 123 124
#define I965_COLORS \
	.color = { .gamma_lut_size = 129, \
		   .gamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING, \
	}
125 126
#define ILK_COLORS \
	.color = { .gamma_lut_size = 1024 }
127
#define IVB_COLORS \
128
	.color = { .degamma_lut_size = 1024, .gamma_lut_size = 1024 }
129
#define CHV_COLORS \
130 131 132 133
	.color = { .degamma_lut_size = 65, .gamma_lut_size = 257, \
		   .degamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING, \
		   .gamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING, \
	}
R
Rodrigo Vivi 已提交
134
#define GLK_COLORS \
135
	.color = { .degamma_lut_size = 33, .gamma_lut_size = 1024, \
136 137 138
		   .degamma_lut_tests = DRM_COLOR_LUT_NON_DECREASING | \
					DRM_COLOR_LUT_EQUAL_CHANNELS, \
	}
139

140
/* Keep in gen based order, and chronological order within a gen */
141 142 143 144

#define GEN_DEFAULT_PAGE_SIZES \
	.page_sizes = I915_GTT_PAGE_SIZE_4K

145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
#define I830_FEATURES \
	GEN(2), \
	.is_mobile = 1, \
	.num_pipes = 2, \
	.display.has_overlay = 1, \
	.display.cursor_needs_physical = 1, \
	.display.overlay_needs_physical = 1, \
	.display.has_gmch = 1, \
	.gpu_reset_clobbers_display = true, \
	.hws_needs_physical = 1, \
	.unfenced_needs_alignment = 1, \
	.engine_mask = BIT(RCS0), \
	.has_snoop = true, \
	.has_coherent_ggtt = false, \
	I9XX_PIPE_OFFSETS, \
	I9XX_CURSOR_OFFSETS, \
161
	I9XX_COLORS, \
162 163 164
	GEN_DEFAULT_PAGE_SIZES

#define I845_FEATURES \
165 166
	GEN(2), \
	.num_pipes = 1, \
167 168
	.display.has_overlay = 1, \
	.display.overlay_needs_physical = 1, \
R
Rodrigo Vivi 已提交
169
	.display.has_gmch = 1, \
170
	.gpu_reset_clobbers_display = true, \
171
	.hws_needs_physical = 1, \
172
	.unfenced_needs_alignment = 1, \
173
	.engine_mask = BIT(RCS0), \
174
	.has_snoop = true, \
175
	.has_coherent_ggtt = false, \
176 177
	I845_PIPE_OFFSETS, \
	I845_CURSOR_OFFSETS, \
178
	I9XX_COLORS, \
179
	GEN_DEFAULT_PAGE_SIZES
180

181
static const struct intel_device_info intel_i830_info = {
182
	I830_FEATURES,
183
	PLATFORM(INTEL_I830),
184 185
};

186
static const struct intel_device_info intel_i845g_info = {
187
	I845_FEATURES,
188
	PLATFORM(INTEL_I845G),
189 190
};

191
static const struct intel_device_info intel_i85x_info = {
192
	I830_FEATURES,
193
	PLATFORM(INTEL_I85X),
194
	.display.has_fbc = 1,
195 196
};

197
static const struct intel_device_info intel_i865g_info = {
198
	I845_FEATURES,
199
	PLATFORM(INTEL_I865G),
200 201
};

202
#define GEN3_FEATURES \
203 204
	GEN(3), \
	.num_pipes = 2, \
R
Rodrigo Vivi 已提交
205
	.display.has_gmch = 1, \
206
	.gpu_reset_clobbers_display = true, \
207
	.engine_mask = BIT(RCS0), \
208
	.has_snoop = true, \
209
	.has_coherent_ggtt = true, \
210 211
	I9XX_PIPE_OFFSETS, \
	I9XX_CURSOR_OFFSETS, \
212
	I9XX_COLORS, \
213
	GEN_DEFAULT_PAGE_SIZES
214

215
static const struct intel_device_info intel_i915g_info = {
216
	GEN3_FEATURES,
217
	PLATFORM(INTEL_I915G),
218
	.has_coherent_ggtt = false,
219 220 221
	.display.cursor_needs_physical = 1,
	.display.has_overlay = 1,
	.display.overlay_needs_physical = 1,
222
	.hws_needs_physical = 1,
223
	.unfenced_needs_alignment = 1,
224
};
225

226
static const struct intel_device_info intel_i915gm_info = {
227
	GEN3_FEATURES,
228
	PLATFORM(INTEL_I915GM),
229
	.is_mobile = 1,
230 231 232 233 234
	.display.cursor_needs_physical = 1,
	.display.has_overlay = 1,
	.display.overlay_needs_physical = 1,
	.display.supports_tv = 1,
	.display.has_fbc = 1,
235
	.hws_needs_physical = 1,
236
	.unfenced_needs_alignment = 1,
237
};
238

239
static const struct intel_device_info intel_i945g_info = {
240
	GEN3_FEATURES,
241
	PLATFORM(INTEL_I945G),
242 243 244 245
	.display.has_hotplug = 1,
	.display.cursor_needs_physical = 1,
	.display.has_overlay = 1,
	.display.overlay_needs_physical = 1,
246
	.hws_needs_physical = 1,
247
	.unfenced_needs_alignment = 1,
248
};
249

250
static const struct intel_device_info intel_i945gm_info = {
251
	GEN3_FEATURES,
252 253
	PLATFORM(INTEL_I945GM),
	.is_mobile = 1,
254 255 256 257 258 259
	.display.has_hotplug = 1,
	.display.cursor_needs_physical = 1,
	.display.has_overlay = 1,
	.display.overlay_needs_physical = 1,
	.display.supports_tv = 1,
	.display.has_fbc = 1,
260
	.hws_needs_physical = 1,
261
	.unfenced_needs_alignment = 1,
262 263
};

264
static const struct intel_device_info intel_g33_info = {
265
	GEN3_FEATURES,
266
	PLATFORM(INTEL_G33),
267 268
	.display.has_hotplug = 1,
	.display.has_overlay = 1,
269 270
};

271 272 273 274 275 276 277 278
static const struct intel_device_info intel_pineview_g_info = {
	GEN3_FEATURES,
	PLATFORM(INTEL_PINEVIEW),
	.display.has_hotplug = 1,
	.display.has_overlay = 1,
};

static const struct intel_device_info intel_pineview_m_info = {
279
	GEN3_FEATURES,
280 281
	PLATFORM(INTEL_PINEVIEW),
	.is_mobile = 1,
282 283
	.display.has_hotplug = 1,
	.display.has_overlay = 1,
284 285
};

286
#define GEN4_FEATURES \
287 288
	GEN(4), \
	.num_pipes = 2, \
289
	.display.has_hotplug = 1, \
R
Rodrigo Vivi 已提交
290
	.display.has_gmch = 1, \
291
	.gpu_reset_clobbers_display = true, \
292
	.engine_mask = BIT(RCS0), \
293
	.has_snoop = true, \
294
	.has_coherent_ggtt = true, \
295 296
	I9XX_PIPE_OFFSETS, \
	I9XX_CURSOR_OFFSETS, \
297
	I965_COLORS, \
298
	GEN_DEFAULT_PAGE_SIZES
299

300
static const struct intel_device_info intel_i965g_info = {
301
	GEN4_FEATURES,
302
	PLATFORM(INTEL_I965G),
303
	.display.has_overlay = 1,
304
	.hws_needs_physical = 1,
305
	.has_snoop = false,
306 307
};

308
static const struct intel_device_info intel_i965gm_info = {
309
	GEN4_FEATURES,
310
	PLATFORM(INTEL_I965GM),
311 312 313 314
	.is_mobile = 1,
	.display.has_fbc = 1,
	.display.has_overlay = 1,
	.display.supports_tv = 1,
315
	.hws_needs_physical = 1,
316
	.has_snoop = false,
317 318
};

319
static const struct intel_device_info intel_g45_info = {
320
	GEN4_FEATURES,
321
	PLATFORM(INTEL_G45),
322
	.engine_mask = BIT(RCS0) | BIT(VCS0),
323
	.gpu_reset_clobbers_display = false,
324 325
};

326
static const struct intel_device_info intel_gm45_info = {
327
	GEN4_FEATURES,
328
	PLATFORM(INTEL_GM45),
329 330 331
	.is_mobile = 1,
	.display.has_fbc = 1,
	.display.supports_tv = 1,
332
	.engine_mask = BIT(RCS0) | BIT(VCS0),
333
	.gpu_reset_clobbers_display = false,
334 335
};

336
#define GEN5_FEATURES \
337 338
	GEN(5), \
	.num_pipes = 2, \
339
	.display.has_hotplug = 1, \
340
	.engine_mask = BIT(RCS0) | BIT(VCS0), \
341
	.has_snoop = true, \
342
	.has_coherent_ggtt = true, \
343 344
	/* ilk does support rc6, but we do not implement [power] contexts */ \
	.has_rc6 = 0, \
345 346
	I9XX_PIPE_OFFSETS, \
	I9XX_CURSOR_OFFSETS, \
347
	ILK_COLORS, \
348
	GEN_DEFAULT_PAGE_SIZES
349

350
static const struct intel_device_info intel_ironlake_d_info = {
351
	GEN5_FEATURES,
352
	PLATFORM(INTEL_IRONLAKE),
353 354
};

355
static const struct intel_device_info intel_ironlake_m_info = {
356
	GEN5_FEATURES,
357
	PLATFORM(INTEL_IRONLAKE),
358 359
	.is_mobile = 1,
	.display.has_fbc = 1,
360 361
};

362
#define GEN6_FEATURES \
363 364
	GEN(6), \
	.num_pipes = 2, \
365 366
	.display.has_hotplug = 1, \
	.display.has_fbc = 1, \
367
	.engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
368
	.has_coherent_ggtt = true, \
369
	.has_llc = 1, \
370
	.has_rc6 = 1, \
371
	.has_rc6p = 1, \
372 373
	.ppgtt_type = INTEL_PPGTT_ALIASING, \
	.ppgtt_size = 31, \
374 375
	I9XX_PIPE_OFFSETS, \
	I9XX_CURSOR_OFFSETS, \
376
	ILK_COLORS, \
377
	GEN_DEFAULT_PAGE_SIZES
378

379 380
#define SNB_D_PLATFORM \
	GEN6_FEATURES, \
381
	PLATFORM(INTEL_SANDYBRIDGE)
382

383
static const struct intel_device_info intel_sandybridge_d_gt1_info = {
384 385
	SNB_D_PLATFORM,
	.gt = 1,
386 387
};

388
static const struct intel_device_info intel_sandybridge_d_gt2_info = {
389 390 391 392 393 394
	SNB_D_PLATFORM,
	.gt = 2,
};

#define SNB_M_PLATFORM \
	GEN6_FEATURES, \
395
	PLATFORM(INTEL_SANDYBRIDGE), \
396 397 398
	.is_mobile = 1


399
static const struct intel_device_info intel_sandybridge_m_gt1_info = {
400 401 402 403
	SNB_M_PLATFORM,
	.gt = 1,
};

404
static const struct intel_device_info intel_sandybridge_m_gt2_info = {
405 406
	SNB_M_PLATFORM,
	.gt = 2,
407 408 409
};

#define GEN7_FEATURES  \
410 411
	GEN(7), \
	.num_pipes = 3, \
412 413
	.display.has_hotplug = 1, \
	.display.has_fbc = 1, \
414
	.engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
415
	.has_coherent_ggtt = true, \
416
	.has_llc = 1, \
417
	.has_rc6 = 1, \
418
	.has_rc6p = 1, \
419 420
	.ppgtt_type = INTEL_PPGTT_FULL, \
	.ppgtt_size = 31, \
421 422
	IVB_PIPE_OFFSETS, \
	IVB_CURSOR_OFFSETS, \
423
	IVB_COLORS, \
424
	GEN_DEFAULT_PAGE_SIZES
425

426 427
#define IVB_D_PLATFORM \
	GEN7_FEATURES, \
428
	PLATFORM(INTEL_IVYBRIDGE), \
429 430
	.has_l3_dpf = 1

431
static const struct intel_device_info intel_ivybridge_d_gt1_info = {
432 433
	IVB_D_PLATFORM,
	.gt = 1,
434 435
};

436
static const struct intel_device_info intel_ivybridge_d_gt2_info = {
437 438 439 440 441 442
	IVB_D_PLATFORM,
	.gt = 2,
};

#define IVB_M_PLATFORM \
	GEN7_FEATURES, \
443
	PLATFORM(INTEL_IVYBRIDGE), \
444 445 446
	.is_mobile = 1, \
	.has_l3_dpf = 1

447
static const struct intel_device_info intel_ivybridge_m_gt1_info = {
448 449 450 451
	IVB_M_PLATFORM,
	.gt = 1,
};

452
static const struct intel_device_info intel_ivybridge_m_gt2_info = {
453 454
	IVB_M_PLATFORM,
	.gt = 2,
455 456
};

457
static const struct intel_device_info intel_ivybridge_q_info = {
458
	GEN7_FEATURES,
459
	PLATFORM(INTEL_IVYBRIDGE),
460
	.gt = 2,
461
	.num_pipes = 0, /* legal, last one wins */
462
	.has_l3_dpf = 1,
463 464
};

465
static const struct intel_device_info intel_valleyview_info = {
466
	PLATFORM(INTEL_VALLEYVIEW),
467
	GEN(7),
468 469 470 471
	.is_lp = 1,
	.num_pipes = 2,
	.has_runtime_pm = 1,
	.has_rc6 = 1,
R
Rodrigo Vivi 已提交
472
	.display.has_gmch = 1,
473
	.display.has_hotplug = 1,
474 475
	.ppgtt_type = INTEL_PPGTT_FULL,
	.ppgtt_size = 31,
476
	.has_snoop = true,
477
	.has_coherent_ggtt = false,
478
	.engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0),
479
	.display_mmio_offset = VLV_DISPLAY_BASE,
480 481
	I9XX_PIPE_OFFSETS,
	I9XX_CURSOR_OFFSETS,
482
	I965_COLORS,
483
	GEN_DEFAULT_PAGE_SIZES,
484 485
};

486
#define G75_FEATURES  \
487
	GEN7_FEATURES, \
488
	.engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
489
	.display.has_ddi = 1, \
490
	.has_fpga_dbg = 1, \
491 492
	.display.has_psr = 1, \
	.display.has_dp_mst = 1, \
493
	.has_rc6p = 0 /* RC6p removed-by HSW */, \
494
	HSW_PIPE_OFFSETS, \
495
	.has_runtime_pm = 1
496

497
#define HSW_PLATFORM \
498
	G75_FEATURES, \
499
	PLATFORM(INTEL_HASWELL), \
500 501
	.has_l3_dpf = 1

502
static const struct intel_device_info intel_haswell_gt1_info = {
503 504 505 506
	HSW_PLATFORM,
	.gt = 1,
};

507
static const struct intel_device_info intel_haswell_gt2_info = {
508 509 510 511
	HSW_PLATFORM,
	.gt = 2,
};

512
static const struct intel_device_info intel_haswell_gt3_info = {
513 514
	HSW_PLATFORM,
	.gt = 3,
515 516
};

517 518
#define GEN8_FEATURES \
	G75_FEATURES, \
519
	GEN(8), \
520 521
	.page_sizes = I915_GTT_PAGE_SIZE_4K | \
		      I915_GTT_PAGE_SIZE_2M, \
522
	.has_logical_ring_contexts = 1, \
523
	.ppgtt_type = INTEL_PPGTT_FULL, \
524
	.ppgtt_size = 48, \
525 526
	.has_64bit_reloc = 1, \
	.has_reset_engine = 1
527

528
#define BDW_PLATFORM \
529
	GEN8_FEATURES, \
530
	PLATFORM(INTEL_BROADWELL)
531

532
static const struct intel_device_info intel_broadwell_gt1_info = {
533 534 535 536
	BDW_PLATFORM,
	.gt = 1,
};

537
static const struct intel_device_info intel_broadwell_gt2_info = {
538
	BDW_PLATFORM,
539 540 541
	.gt = 2,
};

542
static const struct intel_device_info intel_broadwell_rsvd_info = {
543 544 545 546 547
	BDW_PLATFORM,
	.gt = 3,
	/* According to the device ID those devices are GT3, they were
	 * previously treated as not GT3, keep it like that.
	 */
548 549
};

550
static const struct intel_device_info intel_broadwell_gt3_info = {
551
	BDW_PLATFORM,
552
	.gt = 3,
553 554
	.engine_mask =
		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
555 556
};

557
static const struct intel_device_info intel_cherryview_info = {
558
	PLATFORM(INTEL_CHERRYVIEW),
559 560
	GEN(8),
	.num_pipes = 3,
561
	.display.has_hotplug = 1,
562
	.is_lp = 1,
563
	.engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0),
564
	.has_64bit_reloc = 1,
565
	.has_runtime_pm = 1,
566
	.has_rc6 = 1,
567
	.has_logical_ring_contexts = 1,
R
Rodrigo Vivi 已提交
568
	.display.has_gmch = 1,
569 570
	.ppgtt_type = INTEL_PPGTT_FULL,
	.ppgtt_size = 32,
571
	.has_reset_engine = 1,
572
	.has_snoop = true,
573
	.has_coherent_ggtt = false,
574
	.display_mmio_offset = VLV_DISPLAY_BASE,
575 576
	CHV_PIPE_OFFSETS,
	CHV_CURSOR_OFFSETS,
577
	CHV_COLORS,
578
	GEN_DEFAULT_PAGE_SIZES,
579 580
};

581
#define GEN9_DEFAULT_PAGE_SIZES \
582
	.page_sizes = I915_GTT_PAGE_SIZE_4K | \
583 584
		      I915_GTT_PAGE_SIZE_64K | \
		      I915_GTT_PAGE_SIZE_2M
585

586 587
#define GEN9_FEATURES \
	GEN8_FEATURES, \
588
	GEN(9), \
589
	GEN9_DEFAULT_PAGE_SIZES, \
C
Chris Wilson 已提交
590
	.has_logical_ring_preemption = 1, \
591
	.display.has_csr = 1, \
592
	.has_guc = 1, \
593
	.display.has_ipc = 1, \
594 595
	.ddb_size = 896

596 597
#define SKL_PLATFORM \
	GEN9_FEATURES, \
598
	/* Display WA #0477 WaDisableIPC: skl */ \
599
	.display.has_ipc = 0, \
600
	PLATFORM(INTEL_SKYLAKE)
601

602
static const struct intel_device_info intel_skylake_gt1_info = {
603
	SKL_PLATFORM,
604
	.gt = 1,
605 606
};

607
static const struct intel_device_info intel_skylake_gt2_info = {
608
	SKL_PLATFORM,
609 610 611 612 613
	.gt = 2,
};

#define SKL_GT3_PLUS_PLATFORM \
	SKL_PLATFORM, \
614 615
	.engine_mask = \
		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1)
616 617


618
static const struct intel_device_info intel_skylake_gt3_info = {
619 620 621 622
	SKL_GT3_PLUS_PLATFORM,
	.gt = 3,
};

623
static const struct intel_device_info intel_skylake_gt4_info = {
624 625
	SKL_GT3_PLUS_PLATFORM,
	.gt = 4,
626 627
};

628
#define GEN9_LP_FEATURES \
629
	GEN(9), \
630
	.is_lp = 1, \
631
	.display.has_hotplug = 1, \
632
	.engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
633 634
	.num_pipes = 3, \
	.has_64bit_reloc = 1, \
635
	.display.has_ddi = 1, \
636
	.has_fpga_dbg = 1, \
637 638
	.display.has_fbc = 1, \
	.display.has_psr = 1, \
639
	.has_runtime_pm = 1, \
640
	.display.has_csr = 1, \
641
	.has_rc6 = 1, \
642
	.display.has_dp_mst = 1, \
643
	.has_logical_ring_contexts = 1, \
C
Chris Wilson 已提交
644
	.has_logical_ring_preemption = 1, \
645
	.has_guc = 1, \
646
	.ppgtt_type = INTEL_PPGTT_FULL, \
647
	.ppgtt_size = 48, \
648
	.has_reset_engine = 1, \
649
	.has_snoop = true, \
650
	.has_coherent_ggtt = false, \
651
	.display.has_ipc = 1, \
652
	HSW_PIPE_OFFSETS, \
653
	IVB_CURSOR_OFFSETS, \
654
	IVB_COLORS, \
655
	GEN9_DEFAULT_PAGE_SIZES
656

657
static const struct intel_device_info intel_broxton_info = {
658
	GEN9_LP_FEATURES,
659
	PLATFORM(INTEL_BROXTON),
660
	.ddb_size = 512,
661 662
};

663
static const struct intel_device_info intel_geminilake_info = {
664
	GEN9_LP_FEATURES,
665
	PLATFORM(INTEL_GEMINILAKE),
666
	.ddb_size = 1024,
R
Rodrigo Vivi 已提交
667
	GLK_COLORS,
668 669
};

670
#define KBL_PLATFORM \
671
	GEN9_FEATURES, \
672
	PLATFORM(INTEL_KABYLAKE)
673

674
static const struct intel_device_info intel_kabylake_gt1_info = {
675
	KBL_PLATFORM,
676 677 678
	.gt = 1,
};

679
static const struct intel_device_info intel_kabylake_gt2_info = {
680 681
	KBL_PLATFORM,
	.gt = 2,
682 683
};

684
static const struct intel_device_info intel_kabylake_gt3_info = {
685
	KBL_PLATFORM,
686
	.gt = 3,
687 688
	.engine_mask =
		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
689 690
};

691
#define CFL_PLATFORM \
692
	GEN9_FEATURES, \
693
	PLATFORM(INTEL_COFFEELAKE)
694

695
static const struct intel_device_info intel_coffeelake_gt1_info = {
696 697 698 699
	CFL_PLATFORM,
	.gt = 1,
};

700
static const struct intel_device_info intel_coffeelake_gt2_info = {
701
	CFL_PLATFORM,
702
	.gt = 2,
703 704
};

705
static const struct intel_device_info intel_coffeelake_gt3_info = {
706
	CFL_PLATFORM,
707
	.gt = 3,
708 709
	.engine_mask =
		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
710 711
};

712 713
#define GEN10_FEATURES \
	GEN9_FEATURES, \
714
	GEN(10), \
715
	.ddb_size = 1024, \
716
	.has_coherent_ggtt = false, \
R
Rodrigo Vivi 已提交
717
	GLK_COLORS
718

719
static const struct intel_device_info intel_cannonlake_info = {
720
	GEN10_FEATURES,
721
	PLATFORM(INTEL_CANNONLAKE),
722
	.gt = 2,
723 724
};

725 726
#define GEN11_FEATURES \
	GEN10_FEATURES, \
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742
	.pipe_offsets = { \
		[TRANSCODER_A] = PIPE_A_OFFSET, \
		[TRANSCODER_B] = PIPE_B_OFFSET, \
		[TRANSCODER_C] = PIPE_C_OFFSET, \
		[TRANSCODER_EDP] = PIPE_EDP_OFFSET, \
		[TRANSCODER_DSI_0] = PIPE_DSI0_OFFSET, \
		[TRANSCODER_DSI_1] = PIPE_DSI1_OFFSET, \
	}, \
	.trans_offsets = { \
		[TRANSCODER_A] = TRANSCODER_A_OFFSET, \
		[TRANSCODER_B] = TRANSCODER_B_OFFSET, \
		[TRANSCODER_C] = TRANSCODER_C_OFFSET, \
		[TRANSCODER_EDP] = TRANSCODER_EDP_OFFSET, \
		[TRANSCODER_DSI_0] = TRANSCODER_DSI0_OFFSET, \
		[TRANSCODER_DSI_1] = TRANSCODER_DSI1_OFFSET, \
	}, \
743
	GEN(11), \
744
	.ddb_size = 2048, \
745 746
	.has_logical_ring_elsq = 1, \
	.color = { .degamma_lut_size = 33, .gamma_lut_size = 1024 }
747

748
static const struct intel_device_info intel_icelake_11_info = {
749
	GEN11_FEATURES,
750
	PLATFORM(INTEL_ICELAKE),
751 752
	.engine_mask =
		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
753 754
};

755 756
static const struct intel_device_info intel_elkhartlake_info = {
	GEN11_FEATURES,
757
	PLATFORM(INTEL_ELKHARTLAKE),
758 759 760 761 762
	.is_alpha_support = 1,
	.engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0),
	.ppgtt_size = 36,
};

763
#undef GEN
764
#undef PLATFORM
765

766 767 768 769 770 771 772 773
/*
 * Make sure any device matches here are from most specific to most
 * general.  For example, since the Quanta match is based on the subsystem
 * and subvendor IDs, we need it to come before the more general IVB
 * PCI ID matches, otherwise we'll use the wrong info struct above.
 */
static const struct pci_device_id pciidlist[] = {
	INTEL_I830_IDS(&intel_i830_info),
774
	INTEL_I845G_IDS(&intel_i845g_info),
775 776 777 778 779 780 781 782 783 784 785
	INTEL_I85X_IDS(&intel_i85x_info),
	INTEL_I865G_IDS(&intel_i865g_info),
	INTEL_I915G_IDS(&intel_i915g_info),
	INTEL_I915GM_IDS(&intel_i915gm_info),
	INTEL_I945G_IDS(&intel_i945g_info),
	INTEL_I945GM_IDS(&intel_i945gm_info),
	INTEL_I965G_IDS(&intel_i965g_info),
	INTEL_G33_IDS(&intel_g33_info),
	INTEL_I965GM_IDS(&intel_i965gm_info),
	INTEL_GM45_IDS(&intel_gm45_info),
	INTEL_G45_IDS(&intel_g45_info),
786 787
	INTEL_PINEVIEW_G_IDS(&intel_pineview_g_info),
	INTEL_PINEVIEW_M_IDS(&intel_pineview_m_info),
788 789
	INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
	INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
790 791 792 793
	INTEL_SNB_D_GT1_IDS(&intel_sandybridge_d_gt1_info),
	INTEL_SNB_D_GT2_IDS(&intel_sandybridge_d_gt2_info),
	INTEL_SNB_M_GT1_IDS(&intel_sandybridge_m_gt1_info),
	INTEL_SNB_M_GT2_IDS(&intel_sandybridge_m_gt2_info),
794
	INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
795 796 797 798 799 800 801
	INTEL_IVB_M_GT1_IDS(&intel_ivybridge_m_gt1_info),
	INTEL_IVB_M_GT2_IDS(&intel_ivybridge_m_gt2_info),
	INTEL_IVB_D_GT1_IDS(&intel_ivybridge_d_gt1_info),
	INTEL_IVB_D_GT2_IDS(&intel_ivybridge_d_gt2_info),
	INTEL_HSW_GT1_IDS(&intel_haswell_gt1_info),
	INTEL_HSW_GT2_IDS(&intel_haswell_gt2_info),
	INTEL_HSW_GT3_IDS(&intel_haswell_gt3_info),
802
	INTEL_VLV_IDS(&intel_valleyview_info),
803 804
	INTEL_BDW_GT1_IDS(&intel_broadwell_gt1_info),
	INTEL_BDW_GT2_IDS(&intel_broadwell_gt2_info),
805
	INTEL_BDW_GT3_IDS(&intel_broadwell_gt3_info),
806
	INTEL_BDW_RSVD_IDS(&intel_broadwell_rsvd_info),
807
	INTEL_CHV_IDS(&intel_cherryview_info),
808 809
	INTEL_SKL_GT1_IDS(&intel_skylake_gt1_info),
	INTEL_SKL_GT2_IDS(&intel_skylake_gt2_info),
810
	INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
811
	INTEL_SKL_GT4_IDS(&intel_skylake_gt4_info),
812
	INTEL_BXT_IDS(&intel_broxton_info),
813
	INTEL_GLK_IDS(&intel_geminilake_info),
814 815
	INTEL_KBL_GT1_IDS(&intel_kabylake_gt1_info),
	INTEL_KBL_GT2_IDS(&intel_kabylake_gt2_info),
816 817
	INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
	INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
818
	INTEL_AML_KBL_GT2_IDS(&intel_kabylake_gt2_info),
819 820
	INTEL_CFL_S_GT1_IDS(&intel_coffeelake_gt1_info),
	INTEL_CFL_S_GT2_IDS(&intel_coffeelake_gt2_info),
821
	INTEL_CFL_H_GT1_IDS(&intel_coffeelake_gt1_info),
822
	INTEL_CFL_H_GT2_IDS(&intel_coffeelake_gt2_info),
823
	INTEL_CFL_U_GT2_IDS(&intel_coffeelake_gt2_info),
824
	INTEL_CFL_U_GT3_IDS(&intel_coffeelake_gt3_info),
825 826
	INTEL_WHL_U_GT1_IDS(&intel_coffeelake_gt1_info),
	INTEL_WHL_U_GT2_IDS(&intel_coffeelake_gt2_info),
827
	INTEL_AML_CFL_GT2_IDS(&intel_coffeelake_gt2_info),
828
	INTEL_WHL_U_GT3_IDS(&intel_coffeelake_gt3_info),
A
Anusha Srivatsa 已提交
829 830
	INTEL_CML_GT1_IDS(&intel_coffeelake_gt1_info),
	INTEL_CML_GT2_IDS(&intel_coffeelake_gt2_info),
831
	INTEL_CNL_IDS(&intel_cannonlake_info),
P
Paulo Zanoni 已提交
832
	INTEL_ICL_11_IDS(&intel_icelake_11_info),
833
	INTEL_EHL_IDS(&intel_elkhartlake_info),
834 835 836 837
	{0, 0, 0}
};
MODULE_DEVICE_TABLE(pci, pciidlist);

838 839
static void i915_pci_remove(struct pci_dev *pdev)
{
840 841 842 843 844
	struct drm_device *dev;

	dev = pci_get_drvdata(pdev);
	if (!dev) /* driver load aborted, nothing to cleanup */
		return;
845 846

	i915_driver_unload(dev);
847
	drm_dev_put(dev);
848 849

	pci_set_drvdata(pdev, NULL);
850 851
}

852 853 854 855
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;
856
	int err;
857

858
	if (IS_ALPHA_SUPPORT(intel_info) && !i915_modparams.alpha_support) {
859 860 861
		DRM_INFO("The driver support for your hardware in this kernel version is alpha quality\n"
			 "See CONFIG_DRM_I915_ALPHA_SUPPORT or i915.alpha_support module parameter\n"
			 "to enable support in this kernel version, or check for kernel updates.\n");
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
		return -ENODEV;
	}

	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

	/*
	 * apple-gmux is needed on dual GPU MacBook Pro
	 * to probe the panel if we're the inactive GPU.
	 */
	if (vga_switcheroo_client_probe_defer(pdev))
		return -EPROBE_DEFER;

880 881 882
	err = i915_driver_load(pdev, ent);
	if (err)
		return err;
883

884 885 886 887 888
	if (i915_inject_load_failure()) {
		i915_pci_remove(pdev);
		return -ENODEV;
	}

889 890 891 892 893
	err = i915_live_selftests(pdev);
	if (err) {
		i915_pci_remove(pdev);
		return err > 0 ? -ENOTTY : err;
	}
894

895
	return 0;
896 897
}

898
static struct pci_driver i915_pci_driver = {
899 900 901 902 903 904
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};
905 906 907 908

static int __init i915_init(void)
{
	bool use_kms = true;
909 910
	int err;

911 912 913
	err = i915_globals_init();
	if (err)
		return err;
914

915 916 917
	err = i915_mock_selftests();
	if (err)
		return err > 0 ? 0 : err;
918 919 920 921 922 923 924

	/*
	 * Enable KMS by default, unless explicitly overriden by
	 * either the i915.modeset prarameter or by the
	 * vga_text_mode_force boot option.
	 */

925
	if (i915_modparams.modeset == 0)
926 927
		use_kms = false;

928
	if (vgacon_text_force() && i915_modparams.modeset == -1)
929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
		use_kms = false;

	if (!use_kms) {
		/* Silently fail loading to not upset userspace. */
		DRM_DEBUG_DRIVER("KMS disabled.\n");
		return 0;
	}

	return pci_register_driver(&i915_pci_driver);
}

static void __exit i915_exit(void)
{
	if (!i915_pci_driver.driver.owner)
		return;

	pci_unregister_driver(&i915_pci_driver);
946
	i915_globals_exit();
947 948 949 950 951 952 953 954 955 956
}

module_init(i915_init);
module_exit(i915_exit);

MODULE_AUTHOR("Tungsten Graphics, Inc.");
MODULE_AUTHOR("Intel Corporation");

MODULE_DESCRIPTION(DRIVER_DESC);
MODULE_LICENSE("GPL and additional rights");