scheduler.c 47.4 KB
Newer Older
Z
Zhi Wang 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37
/*
 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Zhi Wang <zhi.a.wang@intel.com>
 *
 * Contributors:
 *    Ping Gao <ping.a.gao@intel.com>
 *    Tina Zhang <tina.zhang@intel.com>
 *    Chanbin Du <changbin.du@intel.com>
 *    Min He <min.he@intel.com>
 *    Bing Niu <bing.niu@intel.com>
 *    Zhenyu Wang <zhenyuw@linux.intel.com>
 *
 */

#include <linux/kthread.h>

38 39
#include "gem/i915_gem_pm.h"
#include "gt/intel_context.h"
40
#include "gt/intel_ring.h"
41

42
#include "i915_drv.h"
43
#include "i915_gem_gtt.h"
44 45
#include "gvt.h"

Z
Zhi Wang 已提交
46 47 48
#define RING_CTX_OFF(x) \
	offsetof(struct execlist_ring_context, x)

49 50
static void set_context_pdp_root_pointer(
		struct execlist_ring_context *ring_context,
Z
Zhi Wang 已提交
51 52 53 54 55
		u32 pdp[8])
{
	int i;

	for (i = 0; i < 8; i++)
56
		ring_context->pdps[i].val = pdp[7 - i];
Z
Zhi Wang 已提交
57 58
}

59 60 61
static void update_shadow_pdps(struct intel_vgpu_workload *workload)
{
	struct execlist_ring_context *shadow_ring_context;
62
	struct intel_context *ctx = workload->req->context;
63 64 65 66 67 68 69

	if (WARN_ON(!workload->shadow_mm))
		return;

	if (WARN_ON(!atomic_read(&workload->shadow_mm->pincount)))
		return;

70
	shadow_ring_context = (struct execlist_ring_context *)ctx->lrc_reg_state;
71 72 73 74
	set_context_pdp_root_pointer(shadow_ring_context,
			(void *)workload->shadow_mm->ppgtt_mm.shadow_pdps);
}

75 76 77 78 79 80 81 82
/*
 * when populating shadow ctx from guest, we should not overrride oa related
 * registers, so that they will not be overlapped by guest oa configs. Thus
 * made it possible to capture oa data from host for both host and guests.
 */
static void sr_oa_regs(struct intel_vgpu_workload *workload,
		u32 *reg_state, bool save)
{
83
	struct drm_i915_private *dev_priv = workload->vgpu->gvt->gt->i915;
84 85
	u32 ctx_oactxctrl = dev_priv->perf.ctx_oactxctrl_offset;
	u32 ctx_flexeu0 = dev_priv->perf.ctx_flexeu0_offset;
86 87 88 89 90 91 92 93 94 95 96
	int i = 0;
	u32 flex_mmio[] = {
		i915_mmio_reg_offset(EU_PERF_CNTL0),
		i915_mmio_reg_offset(EU_PERF_CNTL1),
		i915_mmio_reg_offset(EU_PERF_CNTL2),
		i915_mmio_reg_offset(EU_PERF_CNTL3),
		i915_mmio_reg_offset(EU_PERF_CNTL4),
		i915_mmio_reg_offset(EU_PERF_CNTL5),
		i915_mmio_reg_offset(EU_PERF_CNTL6),
	};

97
	if (workload->engine->id != RCS0)
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
		return;

	if (save) {
		workload->oactxctrl = reg_state[ctx_oactxctrl + 1];

		for (i = 0; i < ARRAY_SIZE(workload->flex_mmio); i++) {
			u32 state_offset = ctx_flexeu0 + i * 2;

			workload->flex_mmio[i] = reg_state[state_offset + 1];
		}
	} else {
		reg_state[ctx_oactxctrl] =
			i915_mmio_reg_offset(GEN8_OACTXCONTROL);
		reg_state[ctx_oactxctrl + 1] = workload->oactxctrl;

		for (i = 0; i < ARRAY_SIZE(workload->flex_mmio); i++) {
			u32 state_offset = ctx_flexeu0 + i * 2;
			u32 mmio = flex_mmio[i];

			reg_state[state_offset] = mmio;
			reg_state[state_offset + 1] = workload->flex_mmio[i];
		}
	}
}

Z
Zhi Wang 已提交
123 124 125 126
static int populate_shadow_context(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_gvt *gvt = vgpu->gvt;
127
	struct intel_context *ctx = workload->req->context;
Z
Zhi Wang 已提交
128 129
	struct execlist_ring_context *shadow_ring_context;
	void *dst;
130
	void *context_base;
Z
Zhi Wang 已提交
131
	unsigned long context_gpa, context_page_num;
132 133
	unsigned long gpa_base; /* first gpa of consecutive GPAs */
	unsigned long gpa_size; /* size of consecutive GPAs */
134
	struct intel_vgpu_submission *s = &vgpu->submission;
Z
Zhi Wang 已提交
135
	int i;
136 137
	bool skip = false;
	int ring_id = workload->engine->id;
Z
Zhi Wang 已提交
138

139 140 141 142 143 144
	GEM_BUG_ON(!intel_context_is_pinned(ctx));

	context_base = (void *) ctx->lrc_reg_state -
				(LRC_STATE_PN << I915_GTT_PAGE_SHIFT);

	shadow_ring_context = (void *) ctx->lrc_reg_state;
Z
Zhi Wang 已提交
145

146
	sr_oa_regs(workload, (u32 *)shadow_ring_context, true);
Z
Zhi Wang 已提交
147 148 149
#define COPY_REG(name) \
	intel_gvt_hypervisor_read_gpa(vgpu, workload->ring_context_gpa \
		+ RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)
150 151 152 153 154 155
#define COPY_REG_MASKED(name) {\
		intel_gvt_hypervisor_read_gpa(vgpu, workload->ring_context_gpa \
					      + RING_CTX_OFF(name.val),\
					      &shadow_ring_context->name.val, 4);\
		shadow_ring_context->name.val |= 0xffff << 16;\
	}
Z
Zhi Wang 已提交
156

157
	COPY_REG_MASKED(ctx_ctrl);
Z
Zhi Wang 已提交
158 159
	COPY_REG(ctx_timestamp);

160
	if (workload->engine->id == RCS0) {
Z
Zhi Wang 已提交
161 162 163 164 165
		COPY_REG(bb_per_ctx_ptr);
		COPY_REG(rcs_indirect_ctx);
		COPY_REG(rcs_indirect_ctx_offset);
	}
#undef COPY_REG
166
#undef COPY_REG_MASKED
Z
Zhi Wang 已提交
167 168 169 170 171 172

	intel_gvt_hypervisor_read_gpa(vgpu,
			workload->ring_context_gpa +
			sizeof(*shadow_ring_context),
			(void *)shadow_ring_context +
			sizeof(*shadow_ring_context),
Z
Zhi Wang 已提交
173
			I915_GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
Z
Zhi Wang 已提交
174

175
	sr_oa_regs(workload, (u32 *)shadow_ring_context, false);
176

177 178 179 180
	gvt_dbg_sched("ring %s workload lrca %x, ctx_id %x, ctx gpa %llx",
			workload->engine->name, workload->ctx_desc.lrca,
			workload->ctx_desc.context_id,
			workload->ring_context_gpa);
181

182 183 184 185 186 187 188 189 190 191 192 193
	/* only need to ensure this context is not pinned/unpinned during the
	 * period from last submission to this this submission.
	 * Upon reaching this function, the currently submitted context is not
	 * supposed to get unpinned. If a misbehaving guest driver ever does
	 * this, it would corrupt itself.
	 */
	if (s->last_ctx[ring_id].valid &&
			(s->last_ctx[ring_id].lrca ==
				workload->ctx_desc.lrca) &&
			(s->last_ctx[ring_id].ring_context_gpa ==
				workload->ring_context_gpa))
		skip = true;
194

195 196 197 198 199 200 201
	s->last_ctx[ring_id].lrca = workload->ctx_desc.lrca;
	s->last_ctx[ring_id].ring_context_gpa = workload->ring_context_gpa;

	if (IS_RESTORE_INHIBIT(shadow_ring_context->ctx_ctrl.val) || skip)
		return 0;

	s->last_ctx[ring_id].valid = false;
202
	context_page_num = workload->engine->context_size;
203 204
	context_page_num = context_page_num >> PAGE_SHIFT;

205
	if (IS_BROADWELL(gvt->gt->i915) && workload->engine->id == RCS0)
206 207
		context_page_num = 19;

208 209 210 211 212
	/* find consecutive GPAs from gma until the first inconsecutive GPA.
	 * read from the continuous GPAs into dst virtual address
	 */
	gpa_size = 0;
	for (i = 2; i < context_page_num; i++) {
213 214 215 216 217 218 219 220
		context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
				(u32)((workload->ctx_desc.lrca + i) <<
				I915_GTT_PAGE_SHIFT));
		if (context_gpa == INTEL_GVT_INVALID_ADDR) {
			gvt_vgpu_err("Invalid guest context descriptor\n");
			return -EFAULT;
		}

221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237
		if (gpa_size == 0) {
			gpa_base = context_gpa;
			dst = context_base + (i << I915_GTT_PAGE_SHIFT);
		} else if (context_gpa != gpa_base + gpa_size)
			goto read;

		gpa_size += I915_GTT_PAGE_SIZE;

		if (i == context_page_num - 1)
			goto read;

		continue;

read:
		intel_gvt_hypervisor_read_gpa(vgpu, gpa_base, dst, gpa_size);
		gpa_base = context_gpa;
		gpa_size = I915_GTT_PAGE_SIZE;
238
		dst = context_base + (i << I915_GTT_PAGE_SHIFT);
239
	}
240
	s->last_ctx[ring_id].valid = true;
Z
Zhi Wang 已提交
241 242 243
	return 0;
}

244
static inline bool is_gvt_request(struct i915_request *rq)
245
{
246
	return intel_context_force_single_submission(rq->context);
247 248
}

249 250
static void save_ring_hw_state(struct intel_vgpu *vgpu,
			       const struct intel_engine_cs *engine)
251
{
252
	struct intel_uncore *uncore = engine->uncore;
253 254
	i915_reg_t reg;

255 256 257 258 259 260 261 262 263 264 265
	reg = RING_INSTDONE(engine->mmio_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) =
		intel_uncore_read(uncore, reg);

	reg = RING_ACTHD(engine->mmio_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) =
		intel_uncore_read(uncore, reg);

	reg = RING_ACTHD_UDW(engine->mmio_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) =
		intel_uncore_read(uncore, reg);
266 267
}

Z
Zhi Wang 已提交
268 269 270
static int shadow_context_status_change(struct notifier_block *nb,
		unsigned long action, void *data)
{
271
	struct i915_request *rq = data;
272
	struct intel_gvt *gvt = container_of(nb, struct intel_gvt,
273
				shadow_ctx_notifier_block[rq->engine->id]);
274
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
275
	enum intel_engine_id ring_id = rq->engine->id;
276
	struct intel_vgpu_workload *workload;
277
	unsigned long flags;
278

279
	if (!is_gvt_request(rq)) {
280
		spin_lock_irqsave(&scheduler->mmio_context_lock, flags);
281 282 283 284
		if (action == INTEL_CONTEXT_SCHEDULE_IN &&
		    scheduler->engine_owner[ring_id]) {
			/* Switch ring from vGPU to host. */
			intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
285
					      NULL, rq->engine);
286 287
			scheduler->engine_owner[ring_id] = NULL;
		}
288
		spin_unlock_irqrestore(&scheduler->mmio_context_lock, flags);
289 290 291

		return NOTIFY_OK;
	}
Z
Zhi Wang 已提交
292

293 294
	workload = scheduler->current_workload[ring_id];
	if (unlikely(!workload))
295 296
		return NOTIFY_OK;

Z
Zhi Wang 已提交
297 298
	switch (action) {
	case INTEL_CONTEXT_SCHEDULE_IN:
299
		spin_lock_irqsave(&scheduler->mmio_context_lock, flags);
300 301 302
		if (workload->vgpu != scheduler->engine_owner[ring_id]) {
			/* Switch ring from host to vGPU or vGPU to vGPU. */
			intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
303
					      workload->vgpu, rq->engine);
304 305 306 307
			scheduler->engine_owner[ring_id] = workload->vgpu;
		} else
			gvt_dbg_sched("skip ring %d mmio switch for vgpu%d\n",
				      ring_id, workload->vgpu->id);
308
		spin_unlock_irqrestore(&scheduler->mmio_context_lock, flags);
Z
Zhi Wang 已提交
309 310 311
		atomic_set(&workload->shadow_ctx_active, 1);
		break;
	case INTEL_CONTEXT_SCHEDULE_OUT:
312
		save_ring_hw_state(workload->vgpu, rq->engine);
Z
Zhi Wang 已提交
313 314
		atomic_set(&workload->shadow_ctx_active, 0);
		break;
315
	case INTEL_CONTEXT_SCHEDULE_PREEMPTED:
316
		save_ring_hw_state(workload->vgpu, rq->engine);
317
		break;
Z
Zhi Wang 已提交
318 319 320 321 322 323 324 325
	default:
		WARN_ON(1);
		return NOTIFY_OK;
	}
	wake_up(&workload->shadow_ctx_status_wq);
	return NOTIFY_OK;
}

326 327 328
static void
shadow_context_descriptor_update(struct intel_context *ce,
				 struct intel_vgpu_workload *workload)
329
{
330
	u64 desc = ce->lrc.desc;
331

332 333
	/*
	 * Update bits 0-11 of the context descriptor which includes flags
334 335
	 * like GEN8_CTX_* cached in desc_template
	 */
336 337
	desc &= ~(0x3ull << GEN8_CTX_ADDRESSING_MODE_SHIFT);
	desc |= (u64)workload->ctx_desc.addressing_mode <<
338 339
		GEN8_CTX_ADDRESSING_MODE_SHIFT;

340
	ce->lrc.desc = desc;
341 342
}

343 344 345
static int copy_workload_to_ring_buffer(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
346
	struct i915_request *req = workload->req;
347 348
	void *shadow_ring_buffer_va;
	u32 *cs;
349
	int err;
350

351
	if (IS_GEN(req->i915, 9) && is_inhibit_context(req->context))
352
		intel_vgpu_restore_inhibit_context(vgpu, req);
353

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
	/*
	 * To track whether a request has started on HW, we can emit a
	 * breadcrumb at the beginning of the request and check its
	 * timeline's HWSP to see if the breadcrumb has advanced past the
	 * start of this request. Actually, the request must have the
	 * init_breadcrumb if its timeline set has_init_bread_crumb, or the
	 * scheduler might get a wrong state of it during reset. Since the
	 * requests from gvt always set the has_init_breadcrumb flag, here
	 * need to do the emit_init_breadcrumb for all the requests.
	 */
	if (req->engine->emit_init_breadcrumb) {
		err = req->engine->emit_init_breadcrumb(req);
		if (err) {
			gvt_vgpu_err("fail to emit init breadcrumb\n");
			return err;
		}
	}

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
	/* allocate shadow ring buffer */
	cs = intel_ring_begin(workload->req, workload->rb_len / sizeof(u32));
	if (IS_ERR(cs)) {
		gvt_vgpu_err("fail to alloc size =%ld shadow  ring buffer\n",
			workload->rb_len);
		return PTR_ERR(cs);
	}

	shadow_ring_buffer_va = workload->shadow_ring_buffer_va;

	/* get shadow ring buffer va */
	workload->shadow_ring_buffer_va = cs;

	memcpy(cs, shadow_ring_buffer_va,
			workload->rb_len);

	cs += workload->rb_len / sizeof(u32);
	intel_ring_advance(workload->req, cs);

	return 0;
}

394
static void release_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
395 396 397 398 399 400
{
	if (!wa_ctx->indirect_ctx.obj)
		return;

	i915_gem_object_unpin_map(wa_ctx->indirect_ctx.obj);
	i915_gem_object_put(wa_ctx->indirect_ctx.obj);
401 402 403

	wa_ctx->indirect_ctx.obj = NULL;
	wa_ctx->indirect_ctx.shadow_va = NULL;
404 405
}

406
static void set_context_ppgtt_from_shadow(struct intel_vgpu_workload *workload,
407
					  struct intel_context *ce)
408 409
{
	struct intel_vgpu_mm *mm = workload->shadow_mm;
410
	struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(ce->vm);
411 412 413
	int i = 0;

	if (mm->ppgtt_mm.root_entry_type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY) {
414
		px_dma(ppgtt->pd) = mm->ppgtt_mm.shadow_pdps[0];
415 416
	} else {
		for (i = 0; i < GVT_RING_CTX_NR_PDPS; i++) {
417 418 419 420
			struct i915_page_directory * const pd =
				i915_pd_entry(ppgtt->pd, i);

			px_dma(pd) = mm->ppgtt_mm.shadow_pdps[i];
421 422 423 424
		}
	}
}

425 426 427 428 429 430 431 432
static int
intel_gvt_workload_req_alloc(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
	struct i915_request *rq;

	if (workload->req)
433
		return 0;
434

435
	rq = i915_request_create(s->shadow[workload->engine->id]);
436 437
	if (IS_ERR(rq)) {
		gvt_vgpu_err("fail to allocate gem request\n");
438
		return PTR_ERR(rq);
439
	}
440

441
	workload->req = i915_request_get(rq);
442
	return 0;
443 444
}

445 446 447 448 449 450 451 452 453
/**
 * intel_gvt_scan_and_shadow_workload - audit the workload by scanning and
 * shadow it as well, include ringbuffer,wa_ctx and ctx.
 * @workload: an abstract entity for each execlist submission.
 *
 * This function is called before the workload submitting to i915, to make
 * sure the content of the workload is valid.
 */
int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload)
Z
Zhi Wang 已提交
454
{
455 456
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
Z
Zhi Wang 已提交
457 458
	int ret;

C
Chris Wilson 已提交
459
	lockdep_assert_held(&vgpu->vgpu_lock);
460

461
	if (workload->shadow)
462
		return 0;
Z
Zhi Wang 已提交
463

464 465
	if (!test_and_set_bit(workload->engine->id, s->shadow_ctx_desc_updated))
		shadow_context_descriptor_update(s->shadow[workload->engine->id],
466
						 workload);
467

468
	ret = intel_gvt_scan_and_shadow_ringbuffer(workload);
Z
Zhi Wang 已提交
469
	if (ret)
470
		return ret;
Z
Zhi Wang 已提交
471

472 473
	if (workload->engine->id == RCS0 &&
	    workload->wa_ctx.indirect_ctx.size) {
474 475
		ret = intel_gvt_scan_and_shadow_wa_ctx(&workload->wa_ctx);
		if (ret)
476
			goto err_shadow;
477
	}
Z
Zhi Wang 已提交
478

479
	workload->shadow = true;
480
	return 0;
481

482 483
err_shadow:
	release_shadow_wa_ctx(&workload->wa_ctx);
484 485 486
	return ret;
}

487 488
static void release_shadow_batch_buffer(struct intel_vgpu_workload *workload);

489 490 491 492
static int prepare_shadow_batch_buffer(struct intel_vgpu_workload *workload)
{
	struct intel_gvt *gvt = workload->vgpu->gvt;
	const int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
493 494 495 496
	struct intel_vgpu_shadow_bb *bb;
	int ret;

	list_for_each_entry(bb, &workload->shadow_bb, list) {
497 498 499 500 501 502 503 504 505 506 507
		/* For privilge batch buffer and not wa_ctx, the bb_start_cmd_va
		 * is only updated into ring_scan_buffer, not real ring address
		 * allocated in later copy_workload_to_ring_buffer. pls be noted
		 * shadow_ring_buffer_va is now pointed to real ring buffer va
		 * in copy_workload_to_ring_buffer.
		 */

		if (bb->bb_offset)
			bb->bb_start_cmd_va = workload->shadow_ring_buffer_va
				+ bb->bb_offset;

508 509 510 511 512 513 514 515 516 517 518 519 520 521
		if (bb->ppgtt) {
			/* for non-priv bb, scan&shadow is only for
			 * debugging purpose, so the content of shadow bb
			 * is the same as original bb. Therefore,
			 * here, rather than switch to shadow bb's gma
			 * address, we directly use original batch buffer's
			 * gma address, and send original bb to hardware
			 * directly
			 */
			if (bb->clflush & CLFLUSH_AFTER) {
				drm_clflush_virt_range(bb->va,
						bb->obj->base.size);
				bb->clflush &= ~CLFLUSH_AFTER;
			}
522
			i915_gem_object_finish_access(bb->obj);
523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
			bb->accessing = false;

		} else {
			bb->vma = i915_gem_object_ggtt_pin(bb->obj,
					NULL, 0, 0, 0);
			if (IS_ERR(bb->vma)) {
				ret = PTR_ERR(bb->vma);
				goto err;
			}

			/* relocate shadow batch buffer */
			bb->bb_start_cmd_va[1] = i915_ggtt_offset(bb->vma);
			if (gmadr_bytes == 8)
				bb->bb_start_cmd_va[2] = 0;

			/* No one is going to touch shadow bb from now on. */
			if (bb->clflush & CLFLUSH_AFTER) {
				drm_clflush_virt_range(bb->va,
						bb->obj->base.size);
				bb->clflush &= ~CLFLUSH_AFTER;
			}

			ret = i915_gem_object_set_to_gtt_domain(bb->obj,
546
								false);
547 548 549
			if (ret)
				goto err;

550 551 552 553 554
			ret = i915_vma_move_to_active(bb->vma,
						      workload->req,
						      0);
			if (ret)
				goto err;
555 556 557

			i915_gem_object_finish_access(bb->obj);
			bb->accessing = false;
558
		}
559 560
	}
	return 0;
561 562 563
err:
	release_shadow_batch_buffer(workload);
	return ret;
564 565
}

566
static void update_wa_ctx_2_shadow_ctx(struct intel_shadow_wa_ctx *wa_ctx)
567
{
568 569 570 571
	struct intel_vgpu_workload *workload =
		container_of(wa_ctx, struct intel_vgpu_workload, wa_ctx);
	struct i915_request *rq = workload->req;
	struct execlist_ring_context *shadow_ring_context =
572
		(struct execlist_ring_context *)rq->context->lrc_reg_state;
573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610

	shadow_ring_context->bb_per_ctx_ptr.val =
		(shadow_ring_context->bb_per_ctx_ptr.val &
		(~PER_CTX_ADDR_MASK)) | wa_ctx->per_ctx.shadow_gma;
	shadow_ring_context->rcs_indirect_ctx.val =
		(shadow_ring_context->rcs_indirect_ctx.val &
		(~INDIRECT_CTX_ADDR_MASK)) | wa_ctx->indirect_ctx.shadow_gma;
}

static int prepare_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
{
	struct i915_vma *vma;
	unsigned char *per_ctx_va =
		(unsigned char *)wa_ctx->indirect_ctx.shadow_va +
		wa_ctx->indirect_ctx.size;

	if (wa_ctx->indirect_ctx.size == 0)
		return 0;

	vma = i915_gem_object_ggtt_pin(wa_ctx->indirect_ctx.obj, NULL,
				       0, CACHELINE_BYTES, 0);
	if (IS_ERR(vma))
		return PTR_ERR(vma);

	/* FIXME: we are not tracking our pinned VMA leaving it
	 * up to the core to fix up the stray pin_count upon
	 * free.
	 */

	wa_ctx->indirect_ctx.shadow_gma = i915_ggtt_offset(vma);

	wa_ctx->per_ctx.shadow_gma = *((unsigned int *)per_ctx_va + 1);
	memset(per_ctx_va, 0, CACHELINE_BYTES);

	update_wa_ctx_2_shadow_ctx(wa_ctx);
	return 0;
}

611 612
static void update_vreg_in_ctx(struct intel_vgpu_workload *workload)
{
613 614
	vgpu_vreg_t(workload->vgpu, RING_START(workload->engine->mmio_base)) =
		workload->rb_start;
615 616
}

617 618
static void release_shadow_batch_buffer(struct intel_vgpu_workload *workload)
{
619 620 621 622 623 624 625 626 627 628 629
	struct intel_vgpu_shadow_bb *bb, *pos;

	if (list_empty(&workload->shadow_bb))
		return;

	bb = list_first_entry(&workload->shadow_bb,
			struct intel_vgpu_shadow_bb, list);

	list_for_each_entry_safe(bb, pos, &workload->shadow_bb, list) {
		if (bb->obj) {
			if (bb->accessing)
630
				i915_gem_object_finish_access(bb->obj);
631 632 633 634

			if (bb->va && !IS_ERR(bb->va))
				i915_gem_object_unpin_map(bb->obj);

C
Chris Wilson 已提交
635
			if (bb->vma && !IS_ERR(bb->vma))
636
				i915_vma_unpin(bb->vma);
C
Chris Wilson 已提交
637

638
			i915_gem_object_put(bb->obj);
639
		}
640 641
		list_del(&bb->list);
		kfree(bb);
642 643 644
	}
}

645 646
static int
intel_vgpu_shadow_mm_pin(struct intel_vgpu_workload *workload)
647
{
648
	struct intel_vgpu *vgpu = workload->vgpu;
649
	struct intel_vgpu_mm *m;
650 651
	int ret = 0;

652 653 654 655 656 657
	ret = intel_vgpu_pin_mm(workload->shadow_mm);
	if (ret) {
		gvt_vgpu_err("fail to vgpu pin mm\n");
		return ret;
	}

658 659 660 661 662 663
	if (workload->shadow_mm->type != INTEL_GVT_MM_PPGTT ||
	    !workload->shadow_mm->ppgtt_mm.shadowed) {
		gvt_vgpu_err("workload shadow ppgtt isn't ready\n");
		return -EINVAL;
	}

664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
	if (!list_empty(&workload->lri_shadow_mm)) {
		list_for_each_entry(m, &workload->lri_shadow_mm,
				    ppgtt_mm.link) {
			ret = intel_vgpu_pin_mm(m);
			if (ret) {
				list_for_each_entry_from_reverse(m,
								 &workload->lri_shadow_mm,
								 ppgtt_mm.link)
					intel_vgpu_unpin_mm(m);
				gvt_vgpu_err("LRI shadow ppgtt fail to pin\n");
				break;
			}
		}
	}

	if (ret)
		intel_vgpu_unpin_mm(workload->shadow_mm);

	return ret;
}

static void
intel_vgpu_shadow_mm_unpin(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu_mm *m;

	if (!list_empty(&workload->lri_shadow_mm)) {
		list_for_each_entry(m, &workload->lri_shadow_mm,
				    ppgtt_mm.link)
			intel_vgpu_unpin_mm(m);
	}
	intel_vgpu_unpin_mm(workload->shadow_mm);
}

static int prepare_workload(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
	int ret = 0;

	ret = intel_vgpu_shadow_mm_pin(workload);
	if (ret) {
		gvt_vgpu_err("fail to pin shadow mm\n");
		return ret;
	}

710 711
	update_shadow_pdps(workload);

712
	set_context_ppgtt_from_shadow(workload, s->shadow[workload->engine->id]);
713

714 715 716 717 718 719 720 721 722 723 724 725
	ret = intel_vgpu_sync_oos_pages(workload->vgpu);
	if (ret) {
		gvt_vgpu_err("fail to vgpu sync oos pages\n");
		goto err_unpin_mm;
	}

	ret = intel_vgpu_flush_post_shadow(workload->vgpu);
	if (ret) {
		gvt_vgpu_err("fail to flush post shadow\n");
		goto err_unpin_mm;
	}

726
	ret = copy_workload_to_ring_buffer(workload);
727 728 729 730 731
	if (ret) {
		gvt_vgpu_err("fail to generate request\n");
		goto err_unpin_mm;
	}

732 733 734 735 736 737 738 739 740 741 742 743 744
	ret = prepare_shadow_batch_buffer(workload);
	if (ret) {
		gvt_vgpu_err("fail to prepare_shadow_batch_buffer\n");
		goto err_unpin_mm;
	}

	ret = prepare_shadow_wa_ctx(&workload->wa_ctx);
	if (ret) {
		gvt_vgpu_err("fail to prepare_shadow_wa_ctx\n");
		goto err_shadow_batch;
	}

	if (workload->prepare) {
745
		ret = workload->prepare(workload);
746 747 748
		if (ret)
			goto err_shadow_wa_ctx;
	}
749

750 751 752 753 754 755
	return 0;
err_shadow_wa_ctx:
	release_shadow_wa_ctx(&workload->wa_ctx);
err_shadow_batch:
	release_shadow_batch_buffer(workload);
err_unpin_mm:
756
	intel_vgpu_shadow_mm_unpin(workload);
757 758 759
	return ret;
}

760 761
static int dispatch_workload(struct intel_vgpu_workload *workload)
{
762
	struct intel_vgpu *vgpu = workload->vgpu;
763
	struct i915_request *rq;
764
	int ret;
765

766 767
	gvt_dbg_sched("ring id %s prepare to dispatch workload %p\n",
		      workload->engine->name, workload);
768

769
	mutex_lock(&vgpu->vgpu_lock);
770

771 772 773 774
	ret = intel_gvt_workload_req_alloc(workload);
	if (ret)
		goto err_req;

775
	ret = intel_gvt_scan_and_shadow_workload(workload);
Z
Zhi Wang 已提交
776
	if (ret)
777
		goto out;
Z
Zhi Wang 已提交
778

779 780 781 782 783
	ret = populate_shadow_context(workload);
	if (ret) {
		release_shadow_wa_ctx(&workload->wa_ctx);
		goto out;
	}
Z
Zhi Wang 已提交
784

785
	ret = prepare_workload(workload);
786
out:
787 788 789 790 791 792 793 794
	if (ret) {
		/* We might still need to add request with
		 * clean ctx to retire it properly..
		 */
		rq = fetch_and_zero(&workload->req);
		i915_request_put(rq);
	}

795
	if (!IS_ERR_OR_NULL(workload->req)) {
796 797
		gvt_dbg_sched("ring id %s submit workload to i915 %p\n",
			      workload->engine->name, workload->req);
798
		i915_request_add(workload->req);
799 800
		workload->dispatched = true;
	}
801 802 803
err_req:
	if (ret)
		workload->status = ret;
804
	mutex_unlock(&vgpu->vgpu_lock);
Z
Zhi Wang 已提交
805 806 807
	return ret;
}

808 809
static struct intel_vgpu_workload *
pick_next_workload(struct intel_gvt *gvt, struct intel_engine_cs *engine)
Z
Zhi Wang 已提交
810 811 812 813
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
	struct intel_vgpu_workload *workload = NULL;

814
	mutex_lock(&gvt->sched_lock);
Z
Zhi Wang 已提交
815 816 817 818 819 820

	/*
	 * no current vgpu / will be scheduled out / no workload
	 * bail out
	 */
	if (!scheduler->current_vgpu) {
821
		gvt_dbg_sched("ring %s stop - no current vgpu\n", engine->name);
Z
Zhi Wang 已提交
822 823 824 825
		goto out;
	}

	if (scheduler->need_reschedule) {
826
		gvt_dbg_sched("ring %s stop - will reschedule\n", engine->name);
Z
Zhi Wang 已提交
827 828 829
		goto out;
	}

830
	if (!scheduler->current_vgpu->active ||
831
	    list_empty(workload_q_head(scheduler->current_vgpu, engine)))
Z
Zhi Wang 已提交
832 833 834 835 836 837
		goto out;

	/*
	 * still have current workload, maybe the workload disptacher
	 * fail to submit it for some reason, resubmit it.
	 */
838 839 840 841
	if (scheduler->current_workload[engine->id]) {
		workload = scheduler->current_workload[engine->id];
		gvt_dbg_sched("ring %s still have current workload %p\n",
			      engine->name, workload);
Z
Zhi Wang 已提交
842 843 844 845 846 847 848 849 850
		goto out;
	}

	/*
	 * pick a workload as current workload
	 * once current workload is set, schedule policy routines
	 * will wait the current workload is finished when trying to
	 * schedule out a vgpu.
	 */
851 852 853 854
	scheduler->current_workload[engine->id] =
		list_first_entry(workload_q_head(scheduler->current_vgpu,
						 engine),
				 struct intel_vgpu_workload, list);
Z
Zhi Wang 已提交
855

856
	workload = scheduler->current_workload[engine->id];
Z
Zhi Wang 已提交
857

858
	gvt_dbg_sched("ring %s pick new workload %p\n", engine->name, workload);
Z
Zhi Wang 已提交
859

860
	atomic_inc(&workload->vgpu->submission.running_workload_num);
Z
Zhi Wang 已提交
861
out:
862
	mutex_unlock(&gvt->sched_lock);
Z
Zhi Wang 已提交
863 864 865
	return workload;
}

866 867 868 869 870 871 872 873 874 875 876 877 878
static void update_guest_pdps(struct intel_vgpu *vgpu,
			      u64 ring_context_gpa, u32 pdp[8])
{
	u64 gpa;
	int i;

	gpa = ring_context_gpa + RING_CTX_OFF(pdps[0].val);

	for (i = 0; i < 8; i++)
		intel_gvt_hypervisor_write_gpa(vgpu,
				gpa + i * 8, &pdp[7 - i], 4);
}

879
static __maybe_unused bool
880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896
check_shadow_context_ppgtt(struct execlist_ring_context *c, struct intel_vgpu_mm *m)
{
	if (m->ppgtt_mm.root_entry_type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY) {
		u64 shadow_pdp = c->pdps[7].val | (u64) c->pdps[6].val << 32;

		if (shadow_pdp != m->ppgtt_mm.shadow_pdps[0]) {
			gvt_dbg_mm("4-level context ppgtt not match LRI command\n");
			return false;
		}
		return true;
	} else {
		/* see comment in LRI handler in cmd_parser.c */
		gvt_dbg_mm("invalid shadow mm type\n");
		return false;
	}
}

Z
Zhi Wang 已提交
897 898
static void update_guest_context(struct intel_vgpu_workload *workload)
{
899
	struct i915_request *rq = workload->req;
Z
Zhi Wang 已提交
900 901
	struct intel_vgpu *vgpu = workload->vgpu;
	struct execlist_ring_context *shadow_ring_context;
902 903
	struct intel_context *ctx = workload->req->context;
	void *context_base;
Z
Zhi Wang 已提交
904 905
	void *src;
	unsigned long context_gpa, context_page_num;
906 907
	unsigned long gpa_base; /* first gpa of consecutive GPAs */
	unsigned long gpa_size; /* size of consecutive GPAs*/
Z
Zhi Wang 已提交
908
	int i;
909 910 911
	u32 ring_base;
	u32 head, tail;
	u16 wrap_count;
Z
Zhi Wang 已提交
912

913 914
	gvt_dbg_sched("ring id %d workload lrca %x\n", rq->engine->id,
		      workload->ctx_desc.lrca);
Z
Zhi Wang 已提交
915

916 917
	GEM_BUG_ON(!intel_context_is_pinned(ctx));

918 919 920 921 922 923 924 925 926 927 928 929 930
	head = workload->rb_head;
	tail = workload->rb_tail;
	wrap_count = workload->guest_rb_head >> RB_HEAD_WRAP_CNT_OFF;

	if (tail < head) {
		if (wrap_count == RB_HEAD_WRAP_CNT_MAX)
			wrap_count = 0;
		else
			wrap_count += 1;
	}

	head = (wrap_count << RB_HEAD_WRAP_CNT_OFF) | tail;

931
	ring_base = rq->engine->mmio_base;
932 933 934
	vgpu_vreg_t(vgpu, RING_TAIL(ring_base)) = tail;
	vgpu_vreg_t(vgpu, RING_HEAD(ring_base)) = head;

935
	context_page_num = rq->engine->context_size;
Z
Zhi Wang 已提交
936 937
	context_page_num = context_page_num >> PAGE_SHIFT;

938
	if (IS_BROADWELL(rq->i915) && rq->engine->id == RCS0)
Z
Zhi Wang 已提交
939 940
		context_page_num = 19;

941 942
	context_base = (void *) ctx->lrc_reg_state -
			(LRC_STATE_PN << I915_GTT_PAGE_SHIFT);
Z
Zhi Wang 已提交
943

944 945 946 947 948
	/* find consecutive GPAs from gma until the first inconsecutive GPA.
	 * write to the consecutive GPAs from src virtual address
	 */
	gpa_size = 0;
	for (i = 2; i < context_page_num; i++) {
Z
Zhi Wang 已提交
949 950
		context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
				(u32)((workload->ctx_desc.lrca + i) <<
Z
Zhi Wang 已提交
951
					I915_GTT_PAGE_SHIFT));
Z
Zhi Wang 已提交
952
		if (context_gpa == INTEL_GVT_INVALID_ADDR) {
953
			gvt_vgpu_err("invalid guest context descriptor\n");
Z
Zhi Wang 已提交
954 955 956
			return;
		}

957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
		if (gpa_size == 0) {
			gpa_base = context_gpa;
			src = context_base + (i << I915_GTT_PAGE_SHIFT);
		} else if (context_gpa != gpa_base + gpa_size)
			goto write;

		gpa_size += I915_GTT_PAGE_SIZE;

		if (i == context_page_num - 1)
			goto write;

		continue;

write:
		intel_gvt_hypervisor_write_gpa(vgpu, gpa_base, src, gpa_size);
		gpa_base = context_gpa;
		gpa_size = I915_GTT_PAGE_SIZE;
974
		src = context_base + (i << I915_GTT_PAGE_SHIFT);
Z
Zhi Wang 已提交
975 976 977 978 979
	}

	intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa +
		RING_CTX_OFF(ring_header.val), &workload->rb_tail, 4);

980
	shadow_ring_context = (void *) ctx->lrc_reg_state;
Z
Zhi Wang 已提交
981

982 983 984 985 986 987 988 989 990
	if (!list_empty(&workload->lri_shadow_mm)) {
		struct intel_vgpu_mm *m = list_last_entry(&workload->lri_shadow_mm,
							  struct intel_vgpu_mm,
							  ppgtt_mm.link);
		GEM_BUG_ON(!check_shadow_context_ppgtt(shadow_ring_context, m));
		update_guest_pdps(vgpu, workload->ring_context_gpa,
				  (void *)m->ppgtt_mm.guest_pdps);
	}

Z
Zhi Wang 已提交
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
#define COPY_REG(name) \
	intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa + \
		RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)

	COPY_REG(ctx_ctrl);
	COPY_REG(ctx_timestamp);

#undef COPY_REG

	intel_gvt_hypervisor_write_gpa(vgpu,
			workload->ring_context_gpa +
			sizeof(*shadow_ring_context),
			(void *)shadow_ring_context +
			sizeof(*shadow_ring_context),
Z
Zhi Wang 已提交
1005
			I915_GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
Z
Zhi Wang 已提交
1006 1007
}

1008
void intel_vgpu_clean_workloads(struct intel_vgpu *vgpu,
1009
				intel_engine_mask_t engine_mask)
1010 1011
{
	struct intel_vgpu_submission *s = &vgpu->submission;
1012
	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
1013 1014
	struct intel_engine_cs *engine;
	struct intel_vgpu_workload *pos, *n;
1015
	intel_engine_mask_t tmp;
1016 1017

	/* free the unsubmited workloads in the queues. */
1018
	for_each_engine_masked(engine, &dev_priv->gt, engine_mask, tmp) {
1019 1020 1021 1022 1023 1024 1025 1026 1027
		list_for_each_entry_safe(pos, n,
			&s->workload_q_head[engine->id], list) {
			list_del_init(&pos->list);
			intel_vgpu_destroy_workload(pos);
		}
		clear_bit(engine->id, s->shadow_ctx_desc_updated);
	}
}

Z
Zhi Wang 已提交
1028 1029 1030
static void complete_current_workload(struct intel_gvt *gvt, int ring_id)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
1031 1032 1033 1034
	struct intel_vgpu_workload *workload =
		scheduler->current_workload[ring_id];
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
1035
	struct i915_request *rq = workload->req;
Z
Zhi Wang 已提交
1036
	int event;
Z
Zhi Wang 已提交
1037

1038
	mutex_lock(&vgpu->vgpu_lock);
1039
	mutex_lock(&gvt->sched_lock);
Z
Zhi Wang 已提交
1040

1041 1042 1043 1044
	/* For the workload w/ request, needs to wait for the context
	 * switch to make sure request is completed.
	 * For the workload w/o request, directly complete the workload.
	 */
1045
	if (rq) {
Z
Zhi Wang 已提交
1046 1047 1048
		wait_event(workload->shadow_ctx_status_wq,
			   !atomic_read(&workload->shadow_ctx_active));

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
		/* If this request caused GPU hang, req->fence.error will
		 * be set to -EIO. Use -EIO to set workload status so
		 * that when this request caused GPU hang, didn't trigger
		 * context switch interrupt to guest.
		 */
		if (likely(workload->status == -EINPROGRESS)) {
			if (workload->req->fence.error == -EIO)
				workload->status = -EIO;
			else
				workload->status = 0;
		}

1061 1062
		if (!workload->status &&
		    !(vgpu->resetting_eng & BIT(ring_id))) {
1063
			update_guest_context(workload);
Z
Zhi Wang 已提交
1064

1065 1066 1067 1068
			for_each_set_bit(event, workload->pending_events,
					 INTEL_GVT_EVENT_MAX)
				intel_vgpu_trigger_virtual_event(vgpu, event);
		}
1069

1070
		i915_request_put(fetch_and_zero(&workload->req));
Z
Zhi Wang 已提交
1071 1072 1073 1074 1075 1076 1077 1078
	}

	gvt_dbg_sched("ring id %d complete workload %p status %d\n",
			ring_id, workload, workload->status);

	scheduler->current_workload[ring_id] = NULL;

	list_del_init(&workload->list);
1079

1080
	if (workload->status || vgpu->resetting_eng & BIT(ring_id)) {
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
		/* if workload->status is not successful means HW GPU
		 * has occurred GPU hang or something wrong with i915/GVT,
		 * and GVT won't inject context switch interrupt to guest.
		 * So this error is a vGPU hang actually to the guest.
		 * According to this we should emunlate a vGPU hang. If
		 * there are pending workloads which are already submitted
		 * from guest, we should clean them up like HW GPU does.
		 *
		 * if it is in middle of engine resetting, the pending
		 * workloads won't be submitted to HW GPU and will be
		 * cleaned up during the resetting process later, so doing
		 * the workload clean up here doesn't have any impact.
		 **/
1094
		intel_vgpu_clean_workloads(vgpu, BIT(ring_id));
1095 1096
	}

Z
Zhi Wang 已提交
1097 1098
	workload->complete(workload);

1099
	intel_vgpu_shadow_mm_unpin(workload);
1100 1101
	intel_vgpu_destroy_workload(workload);

1102
	atomic_dec(&s->running_workload_num);
Z
Zhi Wang 已提交
1103
	wake_up(&scheduler->workload_complete_wq);
1104 1105 1106 1107

	if (gvt->scheduler.need_reschedule)
		intel_gvt_request_service(gvt, INTEL_GVT_REQUEST_EVENT_SCHED);

1108
	mutex_unlock(&gvt->sched_lock);
1109
	mutex_unlock(&vgpu->vgpu_lock);
Z
Zhi Wang 已提交
1110 1111
}

1112
static int workload_thread(void *arg)
Z
Zhi Wang 已提交
1113
{
1114 1115 1116
	struct intel_engine_cs *engine = arg;
	const bool need_force_wake = INTEL_GEN(engine->i915) >= 9;
	struct intel_gvt *gvt = engine->i915->gvt;
Z
Zhi Wang 已提交
1117 1118
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
	struct intel_vgpu_workload *workload = NULL;
1119
	struct intel_vgpu *vgpu = NULL;
Z
Zhi Wang 已提交
1120
	int ret;
1121
	DEFINE_WAIT_FUNC(wait, woken_wake_function);
Z
Zhi Wang 已提交
1122

1123
	gvt_dbg_core("workload thread for ring %s started\n", engine->name);
Z
Zhi Wang 已提交
1124 1125

	while (!kthread_should_stop()) {
1126 1127 1128
		intel_wakeref_t wakeref;

		add_wait_queue(&scheduler->waitq[engine->id], &wait);
1129
		do {
1130
			workload = pick_next_workload(gvt, engine);
1131 1132 1133 1134 1135
			if (workload)
				break;
			wait_woken(&wait, TASK_INTERRUPTIBLE,
				   MAX_SCHEDULE_TIMEOUT);
		} while (!kthread_should_stop());
1136
		remove_wait_queue(&scheduler->waitq[engine->id], &wait);
1137 1138

		if (!workload)
Z
Zhi Wang 已提交
1139 1140
			break;

1141 1142 1143
		gvt_dbg_sched("ring %s next workload %p vgpu %d\n",
			      engine->name, workload,
			      workload->vgpu->id);
Z
Zhi Wang 已提交
1144

1145
		wakeref = intel_runtime_pm_get(engine->uncore->rpm);
1146

1147 1148
		gvt_dbg_sched("ring %s will dispatch workload %p\n",
			      engine->name, workload);
Z
Zhi Wang 已提交
1149 1150

		if (need_force_wake)
1151 1152
			intel_uncore_forcewake_get(engine->uncore,
						   FORCEWAKE_ALL);
1153 1154 1155 1156 1157 1158 1159
		/*
		 * Update the vReg of the vGPU which submitted this
		 * workload. The vGPU may use these registers for checking
		 * the context state. The value comes from GPU commands
		 * in this workload.
		 */
		update_vreg_in_ctx(workload);
Z
Zhi Wang 已提交
1160 1161

		ret = dispatch_workload(workload);
1162

Z
Zhi Wang 已提交
1163
		if (ret) {
1164 1165
			vgpu = workload->vgpu;
			gvt_vgpu_err("fail to dispatch workload, skip\n");
Z
Zhi Wang 已提交
1166 1167 1168
			goto complete;
		}

1169 1170
		gvt_dbg_sched("ring %s wait workload %p\n",
			      engine->name, workload);
1171
		i915_request_wait(workload->req, 0, MAX_SCHEDULE_TIMEOUT);
Z
Zhi Wang 已提交
1172 1173

complete:
1174
		gvt_dbg_sched("will complete workload %p, status: %d\n",
1175
			      workload, workload->status);
Z
Zhi Wang 已提交
1176

1177
		complete_current_workload(gvt, engine->id);
1178

Z
Zhi Wang 已提交
1179
		if (need_force_wake)
1180 1181
			intel_uncore_forcewake_put(engine->uncore,
						   FORCEWAKE_ALL);
Z
Zhi Wang 已提交
1182

1183
		intel_runtime_pm_put(engine->uncore->rpm, wakeref);
1184
		if (ret && (vgpu_is_vm_unhealthy(ret)))
1185
			enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
Z
Zhi Wang 已提交
1186 1187 1188 1189 1190 1191
	}
	return 0;
}

void intel_gvt_wait_vgpu_idle(struct intel_vgpu *vgpu)
{
1192
	struct intel_vgpu_submission *s = &vgpu->submission;
Z
Zhi Wang 已提交
1193 1194 1195
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;

1196
	if (atomic_read(&s->running_workload_num)) {
Z
Zhi Wang 已提交
1197 1198 1199
		gvt_dbg_sched("wait vgpu idle\n");

		wait_event(scheduler->workload_complete_wq,
1200
				!atomic_read(&s->running_workload_num));
Z
Zhi Wang 已提交
1201 1202 1203 1204 1205 1206
	}
}

void intel_gvt_clean_workload_scheduler(struct intel_gvt *gvt)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
1207 1208
	struct intel_engine_cs *engine;
	enum intel_engine_id i;
Z
Zhi Wang 已提交
1209 1210 1211

	gvt_dbg_core("clean workload scheduler\n");

1212
	for_each_engine(engine, gvt->gt, i) {
1213 1214 1215 1216
		atomic_notifier_chain_unregister(
					&engine->context_status_notifier,
					&gvt->shadow_ctx_notifier_block[i]);
		kthread_stop(scheduler->thread[i]);
Z
Zhi Wang 已提交
1217 1218 1219 1220 1221 1222
	}
}

int intel_gvt_init_workload_scheduler(struct intel_gvt *gvt)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
1223 1224
	struct intel_engine_cs *engine;
	enum intel_engine_id i;
Z
Zhi Wang 已提交
1225 1226 1227 1228 1229 1230
	int ret;

	gvt_dbg_core("init workload scheduler\n");

	init_waitqueue_head(&scheduler->workload_complete_wq);

1231
	for_each_engine(engine, gvt->gt, i) {
Z
Zhi Wang 已提交
1232 1233
		init_waitqueue_head(&scheduler->waitq[i]);

1234 1235
		scheduler->thread[i] = kthread_run(workload_thread, engine,
						   "gvt:%s", engine->name);
Z
Zhi Wang 已提交
1236 1237 1238 1239 1240
		if (IS_ERR(scheduler->thread[i])) {
			gvt_err("fail to create workload thread\n");
			ret = PTR_ERR(scheduler->thread[i]);
			goto err;
		}
1241 1242 1243 1244 1245

		gvt->shadow_ctx_notifier_block[i].notifier_call =
					shadow_context_status_change;
		atomic_notifier_chain_register(&engine->context_status_notifier,
					&gvt->shadow_ctx_notifier_block[i]);
Z
Zhi Wang 已提交
1246
	}
1247

Z
Zhi Wang 已提交
1248
	return 0;
1249

Z
Zhi Wang 已提交
1250 1251 1252 1253 1254
err:
	intel_gvt_clean_workload_scheduler(gvt);
	return ret;
}

1255
static void
1256
i915_context_ppgtt_root_restore(struct intel_vgpu_submission *s,
1257
				struct i915_ppgtt *ppgtt)
1258 1259 1260
{
	int i;

1261
	if (i915_vm_is_4lvl(&ppgtt->vm)) {
1262
		px_dma(ppgtt->pd) = s->i915_context_pml4;
1263
	} else {
1264 1265 1266 1267 1268 1269
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
			struct i915_page_directory * const pd =
				i915_pd_entry(ppgtt->pd, i);

			px_dma(pd) = s->i915_context_pdps[i];
		}
1270 1271 1272
	}
}

1273 1274 1275 1276 1277 1278 1279 1280
/**
 * intel_vgpu_clean_submission - free submission-related resource for vGPU
 * @vgpu: a vGPU
 *
 * This function is called when a vGPU is being destroyed.
 *
 */
void intel_vgpu_clean_submission(struct intel_vgpu *vgpu)
Z
Zhi Wang 已提交
1281
{
1282
	struct intel_vgpu_submission *s = &vgpu->submission;
1283 1284
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
1285

1286
	intel_vgpu_select_submission_ops(vgpu, ALL_ENGINES, 0);
1287

1288
	i915_context_ppgtt_root_restore(s, i915_vm_to_ppgtt(s->shadow[0]->vm));
1289
	for_each_engine(engine, vgpu->gvt->gt, id)
1290 1291
		intel_context_unpin(s->shadow[id]);

1292
	kmem_cache_destroy(s->workloads);
Z
Zhi Wang 已提交
1293 1294
}

1295 1296 1297 1298 1299 1300 1301 1302 1303 1304

/**
 * intel_vgpu_reset_submission - reset submission-related resource for vGPU
 * @vgpu: a vGPU
 * @engine_mask: engines expected to be reset
 *
 * This function is called when a vGPU is being destroyed.
 *
 */
void intel_vgpu_reset_submission(struct intel_vgpu *vgpu,
1305
				 intel_engine_mask_t engine_mask)
1306 1307 1308 1309 1310 1311
{
	struct intel_vgpu_submission *s = &vgpu->submission;

	if (!s->active)
		return;

1312
	intel_vgpu_clean_workloads(vgpu, engine_mask);
1313 1314 1315
	s->ops->reset(vgpu, engine_mask);
}

1316
static void
1317
i915_context_ppgtt_root_save(struct intel_vgpu_submission *s,
1318
			     struct i915_ppgtt *ppgtt)
1319 1320 1321
{
	int i;

1322
	if (i915_vm_is_4lvl(&ppgtt->vm)) {
1323
		s->i915_context_pml4 = px_dma(ppgtt->pd);
1324
	} else {
1325 1326 1327 1328 1329 1330
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
			struct i915_page_directory * const pd =
				i915_pd_entry(ppgtt->pd, i);

			s->i915_context_pdps[i] = px_dma(pd);
		}
1331 1332 1333
	}
}

1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
/**
 * intel_vgpu_setup_submission - setup submission-related resource for vGPU
 * @vgpu: a vGPU
 *
 * This function is called when a vGPU is being created.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 *
 */
int intel_vgpu_setup_submission(struct intel_vgpu *vgpu)
Z
Zhi Wang 已提交
1345
{
1346
	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
1347
	struct intel_vgpu_submission *s = &vgpu->submission;
1348
	struct intel_engine_cs *engine;
1349
	struct i915_ppgtt *ppgtt;
1350
	enum intel_engine_id i;
1351
	int ret;
Z
Zhi Wang 已提交
1352

1353
	ppgtt = i915_ppgtt_create(&i915->gt);
1354 1355
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
1356

1357
	i915_context_ppgtt_root_save(s, ppgtt);
Z
Zhi Wang 已提交
1358

1359
	for_each_engine(engine, vgpu->gvt->gt, i) {
1360 1361 1362 1363 1364
		struct intel_context *ce;

		INIT_LIST_HEAD(&s->workload_q_head[i]);
		s->shadow[i] = ERR_PTR(-EINVAL);

1365
		ce = intel_context_create(engine);
1366 1367 1368 1369
		if (IS_ERR(ce)) {
			ret = PTR_ERR(ce);
			goto out_shadow_ctx;
		}
Z
Zhi Wang 已提交
1370

1371 1372
		i915_vm_put(ce->vm);
		ce->vm = i915_vm_get(&ppgtt->vm);
1373 1374
		intel_context_set_single_submission(ce);

1375
		/* Max ring buffer size */
1376
		if (!intel_uc_wants_guc_submission(&engine->gt->uc)) {
1377 1378 1379 1380 1381
			const unsigned int ring_size = 512 * SZ_4K;

			ce->ring = __intel_context_ring_size(ring_size);
		}

1382 1383 1384 1385 1386
		ret = intel_context_pin(ce);
		intel_context_put(ce);
		if (ret)
			goto out_shadow_ctx;

1387 1388
		s->shadow[i] = ce;
	}
1389

1390
	bitmap_zero(s->shadow_ctx_desc_updated, I915_NUM_ENGINES);
1391

1392 1393 1394 1395 1396 1397
	s->workloads = kmem_cache_create_usercopy("gvt-g_vgpu_workload",
						  sizeof(struct intel_vgpu_workload), 0,
						  SLAB_HWCACHE_ALIGN,
						  offsetof(struct intel_vgpu_workload, rb_tail),
						  sizeof_field(struct intel_vgpu_workload, rb_tail),
						  NULL);
1398

1399
	if (!s->workloads) {
1400 1401 1402 1403
		ret = -ENOMEM;
		goto out_shadow_ctx;
	}

1404
	atomic_set(&s->running_workload_num, 0);
1405
	bitmap_zero(s->tlb_handle_pending, I915_NUM_ENGINES);
1406

1407 1408
	memset(s->last_ctx, 0, sizeof(s->last_ctx));

1409
	i915_vm_put(&ppgtt->vm);
Z
Zhi Wang 已提交
1410
	return 0;
1411 1412

out_shadow_ctx:
1413
	i915_context_ppgtt_root_restore(s, ppgtt);
1414
	for_each_engine(engine, vgpu->gvt->gt, i) {
1415 1416 1417 1418
		if (IS_ERR(s->shadow[i]))
			break;

		intel_context_unpin(s->shadow[i]);
1419
		intel_context_put(s->shadow[i]);
1420
	}
1421
	i915_vm_put(&ppgtt->vm);
1422
	return ret;
Z
Zhi Wang 已提交
1423
}
1424

1425 1426 1427
/**
 * intel_vgpu_select_submission_ops - select virtual submission interface
 * @vgpu: a vGPU
1428
 * @engine_mask: either ALL_ENGINES or target engine mask
1429 1430 1431 1432 1433 1434 1435 1436 1437
 * @interface: expected vGPU virtual submission interface
 *
 * This function is called when guest configures submission interface.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 *
 */
int intel_vgpu_select_submission_ops(struct intel_vgpu *vgpu,
1438
				     intel_engine_mask_t engine_mask,
1439 1440
				     unsigned int interface)
{
1441
	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
1442 1443 1444 1445 1446 1447 1448
	struct intel_vgpu_submission *s = &vgpu->submission;
	const struct intel_vgpu_submission_ops *ops[] = {
		[INTEL_VGPU_EXECLIST_SUBMISSION] =
			&intel_vgpu_execlist_submission_ops,
	};
	int ret;

1449
	if (drm_WARN_ON(&i915->drm, interface >= ARRAY_SIZE(ops)))
1450 1451
		return -EINVAL;

1452 1453
	if (drm_WARN_ON(&i915->drm,
			interface == 0 && engine_mask != ALL_ENGINES))
1454 1455 1456
		return -EINVAL;

	if (s->active)
1457
		s->ops->clean(vgpu, engine_mask);
1458 1459 1460 1461

	if (interface == 0) {
		s->ops = NULL;
		s->virtual_submission_interface = 0;
1462 1463
		s->active = false;
		gvt_dbg_core("vgpu%d: remove submission ops\n", vgpu->id);
1464 1465 1466
		return 0;
	}

1467
	ret = ops[interface]->init(vgpu, engine_mask);
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
	if (ret)
		return ret;

	s->ops = ops[interface];
	s->virtual_submission_interface = interface;
	s->active = true;

	gvt_dbg_core("vgpu%d: activate ops [ %s ]\n",
			vgpu->id, s->ops->name);

	return 0;
}

1481 1482
/**
 * intel_vgpu_destroy_workload - destroy a vGPU workload
1483
 * @workload: workload to destroy
1484 1485 1486 1487 1488 1489 1490 1491
 *
 * This function is called when destroy a vGPU workload.
 *
 */
void intel_vgpu_destroy_workload(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu_submission *s = &workload->vgpu->submission;

1492 1493 1494
	release_shadow_batch_buffer(workload);
	release_shadow_wa_ctx(&workload->wa_ctx);

1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	if (!list_empty(&workload->lri_shadow_mm)) {
		struct intel_vgpu_mm *m, *mm;
		list_for_each_entry_safe(m, mm, &workload->lri_shadow_mm,
					 ppgtt_mm.link) {
			list_del(&m->ppgtt_mm.link);
			intel_vgpu_mm_put(m);
		}
	}

	GEM_BUG_ON(!list_empty(&workload->lri_shadow_mm));
1505
	if (workload->shadow_mm)
1506
		intel_vgpu_mm_put(workload->shadow_mm);
1507 1508 1509 1510

	kmem_cache_free(s->workloads, workload);
}

1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
static struct intel_vgpu_workload *
alloc_workload(struct intel_vgpu *vgpu)
{
	struct intel_vgpu_submission *s = &vgpu->submission;
	struct intel_vgpu_workload *workload;

	workload = kmem_cache_zalloc(s->workloads, GFP_KERNEL);
	if (!workload)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&workload->list);
	INIT_LIST_HEAD(&workload->shadow_bb);
1523
	INIT_LIST_HEAD(&workload->lri_shadow_mm);
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542

	init_waitqueue_head(&workload->shadow_ctx_status_wq);
	atomic_set(&workload->shadow_ctx_active, 0);

	workload->status = -EINPROGRESS;
	workload->vgpu = vgpu;

	return workload;
}

#define RING_CTX_OFF(x) \
	offsetof(struct execlist_ring_context, x)

static void read_guest_pdps(struct intel_vgpu *vgpu,
		u64 ring_context_gpa, u32 pdp[8])
{
	u64 gpa;
	int i;

1543
	gpa = ring_context_gpa + RING_CTX_OFF(pdps[0].val);
1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554

	for (i = 0; i < 8; i++)
		intel_gvt_hypervisor_read_gpa(vgpu,
				gpa + i * 8, &pdp[7 - i], 4);
}

static int prepare_mm(struct intel_vgpu_workload *workload)
{
	struct execlist_ctx_descriptor_format *desc = &workload->ctx_desc;
	struct intel_vgpu_mm *mm;
	struct intel_vgpu *vgpu = workload->vgpu;
1555
	enum intel_gvt_gtt_type root_entry_type;
1556
	u64 pdps[GVT_RING_CTX_NR_PDPS];
1557

1558 1559 1560 1561 1562 1563 1564 1565
	switch (desc->addressing_mode) {
	case 1: /* legacy 32-bit */
		root_entry_type = GTT_TYPE_PPGTT_ROOT_L3_ENTRY;
		break;
	case 3: /* legacy 64-bit */
		root_entry_type = GTT_TYPE_PPGTT_ROOT_L4_ENTRY;
		break;
	default:
1566 1567 1568 1569
		gvt_vgpu_err("Advanced Context mode(SVM) is not supported!\n");
		return -EINVAL;
	}

1570
	read_guest_pdps(workload->vgpu, workload->ring_context_gpa, (void *)pdps);
1571

1572 1573 1574 1575
	mm = intel_vgpu_get_ppgtt_mm(workload->vgpu, root_entry_type, pdps);
	if (IS_ERR(mm))
		return PTR_ERR(mm);

1576 1577 1578 1579 1580 1581 1582
	workload->shadow_mm = mm;
	return 0;
}

#define same_context(a, b) (((a)->context_id == (b)->context_id) && \
		((a)->lrca == (b)->lrca))

1583 1584 1585
/**
 * intel_vgpu_create_workload - create a vGPU workload
 * @vgpu: a vGPU
1586
 * @engine: the engine
1587
 * @desc: a guest context descriptor
1588 1589 1590 1591 1592 1593 1594 1595 1596
 *
 * This function is called when creating a vGPU workload.
 *
 * Returns:
 * struct intel_vgpu_workload * on success, negative error code in
 * pointer if failed.
 *
 */
struct intel_vgpu_workload *
1597 1598
intel_vgpu_create_workload(struct intel_vgpu *vgpu,
			   const struct intel_engine_cs *engine,
1599
			   struct execlist_ctx_descriptor_format *desc)
1600 1601
{
	struct intel_vgpu_submission *s = &vgpu->submission;
1602
	struct list_head *q = workload_q_head(vgpu, engine);
1603
	struct intel_vgpu_workload *last_workload = NULL;
1604 1605 1606
	struct intel_vgpu_workload *workload = NULL;
	u64 ring_context_gpa;
	u32 head, tail, start, ctl, ctx_ctl, per_ctx, indirect_ctx;
1607
	u32 guest_head;
1608
	int ret;
1609

1610
	ring_context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
Z
Zhi Wang 已提交
1611
			(u32)((desc->lrca + 1) << I915_GTT_PAGE_SHIFT));
1612 1613 1614 1615
	if (ring_context_gpa == INTEL_GVT_INVALID_ADDR) {
		gvt_vgpu_err("invalid guest context LRCA: %x\n", desc->lrca);
		return ERR_PTR(-EINVAL);
	}
1616

1617 1618
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ring_header.val), &head, 4);
1619

1620 1621
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ring_tail.val), &tail, 4);
1622

1623 1624
	guest_head = head;

1625 1626 1627
	head &= RB_HEAD_OFF_MASK;
	tail &= RB_TAIL_OFF_MASK;

1628 1629 1630
	list_for_each_entry_reverse(last_workload, q, list) {

		if (same_context(&last_workload->ctx_desc, desc)) {
1631 1632
			gvt_dbg_el("ring %s cur workload == last\n",
				   engine->name);
1633
			gvt_dbg_el("ctx head %x real head %lx\n", head,
1634
				   last_workload->rb_tail);
1635 1636 1637 1638 1639 1640 1641
			/*
			 * cannot use guest context head pointer here,
			 * as it might not be updated at this time
			 */
			head = last_workload->rb_tail;
			break;
		}
1642 1643
	}

1644
	gvt_dbg_el("ring %s begin a new workload\n", engine->name);
1645 1646 1647 1648 1649 1650 1651 1652 1653

	/* record some ring buffer register values for scan and shadow */
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rb_start.val), &start, 4);
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rb_ctrl.val), &ctl, 4);
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ctx_ctrl.val), &ctx_ctl, 4);

1654 1655 1656 1657 1658 1659
	if (!intel_gvt_ggtt_validate_range(vgpu, start,
				_RING_CTL_BUF_SIZE(ctl))) {
		gvt_vgpu_err("context contain invalid rb at: 0x%x\n", start);
		return ERR_PTR(-EINVAL);
	}

1660 1661 1662 1663
	workload = alloc_workload(vgpu);
	if (IS_ERR(workload))
		return workload;

1664
	workload->engine = engine;
1665 1666 1667
	workload->ctx_desc = *desc;
	workload->ring_context_gpa = ring_context_gpa;
	workload->rb_head = head;
1668
	workload->guest_rb_head = guest_head;
1669 1670 1671 1672
	workload->rb_tail = tail;
	workload->rb_start = start;
	workload->rb_ctl = ctl;

1673
	if (engine->id == RCS0) {
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683
		intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(bb_per_ctx_ptr.val), &per_ctx, 4);
		intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rcs_indirect_ctx.val), &indirect_ctx, 4);

		workload->wa_ctx.indirect_ctx.guest_gma =
			indirect_ctx & INDIRECT_CTX_ADDR_MASK;
		workload->wa_ctx.indirect_ctx.size =
			(indirect_ctx & INDIRECT_CTX_SIZE_MASK) *
			CACHELINE_BYTES;
1684 1685 1686 1687 1688 1689 1690

		if (workload->wa_ctx.indirect_ctx.size != 0) {
			if (!intel_gvt_ggtt_validate_range(vgpu,
				workload->wa_ctx.indirect_ctx.guest_gma,
				workload->wa_ctx.indirect_ctx.size)) {
				gvt_vgpu_err("invalid wa_ctx at: 0x%lx\n",
				    workload->wa_ctx.indirect_ctx.guest_gma);
1691
				kmem_cache_free(s->workloads, workload);
1692 1693 1694 1695
				return ERR_PTR(-EINVAL);
			}
		}

1696 1697 1698
		workload->wa_ctx.per_ctx.guest_gma =
			per_ctx & PER_CTX_ADDR_MASK;
		workload->wa_ctx.per_ctx.valid = per_ctx & 1;
1699 1700 1701 1702 1703 1704
		if (workload->wa_ctx.per_ctx.valid) {
			if (!intel_gvt_ggtt_validate_range(vgpu,
				workload->wa_ctx.per_ctx.guest_gma,
				CACHELINE_BYTES)) {
				gvt_vgpu_err("invalid per_ctx at: 0x%lx\n",
					workload->wa_ctx.per_ctx.guest_gma);
1705
				kmem_cache_free(s->workloads, workload);
1706 1707 1708
				return ERR_PTR(-EINVAL);
			}
		}
1709 1710
	}

1711 1712
	gvt_dbg_el("workload %p ring %s head %x tail %x start %x ctl %x\n",
		   workload, engine->name, head, tail, start, ctl);
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722

	ret = prepare_mm(workload);
	if (ret) {
		kmem_cache_free(s->workloads, workload);
		return ERR_PTR(ret);
	}

	/* Only scan and shadow the first workload in the queue
	 * as there is only one pre-allocated buf-obj for shadow.
	 */
1723 1724 1725 1726 1727
	if (list_empty(q)) {
		intel_wakeref_t wakeref;

		with_intel_runtime_pm(engine->gt->uncore->rpm, wakeref)
			ret = intel_gvt_scan_and_shadow_workload(workload);
1728 1729
	}

1730 1731 1732
	if (ret) {
		if (vgpu_is_vm_unhealthy(ret))
			enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
1733 1734 1735
		intel_vgpu_destroy_workload(workload);
		return ERR_PTR(ret);
	}
1736 1737 1738

	return workload;
}
1739 1740 1741 1742 1743 1744 1745 1746

/**
 * intel_vgpu_queue_workload - Qeue a vGPU workload
 * @workload: the workload to queue in
 */
void intel_vgpu_queue_workload(struct intel_vgpu_workload *workload)
{
	list_add_tail(&workload->list,
1747
		      workload_q_head(workload->vgpu, workload->engine));
1748
	intel_gvt_kick_schedule(workload->vgpu->gvt);
1749
	wake_up(&workload->vgpu->gvt->scheduler.waitq[workload->engine->id]);
1750
}