scheduler.c 42.9 KB
Newer Older
Z
Zhi Wang 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37
/*
 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Zhi Wang <zhi.a.wang@intel.com>
 *
 * Contributors:
 *    Ping Gao <ping.a.gao@intel.com>
 *    Tina Zhang <tina.zhang@intel.com>
 *    Chanbin Du <changbin.du@intel.com>
 *    Min He <min.he@intel.com>
 *    Bing Niu <bing.niu@intel.com>
 *    Zhenyu Wang <zhenyuw@linux.intel.com>
 *
 */

#include <linux/kthread.h>

38 39
#include "gem/i915_gem_pm.h"
#include "gt/intel_context.h"
40
#include "gt/intel_ring.h"
41

42
#include "i915_drv.h"
43
#include "i915_gem_gtt.h"
44 45
#include "gvt.h"

Z
Zhi Wang 已提交
46 47 48
#define RING_CTX_OFF(x) \
	offsetof(struct execlist_ring_context, x)

49 50
static void set_context_pdp_root_pointer(
		struct execlist_ring_context *ring_context,
Z
Zhi Wang 已提交
51 52 53 54 55
		u32 pdp[8])
{
	int i;

	for (i = 0; i < 8; i++)
56
		ring_context->pdps[i].val = pdp[7 - i];
Z
Zhi Wang 已提交
57 58
}

59 60 61
static void update_shadow_pdps(struct intel_vgpu_workload *workload)
{
	struct drm_i915_gem_object *ctx_obj =
62
		workload->req->context->state->obj;
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
	struct execlist_ring_context *shadow_ring_context;
	struct page *page;

	if (WARN_ON(!workload->shadow_mm))
		return;

	if (WARN_ON(!atomic_read(&workload->shadow_mm->pincount)))
		return;

	page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
	shadow_ring_context = kmap(page);
	set_context_pdp_root_pointer(shadow_ring_context,
			(void *)workload->shadow_mm->ppgtt_mm.shadow_pdps);
	kunmap(page);
}

79 80 81 82 83 84 85 86 87
/*
 * when populating shadow ctx from guest, we should not overrride oa related
 * registers, so that they will not be overlapped by guest oa configs. Thus
 * made it possible to capture oa data from host for both host and guests.
 */
static void sr_oa_regs(struct intel_vgpu_workload *workload,
		u32 *reg_state, bool save)
{
	struct drm_i915_private *dev_priv = workload->vgpu->gvt->dev_priv;
88 89
	u32 ctx_oactxctrl = dev_priv->perf.ctx_oactxctrl_offset;
	u32 ctx_flexeu0 = dev_priv->perf.ctx_flexeu0_offset;
90 91 92 93 94 95 96 97 98 99 100
	int i = 0;
	u32 flex_mmio[] = {
		i915_mmio_reg_offset(EU_PERF_CNTL0),
		i915_mmio_reg_offset(EU_PERF_CNTL1),
		i915_mmio_reg_offset(EU_PERF_CNTL2),
		i915_mmio_reg_offset(EU_PERF_CNTL3),
		i915_mmio_reg_offset(EU_PERF_CNTL4),
		i915_mmio_reg_offset(EU_PERF_CNTL5),
		i915_mmio_reg_offset(EU_PERF_CNTL6),
	};

101
	if (workload->engine->id != RCS0)
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
		return;

	if (save) {
		workload->oactxctrl = reg_state[ctx_oactxctrl + 1];

		for (i = 0; i < ARRAY_SIZE(workload->flex_mmio); i++) {
			u32 state_offset = ctx_flexeu0 + i * 2;

			workload->flex_mmio[i] = reg_state[state_offset + 1];
		}
	} else {
		reg_state[ctx_oactxctrl] =
			i915_mmio_reg_offset(GEN8_OACTXCONTROL);
		reg_state[ctx_oactxctrl + 1] = workload->oactxctrl;

		for (i = 0; i < ARRAY_SIZE(workload->flex_mmio); i++) {
			u32 state_offset = ctx_flexeu0 + i * 2;
			u32 mmio = flex_mmio[i];

			reg_state[state_offset] = mmio;
			reg_state[state_offset + 1] = workload->flex_mmio[i];
		}
	}
}

Z
Zhi Wang 已提交
127 128 129 130 131
static int populate_shadow_context(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_gvt *gvt = vgpu->gvt;
	struct drm_i915_gem_object *ctx_obj =
132
		workload->req->context->state->obj;
Z
Zhi Wang 已提交
133 134 135 136 137 138 139
	struct execlist_ring_context *shadow_ring_context;
	struct page *page;
	void *dst;
	unsigned long context_gpa, context_page_num;
	int i;

	page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
140
	shadow_ring_context = kmap(page);
Z
Zhi Wang 已提交
141

142
	sr_oa_regs(workload, (u32 *)shadow_ring_context, true);
Z
Zhi Wang 已提交
143 144 145
#define COPY_REG(name) \
	intel_gvt_hypervisor_read_gpa(vgpu, workload->ring_context_gpa \
		+ RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)
146 147 148 149 150 151
#define COPY_REG_MASKED(name) {\
		intel_gvt_hypervisor_read_gpa(vgpu, workload->ring_context_gpa \
					      + RING_CTX_OFF(name.val),\
					      &shadow_ring_context->name.val, 4);\
		shadow_ring_context->name.val |= 0xffff << 16;\
	}
Z
Zhi Wang 已提交
152

153
	COPY_REG_MASKED(ctx_ctrl);
Z
Zhi Wang 已提交
154 155
	COPY_REG(ctx_timestamp);

156
	if (workload->engine->id == RCS0) {
Z
Zhi Wang 已提交
157 158 159 160 161
		COPY_REG(bb_per_ctx_ptr);
		COPY_REG(rcs_indirect_ctx);
		COPY_REG(rcs_indirect_ctx_offset);
	}
#undef COPY_REG
162
#undef COPY_REG_MASKED
Z
Zhi Wang 已提交
163 164 165 166 167 168

	intel_gvt_hypervisor_read_gpa(vgpu,
			workload->ring_context_gpa +
			sizeof(*shadow_ring_context),
			(void *)shadow_ring_context +
			sizeof(*shadow_ring_context),
Z
Zhi Wang 已提交
169
			I915_GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
Z
Zhi Wang 已提交
170

171
	sr_oa_regs(workload, (u32 *)shadow_ring_context, false);
172
	kunmap(page);
173 174 175 176

	if (IS_RESTORE_INHIBIT(shadow_ring_context->ctx_ctrl.val))
		return 0;

177 178 179
	gvt_dbg_sched("ring %s workload lrca %x",
		      workload->engine->name,
		      workload->ctx_desc.lrca);
180

181
	context_page_num = workload->engine->context_size;
182 183
	context_page_num = context_page_num >> PAGE_SHIFT;

184
	if (IS_BROADWELL(gvt->dev_priv) && workload->engine->id == RCS0)
185 186 187 188 189 190 191 192 193 194 195 196
		context_page_num = 19;

	i = 2;
	while (i < context_page_num) {
		context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
				(u32)((workload->ctx_desc.lrca + i) <<
				I915_GTT_PAGE_SHIFT));
		if (context_gpa == INTEL_GVT_INVALID_ADDR) {
			gvt_vgpu_err("Invalid guest context descriptor\n");
			return -EFAULT;
		}

197
		page = i915_gem_object_get_page(ctx_obj, i);
198 199 200 201 202 203
		dst = kmap(page);
		intel_gvt_hypervisor_read_gpa(vgpu, context_gpa, dst,
				I915_GTT_PAGE_SIZE);
		kunmap(page);
		i++;
	}
Z
Zhi Wang 已提交
204 205 206
	return 0;
}

207
static inline bool is_gvt_request(struct i915_request *rq)
208
{
209
	return intel_context_force_single_submission(rq->context);
210 211
}

212 213
static void save_ring_hw_state(struct intel_vgpu *vgpu,
			       const struct intel_engine_cs *engine)
214
{
215
	struct intel_uncore *uncore = engine->uncore;
216 217
	i915_reg_t reg;

218 219 220 221 222 223 224 225 226 227 228
	reg = RING_INSTDONE(engine->mmio_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) =
		intel_uncore_read(uncore, reg);

	reg = RING_ACTHD(engine->mmio_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) =
		intel_uncore_read(uncore, reg);

	reg = RING_ACTHD_UDW(engine->mmio_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) =
		intel_uncore_read(uncore, reg);
229 230
}

Z
Zhi Wang 已提交
231 232 233
static int shadow_context_status_change(struct notifier_block *nb,
		unsigned long action, void *data)
{
234
	struct i915_request *rq = data;
235
	struct intel_gvt *gvt = container_of(nb, struct intel_gvt,
236
				shadow_ctx_notifier_block[rq->engine->id]);
237
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
238
	enum intel_engine_id ring_id = rq->engine->id;
239
	struct intel_vgpu_workload *workload;
240
	unsigned long flags;
241

242
	if (!is_gvt_request(rq)) {
243
		spin_lock_irqsave(&scheduler->mmio_context_lock, flags);
244 245 246 247
		if (action == INTEL_CONTEXT_SCHEDULE_IN &&
		    scheduler->engine_owner[ring_id]) {
			/* Switch ring from vGPU to host. */
			intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
248
					      NULL, rq->engine);
249 250
			scheduler->engine_owner[ring_id] = NULL;
		}
251
		spin_unlock_irqrestore(&scheduler->mmio_context_lock, flags);
252 253 254

		return NOTIFY_OK;
	}
Z
Zhi Wang 已提交
255

256 257
	workload = scheduler->current_workload[ring_id];
	if (unlikely(!workload))
258 259
		return NOTIFY_OK;

Z
Zhi Wang 已提交
260 261
	switch (action) {
	case INTEL_CONTEXT_SCHEDULE_IN:
262
		spin_lock_irqsave(&scheduler->mmio_context_lock, flags);
263 264 265
		if (workload->vgpu != scheduler->engine_owner[ring_id]) {
			/* Switch ring from host to vGPU or vGPU to vGPU. */
			intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
266
					      workload->vgpu, rq->engine);
267 268 269 270
			scheduler->engine_owner[ring_id] = workload->vgpu;
		} else
			gvt_dbg_sched("skip ring %d mmio switch for vgpu%d\n",
				      ring_id, workload->vgpu->id);
271
		spin_unlock_irqrestore(&scheduler->mmio_context_lock, flags);
Z
Zhi Wang 已提交
272 273 274
		atomic_set(&workload->shadow_ctx_active, 1);
		break;
	case INTEL_CONTEXT_SCHEDULE_OUT:
275
		save_ring_hw_state(workload->vgpu, rq->engine);
Z
Zhi Wang 已提交
276 277
		atomic_set(&workload->shadow_ctx_active, 0);
		break;
278
	case INTEL_CONTEXT_SCHEDULE_PREEMPTED:
279
		save_ring_hw_state(workload->vgpu, rq->engine);
280
		break;
Z
Zhi Wang 已提交
281 282 283 284 285 286 287 288
	default:
		WARN_ON(1);
		return NOTIFY_OK;
	}
	wake_up(&workload->shadow_ctx_status_wq);
	return NOTIFY_OK;
}

289 290 291
static void
shadow_context_descriptor_update(struct intel_context *ce,
				 struct intel_vgpu_workload *workload)
292
{
293
	u64 desc = ce->lrc_desc;
294

295 296
	/*
	 * Update bits 0-11 of the context descriptor which includes flags
297 298
	 * like GEN8_CTX_* cached in desc_template
	 */
299 300 301 302
	desc &= ~(0x3 << GEN8_CTX_ADDRESSING_MODE_SHIFT);
	desc |= workload->ctx_desc.addressing_mode <<
		GEN8_CTX_ADDRESSING_MODE_SHIFT;

303 304 305
	ce->lrc_desc = desc;
}

306 307 308
static int copy_workload_to_ring_buffer(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
309
	struct i915_request *req = workload->req;
310 311
	void *shadow_ring_buffer_va;
	u32 *cs;
312
	int err;
313

314
	if (IS_GEN(req->i915, 9) && is_inhibit_context(req->context))
315
		intel_vgpu_restore_inhibit_context(vgpu, req);
316

317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
	/*
	 * To track whether a request has started on HW, we can emit a
	 * breadcrumb at the beginning of the request and check its
	 * timeline's HWSP to see if the breadcrumb has advanced past the
	 * start of this request. Actually, the request must have the
	 * init_breadcrumb if its timeline set has_init_bread_crumb, or the
	 * scheduler might get a wrong state of it during reset. Since the
	 * requests from gvt always set the has_init_breadcrumb flag, here
	 * need to do the emit_init_breadcrumb for all the requests.
	 */
	if (req->engine->emit_init_breadcrumb) {
		err = req->engine->emit_init_breadcrumb(req);
		if (err) {
			gvt_vgpu_err("fail to emit init breadcrumb\n");
			return err;
		}
	}

335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
	/* allocate shadow ring buffer */
	cs = intel_ring_begin(workload->req, workload->rb_len / sizeof(u32));
	if (IS_ERR(cs)) {
		gvt_vgpu_err("fail to alloc size =%ld shadow  ring buffer\n",
			workload->rb_len);
		return PTR_ERR(cs);
	}

	shadow_ring_buffer_va = workload->shadow_ring_buffer_va;

	/* get shadow ring buffer va */
	workload->shadow_ring_buffer_va = cs;

	memcpy(cs, shadow_ring_buffer_va,
			workload->rb_len);

	cs += workload->rb_len / sizeof(u32);
	intel_ring_advance(workload->req, cs);

	return 0;
}

357
static void release_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
358 359 360 361 362 363
{
	if (!wa_ctx->indirect_ctx.obj)
		return;

	i915_gem_object_unpin_map(wa_ctx->indirect_ctx.obj);
	i915_gem_object_put(wa_ctx->indirect_ctx.obj);
364 365 366

	wa_ctx->indirect_ctx.obj = NULL;
	wa_ctx->indirect_ctx.shadow_va = NULL;
367 368
}

369
static void set_context_ppgtt_from_shadow(struct intel_vgpu_workload *workload,
370
					  struct intel_context *ce)
371 372
{
	struct intel_vgpu_mm *mm = workload->shadow_mm;
373
	struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(ce->vm);
374 375 376
	int i = 0;

	if (mm->ppgtt_mm.root_entry_type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY) {
377
		px_dma(ppgtt->pd) = mm->ppgtt_mm.shadow_pdps[0];
378 379
	} else {
		for (i = 0; i < GVT_RING_CTX_NR_PDPS; i++) {
380 381 382 383
			struct i915_page_directory * const pd =
				i915_pd_entry(ppgtt->pd, i);

			px_dma(pd) = mm->ppgtt_mm.shadow_pdps[i];
384 385 386 387
		}
	}
}

388 389 390 391 392 393 394 395
static int
intel_gvt_workload_req_alloc(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
	struct i915_request *rq;

	if (workload->req)
396
		return 0;
397

398
	rq = i915_request_create(s->shadow[workload->engine->id]);
399 400
	if (IS_ERR(rq)) {
		gvt_vgpu_err("fail to allocate gem request\n");
401
		return PTR_ERR(rq);
402
	}
403

404
	workload->req = i915_request_get(rq);
405
	return 0;
406 407
}

408 409 410 411 412 413 414 415 416
/**
 * intel_gvt_scan_and_shadow_workload - audit the workload by scanning and
 * shadow it as well, include ringbuffer,wa_ctx and ctx.
 * @workload: an abstract entity for each execlist submission.
 *
 * This function is called before the workload submitting to i915, to make
 * sure the content of the workload is valid.
 */
int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload)
Z
Zhi Wang 已提交
417
{
418 419
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
Z
Zhi Wang 已提交
420 421
	int ret;

C
Chris Wilson 已提交
422
	lockdep_assert_held(&vgpu->vgpu_lock);
423

424
	if (workload->shadow)
425
		return 0;
Z
Zhi Wang 已提交
426

427 428
	if (!test_and_set_bit(workload->engine->id, s->shadow_ctx_desc_updated))
		shadow_context_descriptor_update(s->shadow[workload->engine->id],
429
						 workload);
430

431
	ret = intel_gvt_scan_and_shadow_ringbuffer(workload);
Z
Zhi Wang 已提交
432
	if (ret)
433
		return ret;
Z
Zhi Wang 已提交
434

435 436
	if (workload->engine->id == RCS0 &&
	    workload->wa_ctx.indirect_ctx.size) {
437 438
		ret = intel_gvt_scan_and_shadow_wa_ctx(&workload->wa_ctx);
		if (ret)
439
			goto err_shadow;
440
	}
Z
Zhi Wang 已提交
441

442
	workload->shadow = true;
443
	return 0;
444

445 446
err_shadow:
	release_shadow_wa_ctx(&workload->wa_ctx);
447 448 449
	return ret;
}

450 451
static void release_shadow_batch_buffer(struct intel_vgpu_workload *workload);

452 453 454 455
static int prepare_shadow_batch_buffer(struct intel_vgpu_workload *workload)
{
	struct intel_gvt *gvt = workload->vgpu->gvt;
	const int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
456 457 458 459
	struct intel_vgpu_shadow_bb *bb;
	int ret;

	list_for_each_entry(bb, &workload->shadow_bb, list) {
460 461 462 463 464 465 466 467 468 469 470
		/* For privilge batch buffer and not wa_ctx, the bb_start_cmd_va
		 * is only updated into ring_scan_buffer, not real ring address
		 * allocated in later copy_workload_to_ring_buffer. pls be noted
		 * shadow_ring_buffer_va is now pointed to real ring buffer va
		 * in copy_workload_to_ring_buffer.
		 */

		if (bb->bb_offset)
			bb->bb_start_cmd_va = workload->shadow_ring_buffer_va
				+ bb->bb_offset;

471 472 473 474 475 476 477 478 479 480 481 482 483 484
		if (bb->ppgtt) {
			/* for non-priv bb, scan&shadow is only for
			 * debugging purpose, so the content of shadow bb
			 * is the same as original bb. Therefore,
			 * here, rather than switch to shadow bb's gma
			 * address, we directly use original batch buffer's
			 * gma address, and send original bb to hardware
			 * directly
			 */
			if (bb->clflush & CLFLUSH_AFTER) {
				drm_clflush_virt_range(bb->va,
						bb->obj->base.size);
				bb->clflush &= ~CLFLUSH_AFTER;
			}
485
			i915_gem_object_finish_access(bb->obj);
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
			bb->accessing = false;

		} else {
			bb->vma = i915_gem_object_ggtt_pin(bb->obj,
					NULL, 0, 0, 0);
			if (IS_ERR(bb->vma)) {
				ret = PTR_ERR(bb->vma);
				goto err;
			}

			/* relocate shadow batch buffer */
			bb->bb_start_cmd_va[1] = i915_ggtt_offset(bb->vma);
			if (gmadr_bytes == 8)
				bb->bb_start_cmd_va[2] = 0;

			/* No one is going to touch shadow bb from now on. */
			if (bb->clflush & CLFLUSH_AFTER) {
				drm_clflush_virt_range(bb->va,
						bb->obj->base.size);
				bb->clflush &= ~CLFLUSH_AFTER;
			}

			ret = i915_gem_object_set_to_gtt_domain(bb->obj,
509
								false);
510 511 512
			if (ret)
				goto err;

513 514 515 516 517
			ret = i915_vma_move_to_active(bb->vma,
						      workload->req,
						      0);
			if (ret)
				goto err;
518 519 520

			i915_gem_object_finish_access(bb->obj);
			bb->accessing = false;
521
		}
522 523
	}
	return 0;
524 525 526
err:
	release_shadow_batch_buffer(workload);
	return ret;
527 528
}

529
static void update_wa_ctx_2_shadow_ctx(struct intel_shadow_wa_ctx *wa_ctx)
530
{
531 532 533 534
	struct intel_vgpu_workload *workload =
		container_of(wa_ctx, struct intel_vgpu_workload, wa_ctx);
	struct i915_request *rq = workload->req;
	struct execlist_ring_context *shadow_ring_context =
535
		(struct execlist_ring_context *)rq->context->lrc_reg_state;
536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573

	shadow_ring_context->bb_per_ctx_ptr.val =
		(shadow_ring_context->bb_per_ctx_ptr.val &
		(~PER_CTX_ADDR_MASK)) | wa_ctx->per_ctx.shadow_gma;
	shadow_ring_context->rcs_indirect_ctx.val =
		(shadow_ring_context->rcs_indirect_ctx.val &
		(~INDIRECT_CTX_ADDR_MASK)) | wa_ctx->indirect_ctx.shadow_gma;
}

static int prepare_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
{
	struct i915_vma *vma;
	unsigned char *per_ctx_va =
		(unsigned char *)wa_ctx->indirect_ctx.shadow_va +
		wa_ctx->indirect_ctx.size;

	if (wa_ctx->indirect_ctx.size == 0)
		return 0;

	vma = i915_gem_object_ggtt_pin(wa_ctx->indirect_ctx.obj, NULL,
				       0, CACHELINE_BYTES, 0);
	if (IS_ERR(vma))
		return PTR_ERR(vma);

	/* FIXME: we are not tracking our pinned VMA leaving it
	 * up to the core to fix up the stray pin_count upon
	 * free.
	 */

	wa_ctx->indirect_ctx.shadow_gma = i915_ggtt_offset(vma);

	wa_ctx->per_ctx.shadow_gma = *((unsigned int *)per_ctx_va + 1);
	memset(per_ctx_va, 0, CACHELINE_BYTES);

	update_wa_ctx_2_shadow_ctx(wa_ctx);
	return 0;
}

574 575
static void update_vreg_in_ctx(struct intel_vgpu_workload *workload)
{
576 577
	vgpu_vreg_t(workload->vgpu, RING_START(workload->engine->mmio_base)) =
		workload->rb_start;
578 579
}

580 581
static void release_shadow_batch_buffer(struct intel_vgpu_workload *workload)
{
582 583 584 585 586 587 588 589 590 591 592
	struct intel_vgpu_shadow_bb *bb, *pos;

	if (list_empty(&workload->shadow_bb))
		return;

	bb = list_first_entry(&workload->shadow_bb,
			struct intel_vgpu_shadow_bb, list);

	list_for_each_entry_safe(bb, pos, &workload->shadow_bb, list) {
		if (bb->obj) {
			if (bb->accessing)
593
				i915_gem_object_finish_access(bb->obj);
594 595 596 597 598 599 600 601

			if (bb->va && !IS_ERR(bb->va))
				i915_gem_object_unpin_map(bb->obj);

			if (bb->vma && !IS_ERR(bb->vma)) {
				i915_vma_unpin(bb->vma);
				i915_vma_close(bb->vma);
			}
602
			i915_gem_object_put(bb->obj);
603
		}
604 605
		list_del(&bb->list);
		kfree(bb);
606 607 608
	}
}

609 610
static int prepare_workload(struct intel_vgpu_workload *workload)
{
611
	struct intel_vgpu *vgpu = workload->vgpu;
612
	struct intel_vgpu_submission *s = &vgpu->submission;
613 614
	int ret = 0;

615 616 617 618 619 620
	ret = intel_vgpu_pin_mm(workload->shadow_mm);
	if (ret) {
		gvt_vgpu_err("fail to vgpu pin mm\n");
		return ret;
	}

621 622 623 624 625 626
	if (workload->shadow_mm->type != INTEL_GVT_MM_PPGTT ||
	    !workload->shadow_mm->ppgtt_mm.shadowed) {
		gvt_vgpu_err("workload shadow ppgtt isn't ready\n");
		return -EINVAL;
	}

627 628
	update_shadow_pdps(workload);

629
	set_context_ppgtt_from_shadow(workload, s->shadow[workload->engine->id]);
630

631 632 633 634 635 636 637 638 639 640 641 642
	ret = intel_vgpu_sync_oos_pages(workload->vgpu);
	if (ret) {
		gvt_vgpu_err("fail to vgpu sync oos pages\n");
		goto err_unpin_mm;
	}

	ret = intel_vgpu_flush_post_shadow(workload->vgpu);
	if (ret) {
		gvt_vgpu_err("fail to flush post shadow\n");
		goto err_unpin_mm;
	}

643
	ret = copy_workload_to_ring_buffer(workload);
644 645 646 647 648
	if (ret) {
		gvt_vgpu_err("fail to generate request\n");
		goto err_unpin_mm;
	}

649 650 651 652 653 654 655 656 657 658 659 660 661
	ret = prepare_shadow_batch_buffer(workload);
	if (ret) {
		gvt_vgpu_err("fail to prepare_shadow_batch_buffer\n");
		goto err_unpin_mm;
	}

	ret = prepare_shadow_wa_ctx(&workload->wa_ctx);
	if (ret) {
		gvt_vgpu_err("fail to prepare_shadow_wa_ctx\n");
		goto err_shadow_batch;
	}

	if (workload->prepare) {
662
		ret = workload->prepare(workload);
663 664 665
		if (ret)
			goto err_shadow_wa_ctx;
	}
666

667 668 669 670 671 672 673
	return 0;
err_shadow_wa_ctx:
	release_shadow_wa_ctx(&workload->wa_ctx);
err_shadow_batch:
	release_shadow_batch_buffer(workload);
err_unpin_mm:
	intel_vgpu_unpin_mm(workload->shadow_mm);
674 675 676
	return ret;
}

677 678
static int dispatch_workload(struct intel_vgpu_workload *workload)
{
679
	struct intel_vgpu *vgpu = workload->vgpu;
680
	struct i915_request *rq;
681
	int ret;
682

683 684
	gvt_dbg_sched("ring id %s prepare to dispatch workload %p\n",
		      workload->engine->name, workload);
685

686
	mutex_lock(&vgpu->vgpu_lock);
687

688 689 690 691
	ret = intel_gvt_workload_req_alloc(workload);
	if (ret)
		goto err_req;

692
	ret = intel_gvt_scan_and_shadow_workload(workload);
Z
Zhi Wang 已提交
693
	if (ret)
694
		goto out;
Z
Zhi Wang 已提交
695

696 697 698 699 700
	ret = populate_shadow_context(workload);
	if (ret) {
		release_shadow_wa_ctx(&workload->wa_ctx);
		goto out;
	}
Z
Zhi Wang 已提交
701

702
	ret = prepare_workload(workload);
703
out:
704 705 706 707 708 709 710 711
	if (ret) {
		/* We might still need to add request with
		 * clean ctx to retire it properly..
		 */
		rq = fetch_and_zero(&workload->req);
		i915_request_put(rq);
	}

712
	if (!IS_ERR_OR_NULL(workload->req)) {
713 714
		gvt_dbg_sched("ring id %s submit workload to i915 %p\n",
			      workload->engine->name, workload->req);
715
		i915_request_add(workload->req);
716 717
		workload->dispatched = true;
	}
718 719 720
err_req:
	if (ret)
		workload->status = ret;
721
	mutex_unlock(&vgpu->vgpu_lock);
Z
Zhi Wang 已提交
722 723 724
	return ret;
}

725 726
static struct intel_vgpu_workload *
pick_next_workload(struct intel_gvt *gvt, struct intel_engine_cs *engine)
Z
Zhi Wang 已提交
727 728 729 730
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
	struct intel_vgpu_workload *workload = NULL;

731
	mutex_lock(&gvt->sched_lock);
Z
Zhi Wang 已提交
732 733 734 735 736 737

	/*
	 * no current vgpu / will be scheduled out / no workload
	 * bail out
	 */
	if (!scheduler->current_vgpu) {
738
		gvt_dbg_sched("ring %s stop - no current vgpu\n", engine->name);
Z
Zhi Wang 已提交
739 740 741 742
		goto out;
	}

	if (scheduler->need_reschedule) {
743
		gvt_dbg_sched("ring %s stop - will reschedule\n", engine->name);
Z
Zhi Wang 已提交
744 745 746
		goto out;
	}

747
	if (!scheduler->current_vgpu->active ||
748
	    list_empty(workload_q_head(scheduler->current_vgpu, engine)))
Z
Zhi Wang 已提交
749 750 751 752 753 754
		goto out;

	/*
	 * still have current workload, maybe the workload disptacher
	 * fail to submit it for some reason, resubmit it.
	 */
755 756 757 758
	if (scheduler->current_workload[engine->id]) {
		workload = scheduler->current_workload[engine->id];
		gvt_dbg_sched("ring %s still have current workload %p\n",
			      engine->name, workload);
Z
Zhi Wang 已提交
759 760 761 762 763 764 765 766 767
		goto out;
	}

	/*
	 * pick a workload as current workload
	 * once current workload is set, schedule policy routines
	 * will wait the current workload is finished when trying to
	 * schedule out a vgpu.
	 */
768 769 770 771
	scheduler->current_workload[engine->id] =
		list_first_entry(workload_q_head(scheduler->current_vgpu,
						 engine),
				 struct intel_vgpu_workload, list);
Z
Zhi Wang 已提交
772

773
	workload = scheduler->current_workload[engine->id];
Z
Zhi Wang 已提交
774

775
	gvt_dbg_sched("ring %s pick new workload %p\n", engine->name, workload);
Z
Zhi Wang 已提交
776

777
	atomic_inc(&workload->vgpu->submission.running_workload_num);
Z
Zhi Wang 已提交
778
out:
779
	mutex_unlock(&gvt->sched_lock);
Z
Zhi Wang 已提交
780 781 782 783 784
	return workload;
}

static void update_guest_context(struct intel_vgpu_workload *workload)
{
785
	struct i915_request *rq = workload->req;
Z
Zhi Wang 已提交
786
	struct intel_vgpu *vgpu = workload->vgpu;
787
	struct drm_i915_gem_object *ctx_obj = rq->context->state->obj;
Z
Zhi Wang 已提交
788 789 790 791 792
	struct execlist_ring_context *shadow_ring_context;
	struct page *page;
	void *src;
	unsigned long context_gpa, context_page_num;
	int i;
793 794 795
	u32 ring_base;
	u32 head, tail;
	u16 wrap_count;
Z
Zhi Wang 已提交
796

797 798
	gvt_dbg_sched("ring id %d workload lrca %x\n", rq->engine->id,
		      workload->ctx_desc.lrca);
Z
Zhi Wang 已提交
799

800 801 802 803 804 805 806 807 808 809 810 811 812
	head = workload->rb_head;
	tail = workload->rb_tail;
	wrap_count = workload->guest_rb_head >> RB_HEAD_WRAP_CNT_OFF;

	if (tail < head) {
		if (wrap_count == RB_HEAD_WRAP_CNT_MAX)
			wrap_count = 0;
		else
			wrap_count += 1;
	}

	head = (wrap_count << RB_HEAD_WRAP_CNT_OFF) | tail;

813
	ring_base = rq->engine->mmio_base;
814 815 816
	vgpu_vreg_t(vgpu, RING_TAIL(ring_base)) = tail;
	vgpu_vreg_t(vgpu, RING_HEAD(ring_base)) = head;

817
	context_page_num = rq->engine->context_size;
Z
Zhi Wang 已提交
818 819
	context_page_num = context_page_num >> PAGE_SHIFT;

820
	if (IS_BROADWELL(rq->i915) && rq->engine->id == RCS0)
Z
Zhi Wang 已提交
821 822 823 824 825 826 827
		context_page_num = 19;

	i = 2;

	while (i < context_page_num) {
		context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
				(u32)((workload->ctx_desc.lrca + i) <<
Z
Zhi Wang 已提交
828
					I915_GTT_PAGE_SHIFT));
Z
Zhi Wang 已提交
829
		if (context_gpa == INTEL_GVT_INVALID_ADDR) {
830
			gvt_vgpu_err("invalid guest context descriptor\n");
Z
Zhi Wang 已提交
831 832 833
			return;
		}

834
		page = i915_gem_object_get_page(ctx_obj, i);
835
		src = kmap(page);
Z
Zhi Wang 已提交
836
		intel_gvt_hypervisor_write_gpa(vgpu, context_gpa, src,
Z
Zhi Wang 已提交
837
				I915_GTT_PAGE_SIZE);
838
		kunmap(page);
Z
Zhi Wang 已提交
839 840 841 842 843 844 845
		i++;
	}

	intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa +
		RING_CTX_OFF(ring_header.val), &workload->rb_tail, 4);

	page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
846
	shadow_ring_context = kmap(page);
Z
Zhi Wang 已提交
847 848 849 850 851 852 853 854 855 856 857 858 859 860 861

#define COPY_REG(name) \
	intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa + \
		RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)

	COPY_REG(ctx_ctrl);
	COPY_REG(ctx_timestamp);

#undef COPY_REG

	intel_gvt_hypervisor_write_gpa(vgpu,
			workload->ring_context_gpa +
			sizeof(*shadow_ring_context),
			(void *)shadow_ring_context +
			sizeof(*shadow_ring_context),
Z
Zhi Wang 已提交
862
			I915_GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
Z
Zhi Wang 已提交
863

864
	kunmap(page);
Z
Zhi Wang 已提交
865 866
}

867
void intel_vgpu_clean_workloads(struct intel_vgpu *vgpu,
868
				intel_engine_mask_t engine_mask)
869 870 871 872 873
{
	struct intel_vgpu_submission *s = &vgpu->submission;
	struct drm_i915_private *dev_priv = vgpu->gvt->dev_priv;
	struct intel_engine_cs *engine;
	struct intel_vgpu_workload *pos, *n;
874
	intel_engine_mask_t tmp;
875 876

	/* free the unsubmited workloads in the queues. */
877
	for_each_engine_masked(engine, &dev_priv->gt, engine_mask, tmp) {
878 879 880 881 882 883 884 885 886
		list_for_each_entry_safe(pos, n,
			&s->workload_q_head[engine->id], list) {
			list_del_init(&pos->list);
			intel_vgpu_destroy_workload(pos);
		}
		clear_bit(engine->id, s->shadow_ctx_desc_updated);
	}
}

Z
Zhi Wang 已提交
887 888 889
static void complete_current_workload(struct intel_gvt *gvt, int ring_id)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
890 891 892 893
	struct intel_vgpu_workload *workload =
		scheduler->current_workload[ring_id];
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
894
	struct i915_request *rq = workload->req;
Z
Zhi Wang 已提交
895
	int event;
Z
Zhi Wang 已提交
896

897
	mutex_lock(&vgpu->vgpu_lock);
898
	mutex_lock(&gvt->sched_lock);
Z
Zhi Wang 已提交
899

900 901 902 903
	/* For the workload w/ request, needs to wait for the context
	 * switch to make sure request is completed.
	 * For the workload w/o request, directly complete the workload.
	 */
904
	if (rq) {
Z
Zhi Wang 已提交
905 906 907
		wait_event(workload->shadow_ctx_status_wq,
			   !atomic_read(&workload->shadow_ctx_active));

908 909 910 911 912 913 914 915 916 917 918 919
		/* If this request caused GPU hang, req->fence.error will
		 * be set to -EIO. Use -EIO to set workload status so
		 * that when this request caused GPU hang, didn't trigger
		 * context switch interrupt to guest.
		 */
		if (likely(workload->status == -EINPROGRESS)) {
			if (workload->req->fence.error == -EIO)
				workload->status = -EIO;
			else
				workload->status = 0;
		}

920 921
		if (!workload->status &&
		    !(vgpu->resetting_eng & BIT(ring_id))) {
922
			update_guest_context(workload);
Z
Zhi Wang 已提交
923

924 925 926 927
			for_each_set_bit(event, workload->pending_events,
					 INTEL_GVT_EVENT_MAX)
				intel_vgpu_trigger_virtual_event(vgpu, event);
		}
928

929
		i915_request_put(fetch_and_zero(&workload->req));
Z
Zhi Wang 已提交
930 931 932 933 934 935 936 937
	}

	gvt_dbg_sched("ring id %d complete workload %p status %d\n",
			ring_id, workload, workload->status);

	scheduler->current_workload[ring_id] = NULL;

	list_del_init(&workload->list);
938

939
	if (workload->status || vgpu->resetting_eng & BIT(ring_id)) {
940 941 942 943 944 945 946 947 948 949 950 951 952
		/* if workload->status is not successful means HW GPU
		 * has occurred GPU hang or something wrong with i915/GVT,
		 * and GVT won't inject context switch interrupt to guest.
		 * So this error is a vGPU hang actually to the guest.
		 * According to this we should emunlate a vGPU hang. If
		 * there are pending workloads which are already submitted
		 * from guest, we should clean them up like HW GPU does.
		 *
		 * if it is in middle of engine resetting, the pending
		 * workloads won't be submitted to HW GPU and will be
		 * cleaned up during the resetting process later, so doing
		 * the workload clean up here doesn't have any impact.
		 **/
953
		intel_vgpu_clean_workloads(vgpu, BIT(ring_id));
954 955
	}

Z
Zhi Wang 已提交
956 957
	workload->complete(workload);

958
	atomic_dec(&s->running_workload_num);
Z
Zhi Wang 已提交
959
	wake_up(&scheduler->workload_complete_wq);
960 961 962 963

	if (gvt->scheduler.need_reschedule)
		intel_gvt_request_service(gvt, INTEL_GVT_REQUEST_EVENT_SCHED);

964
	mutex_unlock(&gvt->sched_lock);
965
	mutex_unlock(&vgpu->vgpu_lock);
Z
Zhi Wang 已提交
966 967
}

968
static int workload_thread(void *arg)
Z
Zhi Wang 已提交
969
{
970 971 972
	struct intel_engine_cs *engine = arg;
	const bool need_force_wake = INTEL_GEN(engine->i915) >= 9;
	struct intel_gvt *gvt = engine->i915->gvt;
Z
Zhi Wang 已提交
973 974
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
	struct intel_vgpu_workload *workload = NULL;
975
	struct intel_vgpu *vgpu = NULL;
Z
Zhi Wang 已提交
976
	int ret;
977
	DEFINE_WAIT_FUNC(wait, woken_wake_function);
Z
Zhi Wang 已提交
978

979
	gvt_dbg_core("workload thread for ring %s started\n", engine->name);
Z
Zhi Wang 已提交
980 981

	while (!kthread_should_stop()) {
982 983 984
		intel_wakeref_t wakeref;

		add_wait_queue(&scheduler->waitq[engine->id], &wait);
985
		do {
986
			workload = pick_next_workload(gvt, engine);
987 988 989 990 991
			if (workload)
				break;
			wait_woken(&wait, TASK_INTERRUPTIBLE,
				   MAX_SCHEDULE_TIMEOUT);
		} while (!kthread_should_stop());
992
		remove_wait_queue(&scheduler->waitq[engine->id], &wait);
993 994

		if (!workload)
Z
Zhi Wang 已提交
995 996
			break;

997 998 999
		gvt_dbg_sched("ring %s next workload %p vgpu %d\n",
			      engine->name, workload,
			      workload->vgpu->id);
Z
Zhi Wang 已提交
1000

1001
		wakeref = intel_runtime_pm_get(engine->uncore->rpm);
1002

1003 1004
		gvt_dbg_sched("ring %s will dispatch workload %p\n",
			      engine->name, workload);
Z
Zhi Wang 已提交
1005 1006

		if (need_force_wake)
1007 1008
			intel_uncore_forcewake_get(engine->uncore,
						   FORCEWAKE_ALL);
1009 1010 1011 1012 1013 1014 1015
		/*
		 * Update the vReg of the vGPU which submitted this
		 * workload. The vGPU may use these registers for checking
		 * the context state. The value comes from GPU commands
		 * in this workload.
		 */
		update_vreg_in_ctx(workload);
Z
Zhi Wang 已提交
1016 1017

		ret = dispatch_workload(workload);
1018

Z
Zhi Wang 已提交
1019
		if (ret) {
1020 1021
			vgpu = workload->vgpu;
			gvt_vgpu_err("fail to dispatch workload, skip\n");
Z
Zhi Wang 已提交
1022 1023 1024
			goto complete;
		}

1025 1026
		gvt_dbg_sched("ring %s wait workload %p\n",
			      engine->name, workload);
1027
		i915_request_wait(workload->req, 0, MAX_SCHEDULE_TIMEOUT);
Z
Zhi Wang 已提交
1028 1029

complete:
1030
		gvt_dbg_sched("will complete workload %p, status: %d\n",
1031
			      workload, workload->status);
Z
Zhi Wang 已提交
1032

1033
		complete_current_workload(gvt, engine->id);
1034

Z
Zhi Wang 已提交
1035
		if (need_force_wake)
1036 1037
			intel_uncore_forcewake_put(engine->uncore,
						   FORCEWAKE_ALL);
Z
Zhi Wang 已提交
1038

1039
		intel_runtime_pm_put(engine->uncore->rpm, wakeref);
1040
		if (ret && (vgpu_is_vm_unhealthy(ret)))
1041
			enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
Z
Zhi Wang 已提交
1042 1043 1044 1045 1046 1047
	}
	return 0;
}

void intel_gvt_wait_vgpu_idle(struct intel_vgpu *vgpu)
{
1048
	struct intel_vgpu_submission *s = &vgpu->submission;
Z
Zhi Wang 已提交
1049 1050 1051
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;

1052
	if (atomic_read(&s->running_workload_num)) {
Z
Zhi Wang 已提交
1053 1054 1055
		gvt_dbg_sched("wait vgpu idle\n");

		wait_event(scheduler->workload_complete_wq,
1056
				!atomic_read(&s->running_workload_num));
Z
Zhi Wang 已提交
1057 1058 1059 1060 1061 1062
	}
}

void intel_gvt_clean_workload_scheduler(struct intel_gvt *gvt)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
1063 1064
	struct intel_engine_cs *engine;
	enum intel_engine_id i;
Z
Zhi Wang 已提交
1065 1066 1067

	gvt_dbg_core("clean workload scheduler\n");

1068 1069 1070 1071 1072
	for_each_engine(engine, gvt->dev_priv, i) {
		atomic_notifier_chain_unregister(
					&engine->context_status_notifier,
					&gvt->shadow_ctx_notifier_block[i]);
		kthread_stop(scheduler->thread[i]);
Z
Zhi Wang 已提交
1073 1074 1075 1076 1077 1078
	}
}

int intel_gvt_init_workload_scheduler(struct intel_gvt *gvt)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
1079 1080
	struct intel_engine_cs *engine;
	enum intel_engine_id i;
Z
Zhi Wang 已提交
1081 1082 1083 1084 1085 1086
	int ret;

	gvt_dbg_core("init workload scheduler\n");

	init_waitqueue_head(&scheduler->workload_complete_wq);

1087
	for_each_engine(engine, gvt->dev_priv, i) {
Z
Zhi Wang 已提交
1088 1089
		init_waitqueue_head(&scheduler->waitq[i]);

1090 1091
		scheduler->thread[i] = kthread_run(workload_thread, engine,
						   "gvt:%s", engine->name);
Z
Zhi Wang 已提交
1092 1093 1094 1095 1096
		if (IS_ERR(scheduler->thread[i])) {
			gvt_err("fail to create workload thread\n");
			ret = PTR_ERR(scheduler->thread[i]);
			goto err;
		}
1097 1098 1099 1100 1101

		gvt->shadow_ctx_notifier_block[i].notifier_call =
					shadow_context_status_change;
		atomic_notifier_chain_register(&engine->context_status_notifier,
					&gvt->shadow_ctx_notifier_block[i]);
Z
Zhi Wang 已提交
1102
	}
1103

Z
Zhi Wang 已提交
1104
	return 0;
1105

Z
Zhi Wang 已提交
1106 1107 1108 1109 1110
err:
	intel_gvt_clean_workload_scheduler(gvt);
	return ret;
}

1111
static void
1112
i915_context_ppgtt_root_restore(struct intel_vgpu_submission *s,
1113
				struct i915_ppgtt *ppgtt)
1114 1115 1116
{
	int i;

1117
	if (i915_vm_is_4lvl(&ppgtt->vm)) {
1118
		px_dma(ppgtt->pd) = s->i915_context_pml4;
1119
	} else {
1120 1121 1122 1123 1124 1125
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
			struct i915_page_directory * const pd =
				i915_pd_entry(ppgtt->pd, i);

			px_dma(pd) = s->i915_context_pdps[i];
		}
1126 1127 1128
	}
}

1129 1130 1131 1132 1133 1134 1135 1136
/**
 * intel_vgpu_clean_submission - free submission-related resource for vGPU
 * @vgpu: a vGPU
 *
 * This function is called when a vGPU is being destroyed.
 *
 */
void intel_vgpu_clean_submission(struct intel_vgpu *vgpu)
Z
Zhi Wang 已提交
1137
{
1138
	struct intel_vgpu_submission *s = &vgpu->submission;
1139 1140
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
1141

1142
	intel_vgpu_select_submission_ops(vgpu, ALL_ENGINES, 0);
1143

1144
	i915_context_ppgtt_root_restore(s, i915_vm_to_ppgtt(s->shadow[0]->vm));
1145 1146 1147
	for_each_engine(engine, vgpu->gvt->dev_priv, id)
		intel_context_unpin(s->shadow[id]);

1148
	kmem_cache_destroy(s->workloads);
Z
Zhi Wang 已提交
1149 1150
}

1151 1152 1153 1154 1155 1156 1157 1158 1159 1160

/**
 * intel_vgpu_reset_submission - reset submission-related resource for vGPU
 * @vgpu: a vGPU
 * @engine_mask: engines expected to be reset
 *
 * This function is called when a vGPU is being destroyed.
 *
 */
void intel_vgpu_reset_submission(struct intel_vgpu *vgpu,
1161
				 intel_engine_mask_t engine_mask)
1162 1163 1164 1165 1166 1167
{
	struct intel_vgpu_submission *s = &vgpu->submission;

	if (!s->active)
		return;

1168
	intel_vgpu_clean_workloads(vgpu, engine_mask);
1169 1170 1171
	s->ops->reset(vgpu, engine_mask);
}

1172
static void
1173
i915_context_ppgtt_root_save(struct intel_vgpu_submission *s,
1174
			     struct i915_ppgtt *ppgtt)
1175 1176 1177
{
	int i;

1178
	if (i915_vm_is_4lvl(&ppgtt->vm)) {
1179
		s->i915_context_pml4 = px_dma(ppgtt->pd);
1180
	} else {
1181 1182 1183 1184 1185 1186
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
			struct i915_page_directory * const pd =
				i915_pd_entry(ppgtt->pd, i);

			s->i915_context_pdps[i] = px_dma(pd);
		}
1187 1188 1189
	}
}

1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
/**
 * intel_vgpu_setup_submission - setup submission-related resource for vGPU
 * @vgpu: a vGPU
 *
 * This function is called when a vGPU is being created.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 *
 */
int intel_vgpu_setup_submission(struct intel_vgpu *vgpu)
Z
Zhi Wang 已提交
1201
{
1202
	struct drm_i915_private *i915 = vgpu->gvt->dev_priv;
1203
	struct intel_vgpu_submission *s = &vgpu->submission;
1204
	struct intel_engine_cs *engine;
1205
	struct i915_ppgtt *ppgtt;
1206
	enum intel_engine_id i;
1207
	int ret;
Z
Zhi Wang 已提交
1208

1209
	ppgtt = i915_ppgtt_create(&i915->gt);
1210 1211
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
1212

1213
	i915_context_ppgtt_root_save(s, ppgtt);
Z
Zhi Wang 已提交
1214

1215
	for_each_engine(engine, &i915->gt, i) {
1216 1217 1218 1219 1220
		struct intel_context *ce;

		INIT_LIST_HEAD(&s->workload_q_head[i]);
		s->shadow[i] = ERR_PTR(-EINVAL);

1221
		ce = intel_context_create(engine);
1222 1223 1224 1225
		if (IS_ERR(ce)) {
			ret = PTR_ERR(ce);
			goto out_shadow_ctx;
		}
Z
Zhi Wang 已提交
1226

1227 1228
		i915_vm_put(ce->vm);
		ce->vm = i915_vm_get(&ppgtt->vm);
1229 1230
		intel_context_set_single_submission(ce);

1231 1232 1233 1234 1235 1236
		if (!USES_GUC_SUBMISSION(i915)) { /* Max ring buffer size */
			const unsigned int ring_size = 512 * SZ_4K;

			ce->ring = __intel_context_ring_size(ring_size);
		}

1237 1238 1239 1240 1241
		ret = intel_context_pin(ce);
		intel_context_put(ce);
		if (ret)
			goto out_shadow_ctx;

1242 1243
		s->shadow[i] = ce;
	}
1244

1245
	bitmap_zero(s->shadow_ctx_desc_updated, I915_NUM_ENGINES);
1246

1247 1248 1249 1250 1251 1252
	s->workloads = kmem_cache_create_usercopy("gvt-g_vgpu_workload",
						  sizeof(struct intel_vgpu_workload), 0,
						  SLAB_HWCACHE_ALIGN,
						  offsetof(struct intel_vgpu_workload, rb_tail),
						  sizeof_field(struct intel_vgpu_workload, rb_tail),
						  NULL);
1253

1254
	if (!s->workloads) {
1255 1256 1257 1258
		ret = -ENOMEM;
		goto out_shadow_ctx;
	}

1259
	atomic_set(&s->running_workload_num, 0);
1260
	bitmap_zero(s->tlb_handle_pending, I915_NUM_ENGINES);
1261

1262
	i915_vm_put(&ppgtt->vm);
Z
Zhi Wang 已提交
1263
	return 0;
1264 1265

out_shadow_ctx:
1266
	i915_context_ppgtt_root_restore(s, ppgtt);
1267
	for_each_engine(engine, &i915->gt, i) {
1268 1269 1270 1271
		if (IS_ERR(s->shadow[i]))
			break;

		intel_context_unpin(s->shadow[i]);
1272
		intel_context_put(s->shadow[i]);
1273
	}
1274
	i915_vm_put(&ppgtt->vm);
1275
	return ret;
Z
Zhi Wang 已提交
1276
}
1277

1278 1279 1280
/**
 * intel_vgpu_select_submission_ops - select virtual submission interface
 * @vgpu: a vGPU
1281
 * @engine_mask: either ALL_ENGINES or target engine mask
1282 1283 1284 1285 1286 1287 1288 1289 1290
 * @interface: expected vGPU virtual submission interface
 *
 * This function is called when guest configures submission interface.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 *
 */
int intel_vgpu_select_submission_ops(struct intel_vgpu *vgpu,
1291
				     intel_engine_mask_t engine_mask,
1292 1293
				     unsigned int interface)
{
1294
	struct drm_i915_private *i915 = vgpu->gvt->dev_priv;
1295 1296 1297 1298 1299 1300 1301
	struct intel_vgpu_submission *s = &vgpu->submission;
	const struct intel_vgpu_submission_ops *ops[] = {
		[INTEL_VGPU_EXECLIST_SUBMISSION] =
			&intel_vgpu_execlist_submission_ops,
	};
	int ret;

1302
	if (drm_WARN_ON(&i915->drm, interface >= ARRAY_SIZE(ops)))
1303 1304
		return -EINVAL;

1305 1306
	if (drm_WARN_ON(&i915->drm,
			interface == 0 && engine_mask != ALL_ENGINES))
1307 1308 1309
		return -EINVAL;

	if (s->active)
1310
		s->ops->clean(vgpu, engine_mask);
1311 1312 1313 1314

	if (interface == 0) {
		s->ops = NULL;
		s->virtual_submission_interface = 0;
1315 1316
		s->active = false;
		gvt_dbg_core("vgpu%d: remove submission ops\n", vgpu->id);
1317 1318 1319
		return 0;
	}

1320
	ret = ops[interface]->init(vgpu, engine_mask);
1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	if (ret)
		return ret;

	s->ops = ops[interface];
	s->virtual_submission_interface = interface;
	s->active = true;

	gvt_dbg_core("vgpu%d: activate ops [ %s ]\n",
			vgpu->id, s->ops->name);

	return 0;
}

1334 1335
/**
 * intel_vgpu_destroy_workload - destroy a vGPU workload
1336
 * @workload: workload to destroy
1337 1338 1339 1340 1341 1342 1343 1344
 *
 * This function is called when destroy a vGPU workload.
 *
 */
void intel_vgpu_destroy_workload(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu_submission *s = &workload->vgpu->submission;

1345 1346 1347
	release_shadow_batch_buffer(workload);
	release_shadow_wa_ctx(&workload->wa_ctx);

1348
	if (workload->shadow_mm)
1349
		intel_vgpu_mm_put(workload->shadow_mm);
1350 1351 1352 1353

	kmem_cache_free(s->workloads, workload);
}

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
static struct intel_vgpu_workload *
alloc_workload(struct intel_vgpu *vgpu)
{
	struct intel_vgpu_submission *s = &vgpu->submission;
	struct intel_vgpu_workload *workload;

	workload = kmem_cache_zalloc(s->workloads, GFP_KERNEL);
	if (!workload)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&workload->list);
	INIT_LIST_HEAD(&workload->shadow_bb);

	init_waitqueue_head(&workload->shadow_ctx_status_wq);
	atomic_set(&workload->shadow_ctx_active, 0);

	workload->status = -EINPROGRESS;
	workload->vgpu = vgpu;

	return workload;
}

#define RING_CTX_OFF(x) \
	offsetof(struct execlist_ring_context, x)

static void read_guest_pdps(struct intel_vgpu *vgpu,
		u64 ring_context_gpa, u32 pdp[8])
{
	u64 gpa;
	int i;

1385
	gpa = ring_context_gpa + RING_CTX_OFF(pdps[0].val);
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396

	for (i = 0; i < 8; i++)
		intel_gvt_hypervisor_read_gpa(vgpu,
				gpa + i * 8, &pdp[7 - i], 4);
}

static int prepare_mm(struct intel_vgpu_workload *workload)
{
	struct execlist_ctx_descriptor_format *desc = &workload->ctx_desc;
	struct intel_vgpu_mm *mm;
	struct intel_vgpu *vgpu = workload->vgpu;
1397
	enum intel_gvt_gtt_type root_entry_type;
1398
	u64 pdps[GVT_RING_CTX_NR_PDPS];
1399

1400 1401 1402 1403 1404 1405 1406 1407
	switch (desc->addressing_mode) {
	case 1: /* legacy 32-bit */
		root_entry_type = GTT_TYPE_PPGTT_ROOT_L3_ENTRY;
		break;
	case 3: /* legacy 64-bit */
		root_entry_type = GTT_TYPE_PPGTT_ROOT_L4_ENTRY;
		break;
	default:
1408 1409 1410 1411
		gvt_vgpu_err("Advanced Context mode(SVM) is not supported!\n");
		return -EINVAL;
	}

1412
	read_guest_pdps(workload->vgpu, workload->ring_context_gpa, (void *)pdps);
1413

1414 1415 1416 1417
	mm = intel_vgpu_get_ppgtt_mm(workload->vgpu, root_entry_type, pdps);
	if (IS_ERR(mm))
		return PTR_ERR(mm);

1418 1419 1420 1421 1422 1423 1424
	workload->shadow_mm = mm;
	return 0;
}

#define same_context(a, b) (((a)->context_id == (b)->context_id) && \
		((a)->lrca == (b)->lrca))

1425 1426 1427
/**
 * intel_vgpu_create_workload - create a vGPU workload
 * @vgpu: a vGPU
1428
 * @engine: the engine
1429
 * @desc: a guest context descriptor
1430 1431 1432 1433 1434 1435 1436 1437 1438
 *
 * This function is called when creating a vGPU workload.
 *
 * Returns:
 * struct intel_vgpu_workload * on success, negative error code in
 * pointer if failed.
 *
 */
struct intel_vgpu_workload *
1439 1440
intel_vgpu_create_workload(struct intel_vgpu *vgpu,
			   const struct intel_engine_cs *engine,
1441
			   struct execlist_ctx_descriptor_format *desc)
1442 1443
{
	struct intel_vgpu_submission *s = &vgpu->submission;
1444
	struct list_head *q = workload_q_head(vgpu, engine);
1445
	struct intel_vgpu_workload *last_workload = NULL;
1446 1447 1448
	struct intel_vgpu_workload *workload = NULL;
	u64 ring_context_gpa;
	u32 head, tail, start, ctl, ctx_ctl, per_ctx, indirect_ctx;
1449
	u32 guest_head;
1450
	int ret;
1451

1452
	ring_context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
Z
Zhi Wang 已提交
1453
			(u32)((desc->lrca + 1) << I915_GTT_PAGE_SHIFT));
1454 1455 1456 1457
	if (ring_context_gpa == INTEL_GVT_INVALID_ADDR) {
		gvt_vgpu_err("invalid guest context LRCA: %x\n", desc->lrca);
		return ERR_PTR(-EINVAL);
	}
1458

1459 1460
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ring_header.val), &head, 4);
1461

1462 1463
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ring_tail.val), &tail, 4);
1464

1465 1466
	guest_head = head;

1467 1468 1469
	head &= RB_HEAD_OFF_MASK;
	tail &= RB_TAIL_OFF_MASK;

1470 1471 1472
	list_for_each_entry_reverse(last_workload, q, list) {

		if (same_context(&last_workload->ctx_desc, desc)) {
1473 1474
			gvt_dbg_el("ring %s cur workload == last\n",
				   engine->name);
1475
			gvt_dbg_el("ctx head %x real head %lx\n", head,
1476
				   last_workload->rb_tail);
1477 1478 1479 1480 1481 1482 1483
			/*
			 * cannot use guest context head pointer here,
			 * as it might not be updated at this time
			 */
			head = last_workload->rb_tail;
			break;
		}
1484 1485
	}

1486
	gvt_dbg_el("ring %s begin a new workload\n", engine->name);
1487 1488 1489 1490 1491 1492 1493 1494 1495

	/* record some ring buffer register values for scan and shadow */
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rb_start.val), &start, 4);
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rb_ctrl.val), &ctl, 4);
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ctx_ctrl.val), &ctx_ctl, 4);

1496 1497 1498 1499 1500 1501
	if (!intel_gvt_ggtt_validate_range(vgpu, start,
				_RING_CTL_BUF_SIZE(ctl))) {
		gvt_vgpu_err("context contain invalid rb at: 0x%x\n", start);
		return ERR_PTR(-EINVAL);
	}

1502 1503 1504 1505
	workload = alloc_workload(vgpu);
	if (IS_ERR(workload))
		return workload;

1506
	workload->engine = engine;
1507 1508 1509
	workload->ctx_desc = *desc;
	workload->ring_context_gpa = ring_context_gpa;
	workload->rb_head = head;
1510
	workload->guest_rb_head = guest_head;
1511 1512 1513 1514
	workload->rb_tail = tail;
	workload->rb_start = start;
	workload->rb_ctl = ctl;

1515
	if (engine->id == RCS0) {
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
		intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(bb_per_ctx_ptr.val), &per_ctx, 4);
		intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rcs_indirect_ctx.val), &indirect_ctx, 4);

		workload->wa_ctx.indirect_ctx.guest_gma =
			indirect_ctx & INDIRECT_CTX_ADDR_MASK;
		workload->wa_ctx.indirect_ctx.size =
			(indirect_ctx & INDIRECT_CTX_SIZE_MASK) *
			CACHELINE_BYTES;
1526 1527 1528 1529 1530 1531 1532

		if (workload->wa_ctx.indirect_ctx.size != 0) {
			if (!intel_gvt_ggtt_validate_range(vgpu,
				workload->wa_ctx.indirect_ctx.guest_gma,
				workload->wa_ctx.indirect_ctx.size)) {
				gvt_vgpu_err("invalid wa_ctx at: 0x%lx\n",
				    workload->wa_ctx.indirect_ctx.guest_gma);
1533
				kmem_cache_free(s->workloads, workload);
1534 1535 1536 1537
				return ERR_PTR(-EINVAL);
			}
		}

1538 1539 1540
		workload->wa_ctx.per_ctx.guest_gma =
			per_ctx & PER_CTX_ADDR_MASK;
		workload->wa_ctx.per_ctx.valid = per_ctx & 1;
1541 1542 1543 1544 1545 1546
		if (workload->wa_ctx.per_ctx.valid) {
			if (!intel_gvt_ggtt_validate_range(vgpu,
				workload->wa_ctx.per_ctx.guest_gma,
				CACHELINE_BYTES)) {
				gvt_vgpu_err("invalid per_ctx at: 0x%lx\n",
					workload->wa_ctx.per_ctx.guest_gma);
1547
				kmem_cache_free(s->workloads, workload);
1548 1549 1550
				return ERR_PTR(-EINVAL);
			}
		}
1551 1552
	}

1553 1554
	gvt_dbg_el("workload %p ring %s head %x tail %x start %x ctl %x\n",
		   workload, engine->name, head, tail, start, ctl);
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564

	ret = prepare_mm(workload);
	if (ret) {
		kmem_cache_free(s->workloads, workload);
		return ERR_PTR(ret);
	}

	/* Only scan and shadow the first workload in the queue
	 * as there is only one pre-allocated buf-obj for shadow.
	 */
1565 1566 1567 1568 1569
	if (list_empty(q)) {
		intel_wakeref_t wakeref;

		with_intel_runtime_pm(engine->gt->uncore->rpm, wakeref)
			ret = intel_gvt_scan_and_shadow_workload(workload);
1570 1571
	}

1572 1573 1574
	if (ret) {
		if (vgpu_is_vm_unhealthy(ret))
			enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
1575 1576 1577
		intel_vgpu_destroy_workload(workload);
		return ERR_PTR(ret);
	}
1578 1579 1580

	return workload;
}
1581 1582 1583 1584 1585 1586 1587 1588

/**
 * intel_vgpu_queue_workload - Qeue a vGPU workload
 * @workload: the workload to queue in
 */
void intel_vgpu_queue_workload(struct intel_vgpu_workload *workload)
{
	list_add_tail(&workload->list,
1589
		      workload_q_head(workload->vgpu, workload->engine));
1590
	intel_gvt_kick_schedule(workload->vgpu->gvt);
1591
	wake_up(&workload->vgpu->gvt->scheduler.waitq[workload->engine->id]);
1592
}