scheduler.c 47.5 KB
Newer Older
Z
Zhi Wang 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37
/*
 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 *
 * Authors:
 *    Zhi Wang <zhi.a.wang@intel.com>
 *
 * Contributors:
 *    Ping Gao <ping.a.gao@intel.com>
 *    Tina Zhang <tina.zhang@intel.com>
 *    Chanbin Du <changbin.du@intel.com>
 *    Min He <min.he@intel.com>
 *    Bing Niu <bing.niu@intel.com>
 *    Zhenyu Wang <zhenyuw@linux.intel.com>
 *
 */

#include <linux/kthread.h>

38 39
#include "gem/i915_gem_pm.h"
#include "gt/intel_context.h"
40
#include "gt/intel_ring.h"
41

42
#include "i915_drv.h"
43
#include "i915_gem_gtt.h"
44 45
#include "gvt.h"

Z
Zhi Wang 已提交
46 47 48
#define RING_CTX_OFF(x) \
	offsetof(struct execlist_ring_context, x)

49 50
static void set_context_pdp_root_pointer(
		struct execlist_ring_context *ring_context,
Z
Zhi Wang 已提交
51 52 53 54 55
		u32 pdp[8])
{
	int i;

	for (i = 0; i < 8; i++)
56
		ring_context->pdps[i].val = pdp[7 - i];
Z
Zhi Wang 已提交
57 58
}

59 60 61
static void update_shadow_pdps(struct intel_vgpu_workload *workload)
{
	struct drm_i915_gem_object *ctx_obj =
62
		workload->req->context->state->obj;
63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78
	struct execlist_ring_context *shadow_ring_context;
	struct page *page;

	if (WARN_ON(!workload->shadow_mm))
		return;

	if (WARN_ON(!atomic_read(&workload->shadow_mm->pincount)))
		return;

	page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
	shadow_ring_context = kmap(page);
	set_context_pdp_root_pointer(shadow_ring_context,
			(void *)workload->shadow_mm->ppgtt_mm.shadow_pdps);
	kunmap(page);
}

79 80 81 82 83 84 85 86
/*
 * when populating shadow ctx from guest, we should not overrride oa related
 * registers, so that they will not be overlapped by guest oa configs. Thus
 * made it possible to capture oa data from host for both host and guests.
 */
static void sr_oa_regs(struct intel_vgpu_workload *workload,
		u32 *reg_state, bool save)
{
87
	struct drm_i915_private *dev_priv = workload->vgpu->gvt->gt->i915;
88 89
	u32 ctx_oactxctrl = dev_priv->perf.ctx_oactxctrl_offset;
	u32 ctx_flexeu0 = dev_priv->perf.ctx_flexeu0_offset;
90 91 92 93 94 95 96 97 98 99 100
	int i = 0;
	u32 flex_mmio[] = {
		i915_mmio_reg_offset(EU_PERF_CNTL0),
		i915_mmio_reg_offset(EU_PERF_CNTL1),
		i915_mmio_reg_offset(EU_PERF_CNTL2),
		i915_mmio_reg_offset(EU_PERF_CNTL3),
		i915_mmio_reg_offset(EU_PERF_CNTL4),
		i915_mmio_reg_offset(EU_PERF_CNTL5),
		i915_mmio_reg_offset(EU_PERF_CNTL6),
	};

101
	if (workload->engine->id != RCS0)
102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
		return;

	if (save) {
		workload->oactxctrl = reg_state[ctx_oactxctrl + 1];

		for (i = 0; i < ARRAY_SIZE(workload->flex_mmio); i++) {
			u32 state_offset = ctx_flexeu0 + i * 2;

			workload->flex_mmio[i] = reg_state[state_offset + 1];
		}
	} else {
		reg_state[ctx_oactxctrl] =
			i915_mmio_reg_offset(GEN8_OACTXCONTROL);
		reg_state[ctx_oactxctrl + 1] = workload->oactxctrl;

		for (i = 0; i < ARRAY_SIZE(workload->flex_mmio); i++) {
			u32 state_offset = ctx_flexeu0 + i * 2;
			u32 mmio = flex_mmio[i];

			reg_state[state_offset] = mmio;
			reg_state[state_offset + 1] = workload->flex_mmio[i];
		}
	}
}

Z
Zhi Wang 已提交
127 128 129 130
static int populate_shadow_context(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_gvt *gvt = vgpu->gvt;
131
	struct intel_context *ctx = workload->req->context;
Z
Zhi Wang 已提交
132 133
	struct execlist_ring_context *shadow_ring_context;
	void *dst;
134
	void *context_base;
Z
Zhi Wang 已提交
135
	unsigned long context_gpa, context_page_num;
136 137
	unsigned long gpa_base; /* first gpa of consecutive GPAs */
	unsigned long gpa_size; /* size of consecutive GPAs */
138
	struct intel_vgpu_submission *s = &vgpu->submission;
Z
Zhi Wang 已提交
139
	int i;
140 141
	bool skip = false;
	int ring_id = workload->engine->id;
Z
Zhi Wang 已提交
142

143 144 145 146 147 148
	GEM_BUG_ON(!intel_context_is_pinned(ctx));

	context_base = (void *) ctx->lrc_reg_state -
				(LRC_STATE_PN << I915_GTT_PAGE_SHIFT);

	shadow_ring_context = (void *) ctx->lrc_reg_state;
Z
Zhi Wang 已提交
149

150
	sr_oa_regs(workload, (u32 *)shadow_ring_context, true);
Z
Zhi Wang 已提交
151 152 153
#define COPY_REG(name) \
	intel_gvt_hypervisor_read_gpa(vgpu, workload->ring_context_gpa \
		+ RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)
154 155 156 157 158 159
#define COPY_REG_MASKED(name) {\
		intel_gvt_hypervisor_read_gpa(vgpu, workload->ring_context_gpa \
					      + RING_CTX_OFF(name.val),\
					      &shadow_ring_context->name.val, 4);\
		shadow_ring_context->name.val |= 0xffff << 16;\
	}
Z
Zhi Wang 已提交
160

161
	COPY_REG_MASKED(ctx_ctrl);
Z
Zhi Wang 已提交
162 163
	COPY_REG(ctx_timestamp);

164
	if (workload->engine->id == RCS0) {
Z
Zhi Wang 已提交
165 166 167 168 169
		COPY_REG(bb_per_ctx_ptr);
		COPY_REG(rcs_indirect_ctx);
		COPY_REG(rcs_indirect_ctx_offset);
	}
#undef COPY_REG
170
#undef COPY_REG_MASKED
Z
Zhi Wang 已提交
171 172 173 174 175 176

	intel_gvt_hypervisor_read_gpa(vgpu,
			workload->ring_context_gpa +
			sizeof(*shadow_ring_context),
			(void *)shadow_ring_context +
			sizeof(*shadow_ring_context),
Z
Zhi Wang 已提交
177
			I915_GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
Z
Zhi Wang 已提交
178

179
	sr_oa_regs(workload, (u32 *)shadow_ring_context, false);
180

181 182 183 184
	gvt_dbg_sched("ring %s workload lrca %x, ctx_id %x, ctx gpa %llx",
			workload->engine->name, workload->ctx_desc.lrca,
			workload->ctx_desc.context_id,
			workload->ring_context_gpa);
185

186 187 188 189 190 191 192 193 194 195 196 197
	/* only need to ensure this context is not pinned/unpinned during the
	 * period from last submission to this this submission.
	 * Upon reaching this function, the currently submitted context is not
	 * supposed to get unpinned. If a misbehaving guest driver ever does
	 * this, it would corrupt itself.
	 */
	if (s->last_ctx[ring_id].valid &&
			(s->last_ctx[ring_id].lrca ==
				workload->ctx_desc.lrca) &&
			(s->last_ctx[ring_id].ring_context_gpa ==
				workload->ring_context_gpa))
		skip = true;
198

199 200 201 202 203 204 205
	s->last_ctx[ring_id].lrca = workload->ctx_desc.lrca;
	s->last_ctx[ring_id].ring_context_gpa = workload->ring_context_gpa;

	if (IS_RESTORE_INHIBIT(shadow_ring_context->ctx_ctrl.val) || skip)
		return 0;

	s->last_ctx[ring_id].valid = false;
206
	context_page_num = workload->engine->context_size;
207 208
	context_page_num = context_page_num >> PAGE_SHIFT;

209
	if (IS_BROADWELL(gvt->gt->i915) && workload->engine->id == RCS0)
210 211
		context_page_num = 19;

212 213 214 215 216
	/* find consecutive GPAs from gma until the first inconsecutive GPA.
	 * read from the continuous GPAs into dst virtual address
	 */
	gpa_size = 0;
	for (i = 2; i < context_page_num; i++) {
217 218 219 220 221 222 223 224
		context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
				(u32)((workload->ctx_desc.lrca + i) <<
				I915_GTT_PAGE_SHIFT));
		if (context_gpa == INTEL_GVT_INVALID_ADDR) {
			gvt_vgpu_err("Invalid guest context descriptor\n");
			return -EFAULT;
		}

225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
		if (gpa_size == 0) {
			gpa_base = context_gpa;
			dst = context_base + (i << I915_GTT_PAGE_SHIFT);
		} else if (context_gpa != gpa_base + gpa_size)
			goto read;

		gpa_size += I915_GTT_PAGE_SIZE;

		if (i == context_page_num - 1)
			goto read;

		continue;

read:
		intel_gvt_hypervisor_read_gpa(vgpu, gpa_base, dst, gpa_size);
		gpa_base = context_gpa;
		gpa_size = I915_GTT_PAGE_SIZE;
242
		dst = context_base + (i << I915_GTT_PAGE_SHIFT);
243
	}
244
	s->last_ctx[ring_id].valid = true;
Z
Zhi Wang 已提交
245 246 247
	return 0;
}

248
static inline bool is_gvt_request(struct i915_request *rq)
249
{
250
	return intel_context_force_single_submission(rq->context);
251 252
}

253 254
static void save_ring_hw_state(struct intel_vgpu *vgpu,
			       const struct intel_engine_cs *engine)
255
{
256
	struct intel_uncore *uncore = engine->uncore;
257 258
	i915_reg_t reg;

259 260 261 262 263 264 265 266 267 268 269
	reg = RING_INSTDONE(engine->mmio_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) =
		intel_uncore_read(uncore, reg);

	reg = RING_ACTHD(engine->mmio_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) =
		intel_uncore_read(uncore, reg);

	reg = RING_ACTHD_UDW(engine->mmio_base);
	vgpu_vreg(vgpu, i915_mmio_reg_offset(reg)) =
		intel_uncore_read(uncore, reg);
270 271
}

Z
Zhi Wang 已提交
272 273 274
static int shadow_context_status_change(struct notifier_block *nb,
		unsigned long action, void *data)
{
275
	struct i915_request *rq = data;
276
	struct intel_gvt *gvt = container_of(nb, struct intel_gvt,
277
				shadow_ctx_notifier_block[rq->engine->id]);
278
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
279
	enum intel_engine_id ring_id = rq->engine->id;
280
	struct intel_vgpu_workload *workload;
281
	unsigned long flags;
282

283
	if (!is_gvt_request(rq)) {
284
		spin_lock_irqsave(&scheduler->mmio_context_lock, flags);
285 286 287 288
		if (action == INTEL_CONTEXT_SCHEDULE_IN &&
		    scheduler->engine_owner[ring_id]) {
			/* Switch ring from vGPU to host. */
			intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
289
					      NULL, rq->engine);
290 291
			scheduler->engine_owner[ring_id] = NULL;
		}
292
		spin_unlock_irqrestore(&scheduler->mmio_context_lock, flags);
293 294 295

		return NOTIFY_OK;
	}
Z
Zhi Wang 已提交
296

297 298
	workload = scheduler->current_workload[ring_id];
	if (unlikely(!workload))
299 300
		return NOTIFY_OK;

Z
Zhi Wang 已提交
301 302
	switch (action) {
	case INTEL_CONTEXT_SCHEDULE_IN:
303
		spin_lock_irqsave(&scheduler->mmio_context_lock, flags);
304 305 306
		if (workload->vgpu != scheduler->engine_owner[ring_id]) {
			/* Switch ring from host to vGPU or vGPU to vGPU. */
			intel_gvt_switch_mmio(scheduler->engine_owner[ring_id],
307
					      workload->vgpu, rq->engine);
308 309 310 311
			scheduler->engine_owner[ring_id] = workload->vgpu;
		} else
			gvt_dbg_sched("skip ring %d mmio switch for vgpu%d\n",
				      ring_id, workload->vgpu->id);
312
		spin_unlock_irqrestore(&scheduler->mmio_context_lock, flags);
Z
Zhi Wang 已提交
313 314 315
		atomic_set(&workload->shadow_ctx_active, 1);
		break;
	case INTEL_CONTEXT_SCHEDULE_OUT:
316
		save_ring_hw_state(workload->vgpu, rq->engine);
Z
Zhi Wang 已提交
317 318
		atomic_set(&workload->shadow_ctx_active, 0);
		break;
319
	case INTEL_CONTEXT_SCHEDULE_PREEMPTED:
320
		save_ring_hw_state(workload->vgpu, rq->engine);
321
		break;
Z
Zhi Wang 已提交
322 323 324 325 326 327 328 329
	default:
		WARN_ON(1);
		return NOTIFY_OK;
	}
	wake_up(&workload->shadow_ctx_status_wq);
	return NOTIFY_OK;
}

330 331 332
static void
shadow_context_descriptor_update(struct intel_context *ce,
				 struct intel_vgpu_workload *workload)
333
{
334
	u64 desc = ce->lrc_desc;
335

336 337
	/*
	 * Update bits 0-11 of the context descriptor which includes flags
338 339
	 * like GEN8_CTX_* cached in desc_template
	 */
340 341 342 343
	desc &= ~(0x3 << GEN8_CTX_ADDRESSING_MODE_SHIFT);
	desc |= workload->ctx_desc.addressing_mode <<
		GEN8_CTX_ADDRESSING_MODE_SHIFT;

344 345 346
	ce->lrc_desc = desc;
}

347 348 349
static int copy_workload_to_ring_buffer(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
350
	struct i915_request *req = workload->req;
351 352
	void *shadow_ring_buffer_va;
	u32 *cs;
353
	int err;
354

355
	if (IS_GEN(req->i915, 9) && is_inhibit_context(req->context))
356
		intel_vgpu_restore_inhibit_context(vgpu, req);
357

358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	/*
	 * To track whether a request has started on HW, we can emit a
	 * breadcrumb at the beginning of the request and check its
	 * timeline's HWSP to see if the breadcrumb has advanced past the
	 * start of this request. Actually, the request must have the
	 * init_breadcrumb if its timeline set has_init_bread_crumb, or the
	 * scheduler might get a wrong state of it during reset. Since the
	 * requests from gvt always set the has_init_breadcrumb flag, here
	 * need to do the emit_init_breadcrumb for all the requests.
	 */
	if (req->engine->emit_init_breadcrumb) {
		err = req->engine->emit_init_breadcrumb(req);
		if (err) {
			gvt_vgpu_err("fail to emit init breadcrumb\n");
			return err;
		}
	}

376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
	/* allocate shadow ring buffer */
	cs = intel_ring_begin(workload->req, workload->rb_len / sizeof(u32));
	if (IS_ERR(cs)) {
		gvt_vgpu_err("fail to alloc size =%ld shadow  ring buffer\n",
			workload->rb_len);
		return PTR_ERR(cs);
	}

	shadow_ring_buffer_va = workload->shadow_ring_buffer_va;

	/* get shadow ring buffer va */
	workload->shadow_ring_buffer_va = cs;

	memcpy(cs, shadow_ring_buffer_va,
			workload->rb_len);

	cs += workload->rb_len / sizeof(u32);
	intel_ring_advance(workload->req, cs);

	return 0;
}

398
static void release_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
399 400 401 402 403 404
{
	if (!wa_ctx->indirect_ctx.obj)
		return;

	i915_gem_object_unpin_map(wa_ctx->indirect_ctx.obj);
	i915_gem_object_put(wa_ctx->indirect_ctx.obj);
405 406 407

	wa_ctx->indirect_ctx.obj = NULL;
	wa_ctx->indirect_ctx.shadow_va = NULL;
408 409
}

410
static void set_context_ppgtt_from_shadow(struct intel_vgpu_workload *workload,
411
					  struct intel_context *ce)
412 413
{
	struct intel_vgpu_mm *mm = workload->shadow_mm;
414
	struct i915_ppgtt *ppgtt = i915_vm_to_ppgtt(ce->vm);
415 416 417
	int i = 0;

	if (mm->ppgtt_mm.root_entry_type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY) {
418
		px_dma(ppgtt->pd) = mm->ppgtt_mm.shadow_pdps[0];
419 420
	} else {
		for (i = 0; i < GVT_RING_CTX_NR_PDPS; i++) {
421 422 423 424
			struct i915_page_directory * const pd =
				i915_pd_entry(ppgtt->pd, i);

			px_dma(pd) = mm->ppgtt_mm.shadow_pdps[i];
425 426 427 428
		}
	}
}

429 430 431 432 433 434 435 436
static int
intel_gvt_workload_req_alloc(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
	struct i915_request *rq;

	if (workload->req)
437
		return 0;
438

439
	rq = i915_request_create(s->shadow[workload->engine->id]);
440 441
	if (IS_ERR(rq)) {
		gvt_vgpu_err("fail to allocate gem request\n");
442
		return PTR_ERR(rq);
443
	}
444

445
	workload->req = i915_request_get(rq);
446
	return 0;
447 448
}

449 450 451 452 453 454 455 456 457
/**
 * intel_gvt_scan_and_shadow_workload - audit the workload by scanning and
 * shadow it as well, include ringbuffer,wa_ctx and ctx.
 * @workload: an abstract entity for each execlist submission.
 *
 * This function is called before the workload submitting to i915, to make
 * sure the content of the workload is valid.
 */
int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload)
Z
Zhi Wang 已提交
458
{
459 460
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
Z
Zhi Wang 已提交
461 462
	int ret;

C
Chris Wilson 已提交
463
	lockdep_assert_held(&vgpu->vgpu_lock);
464

465
	if (workload->shadow)
466
		return 0;
Z
Zhi Wang 已提交
467

468 469
	if (!test_and_set_bit(workload->engine->id, s->shadow_ctx_desc_updated))
		shadow_context_descriptor_update(s->shadow[workload->engine->id],
470
						 workload);
471

472
	ret = intel_gvt_scan_and_shadow_ringbuffer(workload);
Z
Zhi Wang 已提交
473
	if (ret)
474
		return ret;
Z
Zhi Wang 已提交
475

476 477
	if (workload->engine->id == RCS0 &&
	    workload->wa_ctx.indirect_ctx.size) {
478 479
		ret = intel_gvt_scan_and_shadow_wa_ctx(&workload->wa_ctx);
		if (ret)
480
			goto err_shadow;
481
	}
Z
Zhi Wang 已提交
482

483
	workload->shadow = true;
484
	return 0;
485

486 487
err_shadow:
	release_shadow_wa_ctx(&workload->wa_ctx);
488 489 490
	return ret;
}

491 492
static void release_shadow_batch_buffer(struct intel_vgpu_workload *workload);

493 494 495 496
static int prepare_shadow_batch_buffer(struct intel_vgpu_workload *workload)
{
	struct intel_gvt *gvt = workload->vgpu->gvt;
	const int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
497 498 499 500
	struct intel_vgpu_shadow_bb *bb;
	int ret;

	list_for_each_entry(bb, &workload->shadow_bb, list) {
501 502 503 504 505 506 507 508 509 510 511
		/* For privilge batch buffer and not wa_ctx, the bb_start_cmd_va
		 * is only updated into ring_scan_buffer, not real ring address
		 * allocated in later copy_workload_to_ring_buffer. pls be noted
		 * shadow_ring_buffer_va is now pointed to real ring buffer va
		 * in copy_workload_to_ring_buffer.
		 */

		if (bb->bb_offset)
			bb->bb_start_cmd_va = workload->shadow_ring_buffer_va
				+ bb->bb_offset;

512 513 514 515 516 517 518 519 520 521 522 523 524 525
		if (bb->ppgtt) {
			/* for non-priv bb, scan&shadow is only for
			 * debugging purpose, so the content of shadow bb
			 * is the same as original bb. Therefore,
			 * here, rather than switch to shadow bb's gma
			 * address, we directly use original batch buffer's
			 * gma address, and send original bb to hardware
			 * directly
			 */
			if (bb->clflush & CLFLUSH_AFTER) {
				drm_clflush_virt_range(bb->va,
						bb->obj->base.size);
				bb->clflush &= ~CLFLUSH_AFTER;
			}
526
			i915_gem_object_finish_access(bb->obj);
527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
			bb->accessing = false;

		} else {
			bb->vma = i915_gem_object_ggtt_pin(bb->obj,
					NULL, 0, 0, 0);
			if (IS_ERR(bb->vma)) {
				ret = PTR_ERR(bb->vma);
				goto err;
			}

			/* relocate shadow batch buffer */
			bb->bb_start_cmd_va[1] = i915_ggtt_offset(bb->vma);
			if (gmadr_bytes == 8)
				bb->bb_start_cmd_va[2] = 0;

			/* No one is going to touch shadow bb from now on. */
			if (bb->clflush & CLFLUSH_AFTER) {
				drm_clflush_virt_range(bb->va,
						bb->obj->base.size);
				bb->clflush &= ~CLFLUSH_AFTER;
			}

			ret = i915_gem_object_set_to_gtt_domain(bb->obj,
550
								false);
551 552 553
			if (ret)
				goto err;

554 555 556 557 558
			ret = i915_vma_move_to_active(bb->vma,
						      workload->req,
						      0);
			if (ret)
				goto err;
559 560 561

			i915_gem_object_finish_access(bb->obj);
			bb->accessing = false;
562
		}
563 564
	}
	return 0;
565 566 567
err:
	release_shadow_batch_buffer(workload);
	return ret;
568 569
}

570
static void update_wa_ctx_2_shadow_ctx(struct intel_shadow_wa_ctx *wa_ctx)
571
{
572 573 574 575
	struct intel_vgpu_workload *workload =
		container_of(wa_ctx, struct intel_vgpu_workload, wa_ctx);
	struct i915_request *rq = workload->req;
	struct execlist_ring_context *shadow_ring_context =
576
		(struct execlist_ring_context *)rq->context->lrc_reg_state;
577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614

	shadow_ring_context->bb_per_ctx_ptr.val =
		(shadow_ring_context->bb_per_ctx_ptr.val &
		(~PER_CTX_ADDR_MASK)) | wa_ctx->per_ctx.shadow_gma;
	shadow_ring_context->rcs_indirect_ctx.val =
		(shadow_ring_context->rcs_indirect_ctx.val &
		(~INDIRECT_CTX_ADDR_MASK)) | wa_ctx->indirect_ctx.shadow_gma;
}

static int prepare_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
{
	struct i915_vma *vma;
	unsigned char *per_ctx_va =
		(unsigned char *)wa_ctx->indirect_ctx.shadow_va +
		wa_ctx->indirect_ctx.size;

	if (wa_ctx->indirect_ctx.size == 0)
		return 0;

	vma = i915_gem_object_ggtt_pin(wa_ctx->indirect_ctx.obj, NULL,
				       0, CACHELINE_BYTES, 0);
	if (IS_ERR(vma))
		return PTR_ERR(vma);

	/* FIXME: we are not tracking our pinned VMA leaving it
	 * up to the core to fix up the stray pin_count upon
	 * free.
	 */

	wa_ctx->indirect_ctx.shadow_gma = i915_ggtt_offset(vma);

	wa_ctx->per_ctx.shadow_gma = *((unsigned int *)per_ctx_va + 1);
	memset(per_ctx_va, 0, CACHELINE_BYTES);

	update_wa_ctx_2_shadow_ctx(wa_ctx);
	return 0;
}

615 616
static void update_vreg_in_ctx(struct intel_vgpu_workload *workload)
{
617 618
	vgpu_vreg_t(workload->vgpu, RING_START(workload->engine->mmio_base)) =
		workload->rb_start;
619 620
}

621 622
static void release_shadow_batch_buffer(struct intel_vgpu_workload *workload)
{
623 624 625 626 627 628 629 630 631 632 633
	struct intel_vgpu_shadow_bb *bb, *pos;

	if (list_empty(&workload->shadow_bb))
		return;

	bb = list_first_entry(&workload->shadow_bb,
			struct intel_vgpu_shadow_bb, list);

	list_for_each_entry_safe(bb, pos, &workload->shadow_bb, list) {
		if (bb->obj) {
			if (bb->accessing)
634
				i915_gem_object_finish_access(bb->obj);
635 636 637 638 639 640 641 642

			if (bb->va && !IS_ERR(bb->va))
				i915_gem_object_unpin_map(bb->obj);

			if (bb->vma && !IS_ERR(bb->vma)) {
				i915_vma_unpin(bb->vma);
				i915_vma_close(bb->vma);
			}
643
			i915_gem_object_put(bb->obj);
644
		}
645 646
		list_del(&bb->list);
		kfree(bb);
647 648 649
	}
}

650 651
static int
intel_vgpu_shadow_mm_pin(struct intel_vgpu_workload *workload)
652
{
653
	struct intel_vgpu *vgpu = workload->vgpu;
654
	struct intel_vgpu_mm *m;
655 656
	int ret = 0;

657 658 659 660 661 662
	ret = intel_vgpu_pin_mm(workload->shadow_mm);
	if (ret) {
		gvt_vgpu_err("fail to vgpu pin mm\n");
		return ret;
	}

663 664 665 666 667 668
	if (workload->shadow_mm->type != INTEL_GVT_MM_PPGTT ||
	    !workload->shadow_mm->ppgtt_mm.shadowed) {
		gvt_vgpu_err("workload shadow ppgtt isn't ready\n");
		return -EINVAL;
	}

669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714
	if (!list_empty(&workload->lri_shadow_mm)) {
		list_for_each_entry(m, &workload->lri_shadow_mm,
				    ppgtt_mm.link) {
			ret = intel_vgpu_pin_mm(m);
			if (ret) {
				list_for_each_entry_from_reverse(m,
								 &workload->lri_shadow_mm,
								 ppgtt_mm.link)
					intel_vgpu_unpin_mm(m);
				gvt_vgpu_err("LRI shadow ppgtt fail to pin\n");
				break;
			}
		}
	}

	if (ret)
		intel_vgpu_unpin_mm(workload->shadow_mm);

	return ret;
}

static void
intel_vgpu_shadow_mm_unpin(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu_mm *m;

	if (!list_empty(&workload->lri_shadow_mm)) {
		list_for_each_entry(m, &workload->lri_shadow_mm,
				    ppgtt_mm.link)
			intel_vgpu_unpin_mm(m);
	}
	intel_vgpu_unpin_mm(workload->shadow_mm);
}

static int prepare_workload(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
	int ret = 0;

	ret = intel_vgpu_shadow_mm_pin(workload);
	if (ret) {
		gvt_vgpu_err("fail to pin shadow mm\n");
		return ret;
	}

715 716
	update_shadow_pdps(workload);

717
	set_context_ppgtt_from_shadow(workload, s->shadow[workload->engine->id]);
718

719 720 721 722 723 724 725 726 727 728 729 730
	ret = intel_vgpu_sync_oos_pages(workload->vgpu);
	if (ret) {
		gvt_vgpu_err("fail to vgpu sync oos pages\n");
		goto err_unpin_mm;
	}

	ret = intel_vgpu_flush_post_shadow(workload->vgpu);
	if (ret) {
		gvt_vgpu_err("fail to flush post shadow\n");
		goto err_unpin_mm;
	}

731
	ret = copy_workload_to_ring_buffer(workload);
732 733 734 735 736
	if (ret) {
		gvt_vgpu_err("fail to generate request\n");
		goto err_unpin_mm;
	}

737 738 739 740 741 742 743 744 745 746 747 748 749
	ret = prepare_shadow_batch_buffer(workload);
	if (ret) {
		gvt_vgpu_err("fail to prepare_shadow_batch_buffer\n");
		goto err_unpin_mm;
	}

	ret = prepare_shadow_wa_ctx(&workload->wa_ctx);
	if (ret) {
		gvt_vgpu_err("fail to prepare_shadow_wa_ctx\n");
		goto err_shadow_batch;
	}

	if (workload->prepare) {
750
		ret = workload->prepare(workload);
751 752 753
		if (ret)
			goto err_shadow_wa_ctx;
	}
754

755 756 757 758 759 760
	return 0;
err_shadow_wa_ctx:
	release_shadow_wa_ctx(&workload->wa_ctx);
err_shadow_batch:
	release_shadow_batch_buffer(workload);
err_unpin_mm:
761
	intel_vgpu_shadow_mm_unpin(workload);
762 763 764
	return ret;
}

765 766
static int dispatch_workload(struct intel_vgpu_workload *workload)
{
767
	struct intel_vgpu *vgpu = workload->vgpu;
768
	struct i915_request *rq;
769
	int ret;
770

771 772
	gvt_dbg_sched("ring id %s prepare to dispatch workload %p\n",
		      workload->engine->name, workload);
773

774
	mutex_lock(&vgpu->vgpu_lock);
775

776 777 778 779
	ret = intel_gvt_workload_req_alloc(workload);
	if (ret)
		goto err_req;

780
	ret = intel_gvt_scan_and_shadow_workload(workload);
Z
Zhi Wang 已提交
781
	if (ret)
782
		goto out;
Z
Zhi Wang 已提交
783

784 785 786 787 788
	ret = populate_shadow_context(workload);
	if (ret) {
		release_shadow_wa_ctx(&workload->wa_ctx);
		goto out;
	}
Z
Zhi Wang 已提交
789

790
	ret = prepare_workload(workload);
791
out:
792 793 794 795 796 797 798 799
	if (ret) {
		/* We might still need to add request with
		 * clean ctx to retire it properly..
		 */
		rq = fetch_and_zero(&workload->req);
		i915_request_put(rq);
	}

800
	if (!IS_ERR_OR_NULL(workload->req)) {
801 802
		gvt_dbg_sched("ring id %s submit workload to i915 %p\n",
			      workload->engine->name, workload->req);
803
		i915_request_add(workload->req);
804 805
		workload->dispatched = true;
	}
806 807 808
err_req:
	if (ret)
		workload->status = ret;
809
	mutex_unlock(&vgpu->vgpu_lock);
Z
Zhi Wang 已提交
810 811 812
	return ret;
}

813 814
static struct intel_vgpu_workload *
pick_next_workload(struct intel_gvt *gvt, struct intel_engine_cs *engine)
Z
Zhi Wang 已提交
815 816 817 818
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
	struct intel_vgpu_workload *workload = NULL;

819
	mutex_lock(&gvt->sched_lock);
Z
Zhi Wang 已提交
820 821 822 823 824 825

	/*
	 * no current vgpu / will be scheduled out / no workload
	 * bail out
	 */
	if (!scheduler->current_vgpu) {
826
		gvt_dbg_sched("ring %s stop - no current vgpu\n", engine->name);
Z
Zhi Wang 已提交
827 828 829 830
		goto out;
	}

	if (scheduler->need_reschedule) {
831
		gvt_dbg_sched("ring %s stop - will reschedule\n", engine->name);
Z
Zhi Wang 已提交
832 833 834
		goto out;
	}

835
	if (!scheduler->current_vgpu->active ||
836
	    list_empty(workload_q_head(scheduler->current_vgpu, engine)))
Z
Zhi Wang 已提交
837 838 839 840 841 842
		goto out;

	/*
	 * still have current workload, maybe the workload disptacher
	 * fail to submit it for some reason, resubmit it.
	 */
843 844 845 846
	if (scheduler->current_workload[engine->id]) {
		workload = scheduler->current_workload[engine->id];
		gvt_dbg_sched("ring %s still have current workload %p\n",
			      engine->name, workload);
Z
Zhi Wang 已提交
847 848 849 850 851 852 853 854 855
		goto out;
	}

	/*
	 * pick a workload as current workload
	 * once current workload is set, schedule policy routines
	 * will wait the current workload is finished when trying to
	 * schedule out a vgpu.
	 */
856 857 858 859
	scheduler->current_workload[engine->id] =
		list_first_entry(workload_q_head(scheduler->current_vgpu,
						 engine),
				 struct intel_vgpu_workload, list);
Z
Zhi Wang 已提交
860

861
	workload = scheduler->current_workload[engine->id];
Z
Zhi Wang 已提交
862

863
	gvt_dbg_sched("ring %s pick new workload %p\n", engine->name, workload);
Z
Zhi Wang 已提交
864

865
	atomic_inc(&workload->vgpu->submission.running_workload_num);
Z
Zhi Wang 已提交
866
out:
867
	mutex_unlock(&gvt->sched_lock);
Z
Zhi Wang 已提交
868 869 870
	return workload;
}

871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
static void update_guest_pdps(struct intel_vgpu *vgpu,
			      u64 ring_context_gpa, u32 pdp[8])
{
	u64 gpa;
	int i;

	gpa = ring_context_gpa + RING_CTX_OFF(pdps[0].val);

	for (i = 0; i < 8; i++)
		intel_gvt_hypervisor_write_gpa(vgpu,
				gpa + i * 8, &pdp[7 - i], 4);
}

static bool
check_shadow_context_ppgtt(struct execlist_ring_context *c, struct intel_vgpu_mm *m)
{
	if (m->ppgtt_mm.root_entry_type == GTT_TYPE_PPGTT_ROOT_L4_ENTRY) {
		u64 shadow_pdp = c->pdps[7].val | (u64) c->pdps[6].val << 32;

		if (shadow_pdp != m->ppgtt_mm.shadow_pdps[0]) {
			gvt_dbg_mm("4-level context ppgtt not match LRI command\n");
			return false;
		}
		return true;
	} else {
		/* see comment in LRI handler in cmd_parser.c */
		gvt_dbg_mm("invalid shadow mm type\n");
		return false;
	}
}

Z
Zhi Wang 已提交
902 903
static void update_guest_context(struct intel_vgpu_workload *workload)
{
904
	struct i915_request *rq = workload->req;
Z
Zhi Wang 已提交
905 906
	struct intel_vgpu *vgpu = workload->vgpu;
	struct execlist_ring_context *shadow_ring_context;
907 908
	struct intel_context *ctx = workload->req->context;
	void *context_base;
Z
Zhi Wang 已提交
909 910
	void *src;
	unsigned long context_gpa, context_page_num;
911 912
	unsigned long gpa_base; /* first gpa of consecutive GPAs */
	unsigned long gpa_size; /* size of consecutive GPAs*/
Z
Zhi Wang 已提交
913
	int i;
914 915 916
	u32 ring_base;
	u32 head, tail;
	u16 wrap_count;
Z
Zhi Wang 已提交
917

918 919
	gvt_dbg_sched("ring id %d workload lrca %x\n", rq->engine->id,
		      workload->ctx_desc.lrca);
Z
Zhi Wang 已提交
920

921 922
	GEM_BUG_ON(!intel_context_is_pinned(ctx));

923 924 925 926 927 928 929 930 931 932 933 934 935
	head = workload->rb_head;
	tail = workload->rb_tail;
	wrap_count = workload->guest_rb_head >> RB_HEAD_WRAP_CNT_OFF;

	if (tail < head) {
		if (wrap_count == RB_HEAD_WRAP_CNT_MAX)
			wrap_count = 0;
		else
			wrap_count += 1;
	}

	head = (wrap_count << RB_HEAD_WRAP_CNT_OFF) | tail;

936
	ring_base = rq->engine->mmio_base;
937 938 939
	vgpu_vreg_t(vgpu, RING_TAIL(ring_base)) = tail;
	vgpu_vreg_t(vgpu, RING_HEAD(ring_base)) = head;

940
	context_page_num = rq->engine->context_size;
Z
Zhi Wang 已提交
941 942
	context_page_num = context_page_num >> PAGE_SHIFT;

943
	if (IS_BROADWELL(rq->i915) && rq->engine->id == RCS0)
Z
Zhi Wang 已提交
944 945
		context_page_num = 19;

946 947
	context_base = (void *) ctx->lrc_reg_state -
			(LRC_STATE_PN << I915_GTT_PAGE_SHIFT);
Z
Zhi Wang 已提交
948

949 950 951 952 953
	/* find consecutive GPAs from gma until the first inconsecutive GPA.
	 * write to the consecutive GPAs from src virtual address
	 */
	gpa_size = 0;
	for (i = 2; i < context_page_num; i++) {
Z
Zhi Wang 已提交
954 955
		context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
				(u32)((workload->ctx_desc.lrca + i) <<
Z
Zhi Wang 已提交
956
					I915_GTT_PAGE_SHIFT));
Z
Zhi Wang 已提交
957
		if (context_gpa == INTEL_GVT_INVALID_ADDR) {
958
			gvt_vgpu_err("invalid guest context descriptor\n");
Z
Zhi Wang 已提交
959 960 961
			return;
		}

962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
		if (gpa_size == 0) {
			gpa_base = context_gpa;
			src = context_base + (i << I915_GTT_PAGE_SHIFT);
		} else if (context_gpa != gpa_base + gpa_size)
			goto write;

		gpa_size += I915_GTT_PAGE_SIZE;

		if (i == context_page_num - 1)
			goto write;

		continue;

write:
		intel_gvt_hypervisor_write_gpa(vgpu, gpa_base, src, gpa_size);
		gpa_base = context_gpa;
		gpa_size = I915_GTT_PAGE_SIZE;
979
		src = context_base + (i << I915_GTT_PAGE_SHIFT);
Z
Zhi Wang 已提交
980 981 982 983 984
	}

	intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa +
		RING_CTX_OFF(ring_header.val), &workload->rb_tail, 4);

985
	shadow_ring_context = (void *) ctx->lrc_reg_state;
Z
Zhi Wang 已提交
986

987 988 989 990 991 992 993 994 995
	if (!list_empty(&workload->lri_shadow_mm)) {
		struct intel_vgpu_mm *m = list_last_entry(&workload->lri_shadow_mm,
							  struct intel_vgpu_mm,
							  ppgtt_mm.link);
		GEM_BUG_ON(!check_shadow_context_ppgtt(shadow_ring_context, m));
		update_guest_pdps(vgpu, workload->ring_context_gpa,
				  (void *)m->ppgtt_mm.guest_pdps);
	}

Z
Zhi Wang 已提交
996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
#define COPY_REG(name) \
	intel_gvt_hypervisor_write_gpa(vgpu, workload->ring_context_gpa + \
		RING_CTX_OFF(name.val), &shadow_ring_context->name.val, 4)

	COPY_REG(ctx_ctrl);
	COPY_REG(ctx_timestamp);

#undef COPY_REG

	intel_gvt_hypervisor_write_gpa(vgpu,
			workload->ring_context_gpa +
			sizeof(*shadow_ring_context),
			(void *)shadow_ring_context +
			sizeof(*shadow_ring_context),
Z
Zhi Wang 已提交
1010
			I915_GTT_PAGE_SIZE - sizeof(*shadow_ring_context));
Z
Zhi Wang 已提交
1011 1012
}

1013
void intel_vgpu_clean_workloads(struct intel_vgpu *vgpu,
1014
				intel_engine_mask_t engine_mask)
1015 1016
{
	struct intel_vgpu_submission *s = &vgpu->submission;
1017
	struct drm_i915_private *dev_priv = vgpu->gvt->gt->i915;
1018 1019
	struct intel_engine_cs *engine;
	struct intel_vgpu_workload *pos, *n;
1020
	intel_engine_mask_t tmp;
1021 1022

	/* free the unsubmited workloads in the queues. */
1023
	for_each_engine_masked(engine, &dev_priv->gt, engine_mask, tmp) {
1024 1025 1026 1027 1028 1029 1030 1031 1032
		list_for_each_entry_safe(pos, n,
			&s->workload_q_head[engine->id], list) {
			list_del_init(&pos->list);
			intel_vgpu_destroy_workload(pos);
		}
		clear_bit(engine->id, s->shadow_ctx_desc_updated);
	}
}

Z
Zhi Wang 已提交
1033 1034 1035
static void complete_current_workload(struct intel_gvt *gvt, int ring_id)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
1036 1037 1038 1039
	struct intel_vgpu_workload *workload =
		scheduler->current_workload[ring_id];
	struct intel_vgpu *vgpu = workload->vgpu;
	struct intel_vgpu_submission *s = &vgpu->submission;
1040
	struct i915_request *rq = workload->req;
Z
Zhi Wang 已提交
1041
	int event;
Z
Zhi Wang 已提交
1042

1043
	mutex_lock(&vgpu->vgpu_lock);
1044
	mutex_lock(&gvt->sched_lock);
Z
Zhi Wang 已提交
1045

1046 1047 1048 1049
	/* For the workload w/ request, needs to wait for the context
	 * switch to make sure request is completed.
	 * For the workload w/o request, directly complete the workload.
	 */
1050
	if (rq) {
Z
Zhi Wang 已提交
1051 1052 1053
		wait_event(workload->shadow_ctx_status_wq,
			   !atomic_read(&workload->shadow_ctx_active));

1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
		/* If this request caused GPU hang, req->fence.error will
		 * be set to -EIO. Use -EIO to set workload status so
		 * that when this request caused GPU hang, didn't trigger
		 * context switch interrupt to guest.
		 */
		if (likely(workload->status == -EINPROGRESS)) {
			if (workload->req->fence.error == -EIO)
				workload->status = -EIO;
			else
				workload->status = 0;
		}

1066 1067
		if (!workload->status &&
		    !(vgpu->resetting_eng & BIT(ring_id))) {
1068
			update_guest_context(workload);
Z
Zhi Wang 已提交
1069

1070 1071 1072 1073
			for_each_set_bit(event, workload->pending_events,
					 INTEL_GVT_EVENT_MAX)
				intel_vgpu_trigger_virtual_event(vgpu, event);
		}
1074

1075
		i915_request_put(fetch_and_zero(&workload->req));
Z
Zhi Wang 已提交
1076 1077 1078 1079 1080 1081 1082 1083
	}

	gvt_dbg_sched("ring id %d complete workload %p status %d\n",
			ring_id, workload, workload->status);

	scheduler->current_workload[ring_id] = NULL;

	list_del_init(&workload->list);
1084

1085
	if (workload->status || vgpu->resetting_eng & BIT(ring_id)) {
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
		/* if workload->status is not successful means HW GPU
		 * has occurred GPU hang or something wrong with i915/GVT,
		 * and GVT won't inject context switch interrupt to guest.
		 * So this error is a vGPU hang actually to the guest.
		 * According to this we should emunlate a vGPU hang. If
		 * there are pending workloads which are already submitted
		 * from guest, we should clean them up like HW GPU does.
		 *
		 * if it is in middle of engine resetting, the pending
		 * workloads won't be submitted to HW GPU and will be
		 * cleaned up during the resetting process later, so doing
		 * the workload clean up here doesn't have any impact.
		 **/
1099
		intel_vgpu_clean_workloads(vgpu, BIT(ring_id));
1100 1101
	}

Z
Zhi Wang 已提交
1102 1103
	workload->complete(workload);

1104
	intel_vgpu_shadow_mm_unpin(workload);
1105 1106
	intel_vgpu_destroy_workload(workload);

1107
	atomic_dec(&s->running_workload_num);
Z
Zhi Wang 已提交
1108
	wake_up(&scheduler->workload_complete_wq);
1109 1110 1111 1112

	if (gvt->scheduler.need_reschedule)
		intel_gvt_request_service(gvt, INTEL_GVT_REQUEST_EVENT_SCHED);

1113
	mutex_unlock(&gvt->sched_lock);
1114
	mutex_unlock(&vgpu->vgpu_lock);
Z
Zhi Wang 已提交
1115 1116
}

1117
static int workload_thread(void *arg)
Z
Zhi Wang 已提交
1118
{
1119 1120 1121
	struct intel_engine_cs *engine = arg;
	const bool need_force_wake = INTEL_GEN(engine->i915) >= 9;
	struct intel_gvt *gvt = engine->i915->gvt;
Z
Zhi Wang 已提交
1122 1123
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
	struct intel_vgpu_workload *workload = NULL;
1124
	struct intel_vgpu *vgpu = NULL;
Z
Zhi Wang 已提交
1125
	int ret;
1126
	DEFINE_WAIT_FUNC(wait, woken_wake_function);
Z
Zhi Wang 已提交
1127

1128
	gvt_dbg_core("workload thread for ring %s started\n", engine->name);
Z
Zhi Wang 已提交
1129 1130

	while (!kthread_should_stop()) {
1131 1132 1133
		intel_wakeref_t wakeref;

		add_wait_queue(&scheduler->waitq[engine->id], &wait);
1134
		do {
1135
			workload = pick_next_workload(gvt, engine);
1136 1137 1138 1139 1140
			if (workload)
				break;
			wait_woken(&wait, TASK_INTERRUPTIBLE,
				   MAX_SCHEDULE_TIMEOUT);
		} while (!kthread_should_stop());
1141
		remove_wait_queue(&scheduler->waitq[engine->id], &wait);
1142 1143

		if (!workload)
Z
Zhi Wang 已提交
1144 1145
			break;

1146 1147 1148
		gvt_dbg_sched("ring %s next workload %p vgpu %d\n",
			      engine->name, workload,
			      workload->vgpu->id);
Z
Zhi Wang 已提交
1149

1150
		wakeref = intel_runtime_pm_get(engine->uncore->rpm);
1151

1152 1153
		gvt_dbg_sched("ring %s will dispatch workload %p\n",
			      engine->name, workload);
Z
Zhi Wang 已提交
1154 1155

		if (need_force_wake)
1156 1157
			intel_uncore_forcewake_get(engine->uncore,
						   FORCEWAKE_ALL);
1158 1159 1160 1161 1162 1163 1164
		/*
		 * Update the vReg of the vGPU which submitted this
		 * workload. The vGPU may use these registers for checking
		 * the context state. The value comes from GPU commands
		 * in this workload.
		 */
		update_vreg_in_ctx(workload);
Z
Zhi Wang 已提交
1165 1166

		ret = dispatch_workload(workload);
1167

Z
Zhi Wang 已提交
1168
		if (ret) {
1169 1170
			vgpu = workload->vgpu;
			gvt_vgpu_err("fail to dispatch workload, skip\n");
Z
Zhi Wang 已提交
1171 1172 1173
			goto complete;
		}

1174 1175
		gvt_dbg_sched("ring %s wait workload %p\n",
			      engine->name, workload);
1176
		i915_request_wait(workload->req, 0, MAX_SCHEDULE_TIMEOUT);
Z
Zhi Wang 已提交
1177 1178

complete:
1179
		gvt_dbg_sched("will complete workload %p, status: %d\n",
1180
			      workload, workload->status);
Z
Zhi Wang 已提交
1181

1182
		complete_current_workload(gvt, engine->id);
1183

Z
Zhi Wang 已提交
1184
		if (need_force_wake)
1185 1186
			intel_uncore_forcewake_put(engine->uncore,
						   FORCEWAKE_ALL);
Z
Zhi Wang 已提交
1187

1188
		intel_runtime_pm_put(engine->uncore->rpm, wakeref);
1189
		if (ret && (vgpu_is_vm_unhealthy(ret)))
1190
			enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
Z
Zhi Wang 已提交
1191 1192 1193 1194 1195 1196
	}
	return 0;
}

void intel_gvt_wait_vgpu_idle(struct intel_vgpu *vgpu)
{
1197
	struct intel_vgpu_submission *s = &vgpu->submission;
Z
Zhi Wang 已提交
1198 1199 1200
	struct intel_gvt *gvt = vgpu->gvt;
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;

1201
	if (atomic_read(&s->running_workload_num)) {
Z
Zhi Wang 已提交
1202 1203 1204
		gvt_dbg_sched("wait vgpu idle\n");

		wait_event(scheduler->workload_complete_wq,
1205
				!atomic_read(&s->running_workload_num));
Z
Zhi Wang 已提交
1206 1207 1208 1209 1210 1211
	}
}

void intel_gvt_clean_workload_scheduler(struct intel_gvt *gvt)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
1212 1213
	struct intel_engine_cs *engine;
	enum intel_engine_id i;
Z
Zhi Wang 已提交
1214 1215 1216

	gvt_dbg_core("clean workload scheduler\n");

1217
	for_each_engine(engine, gvt->gt, i) {
1218 1219 1220 1221
		atomic_notifier_chain_unregister(
					&engine->context_status_notifier,
					&gvt->shadow_ctx_notifier_block[i]);
		kthread_stop(scheduler->thread[i]);
Z
Zhi Wang 已提交
1222 1223 1224 1225 1226 1227
	}
}

int intel_gvt_init_workload_scheduler(struct intel_gvt *gvt)
{
	struct intel_gvt_workload_scheduler *scheduler = &gvt->scheduler;
1228 1229
	struct intel_engine_cs *engine;
	enum intel_engine_id i;
Z
Zhi Wang 已提交
1230 1231 1232 1233 1234 1235
	int ret;

	gvt_dbg_core("init workload scheduler\n");

	init_waitqueue_head(&scheduler->workload_complete_wq);

1236
	for_each_engine(engine, gvt->gt, i) {
Z
Zhi Wang 已提交
1237 1238
		init_waitqueue_head(&scheduler->waitq[i]);

1239 1240
		scheduler->thread[i] = kthread_run(workload_thread, engine,
						   "gvt:%s", engine->name);
Z
Zhi Wang 已提交
1241 1242 1243 1244 1245
		if (IS_ERR(scheduler->thread[i])) {
			gvt_err("fail to create workload thread\n");
			ret = PTR_ERR(scheduler->thread[i]);
			goto err;
		}
1246 1247 1248 1249 1250

		gvt->shadow_ctx_notifier_block[i].notifier_call =
					shadow_context_status_change;
		atomic_notifier_chain_register(&engine->context_status_notifier,
					&gvt->shadow_ctx_notifier_block[i]);
Z
Zhi Wang 已提交
1251
	}
1252

Z
Zhi Wang 已提交
1253
	return 0;
1254

Z
Zhi Wang 已提交
1255 1256 1257 1258 1259
err:
	intel_gvt_clean_workload_scheduler(gvt);
	return ret;
}

1260
static void
1261
i915_context_ppgtt_root_restore(struct intel_vgpu_submission *s,
1262
				struct i915_ppgtt *ppgtt)
1263 1264 1265
{
	int i;

1266
	if (i915_vm_is_4lvl(&ppgtt->vm)) {
1267
		px_dma(ppgtt->pd) = s->i915_context_pml4;
1268
	} else {
1269 1270 1271 1272 1273 1274
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
			struct i915_page_directory * const pd =
				i915_pd_entry(ppgtt->pd, i);

			px_dma(pd) = s->i915_context_pdps[i];
		}
1275 1276 1277
	}
}

1278 1279 1280 1281 1282 1283 1284 1285
/**
 * intel_vgpu_clean_submission - free submission-related resource for vGPU
 * @vgpu: a vGPU
 *
 * This function is called when a vGPU is being destroyed.
 *
 */
void intel_vgpu_clean_submission(struct intel_vgpu *vgpu)
Z
Zhi Wang 已提交
1286
{
1287
	struct intel_vgpu_submission *s = &vgpu->submission;
1288 1289
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
1290

1291
	intel_vgpu_select_submission_ops(vgpu, ALL_ENGINES, 0);
1292

1293
	i915_context_ppgtt_root_restore(s, i915_vm_to_ppgtt(s->shadow[0]->vm));
1294
	for_each_engine(engine, vgpu->gvt->gt, id)
1295 1296
		intel_context_unpin(s->shadow[id]);

1297
	kmem_cache_destroy(s->workloads);
Z
Zhi Wang 已提交
1298 1299
}

1300 1301 1302 1303 1304 1305 1306 1307 1308 1309

/**
 * intel_vgpu_reset_submission - reset submission-related resource for vGPU
 * @vgpu: a vGPU
 * @engine_mask: engines expected to be reset
 *
 * This function is called when a vGPU is being destroyed.
 *
 */
void intel_vgpu_reset_submission(struct intel_vgpu *vgpu,
1310
				 intel_engine_mask_t engine_mask)
1311 1312 1313 1314 1315 1316
{
	struct intel_vgpu_submission *s = &vgpu->submission;

	if (!s->active)
		return;

1317
	intel_vgpu_clean_workloads(vgpu, engine_mask);
1318 1319 1320
	s->ops->reset(vgpu, engine_mask);
}

1321
static void
1322
i915_context_ppgtt_root_save(struct intel_vgpu_submission *s,
1323
			     struct i915_ppgtt *ppgtt)
1324 1325 1326
{
	int i;

1327
	if (i915_vm_is_4lvl(&ppgtt->vm)) {
1328
		s->i915_context_pml4 = px_dma(ppgtt->pd);
1329
	} else {
1330 1331 1332 1333 1334 1335
		for (i = 0; i < GEN8_3LVL_PDPES; i++) {
			struct i915_page_directory * const pd =
				i915_pd_entry(ppgtt->pd, i);

			s->i915_context_pdps[i] = px_dma(pd);
		}
1336 1337 1338
	}
}

1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
/**
 * intel_vgpu_setup_submission - setup submission-related resource for vGPU
 * @vgpu: a vGPU
 *
 * This function is called when a vGPU is being created.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 *
 */
int intel_vgpu_setup_submission(struct intel_vgpu *vgpu)
Z
Zhi Wang 已提交
1350
{
1351
	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
1352
	struct intel_vgpu_submission *s = &vgpu->submission;
1353
	struct intel_engine_cs *engine;
1354
	struct i915_ppgtt *ppgtt;
1355
	enum intel_engine_id i;
1356
	int ret;
Z
Zhi Wang 已提交
1357

1358
	ppgtt = i915_ppgtt_create(&i915->gt);
1359 1360
	if (IS_ERR(ppgtt))
		return PTR_ERR(ppgtt);
1361

1362
	i915_context_ppgtt_root_save(s, ppgtt);
Z
Zhi Wang 已提交
1363

1364
	for_each_engine(engine, vgpu->gvt->gt, i) {
1365 1366 1367 1368 1369
		struct intel_context *ce;

		INIT_LIST_HEAD(&s->workload_q_head[i]);
		s->shadow[i] = ERR_PTR(-EINVAL);

1370
		ce = intel_context_create(engine);
1371 1372 1373 1374
		if (IS_ERR(ce)) {
			ret = PTR_ERR(ce);
			goto out_shadow_ctx;
		}
Z
Zhi Wang 已提交
1375

1376 1377
		i915_vm_put(ce->vm);
		ce->vm = i915_vm_get(&ppgtt->vm);
1378 1379
		intel_context_set_single_submission(ce);

1380 1381 1382 1383 1384 1385
		if (!USES_GUC_SUBMISSION(i915)) { /* Max ring buffer size */
			const unsigned int ring_size = 512 * SZ_4K;

			ce->ring = __intel_context_ring_size(ring_size);
		}

1386 1387 1388 1389 1390
		ret = intel_context_pin(ce);
		intel_context_put(ce);
		if (ret)
			goto out_shadow_ctx;

1391 1392
		s->shadow[i] = ce;
	}
1393

1394
	bitmap_zero(s->shadow_ctx_desc_updated, I915_NUM_ENGINES);
1395

1396 1397 1398 1399 1400 1401
	s->workloads = kmem_cache_create_usercopy("gvt-g_vgpu_workload",
						  sizeof(struct intel_vgpu_workload), 0,
						  SLAB_HWCACHE_ALIGN,
						  offsetof(struct intel_vgpu_workload, rb_tail),
						  sizeof_field(struct intel_vgpu_workload, rb_tail),
						  NULL);
1402

1403
	if (!s->workloads) {
1404 1405 1406 1407
		ret = -ENOMEM;
		goto out_shadow_ctx;
	}

1408
	atomic_set(&s->running_workload_num, 0);
1409
	bitmap_zero(s->tlb_handle_pending, I915_NUM_ENGINES);
1410

1411 1412
	memset(s->last_ctx, 0, sizeof(s->last_ctx));

1413
	i915_vm_put(&ppgtt->vm);
Z
Zhi Wang 已提交
1414
	return 0;
1415 1416

out_shadow_ctx:
1417
	i915_context_ppgtt_root_restore(s, ppgtt);
1418
	for_each_engine(engine, vgpu->gvt->gt, i) {
1419 1420 1421 1422
		if (IS_ERR(s->shadow[i]))
			break;

		intel_context_unpin(s->shadow[i]);
1423
		intel_context_put(s->shadow[i]);
1424
	}
1425
	i915_vm_put(&ppgtt->vm);
1426
	return ret;
Z
Zhi Wang 已提交
1427
}
1428

1429 1430 1431
/**
 * intel_vgpu_select_submission_ops - select virtual submission interface
 * @vgpu: a vGPU
1432
 * @engine_mask: either ALL_ENGINES or target engine mask
1433 1434 1435 1436 1437 1438 1439 1440 1441
 * @interface: expected vGPU virtual submission interface
 *
 * This function is called when guest configures submission interface.
 *
 * Returns:
 * Zero on success, negative error code if failed.
 *
 */
int intel_vgpu_select_submission_ops(struct intel_vgpu *vgpu,
1442
				     intel_engine_mask_t engine_mask,
1443 1444
				     unsigned int interface)
{
1445
	struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
1446 1447 1448 1449 1450 1451 1452
	struct intel_vgpu_submission *s = &vgpu->submission;
	const struct intel_vgpu_submission_ops *ops[] = {
		[INTEL_VGPU_EXECLIST_SUBMISSION] =
			&intel_vgpu_execlist_submission_ops,
	};
	int ret;

1453
	if (drm_WARN_ON(&i915->drm, interface >= ARRAY_SIZE(ops)))
1454 1455
		return -EINVAL;

1456 1457
	if (drm_WARN_ON(&i915->drm,
			interface == 0 && engine_mask != ALL_ENGINES))
1458 1459 1460
		return -EINVAL;

	if (s->active)
1461
		s->ops->clean(vgpu, engine_mask);
1462 1463 1464 1465

	if (interface == 0) {
		s->ops = NULL;
		s->virtual_submission_interface = 0;
1466 1467
		s->active = false;
		gvt_dbg_core("vgpu%d: remove submission ops\n", vgpu->id);
1468 1469 1470
		return 0;
	}

1471
	ret = ops[interface]->init(vgpu, engine_mask);
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
	if (ret)
		return ret;

	s->ops = ops[interface];
	s->virtual_submission_interface = interface;
	s->active = true;

	gvt_dbg_core("vgpu%d: activate ops [ %s ]\n",
			vgpu->id, s->ops->name);

	return 0;
}

1485 1486
/**
 * intel_vgpu_destroy_workload - destroy a vGPU workload
1487
 * @workload: workload to destroy
1488 1489 1490 1491 1492 1493 1494 1495
 *
 * This function is called when destroy a vGPU workload.
 *
 */
void intel_vgpu_destroy_workload(struct intel_vgpu_workload *workload)
{
	struct intel_vgpu_submission *s = &workload->vgpu->submission;

1496 1497 1498
	release_shadow_batch_buffer(workload);
	release_shadow_wa_ctx(&workload->wa_ctx);

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
	if (!list_empty(&workload->lri_shadow_mm)) {
		struct intel_vgpu_mm *m, *mm;
		list_for_each_entry_safe(m, mm, &workload->lri_shadow_mm,
					 ppgtt_mm.link) {
			list_del(&m->ppgtt_mm.link);
			intel_vgpu_mm_put(m);
		}
	}

	GEM_BUG_ON(!list_empty(&workload->lri_shadow_mm));
1509
	if (workload->shadow_mm)
1510
		intel_vgpu_mm_put(workload->shadow_mm);
1511 1512 1513 1514

	kmem_cache_free(s->workloads, workload);
}

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526
static struct intel_vgpu_workload *
alloc_workload(struct intel_vgpu *vgpu)
{
	struct intel_vgpu_submission *s = &vgpu->submission;
	struct intel_vgpu_workload *workload;

	workload = kmem_cache_zalloc(s->workloads, GFP_KERNEL);
	if (!workload)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&workload->list);
	INIT_LIST_HEAD(&workload->shadow_bb);
1527
	INIT_LIST_HEAD(&workload->lri_shadow_mm);
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546

	init_waitqueue_head(&workload->shadow_ctx_status_wq);
	atomic_set(&workload->shadow_ctx_active, 0);

	workload->status = -EINPROGRESS;
	workload->vgpu = vgpu;

	return workload;
}

#define RING_CTX_OFF(x) \
	offsetof(struct execlist_ring_context, x)

static void read_guest_pdps(struct intel_vgpu *vgpu,
		u64 ring_context_gpa, u32 pdp[8])
{
	u64 gpa;
	int i;

1547
	gpa = ring_context_gpa + RING_CTX_OFF(pdps[0].val);
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558

	for (i = 0; i < 8; i++)
		intel_gvt_hypervisor_read_gpa(vgpu,
				gpa + i * 8, &pdp[7 - i], 4);
}

static int prepare_mm(struct intel_vgpu_workload *workload)
{
	struct execlist_ctx_descriptor_format *desc = &workload->ctx_desc;
	struct intel_vgpu_mm *mm;
	struct intel_vgpu *vgpu = workload->vgpu;
1559
	enum intel_gvt_gtt_type root_entry_type;
1560
	u64 pdps[GVT_RING_CTX_NR_PDPS];
1561

1562 1563 1564 1565 1566 1567 1568 1569
	switch (desc->addressing_mode) {
	case 1: /* legacy 32-bit */
		root_entry_type = GTT_TYPE_PPGTT_ROOT_L3_ENTRY;
		break;
	case 3: /* legacy 64-bit */
		root_entry_type = GTT_TYPE_PPGTT_ROOT_L4_ENTRY;
		break;
	default:
1570 1571 1572 1573
		gvt_vgpu_err("Advanced Context mode(SVM) is not supported!\n");
		return -EINVAL;
	}

1574
	read_guest_pdps(workload->vgpu, workload->ring_context_gpa, (void *)pdps);
1575

1576 1577 1578 1579
	mm = intel_vgpu_get_ppgtt_mm(workload->vgpu, root_entry_type, pdps);
	if (IS_ERR(mm))
		return PTR_ERR(mm);

1580 1581 1582 1583 1584 1585 1586
	workload->shadow_mm = mm;
	return 0;
}

#define same_context(a, b) (((a)->context_id == (b)->context_id) && \
		((a)->lrca == (b)->lrca))

1587 1588 1589
/**
 * intel_vgpu_create_workload - create a vGPU workload
 * @vgpu: a vGPU
1590
 * @engine: the engine
1591
 * @desc: a guest context descriptor
1592 1593 1594 1595 1596 1597 1598 1599 1600
 *
 * This function is called when creating a vGPU workload.
 *
 * Returns:
 * struct intel_vgpu_workload * on success, negative error code in
 * pointer if failed.
 *
 */
struct intel_vgpu_workload *
1601 1602
intel_vgpu_create_workload(struct intel_vgpu *vgpu,
			   const struct intel_engine_cs *engine,
1603
			   struct execlist_ctx_descriptor_format *desc)
1604 1605
{
	struct intel_vgpu_submission *s = &vgpu->submission;
1606
	struct list_head *q = workload_q_head(vgpu, engine);
1607
	struct intel_vgpu_workload *last_workload = NULL;
1608 1609 1610
	struct intel_vgpu_workload *workload = NULL;
	u64 ring_context_gpa;
	u32 head, tail, start, ctl, ctx_ctl, per_ctx, indirect_ctx;
1611
	u32 guest_head;
1612
	int ret;
1613

1614
	ring_context_gpa = intel_vgpu_gma_to_gpa(vgpu->gtt.ggtt_mm,
Z
Zhi Wang 已提交
1615
			(u32)((desc->lrca + 1) << I915_GTT_PAGE_SHIFT));
1616 1617 1618 1619
	if (ring_context_gpa == INTEL_GVT_INVALID_ADDR) {
		gvt_vgpu_err("invalid guest context LRCA: %x\n", desc->lrca);
		return ERR_PTR(-EINVAL);
	}
1620

1621 1622
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ring_header.val), &head, 4);
1623

1624 1625
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ring_tail.val), &tail, 4);
1626

1627 1628
	guest_head = head;

1629 1630 1631
	head &= RB_HEAD_OFF_MASK;
	tail &= RB_TAIL_OFF_MASK;

1632 1633 1634
	list_for_each_entry_reverse(last_workload, q, list) {

		if (same_context(&last_workload->ctx_desc, desc)) {
1635 1636
			gvt_dbg_el("ring %s cur workload == last\n",
				   engine->name);
1637
			gvt_dbg_el("ctx head %x real head %lx\n", head,
1638
				   last_workload->rb_tail);
1639 1640 1641 1642 1643 1644 1645
			/*
			 * cannot use guest context head pointer here,
			 * as it might not be updated at this time
			 */
			head = last_workload->rb_tail;
			break;
		}
1646 1647
	}

1648
	gvt_dbg_el("ring %s begin a new workload\n", engine->name);
1649 1650 1651 1652 1653 1654 1655 1656 1657

	/* record some ring buffer register values for scan and shadow */
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rb_start.val), &start, 4);
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rb_ctrl.val), &ctl, 4);
	intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(ctx_ctrl.val), &ctx_ctl, 4);

1658 1659 1660 1661 1662 1663
	if (!intel_gvt_ggtt_validate_range(vgpu, start,
				_RING_CTL_BUF_SIZE(ctl))) {
		gvt_vgpu_err("context contain invalid rb at: 0x%x\n", start);
		return ERR_PTR(-EINVAL);
	}

1664 1665 1666 1667
	workload = alloc_workload(vgpu);
	if (IS_ERR(workload))
		return workload;

1668
	workload->engine = engine;
1669 1670 1671
	workload->ctx_desc = *desc;
	workload->ring_context_gpa = ring_context_gpa;
	workload->rb_head = head;
1672
	workload->guest_rb_head = guest_head;
1673 1674 1675 1676
	workload->rb_tail = tail;
	workload->rb_start = start;
	workload->rb_ctl = ctl;

1677
	if (engine->id == RCS0) {
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
		intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(bb_per_ctx_ptr.val), &per_ctx, 4);
		intel_gvt_hypervisor_read_gpa(vgpu, ring_context_gpa +
			RING_CTX_OFF(rcs_indirect_ctx.val), &indirect_ctx, 4);

		workload->wa_ctx.indirect_ctx.guest_gma =
			indirect_ctx & INDIRECT_CTX_ADDR_MASK;
		workload->wa_ctx.indirect_ctx.size =
			(indirect_ctx & INDIRECT_CTX_SIZE_MASK) *
			CACHELINE_BYTES;
1688 1689 1690 1691 1692 1693 1694

		if (workload->wa_ctx.indirect_ctx.size != 0) {
			if (!intel_gvt_ggtt_validate_range(vgpu,
				workload->wa_ctx.indirect_ctx.guest_gma,
				workload->wa_ctx.indirect_ctx.size)) {
				gvt_vgpu_err("invalid wa_ctx at: 0x%lx\n",
				    workload->wa_ctx.indirect_ctx.guest_gma);
1695
				kmem_cache_free(s->workloads, workload);
1696 1697 1698 1699
				return ERR_PTR(-EINVAL);
			}
		}

1700 1701 1702
		workload->wa_ctx.per_ctx.guest_gma =
			per_ctx & PER_CTX_ADDR_MASK;
		workload->wa_ctx.per_ctx.valid = per_ctx & 1;
1703 1704 1705 1706 1707 1708
		if (workload->wa_ctx.per_ctx.valid) {
			if (!intel_gvt_ggtt_validate_range(vgpu,
				workload->wa_ctx.per_ctx.guest_gma,
				CACHELINE_BYTES)) {
				gvt_vgpu_err("invalid per_ctx at: 0x%lx\n",
					workload->wa_ctx.per_ctx.guest_gma);
1709
				kmem_cache_free(s->workloads, workload);
1710 1711 1712
				return ERR_PTR(-EINVAL);
			}
		}
1713 1714
	}

1715 1716
	gvt_dbg_el("workload %p ring %s head %x tail %x start %x ctl %x\n",
		   workload, engine->name, head, tail, start, ctl);
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726

	ret = prepare_mm(workload);
	if (ret) {
		kmem_cache_free(s->workloads, workload);
		return ERR_PTR(ret);
	}

	/* Only scan and shadow the first workload in the queue
	 * as there is only one pre-allocated buf-obj for shadow.
	 */
1727 1728 1729 1730 1731
	if (list_empty(q)) {
		intel_wakeref_t wakeref;

		with_intel_runtime_pm(engine->gt->uncore->rpm, wakeref)
			ret = intel_gvt_scan_and_shadow_workload(workload);
1732 1733
	}

1734 1735 1736
	if (ret) {
		if (vgpu_is_vm_unhealthy(ret))
			enter_failsafe_mode(vgpu, GVT_FAILSAFE_GUEST_ERR);
1737 1738 1739
		intel_vgpu_destroy_workload(workload);
		return ERR_PTR(ret);
	}
1740 1741 1742

	return workload;
}
1743 1744 1745 1746 1747 1748 1749 1750

/**
 * intel_vgpu_queue_workload - Qeue a vGPU workload
 * @workload: the workload to queue in
 */
void intel_vgpu_queue_workload(struct intel_vgpu_workload *workload)
{
	list_add_tail(&workload->list,
1751
		      workload_q_head(workload->vgpu, workload->engine));
1752
	intel_gvt_kick_schedule(workload->vgpu->gvt);
1753
	wake_up(&workload->vgpu->gvt->scheduler.waitq[workload->engine->id]);
1754
}