dw_mmc.c 85.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
/*
 * Synopsys DesignWare Multimedia Card Interface driver
 *  (Based on NXP driver for lpc 31xx)
 *
 * Copyright (C) 2009 NXP Semiconductors
 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

#include <linux/blkdev.h>
#include <linux/clk.h>
#include <linux/debugfs.h>
#include <linux/device.h>
#include <linux/dma-mapping.h>
#include <linux/err.h>
#include <linux/init.h>
#include <linux/interrupt.h>
22
#include <linux/iopoll.h>
23 24 25
#include <linux/ioport.h>
#include <linux/module.h>
#include <linux/platform_device.h>
26
#include <linux/pm_runtime.h>
27 28 29 30 31
#include <linux/seq_file.h>
#include <linux/slab.h>
#include <linux/stat.h>
#include <linux/delay.h>
#include <linux/irq.h>
32
#include <linux/mmc/card.h>
33 34
#include <linux/mmc/host.h>
#include <linux/mmc/mmc.h>
35
#include <linux/mmc/sd.h>
36
#include <linux/mmc/sdio.h>
37
#include <linux/bitops.h>
38
#include <linux/regulator/consumer.h>
39
#include <linux/of.h>
40
#include <linux/of_gpio.h>
41
#include <linux/mmc/slot-gpio.h>
42 43 44 45

#include "dw_mmc.h"

/* Common flag combinations */
46
#define DW_MCI_DATA_ERROR_FLAGS	(SDMMC_INT_DRTO | SDMMC_INT_DCRC | \
47
				 SDMMC_INT_HTO | SDMMC_INT_SBE  | \
48
				 SDMMC_INT_EBE | SDMMC_INT_HLE)
49
#define DW_MCI_CMD_ERROR_FLAGS	(SDMMC_INT_RTO | SDMMC_INT_RCRC | \
50
				 SDMMC_INT_RESP_ERR | SDMMC_INT_HLE)
51
#define DW_MCI_ERROR_FLAGS	(DW_MCI_DATA_ERROR_FLAGS | \
52
				 DW_MCI_CMD_ERROR_FLAGS)
53 54 55 56
#define DW_MCI_SEND_STATUS	1
#define DW_MCI_RECV_STATUS	2
#define DW_MCI_DMA_THRESHOLD	16

57
#define DW_MCI_FREQ_MAX	200000000	/* unit: HZ */
58
#define DW_MCI_FREQ_MIN	100000		/* unit: HZ */
59

60 61 62 63 64
#define IDMAC_INT_CLR		(SDMMC_IDMAC_INT_AI | SDMMC_IDMAC_INT_NI | \
				 SDMMC_IDMAC_INT_CES | SDMMC_IDMAC_INT_DU | \
				 SDMMC_IDMAC_INT_FBE | SDMMC_IDMAC_INT_RI | \
				 SDMMC_IDMAC_INT_TI)

65 66
#define DESC_RING_BUF_SZ	PAGE_SIZE

67 68
struct idmac_desc_64addr {
	u32		des0;	/* Control Descriptor */
69 70
#define IDMAC_OWN_CLR64(x) \
	!((x) & cpu_to_le32(IDMAC_DES0_OWN))
71 72 73 74 75

	u32		des1;	/* Reserved */

	u32		des2;	/*Buffer sizes */
#define IDMAC_64ADDR_SET_BUFFER1_SIZE(d, s) \
76 77
	((d)->des2 = ((d)->des2 & cpu_to_le32(0x03ffe000)) | \
	 ((cpu_to_le32(s)) & cpu_to_le32(0x1fff)))
78 79 80 81 82 83 84 85 86 87

	u32		des3;	/* Reserved */

	u32		des4;	/* Lower 32-bits of Buffer Address Pointer 1*/
	u32		des5;	/* Upper 32-bits of Buffer Address Pointer 1*/

	u32		des6;	/* Lower 32-bits of Next Descriptor Address */
	u32		des7;	/* Upper 32-bits of Next Descriptor Address */
};

88
struct idmac_desc {
89
	__le32		des0;	/* Control Descriptor */
90 91 92 93 94 95 96 97
#define IDMAC_DES0_DIC	BIT(1)
#define IDMAC_DES0_LD	BIT(2)
#define IDMAC_DES0_FD	BIT(3)
#define IDMAC_DES0_CH	BIT(4)
#define IDMAC_DES0_ER	BIT(5)
#define IDMAC_DES0_CES	BIT(30)
#define IDMAC_DES0_OWN	BIT(31)

98
	__le32		des1;	/* Buffer sizes */
99
#define IDMAC_SET_BUFFER1_SIZE(d, s) \
100
	((d)->des1 = ((d)->des1 & cpu_to_le32(0x03ffe000)) | (cpu_to_le32((s) & 0x1fff)))
101

102
	__le32		des2;	/* buffer 1 physical address */
103

104
	__le32		des3;	/* buffer 2 physical address */
105
};
106 107 108

/* Each descriptor can transfer up to 4KB of data in chained mode */
#define DW_MCI_DESC_DATA_LENGTH	0x1000
109

110
static int dw_mci_card_busy(struct mmc_host *mmc);
111

112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167
#if defined(CONFIG_DEBUG_FS)
static int dw_mci_req_show(struct seq_file *s, void *v)
{
	struct dw_mci_slot *slot = s->private;
	struct mmc_request *mrq;
	struct mmc_command *cmd;
	struct mmc_command *stop;
	struct mmc_data	*data;

	/* Make sure we get a consistent snapshot */
	spin_lock_bh(&slot->host->lock);
	mrq = slot->mrq;

	if (mrq) {
		cmd = mrq->cmd;
		data = mrq->data;
		stop = mrq->stop;

		if (cmd)
			seq_printf(s,
				   "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
				   cmd->opcode, cmd->arg, cmd->flags,
				   cmd->resp[0], cmd->resp[1], cmd->resp[2],
				   cmd->resp[2], cmd->error);
		if (data)
			seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
				   data->bytes_xfered, data->blocks,
				   data->blksz, data->flags, data->error);
		if (stop)
			seq_printf(s,
				   "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
				   stop->opcode, stop->arg, stop->flags,
				   stop->resp[0], stop->resp[1], stop->resp[2],
				   stop->resp[2], stop->error);
	}

	spin_unlock_bh(&slot->host->lock);

	return 0;
}

static int dw_mci_req_open(struct inode *inode, struct file *file)
{
	return single_open(file, dw_mci_req_show, inode->i_private);
}

static const struct file_operations dw_mci_req_fops = {
	.owner		= THIS_MODULE,
	.open		= dw_mci_req_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static int dw_mci_regs_show(struct seq_file *s, void *v)
{
168 169 170 171 172 173 174 175
	struct dw_mci *host = s->private;

	seq_printf(s, "STATUS:\t0x%08x\n", mci_readl(host, STATUS));
	seq_printf(s, "RINTSTS:\t0x%08x\n", mci_readl(host, RINTSTS));
	seq_printf(s, "CMD:\t0x%08x\n", mci_readl(host, CMD));
	seq_printf(s, "CTRL:\t0x%08x\n", mci_readl(host, CTRL));
	seq_printf(s, "INTMASK:\t0x%08x\n", mci_readl(host, INTMASK));
	seq_printf(s, "CLKENA:\t0x%08x\n", mci_readl(host, CLKENA));
176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234

	return 0;
}

static int dw_mci_regs_open(struct inode *inode, struct file *file)
{
	return single_open(file, dw_mci_regs_show, inode->i_private);
}

static const struct file_operations dw_mci_regs_fops = {
	.owner		= THIS_MODULE,
	.open		= dw_mci_regs_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

static void dw_mci_init_debugfs(struct dw_mci_slot *slot)
{
	struct mmc_host	*mmc = slot->mmc;
	struct dw_mci *host = slot->host;
	struct dentry *root;
	struct dentry *node;

	root = mmc->debugfs_root;
	if (!root)
		return;

	node = debugfs_create_file("regs", S_IRUSR, root, host,
				   &dw_mci_regs_fops);
	if (!node)
		goto err;

	node = debugfs_create_file("req", S_IRUSR, root, slot,
				   &dw_mci_req_fops);
	if (!node)
		goto err;

	node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
	if (!node)
		goto err;

	node = debugfs_create_x32("pending_events", S_IRUSR, root,
				  (u32 *)&host->pending_events);
	if (!node)
		goto err;

	node = debugfs_create_x32("completed_events", S_IRUSR, root,
				  (u32 *)&host->completed_events);
	if (!node)
		goto err;

	return;

err:
	dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
}
#endif /* defined(CONFIG_DEBUG_FS) */

235
static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg);
236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255
static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset)
{
	u32 ctrl;

	ctrl = mci_readl(host, CTRL);
	ctrl |= reset;
	mci_writel(host, CTRL, ctrl);

	/* wait till resets clear */
	if (readl_poll_timeout_atomic(host->regs + SDMMC_CTRL, ctrl,
				      !(ctrl & reset),
				      1, 500 * USEC_PER_MSEC)) {
		dev_err(host->dev,
			"Timeout resetting block (ctrl reset %#x)\n",
			ctrl & reset);
		return false;
	}

	return true;
}
256

257 258
static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd)
{
259
	struct dw_mci_slot *slot = mmc_priv(mmc);
260
	struct dw_mci *host = slot->host;
261 262
	u32 cmdr;

S
Shawn Lin 已提交
263
	cmd->error = -EINPROGRESS;
264 265
	cmdr = cmd->opcode;

266 267 268 269 270
	if (cmd->opcode == MMC_STOP_TRANSMISSION ||
	    cmd->opcode == MMC_GO_IDLE_STATE ||
	    cmd->opcode == MMC_GO_INACTIVE_STATE ||
	    (cmd->opcode == SD_IO_RW_DIRECT &&
	     ((cmd->arg >> 9) & 0x1FFFF) == SDIO_CCCR_ABORT))
271
		cmdr |= SDMMC_CMD_STOP;
272 273
	else if (cmd->opcode != MMC_SEND_STATUS && cmd->data)
		cmdr |= SDMMC_CMD_PRV_DAT_WAIT;
274

275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
	if (cmd->opcode == SD_SWITCH_VOLTAGE) {
		u32 clk_en_a;

		/* Special bit makes CMD11 not die */
		cmdr |= SDMMC_CMD_VOLT_SWITCH;

		/* Change state to continue to handle CMD11 weirdness */
		WARN_ON(slot->host->state != STATE_SENDING_CMD);
		slot->host->state = STATE_SENDING_CMD11;

		/*
		 * We need to disable low power mode (automatic clock stop)
		 * while doing voltage switch so we don't confuse the card,
		 * since stopping the clock is a specific part of the UHS
		 * voltage change dance.
		 *
		 * Note that low power mode (SDMMC_CLKEN_LOW_PWR) will be
		 * unconditionally turned back on in dw_mci_setup_bus() if it's
		 * ever called with a non-zero clock.  That shouldn't happen
		 * until the voltage change is all done.
		 */
		clk_en_a = mci_readl(host, CLKENA);
		clk_en_a &= ~(SDMMC_CLKEN_LOW_PWR << slot->id);
		mci_writel(host, CLKENA, clk_en_a);
		mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
			     SDMMC_CMD_PRV_DAT_WAIT, 0);
	}

303 304 305 306 307 308 309 310 311 312
	if (cmd->flags & MMC_RSP_PRESENT) {
		/* We expect a response, so set this bit */
		cmdr |= SDMMC_CMD_RESP_EXP;
		if (cmd->flags & MMC_RSP_136)
			cmdr |= SDMMC_CMD_RESP_LONG;
	}

	if (cmd->flags & MMC_RSP_CRC)
		cmdr |= SDMMC_CMD_RESP_CRC;

313
	if (cmd->data) {
314
		cmdr |= SDMMC_CMD_DAT_EXP;
315
		if (cmd->data->flags & MMC_DATA_WRITE)
316 317 318
			cmdr |= SDMMC_CMD_DAT_WR;
	}

319 320
	if (!test_bit(DW_MMC_CARD_NO_USE_HOLD, &slot->flags))
		cmdr |= SDMMC_CMD_USE_HOLD_REG;
321

322 323 324
	return cmdr;
}

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
static u32 dw_mci_prep_stop_abort(struct dw_mci *host, struct mmc_command *cmd)
{
	struct mmc_command *stop;
	u32 cmdr;

	if (!cmd->data)
		return 0;

	stop = &host->stop_abort;
	cmdr = cmd->opcode;
	memset(stop, 0, sizeof(struct mmc_command));

	if (cmdr == MMC_READ_SINGLE_BLOCK ||
	    cmdr == MMC_READ_MULTIPLE_BLOCK ||
	    cmdr == MMC_WRITE_BLOCK ||
340 341 342
	    cmdr == MMC_WRITE_MULTIPLE_BLOCK ||
	    cmdr == MMC_SEND_TUNING_BLOCK ||
	    cmdr == MMC_SEND_TUNING_BLOCK_HS200) {
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
		stop->opcode = MMC_STOP_TRANSMISSION;
		stop->arg = 0;
		stop->flags = MMC_RSP_R1B | MMC_CMD_AC;
	} else if (cmdr == SD_IO_RW_EXTENDED) {
		stop->opcode = SD_IO_RW_DIRECT;
		stop->arg |= (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
			     ((cmd->arg >> 28) & 0x7);
		stop->flags = MMC_RSP_SPI_R5 | MMC_RSP_R5 | MMC_CMD_AC;
	} else {
		return 0;
	}

	cmdr = stop->opcode | SDMMC_CMD_STOP |
		SDMMC_CMD_RESP_CRC | SDMMC_CMD_RESP_EXP;

358 359 360
	if (!test_bit(DW_MMC_CARD_NO_USE_HOLD, &host->cur_slot->flags))
		cmdr |= SDMMC_CMD_USE_HOLD_REG;

361 362 363
	return cmdr;
}

364 365
static void dw_mci_wait_while_busy(struct dw_mci *host, u32 cmd_flags)
{
366
	u32 status;
367 368 369 370 371 372 373 374 375 376 377

	/*
	 * Databook says that before issuing a new data transfer command
	 * we need to check to see if the card is busy.  Data transfer commands
	 * all have SDMMC_CMD_PRV_DAT_WAIT set, so we'll key off that.
	 *
	 * ...also allow sending for SDMMC_CMD_VOLT_SWITCH where busy is
	 * expected.
	 */
	if ((cmd_flags & SDMMC_CMD_PRV_DAT_WAIT) &&
	    !(cmd_flags & SDMMC_CMD_VOLT_SWITCH)) {
378 379 380 381 382
		if (readl_poll_timeout_atomic(host->regs + SDMMC_STATUS,
					      status,
					      !(status & SDMMC_STATUS_BUSY),
					      10, 500 * USEC_PER_MSEC))
			dev_err(host->dev, "Busy; trying anyway\n");
383 384 385
	}
}

386 387 388 389
static void dw_mci_start_command(struct dw_mci *host,
				 struct mmc_command *cmd, u32 cmd_flags)
{
	host->cmd = cmd;
390
	dev_vdbg(host->dev,
391 392 393 394
		 "start command: ARGR=0x%08x CMDR=0x%08x\n",
		 cmd->arg, cmd_flags);

	mci_writel(host, CMDARG, cmd->arg);
S
Shawn Lin 已提交
395
	wmb(); /* drain writebuffer */
396
	dw_mci_wait_while_busy(host, cmd_flags);
397 398 399 400

	mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START);
}

401
static inline void send_stop_abort(struct dw_mci *host, struct mmc_data *data)
402
{
403
	struct mmc_command *stop = &host->stop_abort;
S
Shawn Lin 已提交
404

405
	dw_mci_start_command(host, stop, host->stop_cmdr);
406 407 408 409 410
}

/* DMA interface functions */
static void dw_mci_stop_dma(struct dw_mci *host)
{
411
	if (host->using_dma) {
412 413 414
		host->dma_ops->stop(host);
		host->dma_ops->cleanup(host);
	}
415 416 417

	/* Data transfer was stopped by the interrupt handler */
	set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
418 419
}

420 421 422 423 424 425 426 427
static int dw_mci_get_dma_dir(struct mmc_data *data)
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

428 429 430 431
static void dw_mci_dma_cleanup(struct dw_mci *host)
{
	struct mmc_data *data = host->data;

432 433 434 435 436 437 438
	if (data && data->host_cookie == COOKIE_MAPPED) {
		dma_unmap_sg(host->dev,
			     data->sg,
			     data->sg_len,
			     dw_mci_get_dma_dir(data));
		data->host_cookie = COOKIE_UNMAPPED;
	}
439 440
}

441 442 443 444 445 446 447 448
static void dw_mci_idmac_reset(struct dw_mci *host)
{
	u32 bmod = mci_readl(host, BMOD);
	/* Software reset of DMA */
	bmod |= SDMMC_IDMAC_SWRESET;
	mci_writel(host, BMOD, bmod);
}

449 450 451 452 453 454 455 456 457 458 459 460
static void dw_mci_idmac_stop_dma(struct dw_mci *host)
{
	u32 temp;

	/* Disable and reset the IDMAC interface */
	temp = mci_readl(host, CTRL);
	temp &= ~SDMMC_CTRL_USE_IDMAC;
	temp |= SDMMC_CTRL_DMA_RESET;
	mci_writel(host, CTRL, temp);

	/* Stop the IDMAC running */
	temp = mci_readl(host, BMOD);
461
	temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB);
462
	temp |= SDMMC_IDMAC_SWRESET;
463 464 465
	mci_writel(host, BMOD, temp);
}

466
static void dw_mci_dmac_complete_dma(void *arg)
467
{
468
	struct dw_mci *host = arg;
469 470
	struct mmc_data *data = host->data;

471
	dev_vdbg(host->dev, "DMA complete\n");
472

473 474 475 476 477 478 479 480
	if ((host->use_dma == TRANS_MODE_EDMAC) &&
	    data && (data->flags & MMC_DATA_READ))
		/* Invalidate cache after read */
		dma_sync_sg_for_cpu(mmc_dev(host->cur_slot->mmc),
				    data->sg,
				    data->sg_len,
				    DMA_FROM_DEVICE);

481 482 483 484 485 486 487 488 489 490 491 492
	host->dma_ops->cleanup(host);

	/*
	 * If the card was removed, data will be NULL. No point in trying to
	 * send the stop command or waiting for NBUSY in this case.
	 */
	if (data) {
		set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
		tasklet_schedule(&host->tasklet);
	}
}

493 494 495 496 497 498 499
static int dw_mci_idmac_init(struct dw_mci *host)
{
	int i;

	if (host->dma_64bit_address == 1) {
		struct idmac_desc_64addr *p;
		/* Number of descriptors in the ring buffer */
500 501
		host->ring_size =
			DESC_RING_BUF_SZ / sizeof(struct idmac_desc_64addr);
502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526

		/* Forward link the descriptor list */
		for (i = 0, p = host->sg_cpu; i < host->ring_size - 1;
								i++, p++) {
			p->des6 = (host->sg_dma +
					(sizeof(struct idmac_desc_64addr) *
							(i + 1))) & 0xffffffff;

			p->des7 = (u64)(host->sg_dma +
					(sizeof(struct idmac_desc_64addr) *
							(i + 1))) >> 32;
			/* Initialize reserved and buffer size fields to "0" */
			p->des1 = 0;
			p->des2 = 0;
			p->des3 = 0;
		}

		/* Set the last descriptor as the end-of-ring descriptor */
		p->des6 = host->sg_dma & 0xffffffff;
		p->des7 = (u64)host->sg_dma >> 32;
		p->des0 = IDMAC_DES0_ER;

	} else {
		struct idmac_desc *p;
		/* Number of descriptors in the ring buffer */
527 528
		host->ring_size =
			DESC_RING_BUF_SZ / sizeof(struct idmac_desc);
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569

		/* Forward link the descriptor list */
		for (i = 0, p = host->sg_cpu;
		     i < host->ring_size - 1;
		     i++, p++) {
			p->des3 = cpu_to_le32(host->sg_dma +
					(sizeof(struct idmac_desc) * (i + 1)));
			p->des1 = 0;
		}

		/* Set the last descriptor as the end-of-ring descriptor */
		p->des3 = cpu_to_le32(host->sg_dma);
		p->des0 = cpu_to_le32(IDMAC_DES0_ER);
	}

	dw_mci_idmac_reset(host);

	if (host->dma_64bit_address == 1) {
		/* Mask out interrupts - get Tx & Rx complete only */
		mci_writel(host, IDSTS64, IDMAC_INT_CLR);
		mci_writel(host, IDINTEN64, SDMMC_IDMAC_INT_NI |
				SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);

		/* Set the descriptor base address */
		mci_writel(host, DBADDRL, host->sg_dma & 0xffffffff);
		mci_writel(host, DBADDRU, (u64)host->sg_dma >> 32);

	} else {
		/* Mask out interrupts - get Tx & Rx complete only */
		mci_writel(host, IDSTS, IDMAC_INT_CLR);
		mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI |
				SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);

		/* Set the descriptor base address */
		mci_writel(host, DBADDR, host->sg_dma);
	}

	return 0;
}

static inline int dw_mci_prepare_desc64(struct dw_mci *host,
570 571
					 struct mmc_data *data,
					 unsigned int sg_len)
572
{
573
	unsigned int desc_len;
574
	struct idmac_desc_64addr *desc_first, *desc_last, *desc;
575
	u32 val;
576
	int i;
S
Shawn Lin 已提交
577

578
	desc_first = desc_last = desc = host->sg_cpu;
579

580 581
	for (i = 0; i < sg_len; i++) {
		unsigned int length = sg_dma_len(&data->sg[i]);
582

583
		u64 mem_addr = sg_dma_address(&data->sg[i]);
S
Shawn Lin 已提交
584

585 586 587
		for ( ; length ; desc++) {
			desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
				   length : DW_MCI_DESC_DATA_LENGTH;
588

589
			length -= desc_len;
590

591 592 593 594 595 596
			/*
			 * Wait for the former clear OWN bit operation
			 * of IDMAC to make sure that this descriptor
			 * isn't still owned by IDMAC as IDMAC's write
			 * ops and CPU's read ops are asynchronous.
			 */
597 598 599 600
			if (readl_poll_timeout_atomic(&desc->des0, val,
						!(val & IDMAC_DES0_OWN),
						10, 100 * USEC_PER_MSEC))
				goto err_own_bit;
601

602 603 604 605 606 607
			/*
			 * Set the OWN bit and disable interrupts
			 * for this descriptor
			 */
			desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC |
						IDMAC_DES0_CH;
608

609 610
			/* Buffer length */
			IDMAC_64ADDR_SET_BUFFER1_SIZE(desc, desc_len);
611

612 613 614
			/* Physical address to DMA to/from */
			desc->des4 = mem_addr & 0xffffffff;
			desc->des5 = mem_addr >> 32;
615

616 617
			/* Update physical address for the next desc */
			mem_addr += desc_len;
618

619 620
			/* Save pointer to the last descriptor */
			desc_last = desc;
621
		}
622
	}
623

624 625
	/* Set first descriptor */
	desc_first->des0 |= IDMAC_DES0_FD;
626

627 628 629
	/* Set last descriptor */
	desc_last->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC);
	desc_last->des0 |= IDMAC_DES0_LD;
630 631 632 633

	return 0;
err_own_bit:
	/* restore the descriptor chain as it's polluted */
634
	dev_dbg(host->dev, "descriptor is still owned by IDMAC.\n");
635
	memset(host->sg_cpu, 0, DESC_RING_BUF_SZ);
636 637
	dw_mci_idmac_init(host);
	return -EINVAL;
638
}
639

640

641
static inline int dw_mci_prepare_desc32(struct dw_mci *host,
642 643 644 645 646
					 struct mmc_data *data,
					 unsigned int sg_len)
{
	unsigned int desc_len;
	struct idmac_desc *desc_first, *desc_last, *desc;
647
	u32 val;
648
	int i;
S
Shawn Lin 已提交
649

650
	desc_first = desc_last = desc = host->sg_cpu;
651

652 653
	for (i = 0; i < sg_len; i++) {
		unsigned int length = sg_dma_len(&data->sg[i]);
654

655
		u32 mem_addr = sg_dma_address(&data->sg[i]);
656

657 658 659
		for ( ; length ; desc++) {
			desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
				   length : DW_MCI_DESC_DATA_LENGTH;
660

661
			length -= desc_len;
662

663 664 665 666 667 668
			/*
			 * Wait for the former clear OWN bit operation
			 * of IDMAC to make sure that this descriptor
			 * isn't still owned by IDMAC as IDMAC's write
			 * ops and CPU's read ops are asynchronous.
			 */
669 670 671 672 673
			if (readl_poll_timeout_atomic(&desc->des0, val,
						      IDMAC_OWN_CLR64(val),
						      10,
						      100 * USEC_PER_MSEC))
				goto err_own_bit;
674

675 676 677 678 679 680 681
			/*
			 * Set the OWN bit and disable interrupts
			 * for this descriptor
			 */
			desc->des0 = cpu_to_le32(IDMAC_DES0_OWN |
						 IDMAC_DES0_DIC |
						 IDMAC_DES0_CH);
682

683 684
			/* Buffer length */
			IDMAC_SET_BUFFER1_SIZE(desc, desc_len);
685

686 687
			/* Physical address to DMA to/from */
			desc->des2 = cpu_to_le32(mem_addr);
688

689 690
			/* Update physical address for the next desc */
			mem_addr += desc_len;
691

692 693 694
			/* Save pointer to the last descriptor */
			desc_last = desc;
		}
695
	}
696

697 698 699 700 701 702 703
	/* Set first descriptor */
	desc_first->des0 |= cpu_to_le32(IDMAC_DES0_FD);

	/* Set last descriptor */
	desc_last->des0 &= cpu_to_le32(~(IDMAC_DES0_CH |
				       IDMAC_DES0_DIC));
	desc_last->des0 |= cpu_to_le32(IDMAC_DES0_LD);
704 705 706 707

	return 0;
err_own_bit:
	/* restore the descriptor chain as it's polluted */
708
	dev_dbg(host->dev, "descriptor is still owned by IDMAC.\n");
709
	memset(host->sg_cpu, 0, DESC_RING_BUF_SZ);
710 711
	dw_mci_idmac_init(host);
	return -EINVAL;
712 713
}

714
static int dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len)
715 716
{
	u32 temp;
717
	int ret;
718

719
	if (host->dma_64bit_address == 1)
720
		ret = dw_mci_prepare_desc64(host, host->data, sg_len);
721
	else
722 723 724 725
		ret = dw_mci_prepare_desc32(host, host->data, sg_len);

	if (ret)
		goto out;
726 727 728

	/* drain writebuffer */
	wmb();
729

730 731 732 733
	/* Make sure to reset DMA in case we did PIO before this */
	dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET);
	dw_mci_idmac_reset(host);

734 735 736 737 738
	/* Select IDMAC interface */
	temp = mci_readl(host, CTRL);
	temp |= SDMMC_CTRL_USE_IDMAC;
	mci_writel(host, CTRL, temp);

S
Shawn Lin 已提交
739
	/* drain writebuffer */
740 741 742 743
	wmb();

	/* Enable the IDMAC */
	temp = mci_readl(host, BMOD);
744
	temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB;
745 746 747 748
	mci_writel(host, BMOD, temp);

	/* Start it running */
	mci_writel(host, PLDMND, 1);
749

750 751
out:
	return ret;
752 753
}

754
static const struct dw_mci_dma_ops dw_mci_idmac_ops = {
755 756 757
	.init = dw_mci_idmac_init,
	.start = dw_mci_idmac_start_dma,
	.stop = dw_mci_idmac_stop_dma,
758 759 760 761 762 763
	.complete = dw_mci_dmac_complete_dma,
	.cleanup = dw_mci_dma_cleanup,
};

static void dw_mci_edmac_stop_dma(struct dw_mci *host)
{
764
	dmaengine_terminate_async(host->dms->ch);
765 766 767 768 769 770 771 772 773 774 775 776 777 778 779
}

static int dw_mci_edmac_start_dma(struct dw_mci *host,
					    unsigned int sg_len)
{
	struct dma_slave_config cfg;
	struct dma_async_tx_descriptor *desc = NULL;
	struct scatterlist *sgl = host->data->sg;
	const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
	u32 sg_elems = host->data->sg_len;
	u32 fifoth_val;
	u32 fifo_offset = host->fifo_reg - host->regs;
	int ret = 0;

	/* Set external dma config: burst size, burst width */
780
	cfg.dst_addr = host->phy_regs + fifo_offset;
781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832
	cfg.src_addr = cfg.dst_addr;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;

	/* Match burst msize with external dma config */
	fifoth_val = mci_readl(host, FIFOTH);
	cfg.dst_maxburst = mszs[(fifoth_val >> 28) & 0x7];
	cfg.src_maxburst = cfg.dst_maxburst;

	if (host->data->flags & MMC_DATA_WRITE)
		cfg.direction = DMA_MEM_TO_DEV;
	else
		cfg.direction = DMA_DEV_TO_MEM;

	ret = dmaengine_slave_config(host->dms->ch, &cfg);
	if (ret) {
		dev_err(host->dev, "Failed to config edmac.\n");
		return -EBUSY;
	}

	desc = dmaengine_prep_slave_sg(host->dms->ch, sgl,
				       sg_len, cfg.direction,
				       DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!desc) {
		dev_err(host->dev, "Can't prepare slave sg.\n");
		return -EBUSY;
	}

	/* Set dw_mci_dmac_complete_dma as callback */
	desc->callback = dw_mci_dmac_complete_dma;
	desc->callback_param = (void *)host;
	dmaengine_submit(desc);

	/* Flush cache before write */
	if (host->data->flags & MMC_DATA_WRITE)
		dma_sync_sg_for_device(mmc_dev(host->cur_slot->mmc), sgl,
				       sg_elems, DMA_TO_DEVICE);

	dma_async_issue_pending(host->dms->ch);

	return 0;
}

static int dw_mci_edmac_init(struct dw_mci *host)
{
	/* Request external dma channel */
	host->dms = kzalloc(sizeof(struct dw_mci_dma_slave), GFP_KERNEL);
	if (!host->dms)
		return -ENOMEM;

	host->dms->ch = dma_request_slave_channel(host->dev, "rx-tx");
	if (!host->dms->ch) {
833
		dev_err(host->dev, "Failed to get external DMA channel.\n");
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
		kfree(host->dms);
		host->dms = NULL;
		return -ENXIO;
	}

	return 0;
}

static void dw_mci_edmac_exit(struct dw_mci *host)
{
	if (host->dms) {
		if (host->dms->ch) {
			dma_release_channel(host->dms->ch);
			host->dms->ch = NULL;
		}
		kfree(host->dms);
		host->dms = NULL;
	}
}

static const struct dw_mci_dma_ops dw_mci_edmac_ops = {
	.init = dw_mci_edmac_init,
	.exit = dw_mci_edmac_exit,
	.start = dw_mci_edmac_start_dma,
	.stop = dw_mci_edmac_stop_dma,
	.complete = dw_mci_dmac_complete_dma,
860 861 862
	.cleanup = dw_mci_dma_cleanup,
};

863 864
static int dw_mci_pre_dma_transfer(struct dw_mci *host,
				   struct mmc_data *data,
865
				   int cookie)
866 867
{
	struct scatterlist *sg;
868
	unsigned int i, sg_len;
869

870 871
	if (data->host_cookie == COOKIE_PRE_MAPPED)
		return data->sg_len;
872 873 874 875 876 877 878 879

	/*
	 * We don't do DMA on "complex" transfers, i.e. with
	 * non-word-aligned buffers or lengths. Also, we don't bother
	 * with all the DMA setup overhead for short transfers.
	 */
	if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD)
		return -EINVAL;
880

881 882 883 884 885 886 887 888
	if (data->blksz & 3)
		return -EINVAL;

	for_each_sg(data->sg, sg, data->sg_len, i) {
		if (sg->offset & 3 || sg->length & 3)
			return -EINVAL;
	}

889
	sg_len = dma_map_sg(host->dev,
890 891 892 893 894
			    data->sg,
			    data->sg_len,
			    dw_mci_get_dma_dir(data));
	if (sg_len == 0)
		return -EINVAL;
895

896
	data->host_cookie = cookie;
897

898 899 900 901
	return sg_len;
}

static void dw_mci_pre_req(struct mmc_host *mmc,
902
			   struct mmc_request *mrq)
903 904 905 906 907 908 909
{
	struct dw_mci_slot *slot = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

	if (!slot->host->use_dma || !data)
		return;

910 911
	/* This data might be unmapped at this time */
	data->host_cookie = COOKIE_UNMAPPED;
912

913 914 915
	if (dw_mci_pre_dma_transfer(slot->host, mrq->data,
				COOKIE_PRE_MAPPED) < 0)
		data->host_cookie = COOKIE_UNMAPPED;
916 917 918 919 920 921 922 923 924 925 926 927
}

static void dw_mci_post_req(struct mmc_host *mmc,
			    struct mmc_request *mrq,
			    int err)
{
	struct dw_mci_slot *slot = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

	if (!slot->host->use_dma || !data)
		return;

928
	if (data->host_cookie != COOKIE_UNMAPPED)
929
		dma_unmap_sg(slot->host->dev,
930 931 932
			     data->sg,
			     data->sg_len,
			     dw_mci_get_dma_dir(data));
933
	data->host_cookie = COOKIE_UNMAPPED;
934 935
}

936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
static int dw_mci_get_cd(struct mmc_host *mmc)
{
	int present;
	struct dw_mci_slot *slot = mmc_priv(mmc);
	struct dw_mci *host = slot->host;
	int gpio_cd = mmc_gpio_get_cd(mmc);

	/* Use platform get_cd function, else try onboard card detect */
	if (((mmc->caps & MMC_CAP_NEEDS_POLL)
				|| !mmc_card_is_removable(mmc))) {
		present = 1;

		if (!test_bit(DW_MMC_CARD_PRESENT, &slot->flags)) {
			if (mmc->caps & MMC_CAP_NEEDS_POLL) {
				dev_info(&mmc->class_dev,
					"card is polling.\n");
			} else {
				dev_info(&mmc->class_dev,
					"card is non-removable.\n");
			}
			set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
		}

		return present;
	} else if (gpio_cd >= 0)
		present = gpio_cd;
	else
		present = (mci_readl(slot->host, CDETECT) & (1 << slot->id))
			== 0 ? 1 : 0;

	spin_lock_bh(&host->lock);
	if (present && !test_and_set_bit(DW_MMC_CARD_PRESENT, &slot->flags))
		dev_dbg(&mmc->class_dev, "card is present\n");
	else if (!present &&
			!test_and_clear_bit(DW_MMC_CARD_PRESENT, &slot->flags))
		dev_dbg(&mmc->class_dev, "card is not present\n");
	spin_unlock_bh(&host->lock);

	return present;
}

977 978 979 980 981 982 983
static void dw_mci_adjust_fifoth(struct dw_mci *host, struct mmc_data *data)
{
	unsigned int blksz = data->blksz;
	const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
	u32 fifo_width = 1 << host->data_shift;
	u32 blksz_depth = blksz / fifo_width, fifoth_val;
	u32 msize = 0, rx_wmark = 1, tx_wmark, tx_wmark_invers;
S
Shawn Lin 已提交
984
	int idx = ARRAY_SIZE(mszs) - 1;
985

986 987 988 989
	/* pio should ship this scenario */
	if (!host->use_dma)
		return;

990 991 992 993 994 995 996
	tx_wmark = (host->fifo_depth) / 2;
	tx_wmark_invers = host->fifo_depth - tx_wmark;

	/*
	 * MSIZE is '1',
	 * if blksz is not a multiple of the FIFO width
	 */
997
	if (blksz % fifo_width)
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
		goto done;

	do {
		if (!((blksz_depth % mszs[idx]) ||
		     (tx_wmark_invers % mszs[idx]))) {
			msize = idx;
			rx_wmark = mszs[idx] - 1;
			break;
		}
	} while (--idx > 0);
	/*
	 * If idx is '0', it won't be tried
	 * Thus, initial values are uesed
	 */
done:
	fifoth_val = SDMMC_SET_FIFOTH(msize, rx_wmark, tx_wmark);
	mci_writel(host, FIFOTH, fifoth_val);
}

1017
static void dw_mci_ctrl_thld(struct dw_mci *host, struct mmc_data *data)
1018 1019 1020 1021
{
	unsigned int blksz = data->blksz;
	u32 blksz_depth, fifo_depth;
	u16 thld_size;
1022
	u8 enable;
1023

1024 1025 1026 1027
	/*
	 * CDTHRCTL doesn't exist prior to 240A (in fact that register offset is
	 * in the FIFO region, so we really shouldn't access it).
	 */
1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
	if (host->verid < DW_MMC_240A ||
		(host->verid < DW_MMC_280A && data->flags & MMC_DATA_WRITE))
		return;

	/*
	 * Card write Threshold is introduced since 2.80a
	 * It's used when HS400 mode is enabled.
	 */
	if (data->flags & MMC_DATA_WRITE &&
		!(host->timing != MMC_TIMING_MMC_HS400))
1038 1039
		return;

1040 1041 1042 1043 1044
	if (data->flags & MMC_DATA_WRITE)
		enable = SDMMC_CARD_WR_THR_EN;
	else
		enable = SDMMC_CARD_RD_THR_EN;

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
	if (host->timing != MMC_TIMING_MMC_HS200 &&
	    host->timing != MMC_TIMING_UHS_SDR104)
		goto disable;

	blksz_depth = blksz / (1 << host->data_shift);
	fifo_depth = host->fifo_depth;

	if (blksz_depth > fifo_depth)
		goto disable;

	/*
	 * If (blksz_depth) >= (fifo_depth >> 1), should be 'thld_size <= blksz'
	 * If (blksz_depth) <  (fifo_depth >> 1), should be thld_size = blksz
	 * Currently just choose blksz.
	 */
	thld_size = blksz;
1061
	mci_writel(host, CDTHRCTL, SDMMC_SET_THLD(thld_size, enable));
1062 1063 1064
	return;

disable:
1065
	mci_writel(host, CDTHRCTL, 0);
1066 1067
}

1068 1069
static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data)
{
1070
	unsigned long irqflags;
1071 1072 1073 1074 1075 1076 1077 1078 1079
	int sg_len;
	u32 temp;

	host->using_dma = 0;

	/* If we don't have a channel, we can't do DMA */
	if (!host->use_dma)
		return -ENODEV;

1080
	sg_len = dw_mci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1081 1082
	if (sg_len < 0) {
		host->dma_ops->stop(host);
1083
		return sg_len;
1084
	}
1085 1086

	host->using_dma = 1;
1087

1088 1089 1090 1091 1092 1093
	if (host->use_dma == TRANS_MODE_IDMAC)
		dev_vdbg(host->dev,
			 "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n",
			 (unsigned long)host->sg_cpu,
			 (unsigned long)host->sg_dma,
			 sg_len);
1094

1095 1096 1097 1098 1099 1100 1101 1102
	/*
	 * Decide the MSIZE and RX/TX Watermark.
	 * If current block size is same with previous size,
	 * no need to update fifoth.
	 */
	if (host->prev_blksz != data->blksz)
		dw_mci_adjust_fifoth(host, data);

1103 1104 1105 1106 1107 1108
	/* Enable the DMA interface */
	temp = mci_readl(host, CTRL);
	temp |= SDMMC_CTRL_DMA_ENABLE;
	mci_writel(host, CTRL, temp);

	/* Disable RX/TX IRQs, let DMA handle it */
1109
	spin_lock_irqsave(&host->irq_lock, irqflags);
1110 1111 1112
	temp = mci_readl(host, INTMASK);
	temp  &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR);
	mci_writel(host, INTMASK, temp);
1113
	spin_unlock_irqrestore(&host->irq_lock, irqflags);
1114

1115
	if (host->dma_ops->start(host, sg_len)) {
1116
		host->dma_ops->stop(host);
1117 1118 1119 1120
		/* We can't do DMA, try PIO for this one */
		dev_dbg(host->dev,
			"%s: fall back to PIO mode for current transfer\n",
			__func__);
1121 1122
		return -ENODEV;
	}
1123 1124 1125 1126 1127 1128

	return 0;
}

static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data)
{
1129
	unsigned long irqflags;
S
Shawn Lin 已提交
1130
	int flags = SG_MITER_ATOMIC;
1131 1132 1133 1134 1135 1136 1137 1138
	u32 temp;

	data->error = -EINPROGRESS;

	WARN_ON(host->data);
	host->sg = NULL;
	host->data = data;

1139
	if (data->flags & MMC_DATA_READ)
1140
		host->dir_status = DW_MCI_RECV_STATUS;
1141
	else
1142
		host->dir_status = DW_MCI_SEND_STATUS;
1143 1144

	dw_mci_ctrl_thld(host, data);
1145

1146
	if (dw_mci_submit_data_dma(host, data)) {
1147 1148 1149 1150 1151 1152
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;

		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1153
		host->sg = data->sg;
1154 1155
		host->part_buf_start = 0;
		host->part_buf_count = 0;
1156

1157
		mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR);
1158 1159

		spin_lock_irqsave(&host->irq_lock, irqflags);
1160 1161 1162
		temp = mci_readl(host, INTMASK);
		temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR;
		mci_writel(host, INTMASK, temp);
1163
		spin_unlock_irqrestore(&host->irq_lock, irqflags);
1164 1165 1166 1167

		temp = mci_readl(host, CTRL);
		temp &= ~SDMMC_CTRL_DMA_ENABLE;
		mci_writel(host, CTRL, temp);
1168 1169

		/*
1170 1171
		 * Use the initial fifoth_val for PIO mode. If wm_algined
		 * is set, we set watermark same as data size.
1172 1173 1174
		 * If next issued data may be transfered by DMA mode,
		 * prev_blksz should be invalidated.
		 */
1175 1176 1177 1178
		if (host->wm_aligned)
			dw_mci_adjust_fifoth(host, data);
		else
			mci_writel(host, FIFOTH, host->fifoth_val);
1179 1180 1181 1182 1183 1184 1185 1186
		host->prev_blksz = 0;
	} else {
		/*
		 * Keep the current block size.
		 * It will be used to decide whether to update
		 * fifoth register next time.
		 */
		host->prev_blksz = data->blksz;
1187 1188 1189 1190 1191 1192 1193 1194 1195
	}
}

static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg)
{
	struct dw_mci *host = slot->host;
	unsigned int cmd_status = 0;

	mci_writel(host, CMDARG, arg);
S
Shawn Lin 已提交
1196
	wmb(); /* drain writebuffer */
1197
	dw_mci_wait_while_busy(host, cmd);
1198 1199
	mci_writel(host, CMD, SDMMC_CMD_START | cmd);

1200 1201 1202 1203 1204 1205
	if (readl_poll_timeout_atomic(host->regs + SDMMC_CMD, cmd_status,
				      !(cmd_status & SDMMC_CMD_START),
				      1, 500 * USEC_PER_MSEC))
		dev_err(&slot->mmc->class_dev,
			"Timeout sending command (cmd %#x arg %#x status %#x)\n",
			cmd, arg, cmd_status);
1206 1207
}

1208
static void dw_mci_setup_bus(struct dw_mci_slot *slot, bool force_clkinit)
1209 1210
{
	struct dw_mci *host = slot->host;
1211
	unsigned int clock = slot->clock;
1212
	u32 div;
1213
	u32 clk_en_a;
1214 1215 1216 1217 1218
	u32 sdmmc_cmd_bits = SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT;

	/* We must continue to set bit 28 in CMD until the change is complete */
	if (host->state == STATE_WAITING_CMD11_DONE)
		sdmmc_cmd_bits |= SDMMC_CMD_VOLT_SWITCH;
1219

1220 1221
	if (!clock) {
		mci_writel(host, CLKENA, 0);
1222
		mci_send_cmd(slot, sdmmc_cmd_bits, 0);
1223 1224 1225
	} else if (clock != host->current_speed || force_clkinit) {
		div = host->bus_hz / clock;
		if (host->bus_hz % clock && host->bus_hz > clock)
1226 1227 1228 1229
			/*
			 * move the + 1 after the divide to prevent
			 * over-clocking the card.
			 */
1230 1231
			div += 1;

1232
		div = (host->bus_hz != clock) ? DIV_ROUND_UP(div, 2) : 0;
1233

1234 1235 1236
		if ((clock != slot->__clk_old &&
			!test_bit(DW_MMC_CARD_NEEDS_POLL, &slot->flags)) ||
			force_clkinit) {
1237 1238 1239 1240 1241 1242 1243
			/* Silent the verbose log if calling from PM context */
			if (!force_clkinit)
				dev_info(&slot->mmc->class_dev,
					 "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ div = %d)\n",
					 slot->id, host->bus_hz, clock,
					 div ? ((host->bus_hz / div) >> 1) :
					 host->bus_hz, div);
1244

1245 1246 1247 1248 1249 1250 1251 1252 1253
			/*
			 * If card is polling, display the message only
			 * one time at boot time.
			 */
			if (slot->mmc->caps & MMC_CAP_NEEDS_POLL &&
					slot->mmc->f_min == clock)
				set_bit(DW_MMC_CARD_NEEDS_POLL, &slot->flags);
		}

1254 1255 1256 1257 1258
		/* disable clock */
		mci_writel(host, CLKENA, 0);
		mci_writel(host, CLKSRC, 0);

		/* inform CIU */
1259
		mci_send_cmd(slot, sdmmc_cmd_bits, 0);
1260 1261 1262 1263 1264

		/* set clock to desired speed */
		mci_writel(host, CLKDIV, div);

		/* inform CIU */
1265
		mci_send_cmd(slot, sdmmc_cmd_bits, 0);
1266

1267 1268
		/* enable clock; only low power if no SDIO */
		clk_en_a = SDMMC_CLKEN_ENABLE << slot->id;
1269
		if (!test_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags))
1270 1271
			clk_en_a |= SDMMC_CLKEN_LOW_PWR << slot->id;
		mci_writel(host, CLKENA, clk_en_a);
1272 1273

		/* inform CIU */
1274
		mci_send_cmd(slot, sdmmc_cmd_bits, 0);
1275 1276 1277

		/* keep the last clock value that was requested from core */
		slot->__clk_old = clock;
1278 1279
	}

1280 1281
	host->current_speed = clock;

1282
	/* Set the current slot bus width */
1283
	mci_writel(host, CTYPE, (slot->ctype << slot->id));
1284 1285
}

1286 1287 1288
static void __dw_mci_start_request(struct dw_mci *host,
				   struct dw_mci_slot *slot,
				   struct mmc_command *cmd)
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
{
	struct mmc_request *mrq;
	struct mmc_data	*data;
	u32 cmdflags;

	mrq = slot->mrq;

	host->cur_slot = slot;
	host->mrq = mrq;

	host->pending_events = 0;
	host->completed_events = 0;
1301
	host->cmd_status = 0;
1302
	host->data_status = 0;
1303
	host->dir_status = 0;
1304

1305
	data = cmd->data;
1306
	if (data) {
1307
		mci_writel(host, TMOUT, 0xFFFFFFFF);
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
		mci_writel(host, BYTCNT, data->blksz*data->blocks);
		mci_writel(host, BLKSIZ, data->blksz);
	}

	cmdflags = dw_mci_prepare_command(slot->mmc, cmd);

	/* this is the first command, send the initialization clock */
	if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags))
		cmdflags |= SDMMC_CMD_INIT;

	if (data) {
		dw_mci_submit_data(host, data);
S
Shawn Lin 已提交
1320
		wmb(); /* drain writebuffer */
1321 1322 1323 1324
	}

	dw_mci_start_command(host, cmd, cmdflags);

1325
	if (cmd->opcode == SD_SWITCH_VOLTAGE) {
1326 1327
		unsigned long irqflags;

1328
		/*
1329 1330 1331 1332
		 * Databook says to fail after 2ms w/ no response, but evidence
		 * shows that sometimes the cmd11 interrupt takes over 130ms.
		 * We'll set to 500ms, plus an extra jiffy just in case jiffies
		 * is just about to roll over.
1333 1334 1335 1336
		 *
		 * We do this whole thing under spinlock and only if the
		 * command hasn't already completed (indicating the the irq
		 * already ran so we don't want the timeout).
1337
		 */
1338 1339 1340 1341 1342
		spin_lock_irqsave(&host->irq_lock, irqflags);
		if (!test_bit(EVENT_CMD_COMPLETE, &host->pending_events))
			mod_timer(&host->cmd11_timer,
				jiffies + msecs_to_jiffies(500) + 1);
		spin_unlock_irqrestore(&host->irq_lock, irqflags);
1343 1344
	}

1345
	host->stop_cmdr = dw_mci_prep_stop_abort(host, cmd);
1346 1347
}

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
static void dw_mci_start_request(struct dw_mci *host,
				 struct dw_mci_slot *slot)
{
	struct mmc_request *mrq = slot->mrq;
	struct mmc_command *cmd;

	cmd = mrq->sbc ? mrq->sbc : mrq->cmd;
	__dw_mci_start_request(host, slot, cmd);
}

1358
/* must be called with host->lock held */
1359 1360 1361 1362 1363 1364 1365 1366
static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot,
				 struct mmc_request *mrq)
{
	dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
		 host->state);

	slot->mrq = mrq;

1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377
	if (host->state == STATE_WAITING_CMD11_DONE) {
		dev_warn(&slot->mmc->class_dev,
			 "Voltage change didn't complete\n");
		/*
		 * this case isn't expected to happen, so we can
		 * either crash here or just try to continue on
		 * in the closest possible state
		 */
		host->state = STATE_IDLE;
	}

1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	if (host->state == STATE_IDLE) {
		host->state = STATE_SENDING_CMD;
		dw_mci_start_request(host, slot);
	} else {
		list_add_tail(&slot->queue_node, &host->queue);
	}
}

static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
{
	struct dw_mci_slot *slot = mmc_priv(mmc);
	struct dw_mci *host = slot->host;

	WARN_ON(slot->mrq);

1393 1394 1395 1396 1397 1398
	/*
	 * The check for card presence and queueing of the request must be
	 * atomic, otherwise the card could be removed in between and the
	 * request wouldn't fail until another card was inserted.
	 */

1399
	if (!dw_mci_get_cd(mmc)) {
1400 1401 1402 1403 1404
		mrq->cmd->error = -ENOMEDIUM;
		mmc_request_done(mmc, mrq);
		return;
	}

1405 1406
	spin_lock_bh(&host->lock);

1407
	dw_mci_queue_request(host, slot, mrq);
1408 1409

	spin_unlock_bh(&host->lock);
1410 1411 1412 1413 1414
}

static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct dw_mci_slot *slot = mmc_priv(mmc);
1415
	const struct dw_mci_drv_data *drv_data = slot->host->drv_data;
J
Jaehoon Chung 已提交
1416
	u32 regs;
1417
	int ret;
1418 1419 1420 1421 1422

	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_4:
		slot->ctype = SDMMC_CTYPE_4BIT;
		break;
1423 1424 1425
	case MMC_BUS_WIDTH_8:
		slot->ctype = SDMMC_CTYPE_8BIT;
		break;
1426 1427 1428
	default:
		/* set default 1 bit mode */
		slot->ctype = SDMMC_CTYPE_1BIT;
1429 1430
	}

1431 1432
	regs = mci_readl(slot->host, UHS_REG);

J
Jaehoon Chung 已提交
1433
	/* DDR mode set */
1434
	if (ios->timing == MMC_TIMING_MMC_DDR52 ||
1435
	    ios->timing == MMC_TIMING_UHS_DDR50 ||
1436
	    ios->timing == MMC_TIMING_MMC_HS400)
1437
		regs |= ((0x1 << slot->id) << 16);
1438
	else
1439
		regs &= ~((0x1 << slot->id) << 16);
1440 1441

	mci_writel(slot->host, UHS_REG, regs);
1442
	slot->host->timing = ios->timing;
J
Jaehoon Chung 已提交
1443

1444 1445 1446 1447 1448
	/*
	 * Use mirror of ios->clock to prevent race with mmc
	 * core ios update when finding the minimum.
	 */
	slot->clock = ios->clock;
1449

1450 1451
	if (drv_data && drv_data->set_ios)
		drv_data->set_ios(slot->host, ios);
1452

1453 1454
	switch (ios->power_mode) {
	case MMC_POWER_UP:
1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
		if (!IS_ERR(mmc->supply.vmmc)) {
			ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
					ios->vdd);
			if (ret) {
				dev_err(slot->host->dev,
					"failed to enable vmmc regulator\n");
				/*return, if failed turn on vmmc*/
				return;
			}
		}
1465 1466 1467 1468 1469 1470
		set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags);
		regs = mci_readl(slot->host, PWREN);
		regs |= (1 << slot->id);
		mci_writel(slot->host, PWREN, regs);
		break;
	case MMC_POWER_ON:
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
		if (!slot->host->vqmmc_enabled) {
			if (!IS_ERR(mmc->supply.vqmmc)) {
				ret = regulator_enable(mmc->supply.vqmmc);
				if (ret < 0)
					dev_err(slot->host->dev,
						"failed to enable vqmmc\n");
				else
					slot->host->vqmmc_enabled = true;

			} else {
				/* Keep track so we don't reset again */
1482
				slot->host->vqmmc_enabled = true;
1483 1484 1485 1486 1487
			}

			/* Reset our state machine after powering on */
			dw_mci_ctrl_reset(slot->host,
					  SDMMC_CTRL_ALL_RESET_FLAGS);
1488
		}
1489 1490 1491 1492

		/* Adjust clock / bus width after power is up */
		dw_mci_setup_bus(slot, false);

1493 1494
		break;
	case MMC_POWER_OFF:
1495 1496 1497
		/* Turn clock off before power goes down */
		dw_mci_setup_bus(slot, false);

1498 1499 1500
		if (!IS_ERR(mmc->supply.vmmc))
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);

1501
		if (!IS_ERR(mmc->supply.vqmmc) && slot->host->vqmmc_enabled)
1502
			regulator_disable(mmc->supply.vqmmc);
1503
		slot->host->vqmmc_enabled = false;
1504

1505 1506 1507
		regs = mci_readl(slot->host, PWREN);
		regs &= ~(1 << slot->id);
		mci_writel(slot->host, PWREN, regs);
1508 1509 1510 1511
		break;
	default:
		break;
	}
1512 1513 1514

	if (slot->host->state == STATE_WAITING_CMD11_DONE && ios->clock != 0)
		slot->host->state = STATE_IDLE;
1515 1516
}

1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
static int dw_mci_card_busy(struct mmc_host *mmc)
{
	struct dw_mci_slot *slot = mmc_priv(mmc);
	u32 status;

	/*
	 * Check the busy bit which is low when DAT[3:0]
	 * (the data lines) are 0000
	 */
	status = mci_readl(slot->host, STATUS);

	return !!(status & SDMMC_STATUS_BUSY);
}

static int dw_mci_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct dw_mci_slot *slot = mmc_priv(mmc);
	struct dw_mci *host = slot->host;
Z
Zhangfei Gao 已提交
1535
	const struct dw_mci_drv_data *drv_data = host->drv_data;
1536 1537 1538 1539
	u32 uhs;
	u32 v18 = SDMMC_UHS_18V << slot->id;
	int ret;

Z
Zhangfei Gao 已提交
1540 1541 1542
	if (drv_data && drv_data->switch_voltage)
		return drv_data->switch_voltage(mmc, ios);

1543 1544 1545 1546 1547 1548
	/*
	 * Program the voltage.  Note that some instances of dw_mmc may use
	 * the UHS_REG for this.  For other instances (like exynos) the UHS_REG
	 * does no harm but you need to set the regulator directly.  Try both.
	 */
	uhs = mci_readl(host, UHS_REG);
1549
	if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
1550
		uhs &= ~v18;
1551
	else
1552
		uhs |= v18;
1553

1554
	if (!IS_ERR(mmc->supply.vqmmc)) {
1555
		ret = mmc_regulator_set_vqmmc(mmc, ios);
1556 1557

		if (ret) {
1558
			dev_dbg(&mmc->class_dev,
1559 1560
					 "Regulator set error %d - %s V\n",
					 ret, uhs & v18 ? "1.8" : "3.3");
1561 1562 1563 1564 1565 1566 1567 1568
			return ret;
		}
	}
	mci_writel(host, UHS_REG, uhs);

	return 0;
}

1569 1570 1571 1572
static int dw_mci_get_ro(struct mmc_host *mmc)
{
	int read_only;
	struct dw_mci_slot *slot = mmc_priv(mmc);
1573
	int gpio_ro = mmc_gpio_get_ro(mmc);
1574 1575

	/* Use platform get_ro function, else try on board write protect */
1576
	if (gpio_ro >= 0)
1577
		read_only = gpio_ro;
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
	else
		read_only =
			mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0;

	dev_dbg(&mmc->class_dev, "card is %s\n",
		read_only ? "read-only" : "read-write");

	return read_only;
}

S
Shawn Lin 已提交
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
static void dw_mci_hw_reset(struct mmc_host *mmc)
{
	struct dw_mci_slot *slot = mmc_priv(mmc);
	struct dw_mci *host = slot->host;
	int reset;

	if (host->use_dma == TRANS_MODE_IDMAC)
		dw_mci_idmac_reset(host);

	if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET |
				     SDMMC_CTRL_FIFO_RESET))
		return;

	/*
	 * According to eMMC spec, card reset procedure:
	 * tRstW >= 1us:   RST_n pulse width
	 * tRSCA >= 200us: RST_n to Command time
	 * tRSTH >= 1us:   RST_n high period
	 */
	reset = mci_readl(host, RST_N);
	reset &= ~(SDMMC_RST_HWACTIVE << slot->id);
	mci_writel(host, RST_N, reset);
	usleep_range(1, 2);
	reset |= SDMMC_RST_HWACTIVE << slot->id;
	mci_writel(host, RST_N, reset);
	usleep_range(200, 300);
}

1616
static void dw_mci_init_card(struct mmc_host *mmc, struct mmc_card *card)
1617
{
1618
	struct dw_mci_slot *slot = mmc_priv(mmc);
1619 1620
	struct dw_mci *host = slot->host;

1621 1622 1623 1624 1625 1626 1627 1628 1629
	/*
	 * Low power mode will stop the card clock when idle.  According to the
	 * description of the CLKENA register we should disable low power mode
	 * for SDIO cards if we need SDIO interrupts to work.
	 */
	if (mmc->caps & MMC_CAP_SDIO_IRQ) {
		const u32 clken_low_pwr = SDMMC_CLKEN_LOW_PWR << slot->id;
		u32 clk_en_a_old;
		u32 clk_en_a;
1630

1631 1632 1633 1634
		clk_en_a_old = mci_readl(host, CLKENA);

		if (card->type == MMC_TYPE_SDIO ||
		    card->type == MMC_TYPE_SD_COMBO) {
1635 1636 1637 1638
			if (!test_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags)) {
				pm_runtime_get_noresume(mmc->parent);
				set_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
			}
1639 1640
			clk_en_a = clk_en_a_old & ~clken_low_pwr;
		} else {
1641 1642 1643 1644
			if (test_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags)) {
				pm_runtime_put_noidle(mmc->parent);
				clear_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
			}
1645 1646 1647 1648 1649 1650 1651 1652
			clk_en_a = clk_en_a_old | clken_low_pwr;
		}

		if (clk_en_a != clk_en_a_old) {
			mci_writel(host, CLKENA, clk_en_a);
			mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
				     SDMMC_CMD_PRV_DAT_WAIT, 0);
		}
1653 1654 1655
	}
}

1656 1657 1658 1659
static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb)
{
	struct dw_mci_slot *slot = mmc_priv(mmc);
	struct dw_mci *host = slot->host;
1660
	unsigned long irqflags;
1661 1662
	u32 int_mask;

1663 1664
	spin_lock_irqsave(&host->irq_lock, irqflags);

1665 1666
	/* Enable/disable Slot Specific SDIO interrupt */
	int_mask = mci_readl(host, INTMASK);
1667 1668 1669 1670 1671
	if (enb)
		int_mask |= SDMMC_INT_SDIO(slot->sdio_id);
	else
		int_mask &= ~SDMMC_INT_SDIO(slot->sdio_id);
	mci_writel(host, INTMASK, int_mask);
1672 1673

	spin_unlock_irqrestore(&host->irq_lock, irqflags);
1674 1675
}

1676 1677 1678 1679 1680
static int dw_mci_execute_tuning(struct mmc_host *mmc, u32 opcode)
{
	struct dw_mci_slot *slot = mmc_priv(mmc);
	struct dw_mci *host = slot->host;
	const struct dw_mci_drv_data *drv_data = host->drv_data;
S
Shawn Lin 已提交
1681
	int err = -EINVAL;
1682 1683

	if (drv_data && drv_data->execute_tuning)
1684
		err = drv_data->execute_tuning(slot, opcode);
1685 1686 1687
	return err;
}

S
Shawn Lin 已提交
1688 1689
static int dw_mci_prepare_hs400_tuning(struct mmc_host *mmc,
				       struct mmc_ios *ios)
1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
{
	struct dw_mci_slot *slot = mmc_priv(mmc);
	struct dw_mci *host = slot->host;
	const struct dw_mci_drv_data *drv_data = host->drv_data;

	if (drv_data && drv_data->prepare_hs400_tuning)
		return drv_data->prepare_hs400_tuning(host, ios);

	return 0;
}

1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765
static bool dw_mci_reset(struct dw_mci *host)
{
	u32 flags = SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET;
	bool ret = false;

	/*
	 * Resetting generates a block interrupt, hence setting
	 * the scatter-gather pointer to NULL.
	 */
	if (host->sg) {
		sg_miter_stop(&host->sg_miter);
		host->sg = NULL;
	}

	if (host->use_dma)
		flags |= SDMMC_CTRL_DMA_RESET;

	if (dw_mci_ctrl_reset(host, flags)) {
		/*
		 * In all cases we clear the RAWINTS register to clear any
		 * interrupts.
		 */
		mci_writel(host, RINTSTS, 0xFFFFFFFF);

		/* if using dma we wait for dma_req to clear */
		if (host->use_dma) {
			u32 status;

			if (readl_poll_timeout_atomic(host->regs + SDMMC_STATUS,
						      status,
						      !(status & SDMMC_STATUS_DMA_REQ),
						      1, 500 * USEC_PER_MSEC)) {
				dev_err(host->dev,
					"%s: Timeout waiting for dma_req to clear during reset\n",
					__func__);
				goto ciu_out;
			}

			/* when using DMA next we reset the fifo again */
			if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_FIFO_RESET))
				goto ciu_out;
		}
	} else {
		/* if the controller reset bit did clear, then set clock regs */
		if (!(mci_readl(host, CTRL) & SDMMC_CTRL_RESET)) {
			dev_err(host->dev,
				"%s: fifo/dma reset bits didn't clear but ciu was reset, doing clock update\n",
				__func__);
			goto ciu_out;
		}
	}

	if (host->use_dma == TRANS_MODE_IDMAC)
		/* It is also recommended that we reset and reprogram idmac */
		dw_mci_idmac_reset(host);

	ret = true;

ciu_out:
	/* After a CTRL reset we need to have CIU set clock registers  */
	mci_send_cmd(host->cur_slot, SDMMC_CMD_UPD_CLK, 0);

	return ret;
}

1766
static const struct mmc_host_ops dw_mci_ops = {
1767
	.request		= dw_mci_request,
1768 1769
	.pre_req		= dw_mci_pre_req,
	.post_req		= dw_mci_post_req,
1770 1771 1772
	.set_ios		= dw_mci_set_ios,
	.get_ro			= dw_mci_get_ro,
	.get_cd			= dw_mci_get_cd,
S
Shawn Lin 已提交
1773
	.hw_reset               = dw_mci_hw_reset,
1774
	.enable_sdio_irq	= dw_mci_enable_sdio_irq,
1775
	.execute_tuning		= dw_mci_execute_tuning,
1776 1777
	.card_busy		= dw_mci_card_busy,
	.start_signal_voltage_switch = dw_mci_switch_voltage,
1778
	.init_card		= dw_mci_init_card,
1779
	.prepare_hs400_tuning	= dw_mci_prepare_hs400_tuning,
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
};

static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq)
	__releases(&host->lock)
	__acquires(&host->lock)
{
	struct dw_mci_slot *slot;
	struct mmc_host	*prev_mmc = host->cur_slot->mmc;

	WARN_ON(host->cmd || host->data);

	host->cur_slot->mrq = NULL;
	host->mrq = NULL;
	if (!list_empty(&host->queue)) {
		slot = list_entry(host->queue.next,
				  struct dw_mci_slot, queue_node);
		list_del(&slot->queue_node);
1797
		dev_vdbg(host->dev, "list not empty: %s is next\n",
1798 1799 1800 1801
			 mmc_hostname(slot->mmc));
		host->state = STATE_SENDING_CMD;
		dw_mci_start_request(host, slot);
	} else {
1802
		dev_vdbg(host->dev, "list empty\n");
1803 1804 1805 1806 1807

		if (host->state == STATE_SENDING_CMD11)
			host->state = STATE_WAITING_CMD11_DONE;
		else
			host->state = STATE_IDLE;
1808 1809 1810 1811 1812 1813 1814
	}

	spin_unlock(&host->lock);
	mmc_request_done(prev_mmc, mrq);
	spin_lock(&host->lock);
}

1815
static int dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd)
1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
{
	u32 status = host->cmd_status;

	host->cmd_status = 0;

	/* Read the response from the card (up to 16 bytes) */
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			cmd->resp[3] = mci_readl(host, RESP0);
			cmd->resp[2] = mci_readl(host, RESP1);
			cmd->resp[1] = mci_readl(host, RESP2);
			cmd->resp[0] = mci_readl(host, RESP3);
		} else {
			cmd->resp[0] = mci_readl(host, RESP0);
			cmd->resp[1] = 0;
			cmd->resp[2] = 0;
			cmd->resp[3] = 0;
		}
	}

	if (status & SDMMC_INT_RTO)
		cmd->error = -ETIMEDOUT;
	else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC))
		cmd->error = -EILSEQ;
	else if (status & SDMMC_INT_RESP_ERR)
		cmd->error = -EIO;
	else
		cmd->error = 0;

1845 1846 1847 1848 1849
	return cmd->error;
}

static int dw_mci_data_complete(struct dw_mci *host, struct mmc_data *data)
{
1850
	u32 status = host->data_status;
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868

	if (status & DW_MCI_DATA_ERROR_FLAGS) {
		if (status & SDMMC_INT_DRTO) {
			data->error = -ETIMEDOUT;
		} else if (status & SDMMC_INT_DCRC) {
			data->error = -EILSEQ;
		} else if (status & SDMMC_INT_EBE) {
			if (host->dir_status ==
				DW_MCI_SEND_STATUS) {
				/*
				 * No data CRC status was returned.
				 * The number of bytes transferred
				 * will be exaggerated in PIO mode.
				 */
				data->bytes_xfered = 0;
				data->error = -ETIMEDOUT;
			} else if (host->dir_status ==
					DW_MCI_RECV_STATUS) {
1869
				data->error = -EILSEQ;
1870 1871 1872
			}
		} else {
			/* SDMMC_INT_SBE is included */
1873
			data->error = -EILSEQ;
1874 1875
		}

1876
		dev_dbg(host->dev, "data error, status 0x%08x\n", status);
1877 1878 1879

		/*
		 * After an error, there may be data lingering
1880
		 * in the FIFO
1881
		 */
1882
		dw_mci_reset(host);
1883 1884 1885 1886 1887 1888
	} else {
		data->bytes_xfered = data->blocks * data->blksz;
		data->error = 0;
	}

	return data->error;
1889 1890
}

1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
static void dw_mci_set_drto(struct dw_mci *host)
{
	unsigned int drto_clks;
	unsigned int drto_ms;

	drto_clks = mci_readl(host, TMOUT) >> 8;
	drto_ms = DIV_ROUND_UP(drto_clks, host->bus_hz / 1000);

	/* add a bit spare time */
	drto_ms += 10;

	mod_timer(&host->dto_timer, jiffies + msecs_to_jiffies(drto_ms));
}

1905 1906 1907 1908 1909
static void dw_mci_tasklet_func(unsigned long priv)
{
	struct dw_mci *host = (struct dw_mci *)priv;
	struct mmc_data	*data;
	struct mmc_command *cmd;
1910
	struct mmc_request *mrq;
1911 1912
	enum dw_mci_state state;
	enum dw_mci_state prev_state;
1913
	unsigned int err;
1914 1915 1916 1917 1918

	spin_lock(&host->lock);

	state = host->state;
	data = host->data;
1919
	mrq = host->mrq;
1920 1921 1922 1923 1924 1925

	do {
		prev_state = state;

		switch (state) {
		case STATE_IDLE:
1926
		case STATE_WAITING_CMD11_DONE:
1927 1928
			break;

1929
		case STATE_SENDING_CMD11:
1930 1931 1932 1933 1934 1935 1936 1937
		case STATE_SENDING_CMD:
			if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
						&host->pending_events))
				break;

			cmd = host->cmd;
			host->cmd = NULL;
			set_bit(EVENT_CMD_COMPLETE, &host->completed_events);
1938 1939
			err = dw_mci_command_complete(host, cmd);
			if (cmd == mrq->sbc && !err) {
1940 1941
				prev_state = state = STATE_SENDING_CMD;
				__dw_mci_start_request(host, host->cur_slot,
1942
						       mrq->cmd);
1943 1944 1945
				goto unlock;
			}

1946
			if (cmd->data && err) {
1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973
				/*
				 * During UHS tuning sequence, sending the stop
				 * command after the response CRC error would
				 * throw the system into a confused state
				 * causing all future tuning phases to report
				 * failure.
				 *
				 * In such case controller will move into a data
				 * transfer state after a response error or
				 * response CRC error. Let's let that finish
				 * before trying to send a stop, so we'll go to
				 * STATE_SENDING_DATA.
				 *
				 * Although letting the data transfer take place
				 * will waste a bit of time (we already know
				 * the command was bad), it can't cause any
				 * errors since it's possible it would have
				 * taken place anyway if this tasklet got
				 * delayed. Allowing the transfer to take place
				 * avoids races and keeps things simple.
				 */
				if ((err != -ETIMEDOUT) &&
				    (cmd->opcode == MMC_SEND_TUNING_BLOCK)) {
					state = STATE_SENDING_DATA;
					continue;
				}

1974
				dw_mci_stop_dma(host);
1975 1976 1977
				send_stop_abort(host, data);
				state = STATE_SENDING_STOP;
				break;
1978 1979
			}

1980 1981
			if (!cmd->data || err) {
				dw_mci_request_end(host, mrq);
1982 1983 1984 1985 1986 1987 1988
				goto unlock;
			}

			prev_state = state = STATE_SENDING_DATA;
			/* fall through */

		case STATE_SENDING_DATA:
1989 1990 1991 1992 1993 1994 1995 1996
			/*
			 * We could get a data error and never a transfer
			 * complete so we'd better check for it here.
			 *
			 * Note that we don't really care if we also got a
			 * transfer complete; stopping the DMA and sending an
			 * abort won't hurt.
			 */
1997 1998 1999
			if (test_and_clear_bit(EVENT_DATA_ERROR,
					       &host->pending_events)) {
				dw_mci_stop_dma(host);
2000
				if (!(host->data_status & (SDMMC_INT_DRTO |
2001 2002
							   SDMMC_INT_EBE)))
					send_stop_abort(host, data);
2003 2004 2005 2006 2007
				state = STATE_DATA_ERROR;
				break;
			}

			if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
2008 2009 2010 2011 2012
						&host->pending_events)) {
				/*
				 * If all data-related interrupts don't come
				 * within the given time in reading data state.
				 */
2013
				if (host->dir_status == DW_MCI_RECV_STATUS)
2014
					dw_mci_set_drto(host);
2015
				break;
2016
			}
2017 2018

			set_bit(EVENT_XFER_COMPLETE, &host->completed_events);
2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035

			/*
			 * Handle an EVENT_DATA_ERROR that might have shown up
			 * before the transfer completed.  This might not have
			 * been caught by the check above because the interrupt
			 * could have gone off between the previous check and
			 * the check for transfer complete.
			 *
			 * Technically this ought not be needed assuming we
			 * get a DATA_COMPLETE eventually (we'll notice the
			 * error and end the request), but it shouldn't hurt.
			 *
			 * This has the advantage of sending the stop command.
			 */
			if (test_and_clear_bit(EVENT_DATA_ERROR,
					       &host->pending_events)) {
				dw_mci_stop_dma(host);
2036
				if (!(host->data_status & (SDMMC_INT_DRTO |
2037 2038
							   SDMMC_INT_EBE)))
					send_stop_abort(host, data);
2039 2040 2041
				state = STATE_DATA_ERROR;
				break;
			}
2042
			prev_state = state = STATE_DATA_BUSY;
2043

2044 2045 2046 2047
			/* fall through */

		case STATE_DATA_BUSY:
			if (!test_and_clear_bit(EVENT_DATA_COMPLETE,
2048 2049 2050 2051 2052 2053
						&host->pending_events)) {
				/*
				 * If data error interrupt comes but data over
				 * interrupt doesn't come within the given time.
				 * in reading data state.
				 */
2054
				if (host->dir_status == DW_MCI_RECV_STATUS)
2055
					dw_mci_set_drto(host);
2056
				break;
2057
			}
2058 2059 2060

			host->data = NULL;
			set_bit(EVENT_DATA_COMPLETE, &host->completed_events);
2061 2062 2063 2064
			err = dw_mci_data_complete(host, data);

			if (!err) {
				if (!data->stop || mrq->sbc) {
2065
					if (mrq->sbc && data->stop)
2066 2067 2068
						data->stop->error = 0;
					dw_mci_request_end(host, mrq);
					goto unlock;
2069 2070
				}

2071 2072 2073
				/* stop command for open-ended transfer*/
				if (data->stop)
					send_stop_abort(host, data);
2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
			} else {
				/*
				 * If we don't have a command complete now we'll
				 * never get one since we just reset everything;
				 * better end the request.
				 *
				 * If we do have a command complete we'll fall
				 * through to the SENDING_STOP command and
				 * everything will be peachy keen.
				 */
				if (!test_bit(EVENT_CMD_COMPLETE,
					      &host->pending_events)) {
					host->cmd = NULL;
					dw_mci_request_end(host, mrq);
					goto unlock;
				}
2090 2091
			}

2092 2093 2094 2095
			/*
			 * If err has non-zero,
			 * stop-abort command has been already issued.
			 */
2096
			prev_state = state = STATE_SENDING_STOP;
2097

2098 2099 2100 2101 2102 2103 2104
			/* fall through */

		case STATE_SENDING_STOP:
			if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
						&host->pending_events))
				break;

2105
			/* CMD error in data command */
2106
			if (mrq->cmd->error && mrq->data)
2107
				dw_mci_reset(host);
2108

2109
			host->cmd = NULL;
2110
			host->data = NULL;
2111

2112
			if (!mrq->sbc && mrq->stop)
2113
				dw_mci_command_complete(host, mrq->stop);
2114 2115 2116
			else
				host->cmd_status = 0;

2117
			dw_mci_request_end(host, mrq);
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
			goto unlock;

		case STATE_DATA_ERROR:
			if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
						&host->pending_events))
				break;

			state = STATE_DATA_BUSY;
			break;
		}
	} while (state != prev_state);

	host->state = state;
unlock:
	spin_unlock(&host->lock);

}

2136 2137
/* push final bytes to part_buf, only use during push */
static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt)
2138
{
2139 2140 2141
	memcpy((void *)&host->part_buf, buf, cnt);
	host->part_buf_count = cnt;
}
2142

2143 2144 2145 2146 2147 2148 2149 2150
/* append bytes to part_buf, only use during push */
static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt)
{
	cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count);
	memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt);
	host->part_buf_count += cnt;
	return cnt;
}
2151

2152 2153 2154
/* pull first bytes from part_buf, only use during pull */
static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt)
{
S
Shawn Lin 已提交
2155
	cnt = min_t(int, cnt, host->part_buf_count);
2156 2157 2158 2159 2160
	if (cnt) {
		memcpy(buf, (void *)&host->part_buf + host->part_buf_start,
		       cnt);
		host->part_buf_count -= cnt;
		host->part_buf_start += cnt;
2161
	}
2162
	return cnt;
2163 2164
}

2165 2166
/* pull final bytes from the part_buf, assuming it's just been filled */
static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt)
2167
{
2168 2169 2170 2171
	memcpy(buf, &host->part_buf, cnt);
	host->part_buf_start = cnt;
	host->part_buf_count = (1 << host->data_shift) - cnt;
}
2172

2173 2174
static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt)
{
2175 2176 2177
	struct mmc_data *data = host->data;
	int init_cnt = cnt;

2178 2179 2180
	/* try and push anything in the part_buf */
	if (unlikely(host->part_buf_count)) {
		int len = dw_mci_push_part_bytes(host, buf, cnt);
S
Shawn Lin 已提交
2181

2182 2183
		buf += len;
		cnt -= len;
2184
		if (host->part_buf_count == 2) {
2185
			mci_fifo_writew(host->fifo_reg, host->part_buf16);
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
			host->part_buf_count = 0;
		}
	}
#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
	if (unlikely((unsigned long)buf & 0x1)) {
		while (cnt >= 2) {
			u16 aligned_buf[64];
			int len = min(cnt & -2, (int)sizeof(aligned_buf));
			int items = len >> 1;
			int i;
			/* memcpy from input buffer into aligned buffer */
			memcpy(aligned_buf, buf, len);
			buf += len;
			cnt -= len;
			/* push data from aligned buffer into fifo */
			for (i = 0; i < items; ++i)
2202
				mci_fifo_writew(host->fifo_reg, aligned_buf[i]);
2203 2204 2205 2206 2207
		}
	} else
#endif
	{
		u16 *pdata = buf;
S
Shawn Lin 已提交
2208

2209
		for (; cnt >= 2; cnt -= 2)
2210
			mci_fifo_writew(host->fifo_reg, *pdata++);
2211 2212 2213 2214 2215
		buf = pdata;
	}
	/* put anything remaining in the part_buf */
	if (cnt) {
		dw_mci_set_part_bytes(host, buf, cnt);
2216 2217 2218
		 /* Push data if we have reached the expected data length */
		if ((data->bytes_xfered + init_cnt) ==
		    (data->blksz * data->blocks))
2219
			mci_fifo_writew(host->fifo_reg, host->part_buf16);
2220 2221
	}
}
2222

2223 2224 2225 2226 2227 2228 2229 2230 2231 2232
static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt)
{
#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
	if (unlikely((unsigned long)buf & 0x1)) {
		while (cnt >= 2) {
			/* pull data from fifo into aligned buffer */
			u16 aligned_buf[64];
			int len = min(cnt & -2, (int)sizeof(aligned_buf));
			int items = len >> 1;
			int i;
S
Shawn Lin 已提交
2233

2234
			for (i = 0; i < items; ++i)
2235
				aligned_buf[i] = mci_fifo_readw(host->fifo_reg);
2236 2237 2238 2239 2240 2241 2242 2243 2244
			/* memcpy from aligned buffer into output buffer */
			memcpy(buf, aligned_buf, len);
			buf += len;
			cnt -= len;
		}
	} else
#endif
	{
		u16 *pdata = buf;
S
Shawn Lin 已提交
2245

2246
		for (; cnt >= 2; cnt -= 2)
2247
			*pdata++ = mci_fifo_readw(host->fifo_reg);
2248 2249 2250
		buf = pdata;
	}
	if (cnt) {
2251
		host->part_buf16 = mci_fifo_readw(host->fifo_reg);
2252
		dw_mci_pull_final_bytes(host, buf, cnt);
2253 2254 2255 2256 2257
	}
}

static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt)
{
2258 2259 2260
	struct mmc_data *data = host->data;
	int init_cnt = cnt;

2261 2262 2263
	/* try and push anything in the part_buf */
	if (unlikely(host->part_buf_count)) {
		int len = dw_mci_push_part_bytes(host, buf, cnt);
S
Shawn Lin 已提交
2264

2265 2266
		buf += len;
		cnt -= len;
2267
		if (host->part_buf_count == 4) {
2268
			mci_fifo_writel(host->fifo_reg,	host->part_buf32);
2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284
			host->part_buf_count = 0;
		}
	}
#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
	if (unlikely((unsigned long)buf & 0x3)) {
		while (cnt >= 4) {
			u32 aligned_buf[32];
			int len = min(cnt & -4, (int)sizeof(aligned_buf));
			int items = len >> 2;
			int i;
			/* memcpy from input buffer into aligned buffer */
			memcpy(aligned_buf, buf, len);
			buf += len;
			cnt -= len;
			/* push data from aligned buffer into fifo */
			for (i = 0; i < items; ++i)
2285
				mci_fifo_writel(host->fifo_reg,	aligned_buf[i]);
2286 2287 2288 2289 2290
		}
	} else
#endif
	{
		u32 *pdata = buf;
S
Shawn Lin 已提交
2291

2292
		for (; cnt >= 4; cnt -= 4)
2293
			mci_fifo_writel(host->fifo_reg, *pdata++);
2294 2295 2296 2297 2298
		buf = pdata;
	}
	/* put anything remaining in the part_buf */
	if (cnt) {
		dw_mci_set_part_bytes(host, buf, cnt);
2299 2300 2301
		 /* Push data if we have reached the expected data length */
		if ((data->bytes_xfered + init_cnt) ==
		    (data->blksz * data->blocks))
2302
			mci_fifo_writel(host->fifo_reg, host->part_buf32);
2303 2304 2305 2306 2307
	}
}

static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt)
{
2308 2309 2310 2311 2312 2313 2314 2315
#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
	if (unlikely((unsigned long)buf & 0x3)) {
		while (cnt >= 4) {
			/* pull data from fifo into aligned buffer */
			u32 aligned_buf[32];
			int len = min(cnt & -4, (int)sizeof(aligned_buf));
			int items = len >> 2;
			int i;
S
Shawn Lin 已提交
2316

2317
			for (i = 0; i < items; ++i)
2318
				aligned_buf[i] = mci_fifo_readl(host->fifo_reg);
2319 2320 2321 2322 2323 2324 2325 2326 2327
			/* memcpy from aligned buffer into output buffer */
			memcpy(buf, aligned_buf, len);
			buf += len;
			cnt -= len;
		}
	} else
#endif
	{
		u32 *pdata = buf;
S
Shawn Lin 已提交
2328

2329
		for (; cnt >= 4; cnt -= 4)
2330
			*pdata++ = mci_fifo_readl(host->fifo_reg);
2331 2332 2333
		buf = pdata;
	}
	if (cnt) {
2334
		host->part_buf32 = mci_fifo_readl(host->fifo_reg);
2335
		dw_mci_pull_final_bytes(host, buf, cnt);
2336 2337 2338 2339 2340
	}
}

static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt)
{
2341 2342 2343
	struct mmc_data *data = host->data;
	int init_cnt = cnt;

2344 2345 2346
	/* try and push anything in the part_buf */
	if (unlikely(host->part_buf_count)) {
		int len = dw_mci_push_part_bytes(host, buf, cnt);
S
Shawn Lin 已提交
2347

2348 2349
		buf += len;
		cnt -= len;
2350

2351
		if (host->part_buf_count == 8) {
2352
			mci_fifo_writeq(host->fifo_reg,	host->part_buf);
2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368
			host->part_buf_count = 0;
		}
	}
#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
	if (unlikely((unsigned long)buf & 0x7)) {
		while (cnt >= 8) {
			u64 aligned_buf[16];
			int len = min(cnt & -8, (int)sizeof(aligned_buf));
			int items = len >> 3;
			int i;
			/* memcpy from input buffer into aligned buffer */
			memcpy(aligned_buf, buf, len);
			buf += len;
			cnt -= len;
			/* push data from aligned buffer into fifo */
			for (i = 0; i < items; ++i)
2369
				mci_fifo_writeq(host->fifo_reg,	aligned_buf[i]);
2370 2371 2372 2373 2374
		}
	} else
#endif
	{
		u64 *pdata = buf;
S
Shawn Lin 已提交
2375

2376
		for (; cnt >= 8; cnt -= 8)
2377
			mci_fifo_writeq(host->fifo_reg, *pdata++);
2378 2379 2380 2381 2382
		buf = pdata;
	}
	/* put anything remaining in the part_buf */
	if (cnt) {
		dw_mci_set_part_bytes(host, buf, cnt);
2383 2384 2385
		/* Push data if we have reached the expected data length */
		if ((data->bytes_xfered + init_cnt) ==
		    (data->blksz * data->blocks))
2386
			mci_fifo_writeq(host->fifo_reg, host->part_buf);
2387 2388 2389 2390 2391
	}
}

static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt)
{
2392 2393 2394 2395 2396 2397 2398 2399
#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
	if (unlikely((unsigned long)buf & 0x7)) {
		while (cnt >= 8) {
			/* pull data from fifo into aligned buffer */
			u64 aligned_buf[16];
			int len = min(cnt & -8, (int)sizeof(aligned_buf));
			int items = len >> 3;
			int i;
S
Shawn Lin 已提交
2400

2401
			for (i = 0; i < items; ++i)
2402 2403
				aligned_buf[i] = mci_fifo_readq(host->fifo_reg);

2404 2405 2406 2407 2408 2409 2410 2411 2412
			/* memcpy from aligned buffer into output buffer */
			memcpy(buf, aligned_buf, len);
			buf += len;
			cnt -= len;
		}
	} else
#endif
	{
		u64 *pdata = buf;
S
Shawn Lin 已提交
2413

2414
		for (; cnt >= 8; cnt -= 8)
2415
			*pdata++ = mci_fifo_readq(host->fifo_reg);
2416 2417 2418
		buf = pdata;
	}
	if (cnt) {
2419
		host->part_buf = mci_fifo_readq(host->fifo_reg);
2420 2421 2422
		dw_mci_pull_final_bytes(host, buf, cnt);
	}
}
2423

2424 2425 2426
static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt)
{
	int len;
2427

2428 2429 2430 2431 2432 2433 2434 2435 2436
	/* get remaining partial bytes */
	len = dw_mci_pull_part_bytes(host, buf, cnt);
	if (unlikely(len == cnt))
		return;
	buf += len;
	cnt -= len;

	/* get the rest of the data */
	host->pull_data(host, buf, cnt);
2437 2438
}

2439
static void dw_mci_read_data_pio(struct dw_mci *host, bool dto)
2440
{
2441 2442 2443
	struct sg_mapping_iter *sg_miter = &host->sg_miter;
	void *buf;
	unsigned int offset;
2444 2445 2446
	struct mmc_data	*data = host->data;
	int shift = host->data_shift;
	u32 status;
2447
	unsigned int len;
2448
	unsigned int remain, fcnt;
2449 2450

	do {
2451 2452 2453
		if (!sg_miter_next(sg_miter))
			goto done;

2454
		host->sg = sg_miter->piter.sg;
2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
		buf = sg_miter->addr;
		remain = sg_miter->length;
		offset = 0;

		do {
			fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS))
					<< shift) + host->part_buf_count;
			len = min(remain, fcnt);
			if (!len)
				break;
2465
			dw_mci_pull_data(host, (void *)(buf + offset), len);
2466
			data->bytes_xfered += len;
2467
			offset += len;
2468 2469
			remain -= len;
		} while (remain);
2470

2471
		sg_miter->consumed = offset;
2472 2473
		status = mci_readl(host, MINTSTS);
		mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
2474 2475 2476
	/* if the RXDR is ready read again */
	} while ((status & SDMMC_INT_RXDR) ||
		 (dto && SDMMC_GET_FCNT(mci_readl(host, STATUS))));
2477 2478 2479 2480 2481 2482 2483

	if (!remain) {
		if (!sg_miter_next(sg_miter))
			goto done;
		sg_miter->consumed = 0;
	}
	sg_miter_stop(sg_miter);
2484 2485 2486
	return;

done:
2487 2488
	sg_miter_stop(sg_miter);
	host->sg = NULL;
S
Shawn Lin 已提交
2489
	smp_wmb(); /* drain writebuffer */
2490 2491 2492 2493 2494
	set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
}

static void dw_mci_write_data_pio(struct dw_mci *host)
{
2495 2496 2497
	struct sg_mapping_iter *sg_miter = &host->sg_miter;
	void *buf;
	unsigned int offset;
2498 2499 2500
	struct mmc_data	*data = host->data;
	int shift = host->data_shift;
	u32 status;
2501
	unsigned int len;
2502 2503
	unsigned int fifo_depth = host->fifo_depth;
	unsigned int remain, fcnt;
2504 2505

	do {
2506 2507 2508
		if (!sg_miter_next(sg_miter))
			goto done;

2509
		host->sg = sg_miter->piter.sg;
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
		buf = sg_miter->addr;
		remain = sg_miter->length;
		offset = 0;

		do {
			fcnt = ((fifo_depth -
				 SDMMC_GET_FCNT(mci_readl(host, STATUS)))
					<< shift) - host->part_buf_count;
			len = min(remain, fcnt);
			if (!len)
				break;
2521
			host->push_data(host, (void *)(buf + offset), len);
2522
			data->bytes_xfered += len;
2523
			offset += len;
2524 2525
			remain -= len;
		} while (remain);
2526

2527
		sg_miter->consumed = offset;
2528 2529 2530
		status = mci_readl(host, MINTSTS);
		mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
	} while (status & SDMMC_INT_TXDR); /* if TXDR write again */
2531 2532 2533 2534 2535 2536 2537

	if (!remain) {
		if (!sg_miter_next(sg_miter))
			goto done;
		sg_miter->consumed = 0;
	}
	sg_miter_stop(sg_miter);
2538 2539 2540
	return;

done:
2541 2542
	sg_miter_stop(sg_miter);
	host->sg = NULL;
S
Shawn Lin 已提交
2543
	smp_wmb(); /* drain writebuffer */
2544 2545 2546 2547 2548 2549 2550 2551
	set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
}

static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status)
{
	if (!host->cmd_status)
		host->cmd_status = status;

S
Shawn Lin 已提交
2552
	smp_wmb(); /* drain writebuffer */
2553 2554 2555 2556 2557

	set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
	tasklet_schedule(&host->tasklet);
}

2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
static void dw_mci_handle_cd(struct dw_mci *host)
{
	int i;

	for (i = 0; i < host->num_slots; i++) {
		struct dw_mci_slot *slot = host->slot[i];

		if (!slot)
			continue;

		if (slot->mmc->ops->card_event)
			slot->mmc->ops->card_event(slot->mmc);
		mmc_detect_change(slot->mmc,
			msecs_to_jiffies(host->pdata->detect_delay_ms));
	}
}

2575 2576 2577
static irqreturn_t dw_mci_interrupt(int irq, void *dev_id)
{
	struct dw_mci *host = dev_id;
2578
	u32 pending;
2579
	int i;
2580

2581 2582
	pending = mci_readl(host, MINTSTS); /* read-only mask reg */

2583
	if (pending) {
2584 2585 2586
		/* Check volt switch first, since it can look like an error */
		if ((host->state == STATE_SENDING_CMD11) &&
		    (pending & SDMMC_INT_VOLT_SWITCH)) {
2587
			unsigned long irqflags;
2588

2589 2590
			mci_writel(host, RINTSTS, SDMMC_INT_VOLT_SWITCH);
			pending &= ~SDMMC_INT_VOLT_SWITCH;
2591 2592 2593 2594 2595 2596

			/*
			 * Hold the lock; we know cmd11_timer can't be kicked
			 * off after the lock is released, so safe to delete.
			 */
			spin_lock_irqsave(&host->irq_lock, irqflags);
2597
			dw_mci_cmd_interrupt(host, pending);
2598 2599 2600
			spin_unlock_irqrestore(&host->irq_lock, irqflags);

			del_timer(&host->cmd11_timer);
2601 2602
		}

2603 2604
		if (pending & DW_MCI_CMD_ERROR_FLAGS) {
			mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS);
2605
			host->cmd_status = pending;
S
Shawn Lin 已提交
2606
			smp_wmb(); /* drain writebuffer */
2607 2608 2609 2610 2611 2612
			set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
		}

		if (pending & DW_MCI_DATA_ERROR_FLAGS) {
			/* if there is an error report DATA_ERROR */
			mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS);
2613
			host->data_status = pending;
S
Shawn Lin 已提交
2614
			smp_wmb(); /* drain writebuffer */
2615
			set_bit(EVENT_DATA_ERROR, &host->pending_events);
2616
			tasklet_schedule(&host->tasklet);
2617 2618 2619
		}

		if (pending & SDMMC_INT_DATA_OVER) {
2620
			del_timer(&host->dto_timer);
2621

2622 2623
			mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER);
			if (!host->data_status)
2624
				host->data_status = pending;
S
Shawn Lin 已提交
2625
			smp_wmb(); /* drain writebuffer */
2626 2627
			if (host->dir_status == DW_MCI_RECV_STATUS) {
				if (host->sg != NULL)
2628
					dw_mci_read_data_pio(host, true);
2629 2630 2631 2632 2633 2634 2635
			}
			set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
			tasklet_schedule(&host->tasklet);
		}

		if (pending & SDMMC_INT_RXDR) {
			mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
2636
			if (host->dir_status == DW_MCI_RECV_STATUS && host->sg)
2637
				dw_mci_read_data_pio(host, false);
2638 2639 2640 2641
		}

		if (pending & SDMMC_INT_TXDR) {
			mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
2642
			if (host->dir_status == DW_MCI_SEND_STATUS && host->sg)
2643 2644 2645 2646 2647
				dw_mci_write_data_pio(host);
		}

		if (pending & SDMMC_INT_CMD_DONE) {
			mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE);
2648
			dw_mci_cmd_interrupt(host, pending);
2649 2650 2651 2652
		}

		if (pending & SDMMC_INT_CD) {
			mci_writel(host, RINTSTS, SDMMC_INT_CD);
2653
			dw_mci_handle_cd(host);
2654 2655
		}

2656 2657 2658
		/* Handle SDIO Interrupts */
		for (i = 0; i < host->num_slots; i++) {
			struct dw_mci_slot *slot = host->slot[i];
2659 2660 2661 2662

			if (!slot)
				continue;

2663 2664 2665
			if (pending & SDMMC_INT_SDIO(slot->sdio_id)) {
				mci_writel(host, RINTSTS,
					   SDMMC_INT_SDIO(slot->sdio_id));
2666 2667 2668 2669
				mmc_signal_sdio_irq(slot->mmc);
			}
		}

2670
	}
2671

2672 2673 2674 2675
	if (host->use_dma != TRANS_MODE_IDMAC)
		return IRQ_HANDLED;

	/* Handle IDMA interrupts */
2676 2677 2678 2679 2680 2681
	if (host->dma_64bit_address == 1) {
		pending = mci_readl(host, IDSTS64);
		if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
			mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_TI |
							SDMMC_IDMAC_INT_RI);
			mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_NI);
2682 2683
			if (!test_bit(EVENT_DATA_ERROR, &host->pending_events))
				host->dma_ops->complete((void *)host);
2684 2685 2686 2687 2688 2689 2690
		}
	} else {
		pending = mci_readl(host, IDSTS);
		if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
			mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI |
							SDMMC_IDMAC_INT_RI);
			mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI);
2691 2692
			if (!test_bit(EVENT_DATA_ERROR, &host->pending_events))
				host->dma_ops->complete((void *)host);
2693
		}
2694 2695 2696 2697 2698
	}

	return IRQ_HANDLED;
}

2699
static int dw_mci_init_slot(struct dw_mci *host, unsigned int id)
2700 2701 2702
{
	struct mmc_host *mmc;
	struct dw_mci_slot *slot;
2703
	const struct dw_mci_drv_data *drv_data = host->drv_data;
2704
	int ctrl_id, ret;
2705
	u32 freq[2];
2706

2707
	mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), host->dev);
2708 2709 2710 2711 2712
	if (!mmc)
		return -ENOMEM;

	slot = mmc_priv(mmc);
	slot->id = id;
2713
	slot->sdio_id = host->sdio_id0 + id;
2714 2715
	slot->mmc = mmc;
	slot->host = host;
2716
	host->slot[id] = slot;
2717 2718

	mmc->ops = &dw_mci_ops;
2719 2720 2721 2722 2723
	if (of_property_read_u32_array(host->dev->of_node,
				       "clock-freq-min-max", freq, 2)) {
		mmc->f_min = DW_MCI_FREQ_MIN;
		mmc->f_max = DW_MCI_FREQ_MAX;
	} else {
2724 2725
		dev_info(host->dev,
			"'clock-freq-min-max' property was deprecated.\n");
2726 2727 2728
		mmc->f_min = freq[0];
		mmc->f_max = freq[1];
	}
2729

2730 2731 2732
	/*if there are external regulators, get them*/
	ret = mmc_regulator_get_supply(mmc);
	if (ret == -EPROBE_DEFER)
2733
		goto err_host_allocated;
2734 2735 2736

	if (!mmc->ocr_avail)
		mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
2737

2738 2739 2740
	if (host->pdata->caps)
		mmc->caps = host->pdata->caps;

2741 2742 2743 2744 2745 2746
	/*
	 * Support MMC_CAP_ERASE by default.
	 * It needs to use trim/discard/erase commands.
	 */
	mmc->caps |= MMC_CAP_ERASE;

2747 2748 2749
	if (host->pdata->pm_caps)
		mmc->pm_caps = host->pdata->pm_caps;

2750 2751 2752 2753 2754 2755 2756
	if (host->dev->of_node) {
		ctrl_id = of_alias_get_id(host->dev->of_node, "mshc");
		if (ctrl_id < 0)
			ctrl_id = 0;
	} else {
		ctrl_id = to_platform_device(host->dev)->id;
	}
2757 2758
	if (drv_data && drv_data->caps)
		mmc->caps |= drv_data->caps[ctrl_id];
2759

2760 2761 2762
	if (host->pdata->caps2)
		mmc->caps2 = host->pdata->caps2;

2763 2764 2765
	ret = mmc_of_parse(mmc);
	if (ret)
		goto err_host_allocated;
2766

2767
	/* Useful defaults if platform data is unset. */
2768
	if (host->use_dma == TRANS_MODE_IDMAC) {
2769
		mmc->max_segs = host->ring_size;
2770
		mmc->max_blk_size = 65535;
2771 2772 2773
		mmc->max_seg_size = 0x1000;
		mmc->max_req_size = mmc->max_seg_size * host->ring_size;
		mmc->max_blk_count = mmc->max_req_size / 512;
2774 2775
	} else if (host->use_dma == TRANS_MODE_EDMAC) {
		mmc->max_segs = 64;
2776
		mmc->max_blk_size = 65535;
2777 2778 2779 2780
		mmc->max_blk_count = 65535;
		mmc->max_req_size =
				mmc->max_blk_size * mmc->max_blk_count;
		mmc->max_seg_size = mmc->max_req_size;
2781
	} else {
2782
		/* TRANS_MODE_PIO */
2783
		mmc->max_segs = 64;
2784
		mmc->max_blk_size = 65535; /* BLKSIZ is 16 bits */
2785 2786 2787 2788
		mmc->max_blk_count = 512;
		mmc->max_req_size = mmc->max_blk_size *
				    mmc->max_blk_count;
		mmc->max_seg_size = mmc->max_req_size;
2789
	}
2790

2791
	dw_mci_get_cd(mmc);
2792

2793 2794
	ret = mmc_add_host(mmc);
	if (ret)
2795
		goto err_host_allocated;
2796 2797 2798 2799 2800 2801

#if defined(CONFIG_DEBUG_FS)
	dw_mci_init_debugfs(slot);
#endif

	return 0;
2802

2803
err_host_allocated:
2804
	mmc_free_host(mmc);
2805
	return ret;
2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817
}

static void dw_mci_cleanup_slot(struct dw_mci_slot *slot, unsigned int id)
{
	/* Debugfs stuff is cleaned up by mmc core */
	mmc_remove_host(slot->mmc);
	slot->host->slot[id] = NULL;
	mmc_free_host(slot->mmc);
}

static void dw_mci_init_dma(struct dw_mci *host)
{
2818
	int addr_config;
2819 2820
	struct device *dev = host->dev;
	struct device_node *np = dev->of_node;
2821

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
	/*
	* Check tansfer mode from HCON[17:16]
	* Clear the ambiguous description of dw_mmc databook:
	* 2b'00: No DMA Interface -> Actually means using Internal DMA block
	* 2b'01: DesignWare DMA Interface -> Synopsys DW-DMA block
	* 2b'10: Generic DMA Interface -> non-Synopsys generic DMA block
	* 2b'11: Non DW DMA Interface -> pio only
	* Compared to DesignWare DMA Interface, Generic DMA Interface has a
	* simpler request/acknowledge handshake mechanism and both of them
	* are regarded as external dma master for dw_mmc.
	*/
	host->use_dma = SDMMC_GET_TRANS_MODE(mci_readl(host, HCON));
	if (host->use_dma == DMA_INTERFACE_IDMA) {
		host->use_dma = TRANS_MODE_IDMAC;
	} else if (host->use_dma == DMA_INTERFACE_DWDMA ||
		   host->use_dma == DMA_INTERFACE_GDMA) {
		host->use_dma = TRANS_MODE_EDMAC;
	} else {
2840 2841 2842 2843
		goto no_dma;
	}

	/* Determine which DMA interface to use */
2844 2845 2846 2847 2848
	if (host->use_dma == TRANS_MODE_IDMAC) {
		/*
		* Check ADDR_CONFIG bit in HCON to find
		* IDMAC address bus width
		*/
2849
		addr_config = SDMMC_GET_ADDR_CONFIG(mci_readl(host, HCON));
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864

		if (addr_config == 1) {
			/* host supports IDMAC in 64-bit address mode */
			host->dma_64bit_address = 1;
			dev_info(host->dev,
				 "IDMAC supports 64-bit address mode.\n");
			if (!dma_set_mask(host->dev, DMA_BIT_MASK(64)))
				dma_set_coherent_mask(host->dev,
						      DMA_BIT_MASK(64));
		} else {
			/* host supports IDMAC in 32-bit address mode */
			host->dma_64bit_address = 0;
			dev_info(host->dev,
				 "IDMAC supports 32-bit address mode.\n");
		}
2865

2866
		/* Alloc memory for sg translation */
2867 2868
		host->sg_cpu = dmam_alloc_coherent(host->dev,
						   DESC_RING_BUF_SZ,
2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
						   &host->sg_dma, GFP_KERNEL);
		if (!host->sg_cpu) {
			dev_err(host->dev,
				"%s: could not alloc DMA memory\n",
				__func__);
			goto no_dma;
		}

		host->dma_ops = &dw_mci_idmac_ops;
		dev_info(host->dev, "Using internal DMA controller.\n");
	} else {
		/* TRANS_MODE_EDMAC: check dma bindings again */
		if ((of_property_count_strings(np, "dma-names") < 0) ||
		    (!of_find_property(np, "dmas", NULL))) {
			goto no_dma;
		}
		host->dma_ops = &dw_mci_edmac_ops;
		dev_info(host->dev, "Using external DMA controller.\n");
	}
2888

2889 2890
	if (host->dma_ops->init && host->dma_ops->start &&
	    host->dma_ops->stop && host->dma_ops->cleanup) {
2891
		if (host->dma_ops->init(host)) {
S
Shawn Lin 已提交
2892 2893
			dev_err(host->dev, "%s: Unable to initialize DMA Controller.\n",
				__func__);
2894 2895 2896
			goto no_dma;
		}
	} else {
2897
		dev_err(host->dev, "DMA initialization not found.\n");
2898 2899 2900 2901 2902 2903
		goto no_dma;
	}

	return;

no_dma:
2904
	dev_info(host->dev, "Using PIO mode.\n");
2905
	host->use_dma = TRANS_MODE_PIO;
2906 2907
}

2908 2909 2910 2911
static void dw_mci_cmd11_timer(unsigned long arg)
{
	struct dw_mci *host = (struct dw_mci *)arg;

2912 2913 2914 2915
	if (host->state != STATE_SENDING_CMD11) {
		dev_warn(host->dev, "Unexpected CMD11 timeout\n");
		return;
	}
2916 2917 2918 2919 2920 2921

	host->cmd_status = SDMMC_INT_RTO;
	set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
	tasklet_schedule(&host->tasklet);
}

2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
static void dw_mci_dto_timer(unsigned long arg)
{
	struct dw_mci *host = (struct dw_mci *)arg;

	switch (host->state) {
	case STATE_SENDING_DATA:
	case STATE_DATA_BUSY:
		/*
		 * If DTO interrupt does NOT come in sending data state,
		 * we should notify the driver to terminate current transfer
		 * and report a data timeout to the core.
		 */
		host->data_status = SDMMC_INT_DRTO;
		set_bit(EVENT_DATA_ERROR, &host->pending_events);
		set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
		tasklet_schedule(&host->tasklet);
		break;
	default:
		break;
	}
}

2944 2945 2946 2947 2948 2949
#ifdef CONFIG_OF
static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
{
	struct dw_mci_board *pdata;
	struct device *dev = host->dev;
	struct device_node *np = dev->of_node;
2950
	const struct dw_mci_drv_data *drv_data = host->drv_data;
2951
	int ret;
2952
	u32 clock_frequency;
2953 2954

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
2955
	if (!pdata)
2956 2957
		return ERR_PTR(-ENOMEM);

2958
	/* find reset controller when exist */
2959
	pdata->rstc = devm_reset_control_get_optional(dev, "reset");
2960 2961 2962 2963 2964
	if (IS_ERR(pdata->rstc)) {
		if (PTR_ERR(pdata->rstc) == -EPROBE_DEFER)
			return ERR_PTR(-EPROBE_DEFER);
	}

2965
	/* find out number of slots supported */
S
Shawn Lin 已提交
2966
	of_property_read_u32(np, "num-slots", &pdata->num_slots);
2967 2968

	if (of_property_read_u32(np, "fifo-depth", &pdata->fifo_depth))
S
Shawn Lin 已提交
2969 2970
		dev_info(dev,
			 "fifo-depth property not found, using value of FIFOTH register as default\n");
2971 2972 2973

	of_property_read_u32(np, "card-detect-delay", &pdata->detect_delay_ms);

J
Jun Nie 已提交
2974 2975
	of_property_read_u32(np, "data-addr", &host->data_addr_override);

2976 2977 2978
	if (of_get_property(np, "fifo-watermark-aligned", NULL))
		host->wm_aligned = true;

2979 2980 2981
	if (!of_property_read_u32(np, "clock-frequency", &clock_frequency))
		pdata->bus_hz = clock_frequency;

2982 2983
	if (drv_data && drv_data->parse_dt) {
		ret = drv_data->parse_dt(host);
2984 2985 2986 2987
		if (ret)
			return ERR_PTR(ret);
	}

2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
	return pdata;
}

#else /* CONFIG_OF */
static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
{
	return ERR_PTR(-EINVAL);
}
#endif /* CONFIG_OF */

2998 2999 3000 3001 3002
static void dw_mci_enable_cd(struct dw_mci *host)
{
	unsigned long irqflags;
	u32 temp;
	int i;
3003
	struct dw_mci_slot *slot;
3004

3005 3006 3007 3008
	/*
	 * No need for CD if all slots have a non-error GPIO
	 * as well as broken card detection is found.
	 */
3009
	for (i = 0; i < host->num_slots; i++) {
3010 3011 3012
		slot = host->slot[i];
		if (slot->mmc->caps & MMC_CAP_NEEDS_POLL)
			return;
3013

3014
		if (mmc_gpio_get_cd(slot->mmc) < 0)
3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
			break;
	}
	if (i == host->num_slots)
		return;

	spin_lock_irqsave(&host->irq_lock, irqflags);
	temp = mci_readl(host, INTMASK);
	temp  |= SDMMC_INT_CD;
	mci_writel(host, INTMASK, temp);
	spin_unlock_irqrestore(&host->irq_lock, irqflags);
}

3027
int dw_mci_probe(struct dw_mci *host)
3028
{
3029
	const struct dw_mci_drv_data *drv_data = host->drv_data;
3030
	int width, i, ret = 0;
3031
	u32 fifo_size;
3032
	int init_slots = 0;
3033

3034 3035
	if (!host->pdata) {
		host->pdata = dw_mci_parse_dt(host);
3036 3037 3038
		if (PTR_ERR(host->pdata) == -EPROBE_DEFER) {
			return -EPROBE_DEFER;
		} else if (IS_ERR(host->pdata)) {
3039 3040 3041
			dev_err(host->dev, "platform data not available\n");
			return -EINVAL;
		}
3042 3043
	}

3044
	host->biu_clk = devm_clk_get(host->dev, "biu");
3045 3046 3047 3048 3049 3050 3051 3052 3053 3054
	if (IS_ERR(host->biu_clk)) {
		dev_dbg(host->dev, "biu clock not available\n");
	} else {
		ret = clk_prepare_enable(host->biu_clk);
		if (ret) {
			dev_err(host->dev, "failed to enable biu clock\n");
			return ret;
		}
	}

3055
	host->ciu_clk = devm_clk_get(host->dev, "ciu");
3056 3057
	if (IS_ERR(host->ciu_clk)) {
		dev_dbg(host->dev, "ciu clock not available\n");
3058
		host->bus_hz = host->pdata->bus_hz;
3059 3060 3061 3062 3063 3064 3065
	} else {
		ret = clk_prepare_enable(host->ciu_clk);
		if (ret) {
			dev_err(host->dev, "failed to enable ciu clock\n");
			goto err_clk_biu;
		}

3066 3067 3068 3069
		if (host->pdata->bus_hz) {
			ret = clk_set_rate(host->ciu_clk, host->pdata->bus_hz);
			if (ret)
				dev_warn(host->dev,
3070
					 "Unable to set bus rate to %uHz\n",
3071 3072
					 host->pdata->bus_hz);
		}
3073
		host->bus_hz = clk_get_rate(host->ciu_clk);
3074
	}
3075

3076 3077 3078 3079 3080 3081 3082
	if (!host->bus_hz) {
		dev_err(host->dev,
			"Platform data must supply bus speed\n");
		ret = -ENODEV;
		goto err_clk_ciu;
	}

3083 3084 3085 3086 3087 3088 3089 3090 3091
	if (drv_data && drv_data->init) {
		ret = drv_data->init(host);
		if (ret) {
			dev_err(host->dev,
				"implementation specific init failed\n");
			goto err_clk_ciu;
		}
	}

3092 3093 3094 3095 3096 3097
	if (!IS_ERR(host->pdata->rstc)) {
		reset_control_assert(host->pdata->rstc);
		usleep_range(10, 50);
		reset_control_deassert(host->pdata->rstc);
	}

3098 3099 3100
	setup_timer(&host->cmd11_timer,
		    dw_mci_cmd11_timer, (unsigned long)host);

3101 3102
	setup_timer(&host->dto_timer,
		    dw_mci_dto_timer, (unsigned long)host);
3103

3104
	spin_lock_init(&host->lock);
3105
	spin_lock_init(&host->irq_lock);
3106 3107 3108 3109 3110 3111
	INIT_LIST_HEAD(&host->queue);

	/*
	 * Get the host data width - this assumes that HCON has been set with
	 * the correct values.
	 */
3112
	i = SDMMC_GET_HDATA_WIDTH(mci_readl(host, HCON));
3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134
	if (!i) {
		host->push_data = dw_mci_push_data16;
		host->pull_data = dw_mci_pull_data16;
		width = 16;
		host->data_shift = 1;
	} else if (i == 2) {
		host->push_data = dw_mci_push_data64;
		host->pull_data = dw_mci_pull_data64;
		width = 64;
		host->data_shift = 3;
	} else {
		/* Check for a reserved value, and warn if it is */
		WARN((i != 1),
		     "HCON reports a reserved host data width!\n"
		     "Defaulting to 32-bit access.\n");
		host->push_data = dw_mci_push_data32;
		host->pull_data = dw_mci_pull_data32;
		width = 32;
		host->data_shift = 2;
	}

	/* Reset all blocks */
3135 3136 3137 3138
	if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
		ret = -ENODEV;
		goto err_clk_ciu;
	}
3139 3140 3141

	host->dma_ops = host->pdata->dma_ops;
	dw_mci_init_dma(host);
3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153

	/* Clear the interrupts for the host controller */
	mci_writel(host, RINTSTS, 0xFFFFFFFF);
	mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */

	/* Put in max timeout */
	mci_writel(host, TMOUT, 0xFFFFFFFF);

	/*
	 * FIFO threshold settings  RxMark  = fifo_size / 2 - 1,
	 *                          Tx Mark = fifo_size / 2 DMA Size = 8
	 */
3154 3155 3156 3157 3158 3159 3160 3161
	if (!host->pdata->fifo_depth) {
		/*
		 * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may
		 * have been overwritten by the bootloader, just like we're
		 * about to do, so if you know the value for your hardware, you
		 * should put it in the platform data.
		 */
		fifo_size = mci_readl(host, FIFOTH);
3162
		fifo_size = 1 + ((fifo_size >> 16) & 0xfff);
3163 3164 3165 3166
	} else {
		fifo_size = host->pdata->fifo_depth;
	}
	host->fifo_depth = fifo_size;
3167 3168
	host->fifoth_val =
		SDMMC_SET_FIFOTH(0x2, fifo_size / 2 - 1, fifo_size / 2);
3169
	mci_writel(host, FIFOTH, host->fifoth_val);
3170 3171 3172 3173 3174

	/* disable clock to CIU */
	mci_writel(host, CLKENA, 0);
	mci_writel(host, CLKSRC, 0);

3175 3176 3177 3178 3179 3180 3181
	/*
	 * In 2.40a spec, Data offset is changed.
	 * Need to check the version-id and set data-offset for DATA register.
	 */
	host->verid = SDMMC_GET_VERID(mci_readl(host, VERID));
	dev_info(host->dev, "Version ID is %04x\n", host->verid);

J
Jun Nie 已提交
3182 3183 3184
	if (host->data_addr_override)
		host->fifo_reg = host->regs + host->data_addr_override;
	else if (host->verid < DW_MMC_240A)
3185
		host->fifo_reg = host->regs + DATA_OFFSET;
3186
	else
3187
		host->fifo_reg = host->regs + DATA_240A_OFFSET;
3188

3189
	tasklet_init(&host->tasklet, dw_mci_tasklet_func, (unsigned long)host);
3190 3191
	ret = devm_request_irq(host->dev, host->irq, dw_mci_interrupt,
			       host->irq_flags, "dw-mci", host);
3192
	if (ret)
3193
		goto err_dmaunmap;
3194 3195 3196 3197

	if (host->pdata->num_slots)
		host->num_slots = host->pdata->num_slots;
	else
S
Shawn Lin 已提交
3198 3199 3200 3201 3202 3203 3204 3205 3206
		host->num_slots = 1;

	if (host->num_slots < 1 ||
	    host->num_slots > SDMMC_GET_SLOT_NUM(mci_readl(host, HCON))) {
		dev_err(host->dev,
			"Platform data must supply correct num_slots.\n");
		ret = -ENODEV;
		goto err_clk_ciu;
	}
3207

3208
	/*
3209
	 * Enable interrupts for command done, data over, data empty,
3210 3211 3212 3213
	 * receive ready and error such as transmit, receive timeout, crc error
	 */
	mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
		   SDMMC_INT_TXDR | SDMMC_INT_RXDR |
3214
		   DW_MCI_ERROR_FLAGS);
S
Shawn Lin 已提交
3215 3216
	/* Enable mci interrupt */
	mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
3217

S
Shawn Lin 已提交
3218 3219
	dev_info(host->dev,
		 "DW MMC controller at irq %d,%d bit host data width,%u deep fifo\n",
3220 3221
		 host->irq, width, fifo_size);

3222 3223 3224
	/* We need at least one slot to succeed */
	for (i = 0; i < host->num_slots; i++) {
		ret = dw_mci_init_slot(host, i);
3225 3226 3227 3228 3229 3230 3231 3232 3233
		if (ret)
			dev_dbg(host->dev, "slot %d init failed\n", i);
		else
			init_slots++;
	}

	if (init_slots) {
		dev_info(host->dev, "%d slots initialized\n", init_slots);
	} else {
S
Shawn Lin 已提交
3234 3235 3236
		dev_dbg(host->dev,
			"attempted to initialize %d slots, but failed on all\n",
			host->num_slots);
3237
		goto err_dmaunmap;
3238 3239
	}

3240 3241 3242
	/* Now that slots are all setup, we can enable card detect */
	dw_mci_enable_cd(host);

3243 3244 3245 3246 3247
	return 0;

err_dmaunmap:
	if (host->use_dma && host->dma_ops->exit)
		host->dma_ops->exit(host);
3248

3249 3250 3251
	if (!IS_ERR(host->pdata->rstc))
		reset_control_assert(host->pdata->rstc);

3252
err_clk_ciu:
3253
	clk_disable_unprepare(host->ciu_clk);
3254

3255
err_clk_biu:
3256
	clk_disable_unprepare(host->biu_clk);
3257

3258 3259
	return ret;
}
3260
EXPORT_SYMBOL(dw_mci_probe);
3261

3262
void dw_mci_remove(struct dw_mci *host)
3263 3264 3265 3266
{
	int i;

	for (i = 0; i < host->num_slots; i++) {
3267
		dev_dbg(host->dev, "remove slot %d\n", i);
3268 3269 3270 3271
		if (host->slot[i])
			dw_mci_cleanup_slot(host->slot[i], i);
	}

3272 3273 3274
	mci_writel(host, RINTSTS, 0xFFFFFFFF);
	mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */

3275 3276 3277 3278 3279 3280 3281
	/* disable clock to CIU */
	mci_writel(host, CLKENA, 0);
	mci_writel(host, CLKSRC, 0);

	if (host->use_dma && host->dma_ops->exit)
		host->dma_ops->exit(host);

3282 3283 3284
	if (!IS_ERR(host->pdata->rstc))
		reset_control_assert(host->pdata->rstc);

3285 3286
	clk_disable_unprepare(host->ciu_clk);
	clk_disable_unprepare(host->biu_clk);
3287
}
3288 3289 3290
EXPORT_SYMBOL(dw_mci_remove);


3291

S
Shawn Lin 已提交
3292
#ifdef CONFIG_PM
S
Shawn Lin 已提交
3293
int dw_mci_runtime_suspend(struct device *dev)
3294
{
S
Shawn Lin 已提交
3295 3296
	struct dw_mci *host = dev_get_drvdata(dev);

3297 3298 3299
	if (host->use_dma && host->dma_ops->exit)
		host->dma_ops->exit(host);

S
Shawn Lin 已提交
3300 3301 3302 3303 3304 3305 3306
	clk_disable_unprepare(host->ciu_clk);

	if (host->cur_slot &&
	    (mmc_can_gpio_cd(host->cur_slot->mmc) ||
	     !mmc_card_is_removable(host->cur_slot->mmc)))
		clk_disable_unprepare(host->biu_clk);

3307 3308
	return 0;
}
S
Shawn Lin 已提交
3309
EXPORT_SYMBOL(dw_mci_runtime_suspend);
3310

S
Shawn Lin 已提交
3311
int dw_mci_runtime_resume(struct device *dev)
3312
{
S
Shawn Lin 已提交
3313 3314
	int i, ret = 0;
	struct dw_mci *host = dev_get_drvdata(dev);
3315

S
Shawn Lin 已提交
3316 3317 3318 3319 3320 3321
	if (host->cur_slot &&
	    (mmc_can_gpio_cd(host->cur_slot->mmc) ||
	     !mmc_card_is_removable(host->cur_slot->mmc))) {
		ret = clk_prepare_enable(host->biu_clk);
		if (ret)
			return ret;
3322 3323
	}

S
Shawn Lin 已提交
3324 3325
	ret = clk_prepare_enable(host->ciu_clk);
	if (ret)
3326 3327 3328 3329 3330 3331 3332
		goto err;

	if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
		clk_disable_unprepare(host->ciu_clk);
		ret = -ENODEV;
		goto err;
	}
S
Shawn Lin 已提交
3333

3334
	if (host->use_dma && host->dma_ops->init)
3335 3336
		host->dma_ops->init(host);

3337 3338 3339 3340
	/*
	 * Restore the initial value at FIFOTH register
	 * And Invalidate the prev_blksz with zero
	 */
S
Shawn Lin 已提交
3341 3342
	 mci_writel(host, FIFOTH, host->fifoth_val);
	 host->prev_blksz = 0;
3343

3344 3345 3346
	/* Put in max timeout */
	mci_writel(host, TMOUT, 0xFFFFFFFF);

3347 3348 3349
	mci_writel(host, RINTSTS, 0xFFFFFFFF);
	mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
		   SDMMC_INT_TXDR | SDMMC_INT_RXDR |
3350
		   DW_MCI_ERROR_FLAGS);
3351 3352
	mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);

3353 3354
	for (i = 0; i < host->num_slots; i++) {
		struct dw_mci_slot *slot = host->slot[i];
S
Shawn Lin 已提交
3355

3356 3357
		if (!slot)
			continue;
3358
		if (slot->mmc->pm_flags & MMC_PM_KEEP_POWER)
3359
			dw_mci_set_ios(slot->mmc, &slot->mmc->ios);
3360 3361 3362

		/* Force setup bus to guarantee available clock output */
		dw_mci_setup_bus(slot, true);
3363
	}
3364 3365 3366 3367

	/* Now that slots are all setup, we can enable card detect */
	dw_mci_enable_cd(host);

3368 3369 3370 3371 3372 3373 3374 3375
	return 0;

err:
	if (host->cur_slot &&
	    (mmc_can_gpio_cd(host->cur_slot->mmc) ||
	     !mmc_card_is_removable(host->cur_slot->mmc)))
		clk_disable_unprepare(host->biu_clk);

S
Shawn Lin 已提交
3376
	return ret;
S
Shawn Lin 已提交
3377 3378 3379
}
EXPORT_SYMBOL(dw_mci_runtime_resume);
#endif /* CONFIG_PM */
3380

3381 3382
static int __init dw_mci_init(void)
{
3383
	pr_info("Synopsys Designware Multimedia Card Interface Driver\n");
3384
	return 0;
3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397
}

static void __exit dw_mci_exit(void)
{
}

module_init(dw_mci_init);
module_exit(dw_mci_exit);

MODULE_DESCRIPTION("DW Multimedia Card Interface driver");
MODULE_AUTHOR("NXP Semiconductor VietNam");
MODULE_AUTHOR("Imagination Technologies Ltd");
MODULE_LICENSE("GPL v2");