amdgpu_smu.h 37.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
#ifndef __AMDGPU_SMU_H__
#define __AMDGPU_SMU_H__

#include "amdgpu.h"
26
#include "kgd_pp_interface.h"
27
#include "dm_pp_interface.h"
28
#include "dm_pp_smu.h"
29
#include "smu_types.h"
30

31 32 33
#define SMU_THERMAL_MINIMUM_ALERT_TEMP		0
#define SMU_THERMAL_MAXIMUM_ALERT_TEMP		255
#define SMU_TEMPERATURE_UNITS_PER_CENTIGRADES	1000
34
#define SMU_FW_NAME_LEN			0x24
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
struct smu_hw_power_state {
	unsigned int magic;
};

struct smu_power_state;

enum smu_state_ui_label {
	SMU_STATE_UI_LABEL_NONE,
	SMU_STATE_UI_LABEL_BATTERY,
	SMU_STATE_UI_TABEL_MIDDLE_LOW,
	SMU_STATE_UI_LABEL_BALLANCED,
	SMU_STATE_UI_LABEL_MIDDLE_HIGHT,
	SMU_STATE_UI_LABEL_PERFORMANCE,
	SMU_STATE_UI_LABEL_BACO,
};

enum smu_state_classification_flag {
	SMU_STATE_CLASSIFICATION_FLAG_BOOT                     = 0x0001,
	SMU_STATE_CLASSIFICATION_FLAG_THERMAL                  = 0x0002,
	SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE      = 0x0004,
	SMU_STATE_CLASSIFICATION_FLAG_RESET                    = 0x0008,
	SMU_STATE_CLASSIFICATION_FLAG_FORCED                   = 0x0010,
	SMU_STATE_CLASSIFICATION_FLAG_USER_3D_PERFORMANCE      = 0x0020,
	SMU_STATE_CLASSIFICATION_FLAG_USER_2D_PERFORMANCE      = 0x0040,
	SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE           = 0x0080,
	SMU_STATE_CLASSIFICATION_FLAG_AC_OVERDIRVER_TEMPLATE   = 0x0100,
	SMU_STATE_CLASSIFICATION_FLAG_UVD                      = 0x0200,
	SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE_LOW       = 0x0400,
	SMU_STATE_CLASSIFICATION_FLAG_ACPI                     = 0x0800,
	SMU_STATE_CLASSIFICATION_FLAG_HD2                      = 0x1000,
	SMU_STATE_CLASSIFICATION_FLAG_UVD_HD                   = 0x2000,
	SMU_STATE_CLASSIFICATION_FLAG_UVD_SD                   = 0x4000,
	SMU_STATE_CLASSIFICATION_FLAG_USER_DC_PERFORMANCE      = 0x8000,
	SMU_STATE_CLASSIFICATION_FLAG_DC_OVERDIRVER_TEMPLATE   = 0x10000,
	SMU_STATE_CLASSIFICATION_FLAG_BACO                     = 0x20000,
	SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE2      = 0x40000,
	SMU_STATE_CLASSIFICATION_FLAG_ULV                      = 0x80000,
	SMU_STATE_CLASSIFICATION_FLAG_UVD_MVC                  = 0x100000,
};

struct smu_state_classification_block {
	enum smu_state_ui_label         ui_label;
	enum smu_state_classification_flag  flags;
	int                          bios_index;
	bool                      temporary_state;
	bool                      to_be_deleted;
};

struct smu_state_pcie_block {
	unsigned int lanes;
};

enum smu_refreshrate_source {
	SMU_REFRESHRATE_SOURCE_EDID,
	SMU_REFRESHRATE_SOURCE_EXPLICIT
};

struct smu_state_display_block {
	bool              disable_frame_modulation;
	bool              limit_refreshrate;
	enum smu_refreshrate_source refreshrate_source;
	int                  explicit_refreshrate;
	int                  edid_refreshrate_index;
	bool              enable_vari_bright;
};

102
struct smu_state_memory_block {
103 104 105 106 107 108 109 110 111 112 113 114 115
	bool              dll_off;
	uint8_t                 m3arb;
	uint8_t                 unused[3];
};

struct smu_state_software_algorithm_block {
	bool disable_load_balancing;
	bool enable_sleep_for_timestamps;
};

struct smu_temperature_range {
	int min;
	int max;
116 117 118 119 120 121 122
	int edge_emergency_max;
	int hotspot_min;
	int hotspot_crit_max;
	int hotspot_emergency_max;
	int mem_min;
	int mem_crit_max;
	int mem_emergency_max;
123
	int software_shutdown_temp;
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
};

struct smu_state_validation_block {
	bool single_display_only;
	bool disallow_on_dc;
	uint8_t supported_power_levels;
};

struct smu_uvd_clocks {
	uint32_t vclk;
	uint32_t dclk;
};

/**
* Structure to hold a SMU Power State.
*/
struct smu_power_state {
	uint32_t                                      id;
	struct list_head                              ordered_list;
	struct list_head                              all_states_list;

	struct smu_state_classification_block         classification;
	struct smu_state_validation_block             validation;
	struct smu_state_pcie_block                   pcie;
	struct smu_state_display_block                display;
149
	struct smu_state_memory_block                 memory;
150 151 152 153 154
	struct smu_state_software_algorithm_block     software;
	struct smu_uvd_clocks                         uvd_clocks;
	struct smu_hw_power_state                     hardware;
};

155 156 157 158 159 160 161
enum smu_power_src_type
{
	SMU_POWER_SOURCE_AC,
	SMU_POWER_SOURCE_DC,
	SMU_POWER_SOURCE_COUNT,
};

162 163 164 165 166 167 168 169 170
enum smu_memory_pool_size
{
    SMU_MEMORY_POOL_SIZE_ZERO   = 0,
    SMU_MEMORY_POOL_SIZE_256_MB = 0x10000000,
    SMU_MEMORY_POOL_SIZE_512_MB = 0x20000000,
    SMU_MEMORY_POOL_SIZE_1_GB   = 0x40000000,
    SMU_MEMORY_POOL_SIZE_2_GB   = 0x80000000,
};

171 172 173 174 175 176 177 178 179 180 181 182 183 184
#define SMU_TABLE_INIT(tables, table_id, s, a, d)	\
	do {						\
		tables[table_id].size = s;		\
		tables[table_id].align = a;		\
		tables[table_id].domain = d;		\
	} while (0)

struct smu_table {
	uint64_t size;
	uint32_t align;
	uint8_t domain;
	uint64_t mc_address;
	void *cpu_addr;
	struct amdgpu_bo *bo;
185
};
186

187 188 189 190 191 192 193 194 195 196 197 198 199 200
enum smu_perf_level_designation {
	PERF_LEVEL_ACTIVITY,
	PERF_LEVEL_POWER_CONTAINMENT,
};

struct smu_performance_level {
	uint32_t core_clock;
	uint32_t memory_clock;
	uint32_t vddc;
	uint32_t vddci;
	uint32_t non_local_mem_freq;
	uint32_t non_local_mem_width;
};

201 202 203 204 205 206 207 208 209
struct smu_clock_info {
	uint32_t min_mem_clk;
	uint32_t max_mem_clk;
	uint32_t min_eng_clk;
	uint32_t max_eng_clk;
	uint32_t min_bus_bandwidth;
	uint32_t max_bus_bandwidth;
};

210 211 212 213 214 215 216
struct smu_bios_boot_up_values
{
	uint32_t			revision;
	uint32_t			gfxclk;
	uint32_t			uclk;
	uint32_t			socclk;
	uint32_t			dcefclk;
217 218 219
	uint32_t			eclk;
	uint32_t			vclk;
	uint32_t			dclk;
220 221 222 223 224 225
	uint16_t			vddc;
	uint16_t			vddci;
	uint16_t			mvddc;
	uint16_t			vdd_gfx;
	uint8_t				cooling_id;
	uint32_t			pp_table_id;
226 227 228
	uint32_t			format_revision;
	uint32_t			content_revision;
	uint32_t			fclk;
229
	uint32_t			lclk;
230
	uint32_t			firmware_caps;
231 232
};

233 234 235 236
enum smu_table_id
{
	SMU_TABLE_PPTABLE = 0,
	SMU_TABLE_WATERMARKS,
237 238
	SMU_TABLE_CUSTOM_DPM,
	SMU_TABLE_DPMCLOCKS,
239 240 241 242 243 244 245 246 247 248 249 250 251
	SMU_TABLE_AVFS,
	SMU_TABLE_AVFS_PSM_DEBUG,
	SMU_TABLE_AVFS_FUSE_OVERRIDE,
	SMU_TABLE_PMSTATUSLOG,
	SMU_TABLE_SMU_METRICS,
	SMU_TABLE_DRIVER_SMU_CONFIG,
	SMU_TABLE_ACTIVITY_MONITOR_COEFF,
	SMU_TABLE_OVERDRIVE,
	SMU_TABLE_I2C_COMMANDS,
	SMU_TABLE_PACE,
	SMU_TABLE_COUNT,
};

252 253 254 255
struct smu_table_context
{
	void				*power_play_table;
	uint32_t			power_play_table_size;
256
	void				*hardcode_pptable;
257 258
	unsigned long			metrics_time;
	void				*metrics_table;
259
	void				*clocks_table;
260
	void				*watermarks_table;
261

262
	void				*max_sustainable_clocks;
263
	struct smu_bios_boot_up_values	boot_values;
264
	void                            *driver_pptable;
265
	struct smu_table		tables[SMU_TABLE_COUNT];
266 267 268 269 270 271 272 273 274
	/*
	 * The driver table is just a staging buffer for
	 * uploading/downloading content from the SMU.
	 *
	 * And the table_id for SMU_MSG_TransferTableSmu2Dram/
	 * SMU_MSG_TransferTableDram2Smu instructs SMU
	 * which content driver is interested.
	 */
	struct smu_table		driver_table;
275
	struct smu_table		memory_pool;
276
	struct smu_table		dummy_read_1_table;
277
	uint8_t                         thermal_controller_type;
278

279
	void				*overdrive_table;
280
	void                            *boot_overdrive_table;
281 282 283

	uint32_t			gpu_metrics_table_size;
	void				*gpu_metrics_table;
284 285
};

286 287
struct smu_dpm_context {
	uint32_t dpm_context_size;
288 289
	void *dpm_context;
	void *golden_dpm_context;
290 291 292 293
	bool enable_umd_pstate;
	enum amd_dpm_forced_level dpm_level;
	enum amd_dpm_forced_level saved_dpm_level;
	enum amd_dpm_forced_level requested_dpm_level;
294 295
	struct smu_power_state *dpm_request_power_state;
	struct smu_power_state *dpm_current_power_state;
296
	struct mclock_latency_table *mclk_latency_table;
297 298
};

K
Kenneth Feng 已提交
299 300 301
struct smu_power_gate {
	bool uvd_gated;
	bool vce_gated;
302 303 304 305
	atomic_t vcn_gated;
	atomic_t jpeg_gated;
	struct mutex vcn_gate_lock;
	struct mutex jpeg_gate_lock;
K
Kenneth Feng 已提交
306 307
};

308 309 310
struct smu_power_context {
	void *power_context;
	uint32_t power_context_size;
K
Kenneth Feng 已提交
311
	struct smu_power_gate power_gate;
312 313
};

314 315 316 317 318 319 320 321

#define SMU_FEATURE_MAX	(64)
struct smu_feature
{
	uint32_t feature_num;
	DECLARE_BITMAP(supported, SMU_FEATURE_MAX);
	DECLARE_BITMAP(allowed, SMU_FEATURE_MAX);
	DECLARE_BITMAP(enabled, SMU_FEATURE_MAX);
322
	struct mutex mutex;
323 324
};

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
struct smu_clocks {
	uint32_t engine_clock;
	uint32_t memory_clock;
	uint32_t bus_bandwidth;
	uint32_t engine_clock_in_sr;
	uint32_t dcef_clock;
	uint32_t dcef_clock_in_sr;
};

#define MAX_REGULAR_DPM_NUM 16
struct mclk_latency_entries {
	uint32_t  frequency;
	uint32_t  latency;
};
struct mclock_latency_table {
	uint32_t  count;
	struct mclk_latency_entries  entries[MAX_REGULAR_DPM_NUM];
};

344 345 346 347 348 349 350
enum smu_reset_mode
{
    SMU_RESET_MODE_0,
    SMU_RESET_MODE_1,
    SMU_RESET_MODE_2,
};

351 352 353 354 355 356 357 358 359 360 361 362 363
enum smu_baco_state
{
	SMU_BACO_STATE_ENTER = 0,
	SMU_BACO_STATE_EXIT,
};

struct smu_baco_context
{
	struct mutex mutex;
	uint32_t state;
	bool platform_support;
};

364 365 366 367 368 369 370 371 372 373 374 375 376 377
struct pstates_clk_freq {
	uint32_t			min;
	uint32_t			standard;
	uint32_t			peak;
};

struct smu_umd_pstate_table {
	struct pstates_clk_freq		gfxclk_pstate;
	struct pstates_clk_freq		socclk_pstate;
	struct pstates_clk_freq		uclk_pstate;
	struct pstates_clk_freq		vclk_pstate;
	struct pstates_clk_freq		dclk_pstate;
};

378 379 380 381 382 383 384 385 386 387 388
struct cmn2asic_msg_mapping {
	int	valid_mapping;
	int	map_to;
	int	valid_in_vf;
};

struct cmn2asic_mapping {
	int	valid_mapping;
	int	map_to;
};

389
#define WORKLOAD_POLICY_MAX 7
390 391 392
struct smu_context
{
	struct amdgpu_device            *adev;
393
	struct amdgpu_irq_src		irq_source;
394

395
	const struct pptable_funcs	*ppt_funcs;
396 397 398 399 400 401
	const struct cmn2asic_msg_mapping	*message_map;
	const struct cmn2asic_mapping	*clock_map;
	const struct cmn2asic_mapping	*feature_map;
	const struct cmn2asic_mapping	*table_map;
	const struct cmn2asic_mapping	*pwr_src_map;
	const struct cmn2asic_mapping	*workload_map;
402
	struct mutex			mutex;
403
	struct mutex			sensor_lock;
404
	struct mutex			metrics_lock;
405
	struct mutex			message_lock;
406
	uint64_t pool_size;
407 408

	struct smu_table_context	smu_table;
409
	struct smu_dpm_context		smu_dpm;
410
	struct smu_power_context	smu_power;
411
	struct smu_feature		smu_feature;
412
	struct amd_pp_display_configuration  *display_config;
413
	struct smu_baco_context		smu_baco;
414
	struct smu_temperature_range	thermal_range;
415
	void *od_settings;
416 417 418
#if defined(CONFIG_DEBUG_FS)
	struct dentry                   *debugfs_sclk;
#endif
419

420
	struct smu_umd_pstate_table	pstate_table;
421 422
	uint32_t pstate_sclk;
	uint32_t pstate_mclk;
423

424
	bool od_enabled;
425 426
	uint32_t current_power_limit;
	uint32_t max_power_limit;
427

428 429 430 431 432
	/* soft pptable */
	uint32_t ppt_offset_bytes;
	uint32_t ppt_size_bytes;
	uint8_t  *ppt_start_addr;

433
	bool support_power_containment;
434 435 436 437 438
	bool disable_watermark;

#define WATERMARKS_EXIST	(1 << 0)
#define WATERMARKS_LOADED	(1 << 1)
	uint32_t watermarks_bitmap;
439 440
	uint32_t hard_min_uclk_req_from_dal;
	bool disable_uclk_switch;
441 442 443 444 445 446

	uint32_t workload_mask;
	uint32_t workload_prority[WORKLOAD_POLICY_MAX];
	uint32_t workload_setting[WORKLOAD_POLICY_MAX];
	uint32_t power_profile_mode;
	uint32_t default_power_profile_mode;
447
	bool pm_enabled;
448
	bool is_apu;
449

450 451 452
	uint32_t smc_driver_if_version;
	uint32_t smc_fw_if_version;
	uint32_t smc_fw_version;
453

454
	bool uploading_custom_pp_table;
455
	bool dc_controlled_by_gpio;
456 457

	struct work_struct throttling_logging_work;
458
	atomic64_t throttle_int_counter;
459
	struct work_struct interrupt_work;
460 461 462

	unsigned fan_max_rpm;
	unsigned manual_fan_speed_rpm;
463 464 465 466 467

	uint32_t gfx_default_hard_min_freq;
	uint32_t gfx_default_soft_max_freq;
	uint32_t gfx_actual_hard_min_freq;
	uint32_t gfx_actual_soft_max_freq;
468

469
	/* APU only */
470 471 472 473 474
	uint32_t cpu_default_soft_min_freq;
	uint32_t cpu_default_soft_max_freq;
	uint32_t cpu_actual_soft_min_freq;
	uint32_t cpu_actual_soft_max_freq;
	uint32_t cpu_core_id_select;
475
	uint16_t cpu_core_num;
476 477
};

478 479
struct i2c_adapter;

480 481 482
/**
 * struct pptable_funcs - Callbacks used to interact with the SMU.
 */
483
struct pptable_funcs {
484 485 486 487 488
	/**
	 * @run_btc: Calibrate voltage/frequency curve to fit the system's
	 *           power delivery and voltage margins. Required for adaptive
	 *           voltage frequency scaling (AVFS).
	 */
489
	int (*run_btc)(struct smu_context *smu);
490 491 492 493 494 495

	/**
	 * @get_allowed_feature_mask: Get allowed feature mask.
	 * &feature_mask: Array to store feature mask.
	 * &num: Elements in &feature_mask.
	 */
496
	int (*get_allowed_feature_mask)(struct smu_context *smu, uint32_t *feature_mask, uint32_t num);
497 498 499 500 501 502

	/**
	 * @get_current_power_state: Get the current power state.
	 *
	 * Return: Current power state on success, negative errno on failure.
	 */
503
	enum amd_pm_state_type (*get_current_power_state)(struct smu_context *smu);
504 505 506 507 508

	/**
	 * @set_default_dpm_table: Retrieve the default overdrive settings from
	 *                         the SMU.
	 */
509
	int (*set_default_dpm_table)(struct smu_context *smu);
510

511
	int (*set_power_state)(struct smu_context *smu);
512 513 514 515 516

	/**
	 * @populate_umd_state_clk: Populate the UMD power state table with
	 *                          defaults.
	 */
517
	int (*populate_umd_state_clk)(struct smu_context *smu);
518 519 520 521 522 523 524

	/**
	 * @print_clk_levels: Print DPM clock levels for a clock domain
	 *                    to buffer. Star current level.
	 *
	 * Used for sysfs interfaces.
	 */
525
	int (*print_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, char *buf);
526 527 528 529 530 531 532

	/**
	 * @force_clk_levels: Set a range of allowed DPM levels for a clock
	 *                    domain.
	 * &clk_type: Clock domain.
	 * &mask: Range of allowed DPM levels.
	 */
533
	int (*force_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t mask);
534 535 536 537 538 539 540

	/**
	 * @od_edit_dpm_table: Edit the custom overdrive DPM table.
	 * &type: Type of edit.
	 * &input: Edit parameters.
	 * &size: Size of &input.
	 */
541 542 543
	int (*od_edit_dpm_table)(struct smu_context *smu,
				 enum PP_OD_DPM_TABLE_COMMAND type,
				 long *input, uint32_t size);
544 545 546 547 548

	/**
	 * @get_clock_by_type_with_latency: Get the speed and latency of a clock
	 *                                  domain.
	 */
549
	int (*get_clock_by_type_with_latency)(struct smu_context *smu,
550
					      enum smu_clk_type clk_type,
551 552 553
					      struct
					      pp_clock_levels_with_latency
					      *clocks);
554 555 556 557 558 559 560 561 562 563 564 565 566 567
	/**
	 * @get_clock_by_type_with_voltage: Get the speed and voltage of a clock
	 *                                  domain.
	 */
	int (*get_clock_by_type_with_voltage)(struct smu_context *smu,
					      enum amd_pp_clock_type type,
					      struct
					      pp_clock_levels_with_voltage
					      *clocks);

	/**
	 * @get_power_profile_mode: Print all power profile modes to
	 *                          buffer. Star current mode.
	 */
568
	int (*get_power_profile_mode)(struct smu_context *smu, char *buf);
569 570 571 572 573 574 575

	/**
	 * @set_power_profile_mode: Set a power profile mode. Also used to
	 *                          create/set custom power profile modes.
	 * &input: Power profile mode parameters.
	 * &size: Size of &input.
	 */
576
	int (*set_power_profile_mode)(struct smu_context *smu, long *input, uint32_t size);
577 578 579 580 581

	/**
	 * @dpm_set_vcn_enable: Enable/disable VCN engine dynamic power
	 *                      management.
	 */
582
	int (*dpm_set_vcn_enable)(struct smu_context *smu, bool enable);
583 584 585 586 587

	/**
	 * @dpm_set_jpeg_enable: Enable/disable JPEG engine dynamic power
	 *                       management.
	 */
588
	int (*dpm_set_jpeg_enable)(struct smu_context *smu, bool enable);
589 590 591 592 593 594 595

	/**
	 * @read_sensor: Read data from a sensor.
	 * &sensor: Sensor to read data from.
	 * &data: Sensor reading.
	 * &size: Size of &data.
	 */
596 597
	int (*read_sensor)(struct smu_context *smu, enum amd_pp_sensors sensor,
			   void *data, uint32_t *size);
598 599 600 601 602 603 604 605

	/**
	 * @pre_display_config_changed: Prepare GPU for a display configuration
	 *                              change.
	 *
	 * Disable display tracking and pin memory clock speed to maximum. Used
	 * in display component synchronization.
	 */
606
	int (*pre_display_config_changed)(struct smu_context *smu);
607 608 609 610 611 612 613 614

	/**
	 * @display_config_changed: Notify the SMU of the current display
	 *                          configuration.
	 *
	 * Allows SMU to properly track blanking periods for memory clock
	 * adjustment. Used in display component synchronization.
	 */
615
	int (*display_config_changed)(struct smu_context *smu);
616

617
	int (*apply_clocks_adjust_rules)(struct smu_context *smu);
618 619 620 621 622 623 624 625

	/**
	 * @notify_smc_display_config: Applies display requirements to the
	 *                             current power state.
	 *
	 * Optimize deep sleep DCEFclk and mclk for the current display
	 * configuration. Used in display component synchronization.
	 */
A
Alex Deucher 已提交
626
	int (*notify_smc_display_config)(struct smu_context *smu);
627 628 629 630 631 632

	/**
	 * @is_dpm_running: Check if DPM is running.
	 *
	 * Return: True if DPM is running, false otherwise.
	 */
633
	bool (*is_dpm_running)(struct smu_context *smu);
634 635 636 637

	/**
	 * @get_fan_speed_rpm: Get the current fan speed in RPM.
	 */
638
	int (*get_fan_speed_rpm)(struct smu_context *smu, uint32_t *speed);
639 640 641 642 643

	/**
	 * @set_watermarks_table: Configure and upload the watermarks tables to
	 *                        the SMU.
	 */
644
	int (*set_watermarks_table)(struct smu_context *smu,
645
				    struct pp_smu_wm_range_sets *clock_ranges);
646 647 648 649

	/**
	 * @get_thermal_temperature_range: Get safe thermal limits in Celcius.
	 */
650
	int (*get_thermal_temperature_range)(struct smu_context *smu, struct smu_temperature_range *range);
651 652 653 654 655 656

	/**
	 * @get_uclk_dpm_states: Get memory clock DPM levels in kHz.
	 * &clocks_in_khz: Array of DPM levels.
	 * &num_states: Elements in &clocks_in_khz.
	 */
657
	int (*get_uclk_dpm_states)(struct smu_context *smu, uint32_t *clocks_in_khz, uint32_t *num_states);
658 659 660 661

	/**
	 * @set_default_od_settings: Set the overdrive tables to defaults.
	 */
662
	int (*set_default_od_settings)(struct smu_context *smu);
663 664 665 666

	/**
	 * @set_performance_level: Set a performance level.
	 */
667
	int (*set_performance_level)(struct smu_context *smu, enum amd_dpm_forced_level level);
668 669 670 671 672 673 674 675 676

	/**
	 * @display_disable_memory_clock_switch: Enable/disable dynamic memory
	 *                                       clock switching.
	 *
	 * Disabling this feature forces memory clock speed to maximum.
	 * Enabling sets the minimum memory clock capable of driving the
	 * current display configuration.
	 */
677
	int (*display_disable_memory_clock_switch)(struct smu_context *smu, bool disable_memory_clock_switch);
678 679 680 681

	/**
	 * @dump_pptable: Print the power play table to the system log.
	 */
682
	void (*dump_pptable)(struct smu_context *smu);
683 684 685 686

	/**
	 * @get_power_limit: Get the device's power limits.
	 */
687
	int (*get_power_limit)(struct smu_context *smu);
688 689 690 691

	/**
	 * @set_df_cstate: Set data fabric cstate.
	 */
692
	int (*set_df_cstate)(struct smu_context *smu, enum pp_df_cstate state);
693 694 695 696 697

	/**
	 * @allow_xgmi_power_down: Enable/disable external global memory
	 *                         interconnect power down.
	 */
698
	int (*allow_xgmi_power_down)(struct smu_context *smu, bool en);
699 700 701 702 703 704 705

	/**
	 * @update_pcie_parameters: Update and upload the system's PCIe
	 *                          capabilites to the SMU.
	 * &pcie_gen_cap: Maximum allowed PCIe generation.
	 * &pcie_width_cap: Maximum allowed PCIe width.
	 */
706
	int (*update_pcie_parameters)(struct smu_context *smu, uint32_t pcie_gen_cap, uint32_t pcie_width_cap);
707 708 709 710 711 712 713 714

	/**
	 * @i2c_init: Initialize i2c.
	 *
	 * The i2c bus is used internally by the SMU voltage regulators and
	 * other devices. The i2c's EEPROM also stores bad page tables on boards
	 * with ECC.
	 */
715
	int (*i2c_init)(struct smu_context *smu, struct i2c_adapter *control);
716 717 718 719

	/**
	 * @i2c_fini: Tear down i2c.
	 */
720
	void (*i2c_fini)(struct smu_context *smu, struct i2c_adapter *control);
721 722 723 724

	/**
	 * @get_unique_id: Get the GPU's unique id. Used for asset tracking.
	 */
725
	void (*get_unique_id)(struct smu_context *smu);
726 727 728 729 730 731

	/**
	 * @get_dpm_clock_table: Get a copy of the DPM clock table.
	 *
	 * Used by display component in bandwidth and watermark calculations.
	 */
732
	int (*get_dpm_clock_table)(struct smu_context *smu, struct dpm_clocks *clock_table);
733 734 735 736

	/**
	 * @init_microcode: Request the SMU's firmware from the kernel.
	 */
737
	int (*init_microcode)(struct smu_context *smu);
738 739 740 741

	/**
	 * @load_microcode: Load firmware onto the SMU.
	 */
742
	int (*load_microcode)(struct smu_context *smu);
743 744 745 746

	/**
	 * @fini_microcode: Release the SMU's firmware.
	 */
747
	void (*fini_microcode)(struct smu_context *smu);
748 749 750 751

	/**
	 * @init_smc_tables: Initialize the SMU tables.
	 */
752
	int (*init_smc_tables)(struct smu_context *smu);
753 754 755 756

	/**
	 * @fini_smc_tables: Release the SMU tables.
	 */
757
	int (*fini_smc_tables)(struct smu_context *smu);
758 759 760 761

	/**
	 * @init_power: Initialize the power gate table context.
	 */
762
	int (*init_power)(struct smu_context *smu);
763 764 765 766

	/**
	 * @fini_power: Release the power gate table context.
	 */
767
	int (*fini_power)(struct smu_context *smu);
768 769 770 771 772 773

	/**
	 * @check_fw_status: Check the SMU's firmware status.
	 *
	 * Return: Zero if check passes, negative errno on failure.
	 */
774
	int (*check_fw_status)(struct smu_context *smu);
775 776 777 778 779

	/**
	 * @setup_pptable: Initialize the power play table and populate it with
	 *                 default values.
	 */
780
	int (*setup_pptable)(struct smu_context *smu);
781 782 783 784

	/**
	 * @get_vbios_bootup_values: Get default boot values from the VBIOS.
	 */
785
	int (*get_vbios_bootup_values)(struct smu_context *smu);
786 787 788 789 790 791 792

	/**
	 * @check_fw_version: Print driver and SMU interface versions to the
	 *                    system log.
	 *
	 * Interface mismatch is not a critical failure.
	 */
793
	int (*check_fw_version)(struct smu_context *smu);
794 795 796 797

	/**
	 * @powergate_sdma: Power up/down system direct memory access.
	 */
798
	int (*powergate_sdma)(struct smu_context *smu, bool gate);
799 800 801 802 803

	/**
	 * @set_gfx_cgpg: Enable/disable graphics engine course grain power
	 *                gating.
	 */
804
	int (*set_gfx_cgpg)(struct smu_context *smu, bool enable);
805 806 807 808

	/**
	 * @write_pptable: Write the power play table to the SMU.
	 */
809
	int (*write_pptable)(struct smu_context *smu);
810 811 812 813 814

	/**
	 * @set_driver_table_location: Send the location of the driver table to
	 *                             the SMU.
	 */
815
	int (*set_driver_table_location)(struct smu_context *smu);
816 817 818 819 820

	/**
	 * @set_tool_table_location: Send the location of the tool table to the
	 *                           SMU.
	 */
821
	int (*set_tool_table_location)(struct smu_context *smu);
822 823 824 825 826

	/**
	 * @notify_memory_pool_location: Send the location of the memory pool to
	 *                               the SMU.
	 */
827
	int (*notify_memory_pool_location)(struct smu_context *smu);
828 829 830 831

	/**
	 * @system_features_control: Enable/disable all SMU features.
	 */
832
	int (*system_features_control)(struct smu_context *smu, bool en);
833 834 835 836 837 838 839

	/**
	 * @send_smc_msg_with_param: Send a message with a parameter to the SMU.
	 * &msg: Type of message.
	 * &param: Message parameter.
	 * &read_arg: SMU response (optional).
	 */
840
	int (*send_smc_msg_with_param)(struct smu_context *smu,
841
				       enum smu_message_type msg, uint32_t param, uint32_t *read_arg);
842 843 844 845 846 847

	/**
	 * @send_smc_msg: Send a message to the SMU.
	 * &msg: Type of message.
	 * &read_arg: SMU response (optional).
	 */
848 849 850
	int (*send_smc_msg)(struct smu_context *smu,
			    enum smu_message_type msg,
			    uint32_t *read_arg);
851 852 853 854 855

	/**
	 * @init_display_count: Notify the SMU of the number of display
	 *                      components in current display configuration.
	 */
856
	int (*init_display_count)(struct smu_context *smu, uint32_t count);
857 858 859 860 861

	/**
	 * @set_allowed_mask: Notify the SMU of the features currently allowed
	 *                    by the driver.
	 */
862
	int (*set_allowed_mask)(struct smu_context *smu);
863 864 865 866 867 868 869

	/**
	 * @get_enabled_mask: Get a mask of features that are currently enabled
	 *                    on the SMU.
	 * &feature_mask: Array representing enabled feature mask.
	 * &num: Elements in &feature_mask.
	 */
870
	int (*get_enabled_mask)(struct smu_context *smu, uint32_t *feature_mask, uint32_t num);
871 872 873 874 875 876

	/**
	 * @feature_is_enabled: Test if a feature is enabled.
	 *
	 * Return: One if enabled, zero if disabled.
	 */
877
	int (*feature_is_enabled)(struct smu_context *smu, enum smu_feature_mask mask);
878 879 880 881 882

	/**
	 * @disable_all_features_with_exception: Disable all features with
	 *                                       exception to those in &mask.
	 */
883
	int (*disable_all_features_with_exception)(struct smu_context *smu, enum smu_feature_mask mask);
884 885 886 887 888 889 890

	/**
	 * @notify_display_change: Enable fast memory clock switching.
	 *
	 * Allows for fine grained memory clock switching but has more stringent
	 * timing requirements.
	 */
891
	int (*notify_display_change)(struct smu_context *smu);
892 893 894 895

	/**
	 * @set_power_limit: Set power limit in watts.
	 */
896
	int (*set_power_limit)(struct smu_context *smu, uint32_t n);
897 898 899 900 901

	/**
	 * @init_max_sustainable_clocks: Populate max sustainable clock speed
	 *                               table with values from the SMU.
	 */
902
	int (*init_max_sustainable_clocks)(struct smu_context *smu);
903 904 905 906

	/**
	 * @enable_thermal_alert: Enable thermal alert interrupts.
	 */
907
	int (*enable_thermal_alert)(struct smu_context *smu);
908 909 910 911

	/**
	 * @disable_thermal_alert: Disable thermal alert interrupts.
	 */
912
	int (*disable_thermal_alert)(struct smu_context *smu);
913 914 915 916 917

	/**
	 * @set_min_dcef_deep_sleep: Set a minimum display fabric deep sleep
	 *                           clock speed in MHz.
	 */
918
	int (*set_min_dcef_deep_sleep)(struct smu_context *smu, uint32_t clk);
919 920 921 922 923

	/**
	 * @display_clock_voltage_request: Set a hard minimum frequency
	 * for a clock domain.
	 */
924 925 926
	int (*display_clock_voltage_request)(struct smu_context *smu, struct
					     pp_display_clock_request
					     *clock_req);
927 928 929 930

	/**
	 * @get_fan_control_mode: Get the current fan control mode.
	 */
931
	uint32_t (*get_fan_control_mode)(struct smu_context *smu);
932 933 934 935

	/**
	 * @set_fan_control_mode: Set the fan control mode.
	 */
936
	int (*set_fan_control_mode)(struct smu_context *smu, uint32_t mode);
937 938 939 940

	/**
	 * @set_fan_speed_rpm: Set a static fan speed in RPM.
	 */
941
	int (*set_fan_speed_rpm)(struct smu_context *smu, uint32_t speed);
942 943 944 945 946

	/**
	 * @set_xgmi_pstate: Set inter-chip global memory interconnect pstate.
	 * &pstate: Pstate to set. D0 if Nonzero, D3 otherwise.
	 */
947
	int (*set_xgmi_pstate)(struct smu_context *smu, uint32_t pstate);
948 949 950 951

	/**
	 * @gfx_off_control: Enable/disable graphics engine poweroff.
	 */
952
	int (*gfx_off_control)(struct smu_context *smu, bool enable);
953 954 955 956 957 958 959 960 961 962 963


	/**
	 * @get_gfx_off_status: Get graphics engine poweroff status.
	 *
	 * Return:
	 * 0 - GFXOFF(default).
	 * 1 - Transition out of GFX State.
	 * 2 - Not in GFXOFF.
	 * 3 - Transition into GFXOFF.
	 */
964
	uint32_t (*get_gfx_off_status)(struct smu_context *smu);
965 966 967 968

	/**
	 * @register_irq_handler: Register interupt request handlers.
	 */
969
	int (*register_irq_handler)(struct smu_context *smu);
970 971 972 973

	/**
	 * @set_azalia_d3_pme: Wake the audio decode engine from d3 sleep.
	 */
974
	int (*set_azalia_d3_pme)(struct smu_context *smu);
975 976 977 978 979 980 981 982

	/**
	 * @get_max_sustainable_clocks_by_dc: Get a copy of the max sustainable
	 *                                    clock speeds table.
	 *
	 * Provides a way for the display component (DC) to get the max
	 * sustainable clocks from the SMU.
	 */
983
	int (*get_max_sustainable_clocks_by_dc)(struct smu_context *smu, struct pp_smu_nv_clock_table *max_clocks);
984 985 986 987

	/**
	 * @baco_is_support: Check if GPU supports BACO (Bus Active, Chip Off).
	 */
988
	bool (*baco_is_support)(struct smu_context *smu);
989 990 991 992 993 994

	/**
	 * @baco_get_state: Get the current BACO state.
	 *
	 * Return: Current BACO state.
	 */
995
	enum smu_baco_state (*baco_get_state)(struct smu_context *smu);
996 997 998 999

	/**
	 * @baco_set_state: Enter/exit BACO.
	 */
1000
	int (*baco_set_state)(struct smu_context *smu, enum smu_baco_state state);
1001 1002 1003 1004

	/**
	 * @baco_enter: Enter BACO.
	 */
1005
	int (*baco_enter)(struct smu_context *smu);
1006 1007 1008 1009

	/**
	 * @baco_exit: Exit Baco.
	 */
1010
	int (*baco_exit)(struct smu_context *smu);
1011 1012 1013 1014

	/**
	 * @mode1_reset_is_support: Check if GPU supports mode1 reset.
	 */
1015
	bool (*mode1_reset_is_support)(struct smu_context *smu);
1016 1017 1018 1019 1020 1021

	/**
	 * @mode1_reset: Perform mode1 reset.
	 *
	 * Complete GPU reset.
	 */
1022
	int (*mode1_reset)(struct smu_context *smu);
1023 1024 1025 1026 1027 1028 1029

	/**
	 * @mode2_reset: Perform mode2 reset.
	 *
	 * Mode2 reset generally does not reset as many IPs as mode1 reset. The
	 * IPs reset varies by asic.
	 */
1030
	int (*mode2_reset)(struct smu_context *smu);
1031 1032 1033 1034 1035

	/**
	 * @get_dpm_ultimate_freq: Get the hard frequency range of a clock
	 *                         domain in MHz.
	 */
1036
	int (*get_dpm_ultimate_freq)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t *min, uint32_t *max);
1037 1038 1039 1040 1041

	/**
	 * @set_soft_freq_limited_range: Set the soft frequency range of a clock
	 *                               domain in MHz.
	 */
1042
	int (*set_soft_freq_limited_range)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t min, uint32_t max);
1043 1044 1045 1046

	/**
	 * @set_power_source: Notify the SMU of the current power source.
	 */
1047
	int (*set_power_source)(struct smu_context *smu, enum smu_power_src_type power_src);
1048 1049 1050 1051 1052

	/**
	 * @log_thermal_throttling_event: Print a thermal throttling warning to
	 *                                the system's log.
	 */
1053
	void (*log_thermal_throttling_event)(struct smu_context *smu);
1054 1055 1056 1057 1058

	/**
	 * @get_pp_feature_mask: Print a human readable table of enabled
	 *                       features to buffer.
	 */
1059
	size_t (*get_pp_feature_mask)(struct smu_context *smu, char *buf);
1060 1061 1062 1063 1064

	/**
	 * @set_pp_feature_mask: Request the SMU enable/disable features to
	 *                       match those enabled in &new_mask.
	 */
1065
	int (*set_pp_feature_mask)(struct smu_context *smu, uint64_t new_mask);
1066 1067 1068 1069 1070 1071

	/**
	 * @get_gpu_metrics: Get a copy of the GPU metrics table from the SMU.
	 *
	 * Return: Size of &table
	 */
1072
	ssize_t (*get_gpu_metrics)(struct smu_context *smu, void **table);
1073 1074 1075 1076

	/**
	 * @enable_mgpu_fan_boost: Enable multi-GPU fan boost.
	 */
1077
	int (*enable_mgpu_fan_boost)(struct smu_context *smu);
1078 1079 1080 1081

	/**
	 * @gfx_ulv_control: Enable/disable ultra low voltage.
	 */
1082
	int (*gfx_ulv_control)(struct smu_context *smu, bool enablement);
1083 1084 1085 1086

	/**
	 * @deep_sleep_control: Enable/disable deep sleep.
	 */
1087
	int (*deep_sleep_control)(struct smu_context *smu, bool enablement);
1088 1089 1090 1091 1092 1093

	/**
	 * @get_fan_parameters: Get fan parameters.
	 *
	 * Get maximum fan speed from the power play table.
	 */
1094
	int (*get_fan_parameters)(struct smu_context *smu);
1095 1096 1097 1098

	/**
	 * @post_init: Helper function for asic specific workarounds.
	 */
1099
	int (*post_init)(struct smu_context *smu);
1100 1101 1102 1103

	/**
	 * @interrupt_work: Work task scheduled from SMU interrupt handler.
	 */
1104
	void (*interrupt_work)(struct smu_context *smu);
1105 1106 1107 1108

	/**
	 * @gpo_control: Enable/disable graphics power optimization if supported.
	 */
1109
	int (*gpo_control)(struct smu_context *smu, bool enablement);
1110 1111 1112 1113

	/**
	 * @gfx_state_change_set: Send the current graphics state to the SMU.
	 */
1114
	int (*gfx_state_change_set)(struct smu_context *smu, uint32_t state);
1115 1116 1117 1118 1119

	/**
	 * @set_fine_grain_gfx_freq_parameters: Set fine grain graphics clock
	 *                                      parameters to defaults.
	 */
1120
	int (*set_fine_grain_gfx_freq_parameters)(struct smu_context *smu);
1121 1122
};

1123 1124 1125 1126 1127
typedef enum {
	METRICS_CURR_GFXCLK,
	METRICS_CURR_SOCCLK,
	METRICS_CURR_UCLK,
	METRICS_CURR_VCLK,
1128
	METRICS_CURR_VCLK1,
1129
	METRICS_CURR_DCLK,
1130
	METRICS_CURR_DCLK1,
1131
	METRICS_CURR_FCLK,
1132
	METRICS_CURR_DCEFCLK,
1133
	METRICS_AVERAGE_CPUCLK,
1134 1135
	METRICS_AVERAGE_GFXCLK,
	METRICS_AVERAGE_SOCCLK,
1136
	METRICS_AVERAGE_FCLK,
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
	METRICS_AVERAGE_UCLK,
	METRICS_AVERAGE_VCLK,
	METRICS_AVERAGE_DCLK,
	METRICS_AVERAGE_GFXACTIVITY,
	METRICS_AVERAGE_MEMACTIVITY,
	METRICS_AVERAGE_VCNACTIVITY,
	METRICS_AVERAGE_SOCKETPOWER,
	METRICS_TEMPERATURE_EDGE,
	METRICS_TEMPERATURE_HOTSPOT,
	METRICS_TEMPERATURE_MEM,
	METRICS_TEMPERATURE_VRGFX,
	METRICS_TEMPERATURE_VRSOC,
	METRICS_TEMPERATURE_VRMEM,
	METRICS_THROTTLER_STATUS,
	METRICS_CURR_FANSPEED,
1152 1153
	METRICS_VOLTAGE_VDDSOC,
	METRICS_VOLTAGE_VDDGFX,
1154 1155
} MetricsMember_t;

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
enum smu_cmn2asic_mapping_type {
	CMN2ASIC_MAPPING_MSG,
	CMN2ASIC_MAPPING_CLK,
	CMN2ASIC_MAPPING_FEATURE,
	CMN2ASIC_MAPPING_TABLE,
	CMN2ASIC_MAPPING_PWR,
	CMN2ASIC_MAPPING_WORKLOAD,
};

#define MSG_MAP(msg, index, valid_in_vf) \
	[SMU_MSG_##msg] = {1, (index), (valid_in_vf)}

#define CLK_MAP(clk, index) \
	[SMU_##clk] = {1, (index)}

#define FEA_MAP(fea) \
	[SMU_FEATURE_##fea##_BIT] = {1, FEATURE_##fea##_BIT}

1174 1175 1176 1177 1178 1179
#define FEA_MAP_REVERSE(fea) \
	[SMU_FEATURE_DPM_##fea##_BIT] = {1, FEATURE_##fea##_DPM_BIT}

#define FEA_MAP_HALF_REVERSE(fea) \
	[SMU_FEATURE_DPM_##fea##CLK_BIT] = {1, FEATURE_##fea##_DPM_BIT}

1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
#define TAB_MAP(tab) \
	[SMU_TABLE_##tab] = {1, TABLE_##tab}

#define TAB_MAP_VALID(tab) \
	[SMU_TABLE_##tab] = {1, TABLE_##tab}

#define TAB_MAP_INVALID(tab) \
	[SMU_TABLE_##tab] = {0, TABLE_##tab}

#define PWR_MAP(tab) \
	[SMU_POWER_SOURCE_##tab] = {1, POWER_SOURCE_##tab}

#define WORKLOAD_MAP(profile, workload) \
	[profile] = {1, (workload)}

1195
#if !defined(SWSMU_CODE_LAYER_L2) && !defined(SWSMU_CODE_LAYER_L3) && !defined(SWSMU_CODE_LAYER_L4)
1196 1197 1198 1199 1200 1201
int smu_load_microcode(struct smu_context *smu);

int smu_check_fw_status(struct smu_context *smu);

int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled);

1202
int smu_set_fan_speed_rpm(struct smu_context *smu, uint32_t speed);
1203 1204 1205

int smu_get_power_limit(struct smu_context *smu,
			uint32_t *limit,
1206
			bool max_setting);
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228

int smu_set_power_limit(struct smu_context *smu, uint32_t limit);
int smu_print_clk_levels(struct smu_context *smu, enum smu_clk_type clk_type, char *buf);

int smu_od_edit_dpm_table(struct smu_context *smu,
			  enum PP_OD_DPM_TABLE_COMMAND type,
			  long *input, uint32_t size);

int smu_read_sensor(struct smu_context *smu,
		    enum amd_pp_sensors sensor,
		    void *data, uint32_t *size);
int smu_get_power_profile_mode(struct smu_context *smu, char *buf);

int smu_set_power_profile_mode(struct smu_context *smu,
			       long *param,
			       uint32_t param_size,
			       bool lock_needed);
int smu_get_fan_control_mode(struct smu_context *smu);
int smu_set_fan_control_mode(struct smu_context *smu, int value);
int smu_get_fan_speed_percent(struct smu_context *smu, uint32_t *speed);
int smu_set_fan_speed_percent(struct smu_context *smu, uint32_t speed);
int smu_get_fan_speed_rpm(struct smu_context *smu, uint32_t *speed);
1229

1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
int smu_set_deep_sleep_dcefclk(struct smu_context *smu, int clk);

int smu_get_clock_by_type_with_latency(struct smu_context *smu,
				       enum smu_clk_type clk_type,
				       struct pp_clock_levels_with_latency *clocks);

int smu_display_clock_voltage_request(struct smu_context *smu,
				      struct pp_display_clock_request *clock_req);
int smu_display_disable_memory_clock_switch(struct smu_context *smu, bool disable_memory_clock_switch);

int smu_set_xgmi_pstate(struct smu_context *smu,
			uint32_t pstate);

int smu_set_azalia_d3_pme(struct smu_context *smu);

bool smu_baco_is_support(struct smu_context *smu);

int smu_baco_get_state(struct smu_context *smu, enum smu_baco_state *state);

1249 1250
int smu_baco_enter(struct smu_context *smu);
int smu_baco_exit(struct smu_context *smu);
1251

1252 1253
bool smu_mode1_reset_is_support(struct smu_context *smu);
int smu_mode1_reset(struct smu_context *smu);
1254
int smu_mode2_reset(struct smu_context *smu);
1255

1256 1257
extern const struct amd_ip_funcs smu_ip_funcs;

1258
extern const struct amdgpu_ip_block_version smu_v11_0_ip_block;
1259 1260
extern const struct amdgpu_ip_block_version smu_v12_0_ip_block;

1261
bool is_support_sw_smu(struct amdgpu_device *adev);
1262
bool is_support_cclk_dpm(struct amdgpu_device *adev);
1263 1264 1265
int smu_reset(struct smu_context *smu);
int smu_sys_get_pp_table(struct smu_context *smu, void **table);
int smu_sys_set_pp_table(struct smu_context *smu,  void *buf, size_t size);
1266
int smu_get_power_num_states(struct smu_context *smu, struct pp_states_info *state_info);
1267
enum amd_pm_state_type smu_get_current_power_state(struct smu_context *smu);
1268 1269 1270
int smu_write_watermarks_table(struct smu_context *smu);
int smu_set_watermarks_for_clock_ranges(
		struct smu_context *smu,
1271
		struct pp_smu_wm_range_sets *clock_ranges);
1272

1273 1274 1275 1276
/* smu to display interface */
extern int smu_display_configuration_change(struct smu_context *smu, const
					    struct amd_pp_display_configuration
					    *display_config);
1277
extern int smu_dpm_set_power_gate(struct smu_context *smu,uint32_t block_type, bool gate);
1278 1279
extern int smu_handle_task(struct smu_context *smu,
			   enum amd_dpm_forced_level level,
1280 1281
			   enum amd_pp_task task_id,
			   bool lock_needed);
1282 1283 1284
int smu_switch_power_profile(struct smu_context *smu,
			     enum PP_SMC_POWER_PROFILE type,
			     bool en);
1285
int smu_get_dpm_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
1286
			   uint32_t *min, uint32_t *max);
1287
int smu_set_soft_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
1288
			    uint32_t min, uint32_t max);
1289 1290
enum amd_dpm_forced_level smu_get_performance_level(struct smu_context *smu);
int smu_force_performance_level(struct smu_context *smu, enum amd_dpm_forced_level level);
1291
int smu_set_display_count(struct smu_context *smu, uint32_t count);
1292
int smu_set_ac_dc(struct smu_context *smu);
1293 1294
size_t smu_sys_get_pp_feature_mask(struct smu_context *smu, char *buf);
int smu_sys_set_pp_feature_mask(struct smu_context *smu, uint64_t new_mask);
1295 1296
int smu_force_clk_levels(struct smu_context *smu,
			 enum smu_clk_type clk_type,
1297
			 uint32_t mask);
1298 1299
int smu_set_mp1_state(struct smu_context *smu,
		      enum pp_mp1_state mp1_state);
1300 1301
int smu_set_df_cstate(struct smu_context *smu,
		      enum pp_df_cstate state);
1302
int smu_allow_xgmi_power_down(struct smu_context *smu, bool en);
1303

1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
int smu_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
					 struct pp_smu_nv_clock_table *max_clocks);

int smu_get_uclk_dpm_states(struct smu_context *smu,
			    unsigned int *clock_values_in_khz,
			    unsigned int *num_states);

int smu_get_dpm_clock_table(struct smu_context *smu,
			    struct dpm_clocks *clock_table);

1314 1315
int smu_get_status_gfxoff(struct amdgpu_device *adev, uint32_t *value);

1316 1317
ssize_t smu_sys_get_gpu_metrics(struct smu_context *smu, void **table);

1318
int smu_enable_mgpu_fan_boost(struct smu_context *smu);
1319
int smu_gfx_state_change_set(struct smu_context *smu, uint32_t state);
1320

1321
#endif
1322
#endif