amdgpu_smu.h 27.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
#ifndef __AMDGPU_SMU_H__
#define __AMDGPU_SMU_H__

#include "amdgpu.h"
26
#include "kgd_pp_interface.h"
27
#include "dm_pp_interface.h"
28
#include "dm_pp_smu.h"
29
#include "smu_types.h"
30

31 32 33 34
#define SMU_THERMAL_MINIMUM_ALERT_TEMP		0
#define SMU_THERMAL_MAXIMUM_ALERT_TEMP		255
#define SMU_TEMPERATURE_UNITS_PER_CENTIGRADES	1000

35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
struct smu_hw_power_state {
	unsigned int magic;
};

struct smu_power_state;

enum smu_state_ui_label {
	SMU_STATE_UI_LABEL_NONE,
	SMU_STATE_UI_LABEL_BATTERY,
	SMU_STATE_UI_TABEL_MIDDLE_LOW,
	SMU_STATE_UI_LABEL_BALLANCED,
	SMU_STATE_UI_LABEL_MIDDLE_HIGHT,
	SMU_STATE_UI_LABEL_PERFORMANCE,
	SMU_STATE_UI_LABEL_BACO,
};

enum smu_state_classification_flag {
	SMU_STATE_CLASSIFICATION_FLAG_BOOT                     = 0x0001,
	SMU_STATE_CLASSIFICATION_FLAG_THERMAL                  = 0x0002,
	SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE      = 0x0004,
	SMU_STATE_CLASSIFICATION_FLAG_RESET                    = 0x0008,
	SMU_STATE_CLASSIFICATION_FLAG_FORCED                   = 0x0010,
	SMU_STATE_CLASSIFICATION_FLAG_USER_3D_PERFORMANCE      = 0x0020,
	SMU_STATE_CLASSIFICATION_FLAG_USER_2D_PERFORMANCE      = 0x0040,
	SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE           = 0x0080,
	SMU_STATE_CLASSIFICATION_FLAG_AC_OVERDIRVER_TEMPLATE   = 0x0100,
	SMU_STATE_CLASSIFICATION_FLAG_UVD                      = 0x0200,
	SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE_LOW       = 0x0400,
	SMU_STATE_CLASSIFICATION_FLAG_ACPI                     = 0x0800,
	SMU_STATE_CLASSIFICATION_FLAG_HD2                      = 0x1000,
	SMU_STATE_CLASSIFICATION_FLAG_UVD_HD                   = 0x2000,
	SMU_STATE_CLASSIFICATION_FLAG_UVD_SD                   = 0x4000,
	SMU_STATE_CLASSIFICATION_FLAG_USER_DC_PERFORMANCE      = 0x8000,
	SMU_STATE_CLASSIFICATION_FLAG_DC_OVERDIRVER_TEMPLATE   = 0x10000,
	SMU_STATE_CLASSIFICATION_FLAG_BACO                     = 0x20000,
	SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE2      = 0x40000,
	SMU_STATE_CLASSIFICATION_FLAG_ULV                      = 0x80000,
	SMU_STATE_CLASSIFICATION_FLAG_UVD_MVC                  = 0x100000,
};

struct smu_state_classification_block {
	enum smu_state_ui_label         ui_label;
	enum smu_state_classification_flag  flags;
	int                          bios_index;
	bool                      temporary_state;
	bool                      to_be_deleted;
};

struct smu_state_pcie_block {
	unsigned int lanes;
};

enum smu_refreshrate_source {
	SMU_REFRESHRATE_SOURCE_EDID,
	SMU_REFRESHRATE_SOURCE_EXPLICIT
};

struct smu_state_display_block {
	bool              disable_frame_modulation;
	bool              limit_refreshrate;
	enum smu_refreshrate_source refreshrate_source;
	int                  explicit_refreshrate;
	int                  edid_refreshrate_index;
	bool              enable_vari_bright;
};

struct smu_state_memroy_block {
	bool              dll_off;
	uint8_t                 m3arb;
	uint8_t                 unused[3];
};

struct smu_state_software_algorithm_block {
	bool disable_load_balancing;
	bool enable_sleep_for_timestamps;
};

struct smu_temperature_range {
	int min;
	int max;
115 116 117 118 119 120 121
	int edge_emergency_max;
	int hotspot_min;
	int hotspot_crit_max;
	int hotspot_emergency_max;
	int mem_min;
	int mem_crit_max;
	int mem_emergency_max;
122
	int software_shutdown_temp;
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
};

struct smu_state_validation_block {
	bool single_display_only;
	bool disallow_on_dc;
	uint8_t supported_power_levels;
};

struct smu_uvd_clocks {
	uint32_t vclk;
	uint32_t dclk;
};

/**
* Structure to hold a SMU Power State.
*/
struct smu_power_state {
	uint32_t                                      id;
	struct list_head                              ordered_list;
	struct list_head                              all_states_list;

	struct smu_state_classification_block         classification;
	struct smu_state_validation_block             validation;
	struct smu_state_pcie_block                   pcie;
	struct smu_state_display_block                display;
	struct smu_state_memroy_block                 memory;
	struct smu_state_software_algorithm_block     software;
	struct smu_uvd_clocks                         uvd_clocks;
	struct smu_hw_power_state                     hardware;
};

154 155 156 157 158 159 160
enum smu_power_src_type
{
	SMU_POWER_SOURCE_AC,
	SMU_POWER_SOURCE_DC,
	SMU_POWER_SOURCE_COUNT,
};

161 162 163 164 165 166 167 168 169
enum smu_memory_pool_size
{
    SMU_MEMORY_POOL_SIZE_ZERO   = 0,
    SMU_MEMORY_POOL_SIZE_256_MB = 0x10000000,
    SMU_MEMORY_POOL_SIZE_512_MB = 0x20000000,
    SMU_MEMORY_POOL_SIZE_1_GB   = 0x40000000,
    SMU_MEMORY_POOL_SIZE_2_GB   = 0x80000000,
};

170 171 172 173 174 175 176 177 178 179 180 181 182 183
#define SMU_TABLE_INIT(tables, table_id, s, a, d)	\
	do {						\
		tables[table_id].size = s;		\
		tables[table_id].align = a;		\
		tables[table_id].domain = d;		\
	} while (0)

struct smu_table {
	uint64_t size;
	uint32_t align;
	uint8_t domain;
	uint64_t mc_address;
	void *cpu_addr;
	struct amdgpu_bo *bo;
184
};
185

186 187 188 189 190 191 192 193 194 195 196 197 198 199
enum smu_perf_level_designation {
	PERF_LEVEL_ACTIVITY,
	PERF_LEVEL_POWER_CONTAINMENT,
};

struct smu_performance_level {
	uint32_t core_clock;
	uint32_t memory_clock;
	uint32_t vddc;
	uint32_t vddci;
	uint32_t non_local_mem_freq;
	uint32_t non_local_mem_width;
};

200 201 202 203 204 205 206 207 208
struct smu_clock_info {
	uint32_t min_mem_clk;
	uint32_t max_mem_clk;
	uint32_t min_eng_clk;
	uint32_t max_eng_clk;
	uint32_t min_bus_bandwidth;
	uint32_t max_bus_bandwidth;
};

209 210 211 212 213 214 215
struct smu_bios_boot_up_values
{
	uint32_t			revision;
	uint32_t			gfxclk;
	uint32_t			uclk;
	uint32_t			socclk;
	uint32_t			dcefclk;
216 217 218
	uint32_t			eclk;
	uint32_t			vclk;
	uint32_t			dclk;
219 220 221 222 223 224
	uint16_t			vddc;
	uint16_t			vddci;
	uint16_t			mvddc;
	uint16_t			vdd_gfx;
	uint8_t				cooling_id;
	uint32_t			pp_table_id;
225 226 227
	uint32_t			format_revision;
	uint32_t			content_revision;
	uint32_t			fclk;
228 229
};

230 231 232 233
enum smu_table_id
{
	SMU_TABLE_PPTABLE = 0,
	SMU_TABLE_WATERMARKS,
234 235
	SMU_TABLE_CUSTOM_DPM,
	SMU_TABLE_DPMCLOCKS,
236 237 238 239 240 241 242 243 244 245 246 247 248
	SMU_TABLE_AVFS,
	SMU_TABLE_AVFS_PSM_DEBUG,
	SMU_TABLE_AVFS_FUSE_OVERRIDE,
	SMU_TABLE_PMSTATUSLOG,
	SMU_TABLE_SMU_METRICS,
	SMU_TABLE_DRIVER_SMU_CONFIG,
	SMU_TABLE_ACTIVITY_MONITOR_COEFF,
	SMU_TABLE_OVERDRIVE,
	SMU_TABLE_I2C_COMMANDS,
	SMU_TABLE_PACE,
	SMU_TABLE_COUNT,
};

249 250 251 252
struct smu_table_context
{
	void				*power_play_table;
	uint32_t			power_play_table_size;
253
	void				*hardcode_pptable;
254 255
	unsigned long			metrics_time;
	void				*metrics_table;
256
	void				*clocks_table;
257
	void				*watermarks_table;
258

259
	void				*max_sustainable_clocks;
260
	struct smu_bios_boot_up_values	boot_values;
261
	void                            *driver_pptable;
262
	struct smu_table		tables[SMU_TABLE_COUNT];
263 264 265 266 267 268 269 270 271
	/*
	 * The driver table is just a staging buffer for
	 * uploading/downloading content from the SMU.
	 *
	 * And the table_id for SMU_MSG_TransferTableSmu2Dram/
	 * SMU_MSG_TransferTableDram2Smu instructs SMU
	 * which content driver is interested.
	 */
	struct smu_table		driver_table;
272
	struct smu_table		memory_pool;
273
	uint8_t                         thermal_controller_type;
274

275
	void				*overdrive_table;
276
	void                            *boot_overdrive_table;
277 278 279

	uint32_t			gpu_metrics_table_size;
	void				*gpu_metrics_table;
280 281
};

282 283
struct smu_dpm_context {
	uint32_t dpm_context_size;
284 285
	void *dpm_context;
	void *golden_dpm_context;
286 287 288 289
	bool enable_umd_pstate;
	enum amd_dpm_forced_level dpm_level;
	enum amd_dpm_forced_level saved_dpm_level;
	enum amd_dpm_forced_level requested_dpm_level;
290 291
	struct smu_power_state *dpm_request_power_state;
	struct smu_power_state *dpm_current_power_state;
292
	struct mclock_latency_table *mclk_latency_table;
293 294
};

K
Kenneth Feng 已提交
295 296 297
struct smu_power_gate {
	bool uvd_gated;
	bool vce_gated;
298 299 300 301
	atomic_t vcn_gated;
	atomic_t jpeg_gated;
	struct mutex vcn_gate_lock;
	struct mutex jpeg_gate_lock;
K
Kenneth Feng 已提交
302 303
};

304 305 306
struct smu_power_context {
	void *power_context;
	uint32_t power_context_size;
K
Kenneth Feng 已提交
307
	struct smu_power_gate power_gate;
308 309
};

310 311 312 313 314 315 316 317

#define SMU_FEATURE_MAX	(64)
struct smu_feature
{
	uint32_t feature_num;
	DECLARE_BITMAP(supported, SMU_FEATURE_MAX);
	DECLARE_BITMAP(allowed, SMU_FEATURE_MAX);
	DECLARE_BITMAP(enabled, SMU_FEATURE_MAX);
318
	struct mutex mutex;
319 320
};

321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
struct smu_clocks {
	uint32_t engine_clock;
	uint32_t memory_clock;
	uint32_t bus_bandwidth;
	uint32_t engine_clock_in_sr;
	uint32_t dcef_clock;
	uint32_t dcef_clock_in_sr;
};

#define MAX_REGULAR_DPM_NUM 16
struct mclk_latency_entries {
	uint32_t  frequency;
	uint32_t  latency;
};
struct mclock_latency_table {
	uint32_t  count;
	struct mclk_latency_entries  entries[MAX_REGULAR_DPM_NUM];
};

340 341 342 343 344 345 346
enum smu_reset_mode
{
    SMU_RESET_MODE_0,
    SMU_RESET_MODE_1,
    SMU_RESET_MODE_2,
};

347 348 349 350 351 352 353 354 355 356 357 358 359
enum smu_baco_state
{
	SMU_BACO_STATE_ENTER = 0,
	SMU_BACO_STATE_EXIT,
};

struct smu_baco_context
{
	struct mutex mutex;
	uint32_t state;
	bool platform_support;
};

360 361 362 363 364 365 366 367 368 369 370 371 372 373
struct pstates_clk_freq {
	uint32_t			min;
	uint32_t			standard;
	uint32_t			peak;
};

struct smu_umd_pstate_table {
	struct pstates_clk_freq		gfxclk_pstate;
	struct pstates_clk_freq		socclk_pstate;
	struct pstates_clk_freq		uclk_pstate;
	struct pstates_clk_freq		vclk_pstate;
	struct pstates_clk_freq		dclk_pstate;
};

374 375 376 377 378 379 380 381 382 383 384
struct cmn2asic_msg_mapping {
	int	valid_mapping;
	int	map_to;
	int	valid_in_vf;
};

struct cmn2asic_mapping {
	int	valid_mapping;
	int	map_to;
};

385
#define WORKLOAD_POLICY_MAX 7
386 387 388
struct smu_context
{
	struct amdgpu_device            *adev;
389
	struct amdgpu_irq_src		irq_source;
390

391
	const struct pptable_funcs	*ppt_funcs;
392 393 394 395 396 397
	const struct cmn2asic_msg_mapping	*message_map;
	const struct cmn2asic_mapping	*clock_map;
	const struct cmn2asic_mapping	*feature_map;
	const struct cmn2asic_mapping	*table_map;
	const struct cmn2asic_mapping	*pwr_src_map;
	const struct cmn2asic_mapping	*workload_map;
398
	struct mutex			mutex;
399
	struct mutex			sensor_lock;
400
	struct mutex			metrics_lock;
401
	struct mutex			message_lock;
402
	uint64_t pool_size;
403 404

	struct smu_table_context	smu_table;
405
	struct smu_dpm_context		smu_dpm;
406
	struct smu_power_context	smu_power;
407
	struct smu_feature		smu_feature;
408
	struct amd_pp_display_configuration  *display_config;
409
	struct smu_baco_context		smu_baco;
410
	struct smu_temperature_range	thermal_range;
411
	void *od_settings;
412 413 414
#if defined(CONFIG_DEBUG_FS)
	struct dentry                   *debugfs_sclk;
#endif
415

416
	struct smu_umd_pstate_table	pstate_table;
417 418
	uint32_t pstate_sclk;
	uint32_t pstate_mclk;
419

420
	bool od_enabled;
421 422
	uint32_t current_power_limit;
	uint32_t max_power_limit;
423

424 425 426 427 428
	/* soft pptable */
	uint32_t ppt_offset_bytes;
	uint32_t ppt_size_bytes;
	uint8_t  *ppt_start_addr;

429
	bool support_power_containment;
430 431 432 433 434
	bool disable_watermark;

#define WATERMARKS_EXIST	(1 << 0)
#define WATERMARKS_LOADED	(1 << 1)
	uint32_t watermarks_bitmap;
435 436
	uint32_t hard_min_uclk_req_from_dal;
	bool disable_uclk_switch;
437 438 439 440 441 442

	uint32_t workload_mask;
	uint32_t workload_prority[WORKLOAD_POLICY_MAX];
	uint32_t workload_setting[WORKLOAD_POLICY_MAX];
	uint32_t power_profile_mode;
	uint32_t default_power_profile_mode;
443
	bool pm_enabled;
444
	bool is_apu;
445

446 447 448
	uint32_t smc_driver_if_version;
	uint32_t smc_fw_if_version;
	uint32_t smc_fw_version;
449

450
	bool uploading_custom_pp_table;
451
	bool dc_controlled_by_gpio;
452 453

	struct work_struct throttling_logging_work;
454
	atomic64_t throttle_int_counter;
455 456
};

457 458
struct i2c_adapter;

459
struct pptable_funcs {
460
	int (*run_btc)(struct smu_context *smu);
461
	int (*get_allowed_feature_mask)(struct smu_context *smu, uint32_t *feature_mask, uint32_t num);
462
	enum amd_pm_state_type (*get_current_power_state)(struct smu_context *smu);
463
	int (*set_default_dpm_table)(struct smu_context *smu);
464
	int (*set_power_state)(struct smu_context *smu);
465
	int (*populate_umd_state_clk)(struct smu_context *smu);
466
	int (*print_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, char *buf);
467
	int (*force_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t mask);
468
	int (*set_default_od8_settings)(struct smu_context *smu);
469
	int (*get_od_percentage)(struct smu_context *smu, enum smu_clk_type clk_type);
470
	int (*set_od_percentage)(struct smu_context *smu,
471
				 enum smu_clk_type clk_type,
472
				 uint32_t value);
473 474 475
	int (*od_edit_dpm_table)(struct smu_context *smu,
				 enum PP_OD_DPM_TABLE_COMMAND type,
				 long *input, uint32_t size);
476
	int (*get_clock_by_type_with_latency)(struct smu_context *smu,
477
					      enum smu_clk_type clk_type,
478 479 480
					      struct
					      pp_clock_levels_with_latency
					      *clocks);
481 482 483 484 485
	int (*get_clock_by_type_with_voltage)(struct smu_context *smu,
					      enum amd_pp_clock_type type,
					      struct
					      pp_clock_levels_with_voltage
					      *clocks);
486 487
	int (*get_power_profile_mode)(struct smu_context *smu, char *buf);
	int (*set_power_profile_mode)(struct smu_context *smu, long *input, uint32_t size);
488
	int (*dpm_set_vcn_enable)(struct smu_context *smu, bool enable);
489
	int (*dpm_set_jpeg_enable)(struct smu_context *smu, bool enable);
490 491
	int (*read_sensor)(struct smu_context *smu, enum amd_pp_sensors sensor,
			   void *data, uint32_t *size);
492 493 494
	int (*pre_display_config_changed)(struct smu_context *smu);
	int (*display_config_changed)(struct smu_context *smu);
	int (*apply_clocks_adjust_rules)(struct smu_context *smu);
A
Alex Deucher 已提交
495
	int (*notify_smc_display_config)(struct smu_context *smu);
496
	int (*set_cpu_power_state)(struct smu_context *smu);
497
	bool (*is_dpm_running)(struct smu_context *smu);
498
	int (*get_fan_speed_percent)(struct smu_context *smu, uint32_t *speed);
499
	int (*get_fan_speed_rpm)(struct smu_context *smu, uint32_t *speed);
500
	int (*set_watermarks_table)(struct smu_context *smu,
501
				    struct dm_pp_wm_sets_with_clock_ranges_soc15 *clock_ranges);
502
	int (*get_thermal_temperature_range)(struct smu_context *smu, struct smu_temperature_range *range);
503
	int (*get_uclk_dpm_states)(struct smu_context *smu, uint32_t *clocks_in_khz, uint32_t *num_states);
504
	int (*set_default_od_settings)(struct smu_context *smu);
505
	int (*set_performance_level)(struct smu_context *smu, enum amd_dpm_forced_level level);
506
	int (*display_disable_memory_clock_switch)(struct smu_context *smu, bool disable_memory_clock_switch);
507
	void (*dump_pptable)(struct smu_context *smu);
508
	int (*get_power_limit)(struct smu_context *smu);
509
	int (*set_df_cstate)(struct smu_context *smu, enum pp_df_cstate state);
510
	int (*allow_xgmi_power_down)(struct smu_context *smu, bool en);
511
	int (*update_pcie_parameters)(struct smu_context *smu, uint32_t pcie_gen_cap, uint32_t pcie_width_cap);
512 513
	int (*i2c_init)(struct smu_context *smu, struct i2c_adapter *control);
	void (*i2c_fini)(struct smu_context *smu, struct i2c_adapter *control);
514
	void (*get_unique_id)(struct smu_context *smu);
515
	int (*get_dpm_clock_table)(struct smu_context *smu, struct dpm_clocks *clock_table);
516
	int (*init_microcode)(struct smu_context *smu);
517
	int (*load_microcode)(struct smu_context *smu);
518
	void (*fini_microcode)(struct smu_context *smu);
519
	int (*init_smc_tables)(struct smu_context *smu);
520
	int (*fini_smc_tables)(struct smu_context *smu);
521
	int (*init_power)(struct smu_context *smu);
522
	int (*fini_power)(struct smu_context *smu);
523
	int (*check_fw_status)(struct smu_context *smu);
524
	int (*setup_pptable)(struct smu_context *smu);
525
	int (*get_vbios_bootup_values)(struct smu_context *smu);
526
	int (*check_fw_version)(struct smu_context *smu);
527
	int (*powergate_sdma)(struct smu_context *smu, bool gate);
528
	int (*set_gfx_cgpg)(struct smu_context *smu, bool enable);
529
	int (*write_pptable)(struct smu_context *smu);
530
	int (*set_driver_table_location)(struct smu_context *smu);
531
	int (*set_tool_table_location)(struct smu_context *smu);
532
	int (*notify_memory_pool_location)(struct smu_context *smu);
533 534
	int (*set_last_dcef_min_deep_sleep_clk)(struct smu_context *smu);
	int (*system_features_control)(struct smu_context *smu, bool en);
535
	int (*send_smc_msg_with_param)(struct smu_context *smu,
536
				       enum smu_message_type msg, uint32_t param, uint32_t *read_arg);
537 538 539
	int (*send_smc_msg)(struct smu_context *smu,
			    enum smu_message_type msg,
			    uint32_t *read_arg);
540
	int (*init_display_count)(struct smu_context *smu, uint32_t count);
541 542
	int (*set_allowed_mask)(struct smu_context *smu);
	int (*get_enabled_mask)(struct smu_context *smu, uint32_t *feature_mask, uint32_t num);
543
	int (*feature_is_enabled)(struct smu_context *smu, enum smu_feature_mask mask);
544
	int (*disable_all_features_with_exception)(struct smu_context *smu, enum smu_feature_mask mask);
545
	int (*notify_display_change)(struct smu_context *smu);
546
	int (*set_power_limit)(struct smu_context *smu, uint32_t n);
547
	int (*init_max_sustainable_clocks)(struct smu_context *smu);
548 549
	int (*enable_thermal_alert)(struct smu_context *smu);
	int (*disable_thermal_alert)(struct smu_context *smu);
550
	int (*set_min_dcef_deep_sleep)(struct smu_context *smu, uint32_t clk);
551 552 553 554
	int (*set_active_display_count)(struct smu_context *smu, uint32_t count);
	int (*store_cc6_data)(struct smu_context *smu, uint32_t separation_time,
			      bool cc6_disable, bool pstate_disable,
			      bool pstate_switch_disable);
555 556 557
	int (*get_clock_by_type)(struct smu_context *smu,
				 enum amd_pp_clock_type type,
				 struct amd_pp_clocks *clocks);
558 559
	int (*get_max_high_clocks)(struct smu_context *smu,
				   struct amd_pp_simple_clock_info *clocks);
560 561 562
	int (*display_clock_voltage_request)(struct smu_context *smu, struct
					     pp_display_clock_request
					     *clock_req);
563 564
	int (*get_dal_power_level)(struct smu_context *smu,
				   struct amd_pp_simple_clock_info *clocks);
565 566 567
	int (*get_perf_level)(struct smu_context *smu,
			      enum smu_perf_level_designation designation,
			      struct smu_performance_level *level);
568 569
	int (*get_current_shallow_sleep_clocks)(struct smu_context *smu,
						struct smu_clock_info *clocks);
570
	int (*notify_smu_enable_pwe)(struct smu_context *smu);
571
	int (*conv_power_profile_to_pplib_workload)(int power_profile);
572
	uint32_t (*get_fan_control_mode)(struct smu_context *smu);
573
	int (*set_fan_control_mode)(struct smu_context *smu, uint32_t mode);
574
	int (*set_fan_speed_percent)(struct smu_context *smu, uint32_t speed);
575
	int (*set_fan_speed_rpm)(struct smu_context *smu, uint32_t speed);
576
	int (*set_xgmi_pstate)(struct smu_context *smu, uint32_t pstate);
577
	int (*gfx_off_control)(struct smu_context *smu, bool enable);
578
	uint32_t (*get_gfx_off_status)(struct smu_context *smu);
579
	int (*register_irq_handler)(struct smu_context *smu);
580
	int (*set_azalia_d3_pme)(struct smu_context *smu);
581
	int (*get_max_sustainable_clocks_by_dc)(struct smu_context *smu, struct pp_smu_nv_clock_table *max_clocks);
582 583 584
	bool (*baco_is_support)(struct smu_context *smu);
	enum smu_baco_state (*baco_get_state)(struct smu_context *smu);
	int (*baco_set_state)(struct smu_context *smu, enum smu_baco_state state);
585 586
	int (*baco_enter)(struct smu_context *smu);
	int (*baco_exit)(struct smu_context *smu);
587 588
	bool (*mode1_reset_is_support)(struct smu_context *smu);
	int (*mode1_reset)(struct smu_context *smu);
589
	int (*mode2_reset)(struct smu_context *smu);
590
	int (*get_dpm_ultimate_freq)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t *min, uint32_t *max);
591
	int (*set_soft_freq_limited_range)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t min, uint32_t max);
592
	int (*disable_umc_cdr_12gbps_workaround)(struct smu_context *smu);
593
	int (*set_power_source)(struct smu_context *smu, enum smu_power_src_type power_src);
594
	void (*log_thermal_throttling_event)(struct smu_context *smu);
595 596
	size_t (*get_pp_feature_mask)(struct smu_context *smu, char *buf);
	int (*set_pp_feature_mask)(struct smu_context *smu, uint64_t new_mask);
597
	ssize_t (*get_gpu_metrics)(struct smu_context *smu, void **table);
598
	int (*enable_mgpu_fan_boost)(struct smu_context *smu);
599
	int (*gfx_ulv_control)(struct smu_context *smu, bool enablement);
600 601
};

602 603 604 605 606
typedef enum {
	METRICS_CURR_GFXCLK,
	METRICS_CURR_SOCCLK,
	METRICS_CURR_UCLK,
	METRICS_CURR_VCLK,
607
	METRICS_CURR_VCLK1,
608
	METRICS_CURR_DCLK,
609
	METRICS_CURR_DCLK1,
610
	METRICS_CURR_FCLK,
611
	METRICS_CURR_DCEFCLK,
612 613
	METRICS_AVERAGE_GFXCLK,
	METRICS_AVERAGE_SOCCLK,
614
	METRICS_AVERAGE_FCLK,
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
	METRICS_AVERAGE_UCLK,
	METRICS_AVERAGE_VCLK,
	METRICS_AVERAGE_DCLK,
	METRICS_AVERAGE_GFXACTIVITY,
	METRICS_AVERAGE_MEMACTIVITY,
	METRICS_AVERAGE_VCNACTIVITY,
	METRICS_AVERAGE_SOCKETPOWER,
	METRICS_TEMPERATURE_EDGE,
	METRICS_TEMPERATURE_HOTSPOT,
	METRICS_TEMPERATURE_MEM,
	METRICS_TEMPERATURE_VRGFX,
	METRICS_TEMPERATURE_VRSOC,
	METRICS_TEMPERATURE_VRMEM,
	METRICS_THROTTLER_STATUS,
	METRICS_CURR_FANSPEED,
} MetricsMember_t;

632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
enum smu_cmn2asic_mapping_type {
	CMN2ASIC_MAPPING_MSG,
	CMN2ASIC_MAPPING_CLK,
	CMN2ASIC_MAPPING_FEATURE,
	CMN2ASIC_MAPPING_TABLE,
	CMN2ASIC_MAPPING_PWR,
	CMN2ASIC_MAPPING_WORKLOAD,
};

#define MSG_MAP(msg, index, valid_in_vf) \
	[SMU_MSG_##msg] = {1, (index), (valid_in_vf)}

#define CLK_MAP(clk, index) \
	[SMU_##clk] = {1, (index)}

#define FEA_MAP(fea) \
	[SMU_FEATURE_##fea##_BIT] = {1, FEATURE_##fea##_BIT}

#define TAB_MAP(tab) \
	[SMU_TABLE_##tab] = {1, TABLE_##tab}

#define TAB_MAP_VALID(tab) \
	[SMU_TABLE_##tab] = {1, TABLE_##tab}

#define TAB_MAP_INVALID(tab) \
	[SMU_TABLE_##tab] = {0, TABLE_##tab}

#define PWR_MAP(tab) \
	[SMU_POWER_SOURCE_##tab] = {1, POWER_SOURCE_##tab}

#define WORKLOAD_MAP(profile, workload) \
	[profile] = {1, (workload)}

665
#if !defined(SWSMU_CODE_LAYER_L2) && !defined(SWSMU_CODE_LAYER_L3) && !defined(SWSMU_CODE_LAYER_L4)
666 667 668 669 670 671
int smu_load_microcode(struct smu_context *smu);

int smu_check_fw_status(struct smu_context *smu);

int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled);

672
int smu_set_fan_speed_rpm(struct smu_context *smu, uint32_t speed);
673 674 675

int smu_get_power_limit(struct smu_context *smu,
			uint32_t *limit,
676
			bool max_setting);
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700

int smu_set_power_limit(struct smu_context *smu, uint32_t limit);
int smu_print_clk_levels(struct smu_context *smu, enum smu_clk_type clk_type, char *buf);
int smu_get_od_percentage(struct smu_context *smu, enum smu_clk_type type);
int smu_set_od_percentage(struct smu_context *smu, enum smu_clk_type type, uint32_t value);

int smu_od_edit_dpm_table(struct smu_context *smu,
			  enum PP_OD_DPM_TABLE_COMMAND type,
			  long *input, uint32_t size);

int smu_read_sensor(struct smu_context *smu,
		    enum amd_pp_sensors sensor,
		    void *data, uint32_t *size);
int smu_get_power_profile_mode(struct smu_context *smu, char *buf);

int smu_set_power_profile_mode(struct smu_context *smu,
			       long *param,
			       uint32_t param_size,
			       bool lock_needed);
int smu_get_fan_control_mode(struct smu_context *smu);
int smu_set_fan_control_mode(struct smu_context *smu, int value);
int smu_get_fan_speed_percent(struct smu_context *smu, uint32_t *speed);
int smu_set_fan_speed_percent(struct smu_context *smu, uint32_t speed);
int smu_get_fan_speed_rpm(struct smu_context *smu, uint32_t *speed);
701

702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
int smu_set_deep_sleep_dcefclk(struct smu_context *smu, int clk);
int smu_set_active_display_count(struct smu_context *smu, uint32_t count);

int smu_get_clock_by_type(struct smu_context *smu,
			  enum amd_pp_clock_type type,
			  struct amd_pp_clocks *clocks);

int smu_get_max_high_clocks(struct smu_context *smu,
			    struct amd_pp_simple_clock_info *clocks);

int smu_get_clock_by_type_with_latency(struct smu_context *smu,
				       enum smu_clk_type clk_type,
				       struct pp_clock_levels_with_latency *clocks);

int smu_get_clock_by_type_with_voltage(struct smu_context *smu,
				       enum amd_pp_clock_type type,
				       struct pp_clock_levels_with_voltage *clocks);

int smu_display_clock_voltage_request(struct smu_context *smu,
				      struct pp_display_clock_request *clock_req);
int smu_display_disable_memory_clock_switch(struct smu_context *smu, bool disable_memory_clock_switch);
int smu_notify_smu_enable_pwe(struct smu_context *smu);

int smu_set_xgmi_pstate(struct smu_context *smu,
			uint32_t pstate);

int smu_set_azalia_d3_pme(struct smu_context *smu);

bool smu_baco_is_support(struct smu_context *smu);

int smu_baco_get_state(struct smu_context *smu, enum smu_baco_state *state);

734 735
int smu_baco_enter(struct smu_context *smu);
int smu_baco_exit(struct smu_context *smu);
736

737 738
bool smu_mode1_reset_is_support(struct smu_context *smu);
int smu_mode1_reset(struct smu_context *smu);
739
int smu_mode2_reset(struct smu_context *smu);
740

741 742
extern const struct amd_ip_funcs smu_ip_funcs;

743
extern const struct amdgpu_ip_block_version smu_v11_0_ip_block;
744 745
extern const struct amdgpu_ip_block_version smu_v12_0_ip_block;

746
bool is_support_sw_smu(struct amdgpu_device *adev);
747 748 749
int smu_reset(struct smu_context *smu);
int smu_sys_get_pp_table(struct smu_context *smu, void **table);
int smu_sys_set_pp_table(struct smu_context *smu,  void *buf, size_t size);
750
int smu_get_power_num_states(struct smu_context *smu, struct pp_states_info *state_info);
751
enum amd_pm_state_type smu_get_current_power_state(struct smu_context *smu);
752 753 754 755
int smu_write_watermarks_table(struct smu_context *smu);
int smu_set_watermarks_for_clock_ranges(
		struct smu_context *smu,
		struct dm_pp_wm_sets_with_clock_ranges_soc15 *clock_ranges);
756

757 758 759 760
/* smu to display interface */
extern int smu_display_configuration_change(struct smu_context *smu, const
					    struct amd_pp_display_configuration
					    *display_config);
761 762
extern int smu_get_current_clocks(struct smu_context *smu,
				  struct amd_pp_clock_info *clocks);
763
extern int smu_dpm_set_power_gate(struct smu_context *smu,uint32_t block_type, bool gate);
764 765
extern int smu_handle_task(struct smu_context *smu,
			   enum amd_dpm_forced_level level,
766 767
			   enum amd_pp_task task_id,
			   bool lock_needed);
768 769 770
int smu_switch_power_profile(struct smu_context *smu,
			     enum PP_SMC_POWER_PROFILE type,
			     bool en);
771
int smu_get_dpm_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
772
			   uint32_t *min, uint32_t *max);
773
int smu_set_soft_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
774
			    uint32_t min, uint32_t max);
775 776
enum amd_dpm_forced_level smu_get_performance_level(struct smu_context *smu);
int smu_force_performance_level(struct smu_context *smu, enum amd_dpm_forced_level level);
777
int smu_set_display_count(struct smu_context *smu, uint32_t count);
778
int smu_set_ac_dc(struct smu_context *smu);
779 780
size_t smu_sys_get_pp_feature_mask(struct smu_context *smu, char *buf);
int smu_sys_set_pp_feature_mask(struct smu_context *smu, uint64_t new_mask);
781 782
int smu_force_clk_levels(struct smu_context *smu,
			 enum smu_clk_type clk_type,
783
			 uint32_t mask);
784 785
int smu_set_mp1_state(struct smu_context *smu,
		      enum pp_mp1_state mp1_state);
786 787
int smu_set_df_cstate(struct smu_context *smu,
		      enum pp_df_cstate state);
788
int smu_allow_xgmi_power_down(struct smu_context *smu, bool en);
789

790 791 792 793 794 795 796 797 798 799
int smu_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
					 struct pp_smu_nv_clock_table *max_clocks);

int smu_get_uclk_dpm_states(struct smu_context *smu,
			    unsigned int *clock_values_in_khz,
			    unsigned int *num_states);

int smu_get_dpm_clock_table(struct smu_context *smu,
			    struct dpm_clocks *clock_table);

800 801
int smu_get_status_gfxoff(struct amdgpu_device *adev, uint32_t *value);

802 803
ssize_t smu_sys_get_gpu_metrics(struct smu_context *smu, void **table);

804 805
int smu_enable_mgpu_fan_boost(struct smu_context *smu);

806
#endif
807
#endif