amdgpu_smu.h 37.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 */
#ifndef __AMDGPU_SMU_H__
#define __AMDGPU_SMU_H__

#include "amdgpu.h"
26
#include "kgd_pp_interface.h"
27
#include "dm_pp_interface.h"
28
#include "dm_pp_smu.h"
29
#include "smu_types.h"
30

31 32 33
#define SMU_THERMAL_MINIMUM_ALERT_TEMP		0
#define SMU_THERMAL_MAXIMUM_ALERT_TEMP		255
#define SMU_TEMPERATURE_UNITS_PER_CENTIGRADES	1000
34
#define SMU_FW_NAME_LEN			0x24
35

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
struct smu_hw_power_state {
	unsigned int magic;
};

struct smu_power_state;

enum smu_state_ui_label {
	SMU_STATE_UI_LABEL_NONE,
	SMU_STATE_UI_LABEL_BATTERY,
	SMU_STATE_UI_TABEL_MIDDLE_LOW,
	SMU_STATE_UI_LABEL_BALLANCED,
	SMU_STATE_UI_LABEL_MIDDLE_HIGHT,
	SMU_STATE_UI_LABEL_PERFORMANCE,
	SMU_STATE_UI_LABEL_BACO,
};

enum smu_state_classification_flag {
	SMU_STATE_CLASSIFICATION_FLAG_BOOT                     = 0x0001,
	SMU_STATE_CLASSIFICATION_FLAG_THERMAL                  = 0x0002,
	SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE      = 0x0004,
	SMU_STATE_CLASSIFICATION_FLAG_RESET                    = 0x0008,
	SMU_STATE_CLASSIFICATION_FLAG_FORCED                   = 0x0010,
	SMU_STATE_CLASSIFICATION_FLAG_USER_3D_PERFORMANCE      = 0x0020,
	SMU_STATE_CLASSIFICATION_FLAG_USER_2D_PERFORMANCE      = 0x0040,
	SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE           = 0x0080,
	SMU_STATE_CLASSIFICATION_FLAG_AC_OVERDIRVER_TEMPLATE   = 0x0100,
	SMU_STATE_CLASSIFICATION_FLAG_UVD                      = 0x0200,
	SMU_STATE_CLASSIFICATION_FLAG_3D_PERFORMANCE_LOW       = 0x0400,
	SMU_STATE_CLASSIFICATION_FLAG_ACPI                     = 0x0800,
	SMU_STATE_CLASSIFICATION_FLAG_HD2                      = 0x1000,
	SMU_STATE_CLASSIFICATION_FLAG_UVD_HD                   = 0x2000,
	SMU_STATE_CLASSIFICATION_FLAG_UVD_SD                   = 0x4000,
	SMU_STATE_CLASSIFICATION_FLAG_USER_DC_PERFORMANCE      = 0x8000,
	SMU_STATE_CLASSIFICATION_FLAG_DC_OVERDIRVER_TEMPLATE   = 0x10000,
	SMU_STATE_CLASSIFICATION_FLAG_BACO                     = 0x20000,
	SMU_STATE_CLASSIFICATIN_FLAG_LIMITED_POWER_SOURCE2      = 0x40000,
	SMU_STATE_CLASSIFICATION_FLAG_ULV                      = 0x80000,
	SMU_STATE_CLASSIFICATION_FLAG_UVD_MVC                  = 0x100000,
};

struct smu_state_classification_block {
	enum smu_state_ui_label         ui_label;
	enum smu_state_classification_flag  flags;
	int                          bios_index;
	bool                      temporary_state;
	bool                      to_be_deleted;
};

struct smu_state_pcie_block {
	unsigned int lanes;
};

enum smu_refreshrate_source {
	SMU_REFRESHRATE_SOURCE_EDID,
	SMU_REFRESHRATE_SOURCE_EXPLICIT
};

struct smu_state_display_block {
	bool              disable_frame_modulation;
	bool              limit_refreshrate;
	enum smu_refreshrate_source refreshrate_source;
	int                  explicit_refreshrate;
	int                  edid_refreshrate_index;
	bool              enable_vari_bright;
};

102
struct smu_state_memory_block {
103 104 105 106 107 108 109 110 111 112 113 114 115
	bool              dll_off;
	uint8_t                 m3arb;
	uint8_t                 unused[3];
};

struct smu_state_software_algorithm_block {
	bool disable_load_balancing;
	bool enable_sleep_for_timestamps;
};

struct smu_temperature_range {
	int min;
	int max;
116 117 118 119 120 121 122
	int edge_emergency_max;
	int hotspot_min;
	int hotspot_crit_max;
	int hotspot_emergency_max;
	int mem_min;
	int mem_crit_max;
	int mem_emergency_max;
123
	int software_shutdown_temp;
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
};

struct smu_state_validation_block {
	bool single_display_only;
	bool disallow_on_dc;
	uint8_t supported_power_levels;
};

struct smu_uvd_clocks {
	uint32_t vclk;
	uint32_t dclk;
};

/**
* Structure to hold a SMU Power State.
*/
struct smu_power_state {
	uint32_t                                      id;
	struct list_head                              ordered_list;
	struct list_head                              all_states_list;

	struct smu_state_classification_block         classification;
	struct smu_state_validation_block             validation;
	struct smu_state_pcie_block                   pcie;
	struct smu_state_display_block                display;
149
	struct smu_state_memory_block                 memory;
150 151 152 153 154
	struct smu_state_software_algorithm_block     software;
	struct smu_uvd_clocks                         uvd_clocks;
	struct smu_hw_power_state                     hardware;
};

155 156 157 158 159 160 161
enum smu_power_src_type
{
	SMU_POWER_SOURCE_AC,
	SMU_POWER_SOURCE_DC,
	SMU_POWER_SOURCE_COUNT,
};

162 163 164 165 166 167 168 169 170
enum smu_memory_pool_size
{
    SMU_MEMORY_POOL_SIZE_ZERO   = 0,
    SMU_MEMORY_POOL_SIZE_256_MB = 0x10000000,
    SMU_MEMORY_POOL_SIZE_512_MB = 0x20000000,
    SMU_MEMORY_POOL_SIZE_1_GB   = 0x40000000,
    SMU_MEMORY_POOL_SIZE_2_GB   = 0x80000000,
};

171 172 173 174 175 176 177 178 179 180 181 182 183 184
#define SMU_TABLE_INIT(tables, table_id, s, a, d)	\
	do {						\
		tables[table_id].size = s;		\
		tables[table_id].align = a;		\
		tables[table_id].domain = d;		\
	} while (0)

struct smu_table {
	uint64_t size;
	uint32_t align;
	uint8_t domain;
	uint64_t mc_address;
	void *cpu_addr;
	struct amdgpu_bo *bo;
185
};
186

187 188 189 190 191 192 193 194 195 196 197 198 199 200
enum smu_perf_level_designation {
	PERF_LEVEL_ACTIVITY,
	PERF_LEVEL_POWER_CONTAINMENT,
};

struct smu_performance_level {
	uint32_t core_clock;
	uint32_t memory_clock;
	uint32_t vddc;
	uint32_t vddci;
	uint32_t non_local_mem_freq;
	uint32_t non_local_mem_width;
};

201 202 203 204 205 206 207 208 209
struct smu_clock_info {
	uint32_t min_mem_clk;
	uint32_t max_mem_clk;
	uint32_t min_eng_clk;
	uint32_t max_eng_clk;
	uint32_t min_bus_bandwidth;
	uint32_t max_bus_bandwidth;
};

210 211 212 213 214 215 216
struct smu_bios_boot_up_values
{
	uint32_t			revision;
	uint32_t			gfxclk;
	uint32_t			uclk;
	uint32_t			socclk;
	uint32_t			dcefclk;
217 218 219
	uint32_t			eclk;
	uint32_t			vclk;
	uint32_t			dclk;
220 221 222 223 224 225
	uint16_t			vddc;
	uint16_t			vddci;
	uint16_t			mvddc;
	uint16_t			vdd_gfx;
	uint8_t				cooling_id;
	uint32_t			pp_table_id;
226 227 228
	uint32_t			format_revision;
	uint32_t			content_revision;
	uint32_t			fclk;
229
	uint32_t			lclk;
230
	uint32_t			firmware_caps;
231 232
};

233 234 235 236
enum smu_table_id
{
	SMU_TABLE_PPTABLE = 0,
	SMU_TABLE_WATERMARKS,
237 238
	SMU_TABLE_CUSTOM_DPM,
	SMU_TABLE_DPMCLOCKS,
239 240 241 242 243 244 245 246 247 248 249 250 251
	SMU_TABLE_AVFS,
	SMU_TABLE_AVFS_PSM_DEBUG,
	SMU_TABLE_AVFS_FUSE_OVERRIDE,
	SMU_TABLE_PMSTATUSLOG,
	SMU_TABLE_SMU_METRICS,
	SMU_TABLE_DRIVER_SMU_CONFIG,
	SMU_TABLE_ACTIVITY_MONITOR_COEFF,
	SMU_TABLE_OVERDRIVE,
	SMU_TABLE_I2C_COMMANDS,
	SMU_TABLE_PACE,
	SMU_TABLE_COUNT,
};

252 253 254 255
struct smu_table_context
{
	void				*power_play_table;
	uint32_t			power_play_table_size;
256
	void				*hardcode_pptable;
257 258
	unsigned long			metrics_time;
	void				*metrics_table;
259
	void				*clocks_table;
260
	void				*watermarks_table;
261

262
	void				*max_sustainable_clocks;
263
	struct smu_bios_boot_up_values	boot_values;
264
	void                            *driver_pptable;
265
	struct smu_table		tables[SMU_TABLE_COUNT];
266 267 268 269 270 271 272 273 274
	/*
	 * The driver table is just a staging buffer for
	 * uploading/downloading content from the SMU.
	 *
	 * And the table_id for SMU_MSG_TransferTableSmu2Dram/
	 * SMU_MSG_TransferTableDram2Smu instructs SMU
	 * which content driver is interested.
	 */
	struct smu_table		driver_table;
275
	struct smu_table		memory_pool;
276
	struct smu_table		dummy_read_1_table;
277
	uint8_t                         thermal_controller_type;
278

279
	void				*overdrive_table;
280
	void                            *boot_overdrive_table;
281 282 283

	uint32_t			gpu_metrics_table_size;
	void				*gpu_metrics_table;
284 285
};

286 287
struct smu_dpm_context {
	uint32_t dpm_context_size;
288 289
	void *dpm_context;
	void *golden_dpm_context;
290 291 292 293
	bool enable_umd_pstate;
	enum amd_dpm_forced_level dpm_level;
	enum amd_dpm_forced_level saved_dpm_level;
	enum amd_dpm_forced_level requested_dpm_level;
294 295
	struct smu_power_state *dpm_request_power_state;
	struct smu_power_state *dpm_current_power_state;
296
	struct mclock_latency_table *mclk_latency_table;
297 298
};

K
Kenneth Feng 已提交
299 300 301
struct smu_power_gate {
	bool uvd_gated;
	bool vce_gated;
302 303 304 305
	atomic_t vcn_gated;
	atomic_t jpeg_gated;
	struct mutex vcn_gate_lock;
	struct mutex jpeg_gate_lock;
K
Kenneth Feng 已提交
306 307
};

308 309 310
struct smu_power_context {
	void *power_context;
	uint32_t power_context_size;
K
Kenneth Feng 已提交
311
	struct smu_power_gate power_gate;
312 313
};

314 315 316 317 318 319 320 321

#define SMU_FEATURE_MAX	(64)
struct smu_feature
{
	uint32_t feature_num;
	DECLARE_BITMAP(supported, SMU_FEATURE_MAX);
	DECLARE_BITMAP(allowed, SMU_FEATURE_MAX);
	DECLARE_BITMAP(enabled, SMU_FEATURE_MAX);
322
	struct mutex mutex;
323 324
};

325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
struct smu_clocks {
	uint32_t engine_clock;
	uint32_t memory_clock;
	uint32_t bus_bandwidth;
	uint32_t engine_clock_in_sr;
	uint32_t dcef_clock;
	uint32_t dcef_clock_in_sr;
};

#define MAX_REGULAR_DPM_NUM 16
struct mclk_latency_entries {
	uint32_t  frequency;
	uint32_t  latency;
};
struct mclock_latency_table {
	uint32_t  count;
	struct mclk_latency_entries  entries[MAX_REGULAR_DPM_NUM];
};

344 345 346 347 348 349 350
enum smu_reset_mode
{
    SMU_RESET_MODE_0,
    SMU_RESET_MODE_1,
    SMU_RESET_MODE_2,
};

351 352 353 354 355 356 357 358 359 360 361 362 363
enum smu_baco_state
{
	SMU_BACO_STATE_ENTER = 0,
	SMU_BACO_STATE_EXIT,
};

struct smu_baco_context
{
	struct mutex mutex;
	uint32_t state;
	bool platform_support;
};

364 365 366 367 368 369 370 371 372 373 374 375 376 377
struct pstates_clk_freq {
	uint32_t			min;
	uint32_t			standard;
	uint32_t			peak;
};

struct smu_umd_pstate_table {
	struct pstates_clk_freq		gfxclk_pstate;
	struct pstates_clk_freq		socclk_pstate;
	struct pstates_clk_freq		uclk_pstate;
	struct pstates_clk_freq		vclk_pstate;
	struct pstates_clk_freq		dclk_pstate;
};

378 379 380 381 382 383 384 385 386 387 388
struct cmn2asic_msg_mapping {
	int	valid_mapping;
	int	map_to;
	int	valid_in_vf;
};

struct cmn2asic_mapping {
	int	valid_mapping;
	int	map_to;
};

389
#define WORKLOAD_POLICY_MAX 7
390 391 392
struct smu_context
{
	struct amdgpu_device            *adev;
393
	struct amdgpu_irq_src		irq_source;
394

395
	const struct pptable_funcs	*ppt_funcs;
396 397 398 399 400 401
	const struct cmn2asic_msg_mapping	*message_map;
	const struct cmn2asic_mapping	*clock_map;
	const struct cmn2asic_mapping	*feature_map;
	const struct cmn2asic_mapping	*table_map;
	const struct cmn2asic_mapping	*pwr_src_map;
	const struct cmn2asic_mapping	*workload_map;
402
	struct mutex			mutex;
403
	struct mutex			sensor_lock;
404
	struct mutex			metrics_lock;
405
	struct mutex			message_lock;
406
	uint64_t pool_size;
407 408

	struct smu_table_context	smu_table;
409
	struct smu_dpm_context		smu_dpm;
410
	struct smu_power_context	smu_power;
411
	struct smu_feature		smu_feature;
412
	struct amd_pp_display_configuration  *display_config;
413
	struct smu_baco_context		smu_baco;
414
	struct smu_temperature_range	thermal_range;
415
	void *od_settings;
416 417 418
#if defined(CONFIG_DEBUG_FS)
	struct dentry                   *debugfs_sclk;
#endif
419

420
	struct smu_umd_pstate_table	pstate_table;
421 422
	uint32_t pstate_sclk;
	uint32_t pstate_mclk;
423

424
	bool od_enabled;
425 426
	uint32_t current_power_limit;
	uint32_t max_power_limit;
427

428 429 430 431 432
	/* soft pptable */
	uint32_t ppt_offset_bytes;
	uint32_t ppt_size_bytes;
	uint8_t  *ppt_start_addr;

433
	bool support_power_containment;
434 435 436 437 438
	bool disable_watermark;

#define WATERMARKS_EXIST	(1 << 0)
#define WATERMARKS_LOADED	(1 << 1)
	uint32_t watermarks_bitmap;
439 440
	uint32_t hard_min_uclk_req_from_dal;
	bool disable_uclk_switch;
441 442 443 444 445 446

	uint32_t workload_mask;
	uint32_t workload_prority[WORKLOAD_POLICY_MAX];
	uint32_t workload_setting[WORKLOAD_POLICY_MAX];
	uint32_t power_profile_mode;
	uint32_t default_power_profile_mode;
447
	bool pm_enabled;
448
	bool is_apu;
449

450 451 452
	uint32_t smc_driver_if_version;
	uint32_t smc_fw_if_version;
	uint32_t smc_fw_version;
453

454
	bool uploading_custom_pp_table;
455
	bool dc_controlled_by_gpio;
456 457

	struct work_struct throttling_logging_work;
458
	atomic64_t throttle_int_counter;
459
	struct work_struct interrupt_work;
460 461 462

	unsigned fan_max_rpm;
	unsigned manual_fan_speed_rpm;
463 464 465 466 467

	uint32_t gfx_default_hard_min_freq;
	uint32_t gfx_default_soft_max_freq;
	uint32_t gfx_actual_hard_min_freq;
	uint32_t gfx_actual_soft_max_freq;
468

469 470 471 472 473
	uint32_t cpu_default_soft_min_freq;
	uint32_t cpu_default_soft_max_freq;
	uint32_t cpu_actual_soft_min_freq;
	uint32_t cpu_actual_soft_max_freq;
	uint32_t cpu_core_id_select;
474 475
};

476 477
struct i2c_adapter;

478 479 480
/**
 * struct pptable_funcs - Callbacks used to interact with the SMU.
 */
481
struct pptable_funcs {
482 483 484 485 486
	/**
	 * @run_btc: Calibrate voltage/frequency curve to fit the system's
	 *           power delivery and voltage margins. Required for adaptive
	 *           voltage frequency scaling (AVFS).
	 */
487
	int (*run_btc)(struct smu_context *smu);
488 489 490 491 492 493

	/**
	 * @get_allowed_feature_mask: Get allowed feature mask.
	 * &feature_mask: Array to store feature mask.
	 * &num: Elements in &feature_mask.
	 */
494
	int (*get_allowed_feature_mask)(struct smu_context *smu, uint32_t *feature_mask, uint32_t num);
495 496 497 498 499 500

	/**
	 * @get_current_power_state: Get the current power state.
	 *
	 * Return: Current power state on success, negative errno on failure.
	 */
501
	enum amd_pm_state_type (*get_current_power_state)(struct smu_context *smu);
502 503 504 505 506

	/**
	 * @set_default_dpm_table: Retrieve the default overdrive settings from
	 *                         the SMU.
	 */
507
	int (*set_default_dpm_table)(struct smu_context *smu);
508

509
	int (*set_power_state)(struct smu_context *smu);
510 511 512 513 514

	/**
	 * @populate_umd_state_clk: Populate the UMD power state table with
	 *                          defaults.
	 */
515
	int (*populate_umd_state_clk)(struct smu_context *smu);
516 517 518 519 520 521 522

	/**
	 * @print_clk_levels: Print DPM clock levels for a clock domain
	 *                    to buffer. Star current level.
	 *
	 * Used for sysfs interfaces.
	 */
523
	int (*print_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, char *buf);
524 525 526 527 528 529 530

	/**
	 * @force_clk_levels: Set a range of allowed DPM levels for a clock
	 *                    domain.
	 * &clk_type: Clock domain.
	 * &mask: Range of allowed DPM levels.
	 */
531
	int (*force_clk_levels)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t mask);
532 533 534 535 536 537 538

	/**
	 * @od_edit_dpm_table: Edit the custom overdrive DPM table.
	 * &type: Type of edit.
	 * &input: Edit parameters.
	 * &size: Size of &input.
	 */
539 540 541
	int (*od_edit_dpm_table)(struct smu_context *smu,
				 enum PP_OD_DPM_TABLE_COMMAND type,
				 long *input, uint32_t size);
542 543 544 545 546

	/**
	 * @get_clock_by_type_with_latency: Get the speed and latency of a clock
	 *                                  domain.
	 */
547
	int (*get_clock_by_type_with_latency)(struct smu_context *smu,
548
					      enum smu_clk_type clk_type,
549 550 551
					      struct
					      pp_clock_levels_with_latency
					      *clocks);
552 553 554 555 556 557 558 559 560 561 562 563 564 565
	/**
	 * @get_clock_by_type_with_voltage: Get the speed and voltage of a clock
	 *                                  domain.
	 */
	int (*get_clock_by_type_with_voltage)(struct smu_context *smu,
					      enum amd_pp_clock_type type,
					      struct
					      pp_clock_levels_with_voltage
					      *clocks);

	/**
	 * @get_power_profile_mode: Print all power profile modes to
	 *                          buffer. Star current mode.
	 */
566
	int (*get_power_profile_mode)(struct smu_context *smu, char *buf);
567 568 569 570 571 572 573

	/**
	 * @set_power_profile_mode: Set a power profile mode. Also used to
	 *                          create/set custom power profile modes.
	 * &input: Power profile mode parameters.
	 * &size: Size of &input.
	 */
574
	int (*set_power_profile_mode)(struct smu_context *smu, long *input, uint32_t size);
575 576 577 578 579

	/**
	 * @dpm_set_vcn_enable: Enable/disable VCN engine dynamic power
	 *                      management.
	 */
580
	int (*dpm_set_vcn_enable)(struct smu_context *smu, bool enable);
581 582 583 584 585

	/**
	 * @dpm_set_jpeg_enable: Enable/disable JPEG engine dynamic power
	 *                       management.
	 */
586
	int (*dpm_set_jpeg_enable)(struct smu_context *smu, bool enable);
587 588 589 590 591 592 593

	/**
	 * @read_sensor: Read data from a sensor.
	 * &sensor: Sensor to read data from.
	 * &data: Sensor reading.
	 * &size: Size of &data.
	 */
594 595
	int (*read_sensor)(struct smu_context *smu, enum amd_pp_sensors sensor,
			   void *data, uint32_t *size);
596 597 598 599 600 601 602 603

	/**
	 * @pre_display_config_changed: Prepare GPU for a display configuration
	 *                              change.
	 *
	 * Disable display tracking and pin memory clock speed to maximum. Used
	 * in display component synchronization.
	 */
604
	int (*pre_display_config_changed)(struct smu_context *smu);
605 606 607 608 609 610 611 612

	/**
	 * @display_config_changed: Notify the SMU of the current display
	 *                          configuration.
	 *
	 * Allows SMU to properly track blanking periods for memory clock
	 * adjustment. Used in display component synchronization.
	 */
613
	int (*display_config_changed)(struct smu_context *smu);
614

615
	int (*apply_clocks_adjust_rules)(struct smu_context *smu);
616 617 618 619 620 621 622 623

	/**
	 * @notify_smc_display_config: Applies display requirements to the
	 *                             current power state.
	 *
	 * Optimize deep sleep DCEFclk and mclk for the current display
	 * configuration. Used in display component synchronization.
	 */
A
Alex Deucher 已提交
624
	int (*notify_smc_display_config)(struct smu_context *smu);
625 626 627 628 629 630

	/**
	 * @is_dpm_running: Check if DPM is running.
	 *
	 * Return: True if DPM is running, false otherwise.
	 */
631
	bool (*is_dpm_running)(struct smu_context *smu);
632 633 634 635

	/**
	 * @get_fan_speed_rpm: Get the current fan speed in RPM.
	 */
636
	int (*get_fan_speed_rpm)(struct smu_context *smu, uint32_t *speed);
637 638 639 640 641

	/**
	 * @set_watermarks_table: Configure and upload the watermarks tables to
	 *                        the SMU.
	 */
642
	int (*set_watermarks_table)(struct smu_context *smu,
643
				    struct pp_smu_wm_range_sets *clock_ranges);
644 645 646 647

	/**
	 * @get_thermal_temperature_range: Get safe thermal limits in Celcius.
	 */
648
	int (*get_thermal_temperature_range)(struct smu_context *smu, struct smu_temperature_range *range);
649 650 651 652 653 654

	/**
	 * @get_uclk_dpm_states: Get memory clock DPM levels in kHz.
	 * &clocks_in_khz: Array of DPM levels.
	 * &num_states: Elements in &clocks_in_khz.
	 */
655
	int (*get_uclk_dpm_states)(struct smu_context *smu, uint32_t *clocks_in_khz, uint32_t *num_states);
656 657 658 659

	/**
	 * @set_default_od_settings: Set the overdrive tables to defaults.
	 */
660
	int (*set_default_od_settings)(struct smu_context *smu);
661 662 663 664

	/**
	 * @set_performance_level: Set a performance level.
	 */
665
	int (*set_performance_level)(struct smu_context *smu, enum amd_dpm_forced_level level);
666 667 668 669 670 671 672 673 674

	/**
	 * @display_disable_memory_clock_switch: Enable/disable dynamic memory
	 *                                       clock switching.
	 *
	 * Disabling this feature forces memory clock speed to maximum.
	 * Enabling sets the minimum memory clock capable of driving the
	 * current display configuration.
	 */
675
	int (*display_disable_memory_clock_switch)(struct smu_context *smu, bool disable_memory_clock_switch);
676 677 678 679

	/**
	 * @dump_pptable: Print the power play table to the system log.
	 */
680
	void (*dump_pptable)(struct smu_context *smu);
681 682 683 684

	/**
	 * @get_power_limit: Get the device's power limits.
	 */
685
	int (*get_power_limit)(struct smu_context *smu);
686 687 688 689

	/**
	 * @set_df_cstate: Set data fabric cstate.
	 */
690
	int (*set_df_cstate)(struct smu_context *smu, enum pp_df_cstate state);
691 692 693 694 695

	/**
	 * @allow_xgmi_power_down: Enable/disable external global memory
	 *                         interconnect power down.
	 */
696
	int (*allow_xgmi_power_down)(struct smu_context *smu, bool en);
697 698 699 700 701 702 703

	/**
	 * @update_pcie_parameters: Update and upload the system's PCIe
	 *                          capabilites to the SMU.
	 * &pcie_gen_cap: Maximum allowed PCIe generation.
	 * &pcie_width_cap: Maximum allowed PCIe width.
	 */
704
	int (*update_pcie_parameters)(struct smu_context *smu, uint32_t pcie_gen_cap, uint32_t pcie_width_cap);
705 706 707 708 709 710 711 712

	/**
	 * @i2c_init: Initialize i2c.
	 *
	 * The i2c bus is used internally by the SMU voltage regulators and
	 * other devices. The i2c's EEPROM also stores bad page tables on boards
	 * with ECC.
	 */
713
	int (*i2c_init)(struct smu_context *smu, struct i2c_adapter *control);
714 715 716 717

	/**
	 * @i2c_fini: Tear down i2c.
	 */
718
	void (*i2c_fini)(struct smu_context *smu, struct i2c_adapter *control);
719 720 721 722

	/**
	 * @get_unique_id: Get the GPU's unique id. Used for asset tracking.
	 */
723
	void (*get_unique_id)(struct smu_context *smu);
724 725 726 727 728 729

	/**
	 * @get_dpm_clock_table: Get a copy of the DPM clock table.
	 *
	 * Used by display component in bandwidth and watermark calculations.
	 */
730
	int (*get_dpm_clock_table)(struct smu_context *smu, struct dpm_clocks *clock_table);
731 732 733 734

	/**
	 * @init_microcode: Request the SMU's firmware from the kernel.
	 */
735
	int (*init_microcode)(struct smu_context *smu);
736 737 738 739

	/**
	 * @load_microcode: Load firmware onto the SMU.
	 */
740
	int (*load_microcode)(struct smu_context *smu);
741 742 743 744

	/**
	 * @fini_microcode: Release the SMU's firmware.
	 */
745
	void (*fini_microcode)(struct smu_context *smu);
746 747 748 749

	/**
	 * @init_smc_tables: Initialize the SMU tables.
	 */
750
	int (*init_smc_tables)(struct smu_context *smu);
751 752 753 754

	/**
	 * @fini_smc_tables: Release the SMU tables.
	 */
755
	int (*fini_smc_tables)(struct smu_context *smu);
756 757 758 759

	/**
	 * @init_power: Initialize the power gate table context.
	 */
760
	int (*init_power)(struct smu_context *smu);
761 762 763 764

	/**
	 * @fini_power: Release the power gate table context.
	 */
765
	int (*fini_power)(struct smu_context *smu);
766 767 768 769 770 771

	/**
	 * @check_fw_status: Check the SMU's firmware status.
	 *
	 * Return: Zero if check passes, negative errno on failure.
	 */
772
	int (*check_fw_status)(struct smu_context *smu);
773 774 775 776 777

	/**
	 * @setup_pptable: Initialize the power play table and populate it with
	 *                 default values.
	 */
778
	int (*setup_pptable)(struct smu_context *smu);
779 780 781 782

	/**
	 * @get_vbios_bootup_values: Get default boot values from the VBIOS.
	 */
783
	int (*get_vbios_bootup_values)(struct smu_context *smu);
784 785 786 787 788 789 790

	/**
	 * @check_fw_version: Print driver and SMU interface versions to the
	 *                    system log.
	 *
	 * Interface mismatch is not a critical failure.
	 */
791
	int (*check_fw_version)(struct smu_context *smu);
792 793 794 795

	/**
	 * @powergate_sdma: Power up/down system direct memory access.
	 */
796
	int (*powergate_sdma)(struct smu_context *smu, bool gate);
797 798 799 800 801

	/**
	 * @set_gfx_cgpg: Enable/disable graphics engine course grain power
	 *                gating.
	 */
802
	int (*set_gfx_cgpg)(struct smu_context *smu, bool enable);
803 804 805 806

	/**
	 * @write_pptable: Write the power play table to the SMU.
	 */
807
	int (*write_pptable)(struct smu_context *smu);
808 809 810 811 812

	/**
	 * @set_driver_table_location: Send the location of the driver table to
	 *                             the SMU.
	 */
813
	int (*set_driver_table_location)(struct smu_context *smu);
814 815 816 817 818

	/**
	 * @set_tool_table_location: Send the location of the tool table to the
	 *                           SMU.
	 */
819
	int (*set_tool_table_location)(struct smu_context *smu);
820 821 822 823 824

	/**
	 * @notify_memory_pool_location: Send the location of the memory pool to
	 *                               the SMU.
	 */
825
	int (*notify_memory_pool_location)(struct smu_context *smu);
826 827 828 829

	/**
	 * @system_features_control: Enable/disable all SMU features.
	 */
830
	int (*system_features_control)(struct smu_context *smu, bool en);
831 832 833 834 835 836 837

	/**
	 * @send_smc_msg_with_param: Send a message with a parameter to the SMU.
	 * &msg: Type of message.
	 * &param: Message parameter.
	 * &read_arg: SMU response (optional).
	 */
838
	int (*send_smc_msg_with_param)(struct smu_context *smu,
839
				       enum smu_message_type msg, uint32_t param, uint32_t *read_arg);
840 841 842 843 844 845

	/**
	 * @send_smc_msg: Send a message to the SMU.
	 * &msg: Type of message.
	 * &read_arg: SMU response (optional).
	 */
846 847 848
	int (*send_smc_msg)(struct smu_context *smu,
			    enum smu_message_type msg,
			    uint32_t *read_arg);
849 850 851 852 853

	/**
	 * @init_display_count: Notify the SMU of the number of display
	 *                      components in current display configuration.
	 */
854
	int (*init_display_count)(struct smu_context *smu, uint32_t count);
855 856 857 858 859

	/**
	 * @set_allowed_mask: Notify the SMU of the features currently allowed
	 *                    by the driver.
	 */
860
	int (*set_allowed_mask)(struct smu_context *smu);
861 862 863 864 865 866 867

	/**
	 * @get_enabled_mask: Get a mask of features that are currently enabled
	 *                    on the SMU.
	 * &feature_mask: Array representing enabled feature mask.
	 * &num: Elements in &feature_mask.
	 */
868
	int (*get_enabled_mask)(struct smu_context *smu, uint32_t *feature_mask, uint32_t num);
869 870 871 872 873 874

	/**
	 * @feature_is_enabled: Test if a feature is enabled.
	 *
	 * Return: One if enabled, zero if disabled.
	 */
875
	int (*feature_is_enabled)(struct smu_context *smu, enum smu_feature_mask mask);
876 877 878 879 880

	/**
	 * @disable_all_features_with_exception: Disable all features with
	 *                                       exception to those in &mask.
	 */
881
	int (*disable_all_features_with_exception)(struct smu_context *smu, enum smu_feature_mask mask);
882 883 884 885 886 887 888

	/**
	 * @notify_display_change: Enable fast memory clock switching.
	 *
	 * Allows for fine grained memory clock switching but has more stringent
	 * timing requirements.
	 */
889
	int (*notify_display_change)(struct smu_context *smu);
890 891 892 893

	/**
	 * @set_power_limit: Set power limit in watts.
	 */
894
	int (*set_power_limit)(struct smu_context *smu, uint32_t n);
895 896 897 898 899

	/**
	 * @init_max_sustainable_clocks: Populate max sustainable clock speed
	 *                               table with values from the SMU.
	 */
900
	int (*init_max_sustainable_clocks)(struct smu_context *smu);
901 902 903 904

	/**
	 * @enable_thermal_alert: Enable thermal alert interrupts.
	 */
905
	int (*enable_thermal_alert)(struct smu_context *smu);
906 907 908 909

	/**
	 * @disable_thermal_alert: Disable thermal alert interrupts.
	 */
910
	int (*disable_thermal_alert)(struct smu_context *smu);
911 912 913 914 915

	/**
	 * @set_min_dcef_deep_sleep: Set a minimum display fabric deep sleep
	 *                           clock speed in MHz.
	 */
916
	int (*set_min_dcef_deep_sleep)(struct smu_context *smu, uint32_t clk);
917 918 919 920 921

	/**
	 * @display_clock_voltage_request: Set a hard minimum frequency
	 * for a clock domain.
	 */
922 923 924
	int (*display_clock_voltage_request)(struct smu_context *smu, struct
					     pp_display_clock_request
					     *clock_req);
925 926 927 928

	/**
	 * @get_fan_control_mode: Get the current fan control mode.
	 */
929
	uint32_t (*get_fan_control_mode)(struct smu_context *smu);
930 931 932 933

	/**
	 * @set_fan_control_mode: Set the fan control mode.
	 */
934
	int (*set_fan_control_mode)(struct smu_context *smu, uint32_t mode);
935 936 937 938

	/**
	 * @set_fan_speed_rpm: Set a static fan speed in RPM.
	 */
939
	int (*set_fan_speed_rpm)(struct smu_context *smu, uint32_t speed);
940 941 942 943 944

	/**
	 * @set_xgmi_pstate: Set inter-chip global memory interconnect pstate.
	 * &pstate: Pstate to set. D0 if Nonzero, D3 otherwise.
	 */
945
	int (*set_xgmi_pstate)(struct smu_context *smu, uint32_t pstate);
946 947 948 949

	/**
	 * @gfx_off_control: Enable/disable graphics engine poweroff.
	 */
950
	int (*gfx_off_control)(struct smu_context *smu, bool enable);
951 952 953 954 955 956 957 958 959 960 961


	/**
	 * @get_gfx_off_status: Get graphics engine poweroff status.
	 *
	 * Return:
	 * 0 - GFXOFF(default).
	 * 1 - Transition out of GFX State.
	 * 2 - Not in GFXOFF.
	 * 3 - Transition into GFXOFF.
	 */
962
	uint32_t (*get_gfx_off_status)(struct smu_context *smu);
963 964 965 966

	/**
	 * @register_irq_handler: Register interupt request handlers.
	 */
967
	int (*register_irq_handler)(struct smu_context *smu);
968 969 970 971

	/**
	 * @set_azalia_d3_pme: Wake the audio decode engine from d3 sleep.
	 */
972
	int (*set_azalia_d3_pme)(struct smu_context *smu);
973 974 975 976 977 978 979 980

	/**
	 * @get_max_sustainable_clocks_by_dc: Get a copy of the max sustainable
	 *                                    clock speeds table.
	 *
	 * Provides a way for the display component (DC) to get the max
	 * sustainable clocks from the SMU.
	 */
981
	int (*get_max_sustainable_clocks_by_dc)(struct smu_context *smu, struct pp_smu_nv_clock_table *max_clocks);
982 983 984 985

	/**
	 * @baco_is_support: Check if GPU supports BACO (Bus Active, Chip Off).
	 */
986
	bool (*baco_is_support)(struct smu_context *smu);
987 988 989 990 991 992

	/**
	 * @baco_get_state: Get the current BACO state.
	 *
	 * Return: Current BACO state.
	 */
993
	enum smu_baco_state (*baco_get_state)(struct smu_context *smu);
994 995 996 997

	/**
	 * @baco_set_state: Enter/exit BACO.
	 */
998
	int (*baco_set_state)(struct smu_context *smu, enum smu_baco_state state);
999 1000 1001 1002

	/**
	 * @baco_enter: Enter BACO.
	 */
1003
	int (*baco_enter)(struct smu_context *smu);
1004 1005 1006 1007

	/**
	 * @baco_exit: Exit Baco.
	 */
1008
	int (*baco_exit)(struct smu_context *smu);
1009 1010 1011 1012

	/**
	 * @mode1_reset_is_support: Check if GPU supports mode1 reset.
	 */
1013
	bool (*mode1_reset_is_support)(struct smu_context *smu);
1014 1015 1016 1017 1018 1019

	/**
	 * @mode1_reset: Perform mode1 reset.
	 *
	 * Complete GPU reset.
	 */
1020
	int (*mode1_reset)(struct smu_context *smu);
1021 1022 1023 1024 1025 1026 1027

	/**
	 * @mode2_reset: Perform mode2 reset.
	 *
	 * Mode2 reset generally does not reset as many IPs as mode1 reset. The
	 * IPs reset varies by asic.
	 */
1028
	int (*mode2_reset)(struct smu_context *smu);
1029 1030 1031 1032 1033

	/**
	 * @get_dpm_ultimate_freq: Get the hard frequency range of a clock
	 *                         domain in MHz.
	 */
1034
	int (*get_dpm_ultimate_freq)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t *min, uint32_t *max);
1035 1036 1037 1038 1039

	/**
	 * @set_soft_freq_limited_range: Set the soft frequency range of a clock
	 *                               domain in MHz.
	 */
1040
	int (*set_soft_freq_limited_range)(struct smu_context *smu, enum smu_clk_type clk_type, uint32_t min, uint32_t max);
1041 1042 1043 1044

	/**
	 * @set_power_source: Notify the SMU of the current power source.
	 */
1045
	int (*set_power_source)(struct smu_context *smu, enum smu_power_src_type power_src);
1046 1047 1048 1049 1050

	/**
	 * @log_thermal_throttling_event: Print a thermal throttling warning to
	 *                                the system's log.
	 */
1051
	void (*log_thermal_throttling_event)(struct smu_context *smu);
1052 1053 1054 1055 1056

	/**
	 * @get_pp_feature_mask: Print a human readable table of enabled
	 *                       features to buffer.
	 */
1057
	size_t (*get_pp_feature_mask)(struct smu_context *smu, char *buf);
1058 1059 1060 1061 1062

	/**
	 * @set_pp_feature_mask: Request the SMU enable/disable features to
	 *                       match those enabled in &new_mask.
	 */
1063
	int (*set_pp_feature_mask)(struct smu_context *smu, uint64_t new_mask);
1064 1065 1066 1067 1068 1069

	/**
	 * @get_gpu_metrics: Get a copy of the GPU metrics table from the SMU.
	 *
	 * Return: Size of &table
	 */
1070
	ssize_t (*get_gpu_metrics)(struct smu_context *smu, void **table);
1071 1072 1073 1074

	/**
	 * @enable_mgpu_fan_boost: Enable multi-GPU fan boost.
	 */
1075
	int (*enable_mgpu_fan_boost)(struct smu_context *smu);
1076 1077 1078 1079

	/**
	 * @gfx_ulv_control: Enable/disable ultra low voltage.
	 */
1080
	int (*gfx_ulv_control)(struct smu_context *smu, bool enablement);
1081 1082 1083 1084

	/**
	 * @deep_sleep_control: Enable/disable deep sleep.
	 */
1085
	int (*deep_sleep_control)(struct smu_context *smu, bool enablement);
1086 1087 1088 1089 1090 1091

	/**
	 * @get_fan_parameters: Get fan parameters.
	 *
	 * Get maximum fan speed from the power play table.
	 */
1092
	int (*get_fan_parameters)(struct smu_context *smu);
1093 1094 1095 1096

	/**
	 * @post_init: Helper function for asic specific workarounds.
	 */
1097
	int (*post_init)(struct smu_context *smu);
1098 1099 1100 1101

	/**
	 * @interrupt_work: Work task scheduled from SMU interrupt handler.
	 */
1102
	void (*interrupt_work)(struct smu_context *smu);
1103 1104 1105 1106

	/**
	 * @gpo_control: Enable/disable graphics power optimization if supported.
	 */
1107
	int (*gpo_control)(struct smu_context *smu, bool enablement);
1108 1109 1110 1111

	/**
	 * @gfx_state_change_set: Send the current graphics state to the SMU.
	 */
1112
	int (*gfx_state_change_set)(struct smu_context *smu, uint32_t state);
1113 1114 1115 1116 1117

	/**
	 * @set_fine_grain_gfx_freq_parameters: Set fine grain graphics clock
	 *                                      parameters to defaults.
	 */
1118
	int (*set_fine_grain_gfx_freq_parameters)(struct smu_context *smu);
1119 1120
};

1121 1122 1123 1124 1125
typedef enum {
	METRICS_CURR_GFXCLK,
	METRICS_CURR_SOCCLK,
	METRICS_CURR_UCLK,
	METRICS_CURR_VCLK,
1126
	METRICS_CURR_VCLK1,
1127
	METRICS_CURR_DCLK,
1128
	METRICS_CURR_DCLK1,
1129
	METRICS_CURR_FCLK,
1130
	METRICS_CURR_DCEFCLK,
1131
	METRICS_AVERAGE_CPUCLK,
1132 1133
	METRICS_AVERAGE_GFXCLK,
	METRICS_AVERAGE_SOCCLK,
1134
	METRICS_AVERAGE_FCLK,
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	METRICS_AVERAGE_UCLK,
	METRICS_AVERAGE_VCLK,
	METRICS_AVERAGE_DCLK,
	METRICS_AVERAGE_GFXACTIVITY,
	METRICS_AVERAGE_MEMACTIVITY,
	METRICS_AVERAGE_VCNACTIVITY,
	METRICS_AVERAGE_SOCKETPOWER,
	METRICS_TEMPERATURE_EDGE,
	METRICS_TEMPERATURE_HOTSPOT,
	METRICS_TEMPERATURE_MEM,
	METRICS_TEMPERATURE_VRGFX,
	METRICS_TEMPERATURE_VRSOC,
	METRICS_TEMPERATURE_VRMEM,
	METRICS_THROTTLER_STATUS,
	METRICS_CURR_FANSPEED,
1150 1151
	METRICS_VOLTAGE_VDDSOC,
	METRICS_VOLTAGE_VDDGFX,
1152 1153
} MetricsMember_t;

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
enum smu_cmn2asic_mapping_type {
	CMN2ASIC_MAPPING_MSG,
	CMN2ASIC_MAPPING_CLK,
	CMN2ASIC_MAPPING_FEATURE,
	CMN2ASIC_MAPPING_TABLE,
	CMN2ASIC_MAPPING_PWR,
	CMN2ASIC_MAPPING_WORKLOAD,
};

#define MSG_MAP(msg, index, valid_in_vf) \
	[SMU_MSG_##msg] = {1, (index), (valid_in_vf)}

#define CLK_MAP(clk, index) \
	[SMU_##clk] = {1, (index)}

#define FEA_MAP(fea) \
	[SMU_FEATURE_##fea##_BIT] = {1, FEATURE_##fea##_BIT}

1172 1173 1174 1175 1176 1177
#define FEA_MAP_REVERSE(fea) \
	[SMU_FEATURE_DPM_##fea##_BIT] = {1, FEATURE_##fea##_DPM_BIT}

#define FEA_MAP_HALF_REVERSE(fea) \
	[SMU_FEATURE_DPM_##fea##CLK_BIT] = {1, FEATURE_##fea##_DPM_BIT}

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
#define TAB_MAP(tab) \
	[SMU_TABLE_##tab] = {1, TABLE_##tab}

#define TAB_MAP_VALID(tab) \
	[SMU_TABLE_##tab] = {1, TABLE_##tab}

#define TAB_MAP_INVALID(tab) \
	[SMU_TABLE_##tab] = {0, TABLE_##tab}

#define PWR_MAP(tab) \
	[SMU_POWER_SOURCE_##tab] = {1, POWER_SOURCE_##tab}

#define WORKLOAD_MAP(profile, workload) \
	[profile] = {1, (workload)}

1193
#if !defined(SWSMU_CODE_LAYER_L2) && !defined(SWSMU_CODE_LAYER_L3) && !defined(SWSMU_CODE_LAYER_L4)
1194 1195 1196 1197 1198 1199
int smu_load_microcode(struct smu_context *smu);

int smu_check_fw_status(struct smu_context *smu);

int smu_set_gfx_cgpg(struct smu_context *smu, bool enabled);

1200
int smu_set_fan_speed_rpm(struct smu_context *smu, uint32_t speed);
1201 1202 1203

int smu_get_power_limit(struct smu_context *smu,
			uint32_t *limit,
1204
			bool max_setting);
1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226

int smu_set_power_limit(struct smu_context *smu, uint32_t limit);
int smu_print_clk_levels(struct smu_context *smu, enum smu_clk_type clk_type, char *buf);

int smu_od_edit_dpm_table(struct smu_context *smu,
			  enum PP_OD_DPM_TABLE_COMMAND type,
			  long *input, uint32_t size);

int smu_read_sensor(struct smu_context *smu,
		    enum amd_pp_sensors sensor,
		    void *data, uint32_t *size);
int smu_get_power_profile_mode(struct smu_context *smu, char *buf);

int smu_set_power_profile_mode(struct smu_context *smu,
			       long *param,
			       uint32_t param_size,
			       bool lock_needed);
int smu_get_fan_control_mode(struct smu_context *smu);
int smu_set_fan_control_mode(struct smu_context *smu, int value);
int smu_get_fan_speed_percent(struct smu_context *smu, uint32_t *speed);
int smu_set_fan_speed_percent(struct smu_context *smu, uint32_t speed);
int smu_get_fan_speed_rpm(struct smu_context *smu, uint32_t *speed);
1227

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
int smu_set_deep_sleep_dcefclk(struct smu_context *smu, int clk);

int smu_get_clock_by_type_with_latency(struct smu_context *smu,
				       enum smu_clk_type clk_type,
				       struct pp_clock_levels_with_latency *clocks);

int smu_display_clock_voltage_request(struct smu_context *smu,
				      struct pp_display_clock_request *clock_req);
int smu_display_disable_memory_clock_switch(struct smu_context *smu, bool disable_memory_clock_switch);

int smu_set_xgmi_pstate(struct smu_context *smu,
			uint32_t pstate);

int smu_set_azalia_d3_pme(struct smu_context *smu);

bool smu_baco_is_support(struct smu_context *smu);

int smu_baco_get_state(struct smu_context *smu, enum smu_baco_state *state);

1247 1248
int smu_baco_enter(struct smu_context *smu);
int smu_baco_exit(struct smu_context *smu);
1249

1250 1251
bool smu_mode1_reset_is_support(struct smu_context *smu);
int smu_mode1_reset(struct smu_context *smu);
1252
int smu_mode2_reset(struct smu_context *smu);
1253

1254 1255
extern const struct amd_ip_funcs smu_ip_funcs;

1256
extern const struct amdgpu_ip_block_version smu_v11_0_ip_block;
1257 1258
extern const struct amdgpu_ip_block_version smu_v12_0_ip_block;

1259
bool is_support_sw_smu(struct amdgpu_device *adev);
1260
bool is_support_cclk_dpm(struct amdgpu_device *adev);
1261 1262 1263
int smu_reset(struct smu_context *smu);
int smu_sys_get_pp_table(struct smu_context *smu, void **table);
int smu_sys_set_pp_table(struct smu_context *smu,  void *buf, size_t size);
1264
int smu_get_power_num_states(struct smu_context *smu, struct pp_states_info *state_info);
1265
enum amd_pm_state_type smu_get_current_power_state(struct smu_context *smu);
1266 1267 1268
int smu_write_watermarks_table(struct smu_context *smu);
int smu_set_watermarks_for_clock_ranges(
		struct smu_context *smu,
1269
		struct pp_smu_wm_range_sets *clock_ranges);
1270

1271 1272 1273 1274
/* smu to display interface */
extern int smu_display_configuration_change(struct smu_context *smu, const
					    struct amd_pp_display_configuration
					    *display_config);
1275
extern int smu_dpm_set_power_gate(struct smu_context *smu,uint32_t block_type, bool gate);
1276 1277
extern int smu_handle_task(struct smu_context *smu,
			   enum amd_dpm_forced_level level,
1278 1279
			   enum amd_pp_task task_id,
			   bool lock_needed);
1280 1281 1282
int smu_switch_power_profile(struct smu_context *smu,
			     enum PP_SMC_POWER_PROFILE type,
			     bool en);
1283
int smu_get_dpm_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
1284
			   uint32_t *min, uint32_t *max);
1285
int smu_set_soft_freq_range(struct smu_context *smu, enum smu_clk_type clk_type,
1286
			    uint32_t min, uint32_t max);
1287 1288
enum amd_dpm_forced_level smu_get_performance_level(struct smu_context *smu);
int smu_force_performance_level(struct smu_context *smu, enum amd_dpm_forced_level level);
1289
int smu_set_display_count(struct smu_context *smu, uint32_t count);
1290
int smu_set_ac_dc(struct smu_context *smu);
1291 1292
size_t smu_sys_get_pp_feature_mask(struct smu_context *smu, char *buf);
int smu_sys_set_pp_feature_mask(struct smu_context *smu, uint64_t new_mask);
1293 1294
int smu_force_clk_levels(struct smu_context *smu,
			 enum smu_clk_type clk_type,
1295
			 uint32_t mask);
1296 1297
int smu_set_mp1_state(struct smu_context *smu,
		      enum pp_mp1_state mp1_state);
1298 1299
int smu_set_df_cstate(struct smu_context *smu,
		      enum pp_df_cstate state);
1300
int smu_allow_xgmi_power_down(struct smu_context *smu, bool en);
1301

1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
int smu_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
					 struct pp_smu_nv_clock_table *max_clocks);

int smu_get_uclk_dpm_states(struct smu_context *smu,
			    unsigned int *clock_values_in_khz,
			    unsigned int *num_states);

int smu_get_dpm_clock_table(struct smu_context *smu,
			    struct dpm_clocks *clock_table);

1312 1313
int smu_get_status_gfxoff(struct amdgpu_device *adev, uint32_t *value);

1314 1315
ssize_t smu_sys_get_gpu_metrics(struct smu_context *smu, void **table);

1316
int smu_enable_mgpu_fan_boost(struct smu_context *smu);
1317
int smu_gfx_state_change_set(struct smu_context *smu, uint32_t state);
1318

1319
#endif
1320
#endif