dmub_cmd.h 65.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef _DMUB_CMD_H_
#define _DMUB_CMD_H_

29 30 31 32 33 34 35 36 37
#if defined(_TEST_HARNESS) || defined(FPGA_USB4)
#include "dmub_fw_types.h"
#include "include_legacy/atomfirmware.h"

#if defined(_TEST_HARNESS)
#include <string.h>
#endif
#else

38 39 40 41 42 43
#include <asm/byteorder.h>
#include <linux/types.h>
#include <linux/string.h>
#include <linux/delay.h>
#include <stdarg.h>

44
#include "atomfirmware.h"
45

46 47
#endif // defined(_TEST_HARNESS) || defined(FPGA_USB4)

48 49
/* Firmware versioning. */
#ifdef DMUB_EXPOSE_VERSION
50
#define DMUB_FW_VERSION_GIT_HASH 0xf3da2b656
51
#define DMUB_FW_VERSION_MAJOR 0
52
#define DMUB_FW_VERSION_MINOR 0
53
#define DMUB_FW_VERSION_REVISION 71
54 55 56 57 58 59 60 61 62 63
#define DMUB_FW_VERSION_TEST 0
#define DMUB_FW_VERSION_VBIOS 0
#define DMUB_FW_VERSION_HOTFIX 0
#define DMUB_FW_VERSION_UCODE (((DMUB_FW_VERSION_MAJOR & 0xFF) << 24) | \
		((DMUB_FW_VERSION_MINOR & 0xFF) << 16) | \
		((DMUB_FW_VERSION_REVISION & 0xFF) << 8) | \
		((DMUB_FW_VERSION_TEST & 0x1) << 7) | \
		((DMUB_FW_VERSION_VBIOS & 0x1) << 6) | \
		(DMUB_FW_VERSION_HOTFIX & 0x3F))

64
#endif
65 66 67

//<DMUB_TYPES>==================================================================
/* Basic type definitions. */
68

69 70
#define __forceinline inline

71 72 73 74
/**
 * Flag from driver to indicate that ABM should be disabled gradually
 * by slowly reversing all backlight programming and pixel compensation.
 */
75
#define SET_ABM_PIPE_GRADUALLY_DISABLE           0
76 77 78 79 80

/**
 * Flag from driver to indicate that ABM should be disabled immediately
 * and undo all backlight programming and pixel compensation.
 */
81
#define SET_ABM_PIPE_IMMEDIATELY_DISABLE         255
82 83 84 85 86

/**
 * Flag from driver to indicate that ABM should be disabled immediately
 * and keep the current backlight programming and pixel compensation.
 */
87
#define SET_ABM_PIPE_IMMEDIATE_KEEP_GAIN_DISABLE 254
88 89 90 91

/**
 * Flag from driver to set the current ABM pipe index or ABM operating level.
 */
92
#define SET_ABM_PIPE_NORMAL                      1
93

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
/**
 * Number of ambient light levels in ABM algorithm.
 */
#define NUM_AMBI_LEVEL                  5

/**
 * Number of operating/aggression levels in ABM algorithm.
 */
#define NUM_AGGR_LEVEL                  4

/**
 * Number of segments in the gamma curve.
 */
#define NUM_POWER_FN_SEGS               8

/**
 * Number of segments in the backlight curve.
 */
#define NUM_BL_CURVE_SEGS               16

114 115 116 117 118 119
/* Maximum number of streams on any ASIC. */
#define DMUB_MAX_STREAMS 6

/* Maximum number of planes on any ASIC. */
#define DMUB_MAX_PLANES 6

120 121 122
/* Trace buffer offset for entry */
#define TRACE_BUFFER_ENTRY_OFFSET  16

123 124 125 126 127 128 129 130 131 132 133
/**
 *
 * PSR control version legacy
 */
#define DMUB_CMD_PSR_CONTROL_VERSION_UNKNOWN 0x0
/**
 * PSR control version with multi edp support
 */
#define DMUB_CMD_PSR_CONTROL_VERSION_1 0x1


134
/**
135
 * ABM control version legacy
136
 */
137
#define DMUB_CMD_ABM_CONTROL_VERSION_UNKNOWN 0x0
138 139

/**
140
 * ABM control version with multi edp support
141
 */
142
#define DMUB_CMD_ABM_CONTROL_VERSION_1 0x1
143

144 145 146
/**
 * Physical framebuffer address location, 64-bit.
 */
147 148 149 150
#ifndef PHYSICAL_ADDRESS_LOC
#define PHYSICAL_ADDRESS_LOC union large_integer
#endif

151 152 153
/**
 * OS/FW agnostic memcpy
 */
154 155 156 157
#ifndef dmub_memcpy
#define dmub_memcpy(dest, source, bytes) memcpy((dest), (source), (bytes))
#endif

158 159 160
/**
 * OS/FW agnostic memset
 */
161 162 163 164
#ifndef dmub_memset
#define dmub_memset(dest, val, bytes) memset((dest), (val), (bytes))
#endif

165 166 167 168
#if defined(__cplusplus)
extern "C" {
#endif

169 170 171
/**
 * OS/FW agnostic udelay
 */
172 173 174 175
#ifndef dmub_udelay
#define dmub_udelay(microseconds) udelay(microseconds)
#endif

176 177 178 179 180 181 182
/**
 * Number of nanoseconds per DMUB tick.
 * DMCUB_TIMER_CURRENT increments in DMUB ticks, which are 10ns by default.
 * If DMCUB_TIMER_WINDOW is non-zero this will no longer be true.
 */
#define NS_PER_DMUB_TICK 10

183 184 185
/**
 * union dmub_addr - DMUB physical/virtual 64-bit address.
 */
186 187
union dmub_addr {
	struct {
188 189 190 191
		uint32_t low_part; /**< Lower 32 bits */
		uint32_t high_part; /**< Upper 32 bits */
	} u; /*<< Low/high bit access */
	uint64_t quad_part; /*<< 64 bit address */
192 193
};

194 195 196
/**
 * Flags that can be set by driver to change some PSR behaviour.
 */
197
union dmub_psr_debug_flags {
198 199 200
	/**
	 * Debug flags.
	 */
201
	struct {
202 203 204
		/**
		 * Enable visual confirm in FW.
		 */
205
		uint32_t visual_confirm : 1;
206 207 208
		/**
		 * Use HW Lock Mgr object to do HW locking in FW.
		 */
209
		uint32_t use_hw_lock_mgr : 1;
210 211 212 213 214

		/**
		 * Unused.
		 * TODO: Remove.
		 */
215
		uint32_t log_line_nums : 1;
216 217
	} bitfields;

218 219 220
	/**
	 * Union for debug flags.
	 */
221
	uint32_t u32All;
222 223
};

224 225 226 227
/**
 * DMUB feature capabilities.
 * After DMUB init, driver will query FW capabilities prior to enabling certain features.
 */
228
struct dmub_feature_caps {
229 230 231
	/**
	 * Max PSR version supported by FW.
	 */
232 233 234 235
	uint8_t psr;
	uint8_t reserved[7];
};

236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
#if defined(__cplusplus)
}
#endif

//==============================================================================
//</DMUB_TYPES>=================================================================
//==============================================================================
//< DMUB_META>==================================================================
//==============================================================================
#pragma pack(push, 1)

/* Magic value for identifying dmub_fw_meta_info */
#define DMUB_FW_META_MAGIC 0x444D5542

/* Offset from the end of the file to the dmub_fw_meta_info */
#define DMUB_FW_META_OFFSET 0x24

/**
 * struct dmub_fw_meta_info - metadata associated with fw binary
 *
 * NOTE: This should be considered a stable API. Fields should
 *       not be repurposed or reordered. New fields should be
 *       added instead to extend the structure.
 *
 * @magic_value: magic value identifying DMUB firmware meta info
 * @fw_region_size: size of the firmware state region
 * @trace_buffer_size: size of the tracebuffer region
 * @fw_version: the firmware version information
264
 * @dal_fw: 1 if the firmware is DAL
265 266
 */
struct dmub_fw_meta_info {
267 268 269 270 271 272
	uint32_t magic_value; /**< magic value identifying DMUB firmware meta info */
	uint32_t fw_region_size; /**< size of the firmware state region */
	uint32_t trace_buffer_size; /**< size of the tracebuffer region */
	uint32_t fw_version; /**< the firmware version information */
	uint8_t dal_fw; /**< 1 if the firmware is DAL */
	uint8_t reserved[3]; /**< padding bits */
273 274
};

275 276 277
/**
 * union dmub_fw_meta - ensures that dmub_fw_meta_info remains 64 bytes
 */
278
union dmub_fw_meta {
279 280
	struct dmub_fw_meta_info info; /**< metadata info */
	uint8_t reserved[64]; /**< padding bits */
281 282 283
};

#pragma pack(pop)
284

285 286 287
//==============================================================================
//< DMUB Trace Buffer>================================================================
//==============================================================================
288 289 290
/**
 * dmub_trace_code_t - firmware trace code, 32-bits
 */
291 292
typedef uint32_t dmub_trace_code_t;

293 294 295
/**
 * struct dmcub_trace_buf_entry - Firmware trace entry
 */
296
struct dmcub_trace_buf_entry {
297 298 299 300
	dmub_trace_code_t trace_code; /**< trace code for the event */
	uint32_t tick_count; /**< the tick count at time of trace */
	uint32_t param0; /**< trace defined parameter 0 */
	uint32_t param1; /**< trace defined parameter 1 */
301 302
};

303 304 305 306 307 308 309 310
//==============================================================================
//< DMUB_STATUS>================================================================
//==============================================================================

/**
 * DMCUB scratch registers can be used to determine firmware status.
 * Current scratch register usage is as follows:
 *
311
 * SCRATCH0: FW Boot Status register
312
 * SCRATCH5: LVTMA Status Register
313
 * SCRATCH15: FW Boot Options register
314 315
 */

316 317 318
/**
 * union dmub_fw_boot_status - Status bit definitions for SCRATCH0.
 */
319 320
union dmub_fw_boot_status {
	struct {
321 322 323 324 325 326
		uint32_t dal_fw : 1; /**< 1 if DAL FW */
		uint32_t mailbox_rdy : 1; /**< 1 if mailbox ready */
		uint32_t optimized_init_done : 1; /**< 1 if optimized init done */
		uint32_t restore_required : 1; /**< 1 if driver should call restore */
	} bits; /**< status bits */
	uint32_t all; /**< 32-bit access to status bits */
327 328
};

329 330 331
/**
 * enum dmub_fw_boot_status_bit - Enum bit definitions for SCRATCH0.
 */
332
enum dmub_fw_boot_status_bit {
333 334 335 336
	DMUB_FW_BOOT_STATUS_BIT_DAL_FIRMWARE = (1 << 0), /**< 1 if DAL FW */
	DMUB_FW_BOOT_STATUS_BIT_MAILBOX_READY = (1 << 1), /**< 1 if mailbox ready */
	DMUB_FW_BOOT_STATUS_BIT_OPTIMIZED_INIT_DONE = (1 << 2), /**< 1 if init done */
	DMUB_FW_BOOT_STATUS_BIT_RESTORE_REQUIRED = (1 << 3), /**< 1 if driver should call restore */
337 338
};

339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
/* Register bit definition for SCRATCH5 */
union dmub_lvtma_status {
	struct {
		uint32_t psp_ok : 1;
		uint32_t edp_on : 1;
		uint32_t reserved : 30;
	} bits;
	uint32_t all;
};

enum dmub_lvtma_status_bit {
	DMUB_LVTMA_STATUS_BIT_PSP_OK = (1 << 0),
	DMUB_LVTMA_STATUS_BIT_EDP_ON = (1 << 1),
};

354 355 356
/**
 * union dmub_fw_boot_options - Boot option definitions for SCRATCH15
 */
357 358
union dmub_fw_boot_options {
	struct {
359 360 361 362 363 364
		uint32_t pemu_env : 1; /**< 1 if PEMU */
		uint32_t fpga_env : 1; /**< 1 if FPGA */
		uint32_t optimized_init : 1; /**< 1 if optimized init */
		uint32_t skip_phy_access : 1; /**< 1 if PHY access should be skipped */
		uint32_t disable_clk_gate: 1; /**< 1 if clock gating should be disabled */
		uint32_t skip_phy_init_panel_sequence: 1; /**< 1 to skip panel init seq */
365 366 367
#ifdef CONFIG_DRM_AMD_DC_DCN3_1
		uint32_t z10_disable: 1; /**< 1 to disable z10 */
#else
368
		uint32_t reserved_unreleased: 1; /**< reserved for an unreleased feature */
369
#endif
370
		uint32_t reserved : 25; /**< reserved */
371 372
	} bits; /**< boot bits */
	uint32_t all; /**< 32-bit access to bits */
373 374 375
};

enum dmub_fw_boot_options_bit {
376 377 378
	DMUB_FW_BOOT_OPTION_BIT_PEMU_ENV = (1 << 0), /**< 1 if PEMU */
	DMUB_FW_BOOT_OPTION_BIT_FPGA_ENV = (1 << 1), /**< 1 if FPGA */
	DMUB_FW_BOOT_OPTION_BIT_OPTIMIZED_INIT_DONE = (1 << 2), /**< 1 if optimized init done */
379 380
};

381
//==============================================================================
382
//</DMUB_STATUS>================================================================
383 384 385 386 387
//==============================================================================
//< DMUB_VBIOS>=================================================================
//==============================================================================

/*
388 389
 * enum dmub_cmd_vbios_type - VBIOS commands.
 *
390 391 392 393
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_cmd_vbios_type {
394 395 396
	/**
	 * Configures the DIG encoder.
	 */
397
	DMUB_CMD__VBIOS_DIGX_ENCODER_CONTROL = 0,
398 399 400
	/**
	 * Controls the PHY.
	 */
401
	DMUB_CMD__VBIOS_DIG1_TRANSMITTER_CONTROL = 1,
402 403 404
	/**
	 * Sets the pixel clock/symbol clock.
	 */
405
	DMUB_CMD__VBIOS_SET_PIXEL_CLOCK = 2,
406 407 408
	/**
	 * Enables or disables power gating.
	 */
409
	DMUB_CMD__VBIOS_ENABLE_DISP_POWER_GATING = 3,
410
	DMUB_CMD__VBIOS_LVTMA_CONTROL = 15,
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436
};

//==============================================================================
//</DMUB_VBIOS>=================================================================
//==============================================================================
//< DMUB_GPINT>=================================================================
//==============================================================================

/**
 * The shifts and masks below may alternatively be used to format and read
 * the command register bits.
 */

#define DMUB_GPINT_DATA_PARAM_MASK 0xFFFF
#define DMUB_GPINT_DATA_PARAM_SHIFT 0

#define DMUB_GPINT_DATA_COMMAND_CODE_MASK 0xFFF
#define DMUB_GPINT_DATA_COMMAND_CODE_SHIFT 16

#define DMUB_GPINT_DATA_STATUS_MASK 0xF
#define DMUB_GPINT_DATA_STATUS_SHIFT 28

/**
 * Command responses.
 */

437 438 439
/**
 * Return response for DMUB_GPINT__STOP_FW command.
 */
440 441 442
#define DMUB_GPINT__STOP_FW_RESPONSE 0xDEADDEAD

/**
443
 * union dmub_gpint_data_register - Format for sending a command via the GPINT.
444 445 446
 */
union dmub_gpint_data_register {
	struct {
447 448 449 450 451
		uint32_t param : 16; /**< 16-bit parameter */
		uint32_t command_code : 12; /**< GPINT command */
		uint32_t status : 4; /**< Command status bit */
	} bits; /**< GPINT bit access */
	uint32_t all; /**< GPINT  32-bit access */
452 453 454
};

/*
455 456
 * enum dmub_gpint_command - GPINT command to DMCUB FW
 *
457 458 459 460
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_gpint_command {
461 462 463
	/**
	 * Invalid command, ignored.
	 */
464
	DMUB_GPINT__INVALID_COMMAND = 0,
465 466 467 468
	/**
	 * DESC: Queries the firmware version.
	 * RETURN: Firmware version.
	 */
469
	DMUB_GPINT__GET_FW_VERSION = 1,
470 471 472 473
	/**
	 * DESC: Halts the firmware.
	 * RETURN: DMUB_GPINT__STOP_FW_RESPONSE (0xDEADDEAD) when halted
	 */
474
	DMUB_GPINT__STOP_FW = 2,
475 476 477 478
	/**
	 * DESC: Get PSR state from FW.
	 * RETURN: PSR state enum. This enum may need to be converted to the legacy PSR state value.
	 */
479
	DMUB_GPINT__GET_PSR_STATE = 7,
480 481 482 483 484
	/**
	 * DESC: Notifies DMCUB of the currently active streams.
	 * ARGS: Stream mask, 1 bit per active stream index.
	 */
	DMUB_GPINT__IDLE_OPT_NOTIFY_STREAM_MASK = 8,
485 486 487 488 489 490
	/**
	 * DESC: Start PSR residency counter. Stop PSR resdiency counter and get value.
	 * ARGS: We can measure residency from various points. The argument will specify the residency mode.
	 *       By default, it is measured from after we powerdown the PHY, to just before we powerup the PHY.
	 * RETURN: PSR residency in milli-percent.
	 */
491
	DMUB_GPINT__PSR_RESIDENCY = 9,
492 493
};

494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548
/**
 * INBOX0 generic command definition
 */
union dmub_inbox0_cmd_common {
	struct {
		uint32_t command_code: 8; /**< INBOX0 command code */
		uint32_t param: 24; /**< 24-bit parameter */
	} bits;
	uint32_t all;
};

/**
 * INBOX0 hw_lock command definition
 */
union dmub_inbox0_cmd_lock_hw {
	struct {
		uint32_t command_code: 8;

		/* NOTE: Must be have enough bits to match: enum hw_lock_client */
		uint32_t hw_lock_client: 1;

		/* NOTE: Below fields must match with: struct dmub_hw_lock_inst_flags */
		uint32_t otg_inst: 3;
		uint32_t opp_inst: 3;
		uint32_t dig_inst: 3;

		/* NOTE: Below fields must match with: union dmub_hw_lock_flags */
		uint32_t lock_pipe: 1;
		uint32_t lock_cursor: 1;
		uint32_t lock_dig: 1;
		uint32_t triple_buffer_lock: 1;

		uint32_t lock: 1;				/**< Lock */
		uint32_t should_release: 1;		/**< Release */
		uint32_t reserved: 8; 			/**< Reserved for extending more clients, HW, etc. */
	} bits;
	uint32_t all;
};

union dmub_inbox0_data_register {
	union dmub_inbox0_cmd_common inbox0_cmd_common;
	union dmub_inbox0_cmd_lock_hw inbox0_cmd_lock_hw;
};

enum dmub_inbox0_command {
	/**
	 * DESC: Invalid command, ignored.
	 */
	DMUB_INBOX0_CMD__INVALID_COMMAND = 0,
	/**
	 * DESC: Notification to acquire/release HW lock
	 * ARGS:
	 */
	DMUB_INBOX0_CMD__HW_LOCK = 1,
};
549 550 551 552 553 554
//==============================================================================
//</DMUB_GPINT>=================================================================
//==============================================================================
//< DMUB_CMD>===================================================================
//==============================================================================

555 556 557
/**
 * Size in bytes of each DMUB command.
 */
558
#define DMUB_RB_CMD_SIZE 64
559 560 561 562

/**
 * Maximum number of items in the DMUB ringbuffer.
 */
563
#define DMUB_RB_MAX_ENTRY 128
564 565 566 567

/**
 * Ringbuffer size in bytes.
 */
568
#define DMUB_RB_SIZE (DMUB_RB_CMD_SIZE * DMUB_RB_MAX_ENTRY)
569 570 571 572

/**
 * REG_SET mask for reg offload.
 */
573 574
#define REG_SET_MASK 0xFFFF

575
/*
576 577
 * enum dmub_cmd_type - DMUB inbox command.
 *
578 579 580 581
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_cmd_type {
582 583 584
	/**
	 * Invalid command.
	 */
585
	DMUB_CMD__NULL = 0,
586 587 588
	/**
	 * Read modify write register sequence offload.
	 */
589
	DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE = 1,
590 591 592
	/**
	 * Field update register sequence offload.
	 */
593
	DMUB_CMD__REG_SEQ_FIELD_UPDATE_SEQ = 2,
594 595 596
	/**
	 * Burst write sequence offload.
	 */
597
	DMUB_CMD__REG_SEQ_BURST_WRITE = 3,
598 599 600
	/**
	 * Reg wait sequence offload.
	 */
601
	DMUB_CMD__REG_REG_WAIT = 4,
602 603 604
	/**
	 * Workaround to avoid HUBP underflow during NV12 playback.
	 */
605
	DMUB_CMD__PLAT_54186_WA = 5,
606 607 608
	/**
	 * Command type used to query FW feature caps.
	 */
609
	DMUB_CMD__QUERY_FEATURE_CAPS = 6,
610 611 612
	/**
	 * Command type used for all PSR commands.
	 */
613
	DMUB_CMD__PSR = 64,
614 615 616
	/**
	 * Command type used for all MALL commands.
	 */
617
	DMUB_CMD__MALL = 65,
618 619 620
	/**
	 * Command type used for all ABM commands.
	 */
621
	DMUB_CMD__ABM = 66,
622 623 624
	/**
	 * Command type used for HW locking in FW.
	 */
625
	DMUB_CMD__HW_LOCK = 69,
626 627 628
	/**
	 * Command type used to access DP AUX.
	 */
629
	DMUB_CMD__DP_AUX_ACCESS = 70,
630 631 632
	/**
	 * Command type used for OUTBOX1 notification enable
	 */
633
	DMUB_CMD__OUTBOX1_ENABLE = 71,
634 635 636 637 638 639 640 641 642 643 644 645 646 647
#ifdef CONFIG_DRM_AMD_DC_DCN3_1
	/**
	 * Command type used for all idle optimization commands.
	 */
	DMUB_CMD__IDLE_OPT = 72,
	/**
	 * Command type used for all clock manager commands.
	 */
	DMUB_CMD__CLK_MGR = 73,
	/**
	 * Command type used for all panel control commands.
	 */
	DMUB_CMD__PANEL_CNTL = 74,
#endif
648 649 650 651
	/**
	 * Command type used for EDID CEA parsing
	 */
	DMUB_CMD__EDID_CEA = 79,
652 653 654
	/**
	 * Command type used for all VBIOS interface commands.
	 */
655
	DMUB_CMD__VBIOS = 128,
656 657
};

658 659 660
/**
 * enum dmub_out_cmd_type - DMUB outbox commands.
 */
661
enum dmub_out_cmd_type {
662 663 664
	/**
	 * Invalid outbox command, ignored.
	 */
665
	DMUB_OUT_CMD__NULL = 0,
666 667 668
	/**
	 * Command type used for DP AUX Reply data notification
	 */
669
	DMUB_OUT_CMD__DP_AUX_REPLY = 1,
670 671
};

672 673
#pragma pack(push, 1)

674 675 676
/**
 * struct dmub_cmd_header - Common command header fields.
 */
677
struct dmub_cmd_header {
678 679 680
	unsigned int type : 8; /**< command type */
	unsigned int sub_type : 8; /**< command sub type */
	unsigned int ret_status : 1; /**< 1 if returned data, 0 otherwise */
681 682
	unsigned int multi_cmd_pending : 1; /**< 1 if multiple commands chained together */
	unsigned int reserved0 : 6; /**< reserved bits */
683 684
	unsigned int payload_bytes : 6;  /* payload excluding header - up to 60 bytes */
	unsigned int reserved1 : 2; /**< reserved bits */
685 686 687
};

/*
688
 * struct dmub_cmd_read_modify_write_sequence - Read modify write
689 690 691 692 693 694 695 696 697 698
 *
 * 60 payload bytes can hold up to 5 sets of read modify writes,
 * each take 3 dwords.
 *
 * number of sequences = header.payload_bytes / sizeof(struct dmub_cmd_read_modify_write_sequence)
 *
 * modify_mask = 0xffff'ffff means all fields are going to be updated.  in this case
 * command parser will skip the read and we can use modify_mask = 0xffff'ffff as reg write
 */
struct dmub_cmd_read_modify_write_sequence {
699 700 701
	uint32_t addr; /**< register address */
	uint32_t modify_mask; /**< modify mask */
	uint32_t modify_value; /**< modify value */
702 703
};

704 705 706 707 708 709 710 711
/**
 * Maximum number of ops in read modify write sequence.
 */
#define DMUB_READ_MODIFY_WRITE_SEQ__MAX 5

/**
 * struct dmub_cmd_read_modify_write_sequence - Read modify write command.
 */
712
struct dmub_rb_cmd_read_modify_write {
713 714 715 716
	struct dmub_cmd_header header;  /**< command header */
	/**
	 * Read modify write sequence.
	 */
717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
	struct dmub_cmd_read_modify_write_sequence seq[DMUB_READ_MODIFY_WRITE_SEQ__MAX];
};

/*
 * Update a register with specified masks and values sequeunce
 *
 * 60 payload bytes can hold address + up to 7 sets of mask/value combo, each take 2 dword
 *
 * number of field update sequence = (header.payload_bytes - sizeof(addr)) / sizeof(struct read_modify_write_sequence)
 *
 *
 * USE CASE:
 *   1. auto-increment register where additional read would update pointer and produce wrong result
 *   2. toggle a bit without read in the middle
 */

struct dmub_cmd_reg_field_update_sequence {
734 735
	uint32_t modify_mask; /**< 0xffff'ffff to skip initial read */
	uint32_t modify_value; /**< value to update with */
736 737
};

738 739 740 741 742 743 744 745
/**
 * Maximum number of ops in field update sequence.
 */
#define DMUB_REG_FIELD_UPDATE_SEQ__MAX 7

/**
 * struct dmub_rb_cmd_reg_field_update_sequence - Field update command.
 */
746
struct dmub_rb_cmd_reg_field_update_sequence {
747 748 749 750 751
	struct dmub_cmd_header header; /**< command header */
	uint32_t addr; /**< register address */
	/**
	 * Field update sequence.
	 */
752 753 754
	struct dmub_cmd_reg_field_update_sequence seq[DMUB_REG_FIELD_UPDATE_SEQ__MAX];
};

755 756 757 758 759 760

/**
 * Maximum number of burst write values.
 */
#define DMUB_BURST_WRITE_VALUES__MAX  14

761
/*
762
 * struct dmub_rb_cmd_burst_write - Burst write
763 764 765 766 767 768 769 770
 *
 * support use case such as writing out LUTs.
 *
 * 60 payload bytes can hold up to 14 values to write to given address
 *
 * number of payload = header.payload_bytes / sizeof(struct read_modify_write_sequence)
 */
struct dmub_rb_cmd_burst_write {
771 772 773 774 775
	struct dmub_cmd_header header; /**< command header */
	uint32_t addr; /**< register start address */
	/**
	 * Burst write register values.
	 */
776 777 778
	uint32_t write_values[DMUB_BURST_WRITE_VALUES__MAX];
};

779 780 781
/**
 * struct dmub_rb_cmd_common - Common command header
 */
782
struct dmub_rb_cmd_common {
783 784 785 786
	struct dmub_cmd_header header; /**< command header */
	/**
	 * Padding to RB_CMD_SIZE
	 */
787 788 789
	uint8_t cmd_buffer[DMUB_RB_CMD_SIZE - sizeof(struct dmub_cmd_header)];
};

790 791 792
/**
 * struct dmub_cmd_reg_wait_data - Register wait data
 */
793
struct dmub_cmd_reg_wait_data {
794 795 796 797
	uint32_t addr; /**< Register address */
	uint32_t mask; /**< Mask for register bits */
	uint32_t condition_field_value; /**< Value to wait for */
	uint32_t time_out_us; /**< Time out for reg wait in microseconds */
798 799
};

800 801 802
/**
 * struct dmub_rb_cmd_reg_wait - Register wait command
 */
803
struct dmub_rb_cmd_reg_wait {
804 805
	struct dmub_cmd_header header; /**< Command header */
	struct dmub_cmd_reg_wait_data reg_wait; /**< Register wait data */
806 807
};

808 809 810 811 812
/**
 * struct dmub_cmd_PLAT_54186_wa - Underflow workaround
 *
 * Reprograms surface parameters to avoid underflow.
 */
813
struct dmub_cmd_PLAT_54186_wa {
814 815 816 817 818
	uint32_t DCSURF_SURFACE_CONTROL; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_C; /**< reg value */
819
	struct {
820 821 822 823 824 825 826 827
		uint8_t hubp_inst : 4; /**< HUBP instance */
		uint8_t tmz_surface : 1; /**< TMZ enable or disable */
		uint8_t immediate :1; /**< Immediate flip */
		uint8_t vmid : 4; /**< VMID */
		uint8_t grph_stereo : 1; /**< 1 if stereo */
		uint32_t reserved : 21; /**< Reserved */
	} flip_params; /**< Pageflip parameters */
	uint32_t reserved[9]; /**< Reserved bits */
828 829
};

830 831 832
/**
 * struct dmub_rb_cmd_PLAT_54186_wa - Underflow workaround command
 */
833
struct dmub_rb_cmd_PLAT_54186_wa {
834 835
	struct dmub_cmd_header header; /**< Command header */
	struct dmub_cmd_PLAT_54186_wa flip; /**< Flip data */
836 837
};

838 839 840
/**
 * struct dmub_rb_cmd_mall - MALL command data.
 */
841
struct dmub_rb_cmd_mall {
842 843 844 845 846 847 848 849 850 851
	struct dmub_cmd_header header; /**< Common command header */
	union dmub_addr cursor_copy_src; /**< Cursor copy address */
	union dmub_addr cursor_copy_dst; /**< Cursor copy destination */
	uint32_t tmr_delay; /**< Timer delay */
	uint32_t tmr_scale; /**< Timer scale */
	uint16_t cursor_width; /**< Cursor width in pixels */
	uint16_t cursor_pitch; /**< Cursor pitch in pixels */
	uint16_t cursor_height; /**< Cursor height in pixels */
	uint8_t cursor_bpp; /**< Cursor bits per pixel */
	uint8_t debug_bits; /**< Debug bits */
852

853 854
	uint8_t reserved1; /**< Reserved bits */
	uint8_t reserved2; /**< Reserved bits */
855 856
};

857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
#ifdef CONFIG_DRM_AMD_DC_DCN3_1

/**
 * enum dmub_cmd_idle_opt_type - Idle optimization command type.
 */
enum dmub_cmd_idle_opt_type {
	/**
	 * DCN hardware restore.
	 */
	DMUB_CMD__IDLE_OPT_DCN_RESTORE = 0,
};

/**
 * struct dmub_rb_cmd_idle_opt_dcn_restore - DCN restore command data.
 */
struct dmub_rb_cmd_idle_opt_dcn_restore {
	struct dmub_cmd_header header; /**< header */
};

/**
 * struct dmub_clocks - Clock update notification.
 */
struct dmub_clocks {
	uint32_t dispclk_khz; /**< dispclk kHz */
	uint32_t dppclk_khz; /**< dppclk kHz */
	uint32_t dcfclk_khz; /**< dcfclk kHz */
	uint32_t dcfclk_deep_sleep_khz; /**< dcfclk deep sleep kHz */
};

/**
 * enum dmub_cmd_clk_mgr_type - Clock manager commands.
 */
enum dmub_cmd_clk_mgr_type {
	/**
	 * Notify DMCUB of clock update.
	 */
	DMUB_CMD__CLK_MGR_NOTIFY_CLOCKS = 0,
};

/**
 * struct dmub_rb_cmd_clk_mgr_notify_clocks - Clock update notification.
 */
struct dmub_rb_cmd_clk_mgr_notify_clocks {
	struct dmub_cmd_header header; /**< header */
	struct dmub_clocks clocks; /**< clock data */
};
#endif
904 905 906
/**
 * struct dmub_cmd_digx_encoder_control_data - Encoder control data.
 */
907
struct dmub_cmd_digx_encoder_control_data {
908
	union dig_encoder_control_parameters_v1_5 dig; /**< payload */
909 910
};

911 912 913
/**
 * struct dmub_rb_cmd_digx_encoder_control - Encoder control command.
 */
914
struct dmub_rb_cmd_digx_encoder_control {
915 916
	struct dmub_cmd_header header;  /**< header */
	struct dmub_cmd_digx_encoder_control_data encoder_control; /**< payload */
917 918
};

919 920 921
/**
 * struct dmub_cmd_set_pixel_clock_data - Set pixel clock data.
 */
922
struct dmub_cmd_set_pixel_clock_data {
923
	struct set_pixel_clock_parameter_v1_7 clk; /**< payload */
924 925
};

926 927 928
/**
 * struct dmub_cmd_set_pixel_clock_data - Set pixel clock command.
 */
929
struct dmub_rb_cmd_set_pixel_clock {
930 931
	struct dmub_cmd_header header; /**< header */
	struct dmub_cmd_set_pixel_clock_data pixel_clock; /**< payload */
932 933
};

934 935 936
/**
 * struct dmub_cmd_enable_disp_power_gating_data - Display power gating.
 */
937
struct dmub_cmd_enable_disp_power_gating_data {
938
	struct enable_disp_power_gating_parameters_v2_1 pwr; /**< payload */
939 940
};

941 942 943
/**
 * struct dmub_rb_cmd_enable_disp_power_gating - Display power command.
 */
944
struct dmub_rb_cmd_enable_disp_power_gating {
945 946
	struct dmub_cmd_header header; /**< header */
	struct dmub_cmd_enable_disp_power_gating_data power_gating;  /**< payload */
947 948
};

949 950 951
/**
 * struct dmub_dig_transmitter_control_data_v1_7 - Transmitter control.
 */
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
struct dmub_dig_transmitter_control_data_v1_7 {
	uint8_t phyid; /**< 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4=UNIPHYE, 5=UNIPHYF */
	uint8_t action; /**< Defined as ATOM_TRANSMITER_ACTION_xxx */
	union {
		uint8_t digmode; /**< enum atom_encode_mode_def */
		uint8_t dplaneset; /**< DP voltage swing and pre-emphasis value, "DP_LANE_SET__xDB_y_zV" */
	} mode_laneset;
	uint8_t lanenum; /**< Number of lanes */
	union {
		uint32_t symclk_10khz; /**< Symbol Clock in 10Khz */
	} symclk_units;
	uint8_t hpdsel; /**< =1: HPD1, =2: HPD2, ..., =6: HPD6, =0: HPD is not assigned */
	uint8_t digfe_sel; /**< DIG front-end selection, bit0 means DIG0 FE is enabled */
	uint8_t connobj_id; /**< Connector Object Id defined in ObjectId.h */
	uint8_t reserved0; /**< For future use */
	uint8_t reserved1; /**< For future use */
	uint8_t reserved2[3]; /**< For future use */
	uint32_t reserved3[11]; /**< For future use */
};

972 973 974
/**
 * union dmub_cmd_dig1_transmitter_control_data - Transmitter control data.
 */
975
union dmub_cmd_dig1_transmitter_control_data {
976 977
	struct dig_transmitter_control_parameters_v1_6 dig; /**< payload */
	struct dmub_dig_transmitter_control_data_v1_7 dig_v1_7;  /**< payload 1.7 */
978 979
};

980 981 982
/**
 * struct dmub_rb_cmd_dig1_transmitter_control - Transmitter control command.
 */
983
struct dmub_rb_cmd_dig1_transmitter_control {
984 985
	struct dmub_cmd_header header; /**< header */
	union dmub_cmd_dig1_transmitter_control_data transmitter_control; /**< payload */
986 987
};

988 989 990
/**
 * struct dmub_rb_cmd_dpphy_init - DPPHY init.
 */
991
struct dmub_rb_cmd_dpphy_init {
992 993
	struct dmub_cmd_header header; /**< header */
	uint8_t reserved[60]; /**< reserved bits */
994 995
};

996 997 998 999 1000
/**
 * enum dp_aux_request_action - DP AUX request command listing.
 *
 * 4 AUX request command bits are shifted to high nibble.
 */
1001
enum dp_aux_request_action {
1002
	/** I2C-over-AUX write request */
1003
	DP_AUX_REQ_ACTION_I2C_WRITE		= 0x00,
1004
	/** I2C-over-AUX read request */
1005
	DP_AUX_REQ_ACTION_I2C_READ		= 0x10,
1006
	/** I2C-over-AUX write status request */
1007
	DP_AUX_REQ_ACTION_I2C_STATUS_REQ	= 0x20,
1008
	/** I2C-over-AUX write request with MOT=1 */
1009
	DP_AUX_REQ_ACTION_I2C_WRITE_MOT		= 0x40,
1010
	/** I2C-over-AUX read request with MOT=1 */
1011
	DP_AUX_REQ_ACTION_I2C_READ_MOT		= 0x50,
1012
	/** I2C-over-AUX write status request with MOT=1 */
1013
	DP_AUX_REQ_ACTION_I2C_STATUS_REQ_MOT	= 0x60,
1014
	/** Native AUX write request */
1015
	DP_AUX_REQ_ACTION_DPCD_WRITE		= 0x80,
1016
	/** Native AUX read request */
1017 1018 1019
	DP_AUX_REQ_ACTION_DPCD_READ		= 0x90
};

1020 1021 1022
/**
 * enum aux_return_code_type - DP AUX process return code listing.
 */
1023
enum aux_return_code_type {
1024
	/** AUX process succeeded */
1025
	AUX_RET_SUCCESS = 0,
1026
	/** AUX process failed with unknown reason */
1027
	AUX_RET_ERROR_UNKNOWN,
1028
	/** AUX process completed with invalid reply */
1029
	AUX_RET_ERROR_INVALID_REPLY,
1030
	/** AUX process timed out */
1031
	AUX_RET_ERROR_TIMEOUT,
1032
	/** HPD was low during AUX process */
1033
	AUX_RET_ERROR_HPD_DISCON,
1034
	/** Failed to acquire AUX engine */
1035
	AUX_RET_ERROR_ENGINE_ACQUIRE,
1036
	/** AUX request not supported */
1037
	AUX_RET_ERROR_INVALID_OPERATION,
1038
	/** AUX process not available */
1039 1040 1041
	AUX_RET_ERROR_PROTOCOL_ERROR,
};

1042 1043 1044
/**
 * enum aux_channel_type - DP AUX channel type listing.
 */
1045
enum aux_channel_type {
1046
	/** AUX thru Legacy DP AUX */
1047
	AUX_CHANNEL_LEGACY_DDC,
1048
	/** AUX thru DPIA DP tunneling */
1049 1050 1051
	AUX_CHANNEL_DPIA
};

1052 1053 1054
/**
 * struct aux_transaction_parameters - DP AUX request transaction data
 */
1055
struct aux_transaction_parameters {
1056 1057 1058 1059 1060 1061
	uint8_t is_i2c_over_aux; /**< 0=native AUX, 1=I2C-over-AUX */
	uint8_t action; /**< enum dp_aux_request_action */
	uint8_t length; /**< DP AUX request data length */
	uint8_t reserved; /**< For future use */
	uint32_t address; /**< DP AUX address */
	uint8_t data[16]; /**< DP AUX write data */
1062 1063
};

1064 1065 1066
/**
 * Data passed from driver to FW in a DMUB_CMD__DP_AUX_ACCESS command.
 */
1067
struct dmub_cmd_dp_aux_control_data {
1068 1069 1070 1071 1072 1073 1074 1075
	uint8_t instance; /**< AUX instance or DPIA instance */
	uint8_t manual_acq_rel_enable; /**< manual control for acquiring or releasing AUX channel */
	uint8_t sw_crc_enabled; /**< Use software CRC for tunneling packet instead of hardware CRC */
	uint8_t reserved0; /**< For future use */
	uint16_t timeout; /**< timeout time in us */
	uint16_t reserved1; /**< For future use */
	enum aux_channel_type type; /**< enum aux_channel_type */
	struct aux_transaction_parameters dpaux; /**< struct aux_transaction_parameters */
1076 1077
};

1078 1079 1080
/**
 * Definition of a DMUB_CMD__DP_AUX_ACCESS command.
 */
1081
struct dmub_rb_cmd_dp_aux_access {
1082 1083 1084
	/**
	 * Command header.
	 */
1085
	struct dmub_cmd_header header;
1086 1087 1088
	/**
	 * Data passed from driver to FW in a DMUB_CMD__DP_AUX_ACCESS command.
	 */
1089 1090 1091
	struct dmub_cmd_dp_aux_control_data aux_control;
};

1092 1093 1094
/**
 * Definition of a DMUB_CMD__OUTBOX1_ENABLE command.
 */
1095
struct dmub_rb_cmd_outbox1_enable {
1096 1097 1098
	/**
	 * Command header.
	 */
1099
	struct dmub_cmd_header header;
1100 1101 1102 1103
	/**
	 *  enable: 0x0 -> disable outbox1 notification (default value)
	 *			0x1 -> enable outbox1 notification
	 */
1104 1105 1106 1107
	uint32_t enable;
};

/* DP AUX Reply command - OutBox Cmd */
1108 1109 1110
/**
 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
1111
struct aux_reply_data {
1112 1113 1114
	/**
	 * Aux cmd
	 */
1115
	uint8_t command;
1116 1117 1118
	/**
	 * Aux reply data length (max: 16 bytes)
	 */
1119
	uint8_t length;
1120 1121 1122
	/**
	 * Alignment only
	 */
1123
	uint8_t pad[2];
1124 1125 1126
	/**
	 * Aux reply data
	 */
1127 1128 1129
	uint8_t data[16];
};

1130 1131 1132
/**
 * Control Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
1133
struct aux_reply_control_data {
1134 1135 1136
	/**
	 * Reserved for future use
	 */
1137
	uint32_t handle;
1138 1139 1140
	/**
	 * Aux Instance
	 */
1141
	uint8_t instance;
1142 1143 1144
	/**
	 * Aux transaction result: definition in enum aux_return_code_type
	 */
1145
	uint8_t result;
1146 1147 1148
	/**
	 * Alignment only
	 */
1149 1150 1151
	uint16_t pad;
};

1152 1153 1154
/**
 * Definition of a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
1155
struct dmub_rb_cmd_dp_aux_reply {
1156 1157 1158
	/**
	 * Command header.
	 */
1159
	struct dmub_cmd_header header;
1160 1161 1162
	/**
	 * Control Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
	 */
1163
	struct aux_reply_control_data control;
1164 1165 1166
	/**
	 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
	 */
1167 1168 1169
	struct aux_reply_data reply_data;
};

1170
/* DP HPD Notify command - OutBox Cmd */
1171 1172 1173
/**
 * DP HPD Type
 */
1174
enum dp_hpd_type {
1175 1176 1177
	/**
	 * Normal DP HPD
	 */
1178
	DP_HPD = 0,
1179 1180 1181
	/**
	 * DP HPD short pulse
	 */
1182 1183 1184
	DP_IRQ
};

1185 1186 1187
/**
 * DP HPD Status
 */
1188
enum dp_hpd_status {
1189 1190 1191
	/**
	 * DP_HPD status low
	 */
1192
	DP_HPD_UNPLUG = 0,
1193 1194 1195
	/**
	 * DP_HPD status high
	 */
1196 1197 1198
	DP_HPD_PLUG
};

1199 1200 1201
/**
 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
 */
1202
struct dp_hpd_data {
1203 1204 1205
	/**
	 * DP HPD instance
	 */
1206
	uint8_t instance;
1207 1208 1209
	/**
	 * HPD type
	 */
1210
	uint8_t hpd_type;
1211 1212 1213
	/**
	 * HPD status: only for type: DP_HPD to indicate status
	 */
1214
	uint8_t hpd_status;
1215 1216 1217
	/**
	 * Alignment only
	 */
1218 1219 1220
	uint8_t pad;
};

1221 1222 1223
/**
 * Definition of a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
 */
1224
struct dmub_rb_cmd_dp_hpd_notify {
1225 1226 1227
	/**
	 * Command header.
	 */
1228
	struct dmub_cmd_header header;
1229 1230 1231
	/**
	 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
	 */
1232 1233 1234
	struct dp_hpd_data hpd_data;
};

1235 1236 1237 1238 1239
/*
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */

1240 1241 1242
/**
 * PSR command sub-types.
 */
1243
enum dmub_cmd_psr_type {
1244 1245 1246
	/**
	 * Set PSR version support.
	 */
1247
	DMUB_CMD__PSR_SET_VERSION		= 0,
1248 1249 1250
	/**
	 * Copy driver-calculated parameters to PSR state.
	 */
1251
	DMUB_CMD__PSR_COPY_SETTINGS		= 1,
1252 1253 1254
	/**
	 * Enable PSR.
	 */
1255
	DMUB_CMD__PSR_ENABLE			= 2,
1256 1257 1258 1259

	/**
	 * Disable PSR.
	 */
1260
	DMUB_CMD__PSR_DISABLE			= 3,
1261 1262 1263 1264 1265 1266

	/**
	 * Set PSR level.
	 * PSR level is a 16-bit value dicated by driver that
	 * will enable/disable different functionality.
	 */
1267
	DMUB_CMD__PSR_SET_LEVEL			= 4,
1268 1269 1270 1271

	/**
	 * Forces PSR enabled until an explicit PSR disable call.
	 */
1272
	DMUB_CMD__PSR_FORCE_STATIC		= 5,
1273 1274
};

1275 1276 1277
/**
 * PSR versions.
 */
1278
enum psr_version {
1279 1280 1281
	/**
	 * PSR version 1.
	 */
1282
	PSR_VERSION_1				= 0,
1283 1284 1285
	/**
	 * PSR not supported.
	 */
1286 1287 1288
	PSR_VERSION_UNSUPPORTED			= 0xFFFFFFFF,
};

1289 1290 1291
/**
 * enum dmub_cmd_mall_type - MALL commands
 */
1292
enum dmub_cmd_mall_type {
1293 1294 1295
	/**
	 * Allows display refresh from MALL.
	 */
1296
	DMUB_CMD__MALL_ACTION_ALLOW = 0,
1297 1298 1299
	/**
	 * Disallows display refresh from MALL.
	 */
1300
	DMUB_CMD__MALL_ACTION_DISALLOW = 1,
1301 1302 1303
	/**
	 * Cursor copy for MALL.
	 */
1304
	DMUB_CMD__MALL_ACTION_COPY_CURSOR = 2,
1305 1306 1307
	/**
	 * Controls DF requests.
	 */
1308
	DMUB_CMD__MALL_ACTION_NO_DF_REQ = 3,
1309 1310
};

1311

1312 1313 1314
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_COPY_SETTINGS command.
 */
1315
struct dmub_cmd_psr_copy_settings_data {
1316 1317 1318
	/**
	 * Flags that can be set by driver to change some PSR behaviour.
	 */
A
Anthony Koo 已提交
1319
	union dmub_psr_debug_flags debug;
1320 1321 1322
	/**
	 * 16-bit value dicated by driver that will enable/disable different functionality.
	 */
1323
	uint16_t psr_level;
1324 1325 1326
	/**
	 * DPP HW instance.
	 */
1327
	uint8_t dpp_inst;
1328 1329 1330
	/**
	 * MPCC HW instance.
	 * Not used in dmub fw,
1331 1332
	 * dmub fw will get active opp by reading odm registers.
	 */
1333
	uint8_t mpcc_inst;
1334 1335 1336 1337 1338
	/**
	 * OPP HW instance.
	 * Not used in dmub fw,
	 * dmub fw will get active opp by reading odm registers.
	 */
1339
	uint8_t opp_inst;
1340 1341 1342
	/**
	 * OTG HW instance.
	 */
1343
	uint8_t otg_inst;
1344 1345 1346
	/**
	 * DIG FE HW instance.
	 */
1347
	uint8_t digfe_inst;
1348 1349 1350
	/**
	 * DIG BE HW instance.
	 */
1351
	uint8_t digbe_inst;
1352 1353 1354
	/**
	 * DP PHY HW instance.
	 */
1355
	uint8_t dpphy_inst;
1356 1357 1358
	/**
	 * AUX HW instance.
	 */
1359
	uint8_t aux_inst;
1360 1361 1362
	/**
	 * Determines if SMU optimzations are enabled/disabled.
	 */
1363
	uint8_t smu_optimizations_en;
1364 1365 1366 1367
	/**
	 * Unused.
	 * TODO: Remove.
	 */
1368
	uint8_t frame_delay;
1369 1370 1371 1372 1373 1374 1375
	/**
	 * If RFB setup time is greater than the total VBLANK time,
	 * it is not possible for the sink to capture the video frame
	 * in the same frame the SDP is sent. In this case,
	 * the frame capture indication bit should be set and an extra
	 * static frame should be transmitted to the sink.
	 */
1376
	uint8_t frame_cap_ind;
1377 1378 1379
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1380
	uint8_t pad[2];
1381 1382 1383
	/**
	 * Multi-display optimizations are implemented on certain ASICs.
	 */
1384
	uint8_t multi_disp_optimizations_en;
1385 1386 1387 1388
	/**
	 * The last possible line SDP may be transmitted without violating
	 * the RFB setup time or entering the active video frame.
	 */
1389
	uint16_t init_sdp_deadline;
1390 1391 1392
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1393
	uint16_t pad2;
1394 1395 1396
	/**
	 * Length of each horizontal line in us.
	 */
1397
	uint32_t line_time_in_us;
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
	/**
	 * FEC enable status in driver
	 */
	uint8_t fec_enable_status;
	/**
	 * FEC re-enable delay when PSR exit.
	 * unit is 100us, range form 0~255(0xFF).
	 */
	uint8_t fec_enable_delay_in100us;
	/**
1408 1409 1410 1411 1412 1413 1414
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
1415
	 */
1416
	uint8_t panel_inst;
1417 1418
};

1419 1420 1421
/**
 * Definition of a DMUB_CMD__PSR_COPY_SETTINGS command.
 */
1422
struct dmub_rb_cmd_psr_copy_settings {
1423 1424 1425
	/**
	 * Command header.
	 */
1426
	struct dmub_cmd_header header;
1427 1428 1429
	/**
	 * Data passed from driver to FW in a DMUB_CMD__PSR_COPY_SETTINGS command.
	 */
1430 1431 1432
	struct dmub_cmd_psr_copy_settings_data psr_copy_settings_data;
};

1433 1434 1435
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_LEVEL command.
 */
1436
struct dmub_cmd_psr_set_level_data {
1437 1438 1439
	/**
	 * 16-bit value dicated by driver that will enable/disable different functionality.
	 */
1440
	uint16_t psr_level;
1441
		/**
1442
	 * PSR control version.
1443
	 */
1444 1445 1446 1447 1448 1449 1450
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
1451 1452
};

1453 1454 1455
/**
 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
 */
1456
struct dmub_rb_cmd_psr_set_level {
1457 1458 1459
	/**
	 * Command header.
	 */
1460
	struct dmub_cmd_header header;
1461 1462 1463
	/**
	 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
	 */
1464 1465 1466
	struct dmub_cmd_psr_set_level_data psr_set_level_data;
};

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
struct dmub_rb_cmd_psr_enable_data {
	/**
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
};

1484 1485 1486 1487
/**
 * Definition of a DMUB_CMD__PSR_ENABLE command.
 * PSR enable/disable is controlled using the sub_type.
 */
1488
struct dmub_rb_cmd_psr_enable {
1489 1490 1491
	/**
	 * Command header.
	 */
1492
	struct dmub_cmd_header header;
1493 1494

	struct dmub_rb_cmd_psr_enable_data data;
1495 1496
};

1497 1498 1499
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_VERSION command.
 */
1500
struct dmub_cmd_psr_set_version_data {
1501 1502 1503 1504
	/**
	 * PSR version that FW should implement.
	 */
	enum psr_version version;
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518
	/**
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1519 1520
};

1521 1522 1523
/**
 * Definition of a DMUB_CMD__PSR_SET_VERSION command.
 */
1524
struct dmub_rb_cmd_psr_set_version {
1525 1526 1527
	/**
	 * Command header.
	 */
1528
	struct dmub_cmd_header header;
1529 1530 1531
	/**
	 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_VERSION command.
	 */
1532
	struct dmub_cmd_psr_set_version_data psr_set_version_data;
1533 1534
};

1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551
struct dmub_cmd_psr_force_static_data {
	/**
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
};

1552 1553 1554
/**
 * Definition of a DMUB_CMD__PSR_FORCE_STATIC command.
 */
1555
struct dmub_rb_cmd_psr_force_static {
1556 1557 1558
	/**
	 * Command header.
	 */
1559
	struct dmub_cmd_header header;
1560 1561 1562 1563
	/**
	 * Data passed from driver to FW in a DMUB_CMD__PSR_FORCE_STATIC command.
	 */
	struct dmub_cmd_psr_force_static_data psr_force_static_data;
1564 1565
};

1566 1567
/**
 * Set of HW components that can be locked.
1568 1569 1570
 *
 * Note: If updating with more HW components, fields
 * in dmub_inbox0_cmd_lock_hw must be updated to match.
1571
 */
1572
union dmub_hw_lock_flags {
1573 1574 1575
	/**
	 * Set of HW components that can be locked.
	 */
1576
	struct {
1577 1578 1579
		/**
		 * Lock/unlock OTG master update lock.
		 */
1580
		uint8_t lock_pipe   : 1;
1581 1582 1583
		/**
		 * Lock/unlock cursor.
		 */
1584
		uint8_t lock_cursor : 1;
1585 1586 1587
		/**
		 * Lock/unlock global update lock.
		 */
1588
		uint8_t lock_dig    : 1;
1589 1590 1591
		/**
		 * Triple buffer lock requires additional hw programming to usual OTG master lock.
		 */
1592 1593 1594
		uint8_t triple_buffer_lock : 1;
	} bits;

1595 1596 1597
	/**
	 * Union for HW Lock flags.
	 */
1598 1599 1600
	uint8_t u8All;
};

1601 1602
/**
 * Instances of HW to be locked.
1603 1604 1605
 *
 * Note: If updating with more HW components, fields
 * in dmub_inbox0_cmd_lock_hw must be updated to match.
1606
 */
1607
struct dmub_hw_lock_inst_flags {
1608 1609 1610
	/**
	 * OTG HW instance for OTG master update lock.
	 */
1611
	uint8_t otg_inst;
1612 1613 1614
	/**
	 * OPP instance for cursor lock.
	 */
1615
	uint8_t opp_inst;
1616 1617 1618 1619
	/**
	 * OTG HW instance for global update lock.
	 * TODO: Remove, and re-use otg_inst.
	 */
1620
	uint8_t dig_inst;
1621 1622 1623
	/**
	 * Explicit pad to 4 byte boundary.
	 */
1624 1625 1626
	uint8_t pad;
};

1627 1628
/**
 * Clients that can acquire the HW Lock Manager.
1629 1630 1631
 *
 * Note: If updating with more clients, fields in
 * dmub_inbox0_cmd_lock_hw must be updated to match.
1632
 */
1633
enum hw_lock_client {
1634 1635 1636
	/**
	 * Driver is the client of HW Lock Manager.
	 */
1637
	HW_LOCK_CLIENT_DRIVER = 0,
1638 1639 1640
	/**
	 * Invalid client.
	 */
1641 1642 1643
	HW_LOCK_CLIENT_INVALID = 0xFFFFFFFF,
};

1644 1645 1646
/**
 * Data passed to HW Lock Mgr in a DMUB_CMD__HW_LOCK command.
 */
1647
struct dmub_cmd_lock_hw_data {
1648 1649 1650
	/**
	 * Specifies the client accessing HW Lock Manager.
	 */
1651
	enum hw_lock_client client;
1652 1653 1654
	/**
	 * HW instances to be locked.
	 */
1655
	struct dmub_hw_lock_inst_flags inst_flags;
1656 1657 1658
	/**
	 * Which components to be locked.
	 */
1659
	union dmub_hw_lock_flags hw_locks;
1660 1661 1662
	/**
	 * Specifies lock/unlock.
	 */
1663
	uint8_t lock;
1664 1665 1666 1667
	/**
	 * HW can be unlocked separately from releasing the HW Lock Mgr.
	 * This flag is set if the client wishes to release the object.
	 */
1668
	uint8_t should_release;
1669 1670 1671
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1672 1673 1674
	uint8_t pad;
};

1675 1676 1677 1678
/**
 * Definition of a DMUB_CMD__HW_LOCK command.
 * Command is used by driver and FW.
 */
1679
struct dmub_rb_cmd_lock_hw {
1680 1681 1682
	/**
	 * Command header.
	 */
1683
	struct dmub_cmd_header header;
1684 1685 1686
	/**
	 * Data passed to HW Lock Mgr in a DMUB_CMD__HW_LOCK command.
	 */
1687 1688 1689
	struct dmub_cmd_lock_hw_data lock_hw_data;
};

1690 1691 1692
/**
 * ABM command sub-types.
 */
1693
enum dmub_cmd_abm_type {
1694 1695 1696 1697
	/**
	 * Initialize parameters for ABM algorithm.
	 * Data is passed through an indirect buffer.
	 */
1698
	DMUB_CMD__ABM_INIT_CONFIG	= 0,
1699 1700 1701
	/**
	 * Set OTG and panel HW instance.
	 */
1702
	DMUB_CMD__ABM_SET_PIPE		= 1,
1703 1704 1705
	/**
	 * Set user requested backklight level.
	 */
1706
	DMUB_CMD__ABM_SET_BACKLIGHT	= 2,
1707 1708 1709
	/**
	 * Set ABM operating/aggression level.
	 */
1710
	DMUB_CMD__ABM_SET_LEVEL		= 3,
1711 1712 1713
	/**
	 * Set ambient light level.
	 */
1714
	DMUB_CMD__ABM_SET_AMBIENT_LEVEL	= 4,
1715 1716 1717
	/**
	 * Enable/disable fractional duty cycle for backlight PWM.
	 */
1718 1719 1720
	DMUB_CMD__ABM_SET_PWM_FRAC	= 5,
};

1721 1722 1723 1724 1725 1726
/**
 * Parameters for ABM2.4 algorithm. Passed from driver to FW via an indirect buffer.
 * Requirements:
 *  - Padded explicitly to 32-bit boundary.
 *  - Must ensure this structure matches the one on driver-side,
 *    otherwise it won't be aligned.
1727 1728
 */
struct abm_config_table {
1729 1730 1731
	/**
	 * Gamma curve thresholds, used for crgb conversion.
	 */
1732
	uint16_t crgb_thresh[NUM_POWER_FN_SEGS];                 // 0B
1733 1734 1735
	/**
	 * Gamma curve offsets, used for crgb conversion.
	 */
1736
	uint16_t crgb_offset[NUM_POWER_FN_SEGS];                 // 16B
1737 1738 1739
	/**
	 * Gamma curve slopes, used for crgb conversion.
	 */
1740
	uint16_t crgb_slope[NUM_POWER_FN_SEGS];                  // 32B
1741 1742 1743
	/**
	 * Custom backlight curve thresholds.
	 */
1744
	uint16_t backlight_thresholds[NUM_BL_CURVE_SEGS];        // 48B
1745 1746 1747
	/**
	 * Custom backlight curve offsets.
	 */
1748
	uint16_t backlight_offsets[NUM_BL_CURVE_SEGS];           // 78B
1749 1750 1751
	/**
	 * Ambient light thresholds.
	 */
1752
	uint16_t ambient_thresholds_lux[NUM_AMBI_LEVEL];         // 112B
1753 1754 1755
	/**
	 * Minimum programmable backlight.
	 */
1756
	uint16_t min_abm_backlight;                              // 122B
1757 1758 1759
	/**
	 * Minimum reduction values.
	 */
1760
	uint8_t min_reduction[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 124B
1761 1762 1763
	/**
	 * Maximum reduction values.
	 */
1764
	uint8_t max_reduction[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 144B
1765 1766 1767
	/**
	 * Bright positive gain.
	 */
1768
	uint8_t bright_pos_gain[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL]; // 164B
1769 1770 1771
	/**
	 * Dark negative gain.
	 */
1772
	uint8_t dark_pos_gain[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 184B
1773 1774 1775
	/**
	 * Hybrid factor.
	 */
1776
	uint8_t hybrid_factor[NUM_AGGR_LEVEL];                   // 204B
1777 1778 1779
	/**
	 * Contrast factor.
	 */
1780
	uint8_t contrast_factor[NUM_AGGR_LEVEL];                 // 208B
1781 1782 1783
	/**
	 * Deviation gain.
	 */
1784
	uint8_t deviation_gain[NUM_AGGR_LEVEL];                  // 212B
1785 1786 1787
	/**
	 * Minimum knee.
	 */
1788
	uint8_t min_knee[NUM_AGGR_LEVEL];                        // 216B
1789 1790 1791
	/**
	 * Maximum knee.
	 */
1792
	uint8_t max_knee[NUM_AGGR_LEVEL];                        // 220B
1793 1794 1795
	/**
	 * Unused.
	 */
1796
	uint8_t iir_curve[NUM_AMBI_LEVEL];                       // 224B
1797 1798 1799
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1800
	uint8_t pad3[3];                                         // 229B
1801 1802 1803
	/**
	 * Backlight ramp reduction.
	 */
1804
	uint16_t blRampReduction[NUM_AGGR_LEVEL];                // 232B
1805 1806 1807
	/**
	 * Backlight ramp start.
	 */
1808
	uint16_t blRampStart[NUM_AGGR_LEVEL];                    // 240B
1809 1810
};

1811 1812 1813
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PIPE command.
 */
1814
struct dmub_cmd_abm_set_pipe_data {
1815 1816 1817
	/**
	 * OTG HW instance.
	 */
A
Anthony Koo 已提交
1818
	uint8_t otg_inst;
1819 1820 1821 1822

	/**
	 * Panel Control HW instance.
	 */
A
Anthony Koo 已提交
1823
	uint8_t panel_inst;
1824 1825 1826 1827

	/**
	 * Controls how ABM will interpret a set pipe or set level command.
	 */
A
Anthony Koo 已提交
1828
	uint8_t set_pipe_option;
1829 1830 1831 1832 1833 1834

	/**
	 * Unused.
	 * TODO: Remove.
	 */
	uint8_t ramping_boundary;
1835 1836
};

1837 1838 1839
/**
 * Definition of a DMUB_CMD__ABM_SET_PIPE command.
 */
1840
struct dmub_rb_cmd_abm_set_pipe {
1841 1842 1843
	/**
	 * Command header.
	 */
1844
	struct dmub_cmd_header header;
1845 1846 1847 1848

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PIPE command.
	 */
1849 1850 1851
	struct dmub_cmd_abm_set_pipe_data abm_set_pipe_data;
};

1852 1853 1854
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_BACKLIGHT command.
 */
1855
struct dmub_cmd_abm_set_backlight_data {
1856 1857 1858
	/**
	 * Number of frames to ramp to backlight user level.
	 */
1859
	uint32_t frame_ramp;
1860 1861 1862 1863

	/**
	 * Requested backlight level from user.
	 */
1864
	uint32_t backlight_user_level;
1865 1866

	/**
1867
	 * ABM control version.
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1882 1883
};

1884 1885 1886
/**
 * Definition of a DMUB_CMD__ABM_SET_BACKLIGHT command.
 */
1887
struct dmub_rb_cmd_abm_set_backlight {
1888 1889 1890
	/**
	 * Command header.
	 */
1891
	struct dmub_cmd_header header;
1892 1893 1894 1895

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_BACKLIGHT command.
	 */
1896 1897 1898
	struct dmub_cmd_abm_set_backlight_data abm_set_backlight_data;
};

1899 1900 1901
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_LEVEL command.
 */
1902
struct dmub_cmd_abm_set_level_data {
1903 1904 1905
	/**
	 * Set current ABM operating/aggression level.
	 */
1906
	uint32_t level;
1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1924 1925
};

1926 1927 1928
/**
 * Definition of a DMUB_CMD__ABM_SET_LEVEL command.
 */
1929
struct dmub_rb_cmd_abm_set_level {
1930 1931 1932
	/**
	 * Command header.
	 */
1933
	struct dmub_cmd_header header;
1934 1935 1936 1937

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_LEVEL command.
	 */
1938 1939 1940
	struct dmub_cmd_abm_set_level_data abm_set_level_data;
};

1941 1942 1943
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
 */
1944
struct dmub_cmd_abm_set_ambient_level_data {
1945 1946 1947
	/**
	 * Ambient light sensor reading from OS.
	 */
1948
	uint32_t ambient_lux;
1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1966 1967
};

1968 1969 1970
/**
 * Definition of a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
 */
1971
struct dmub_rb_cmd_abm_set_ambient_level {
1972 1973 1974
	/**
	 * Command header.
	 */
1975
	struct dmub_cmd_header header;
1976 1977 1978 1979

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
	 */
1980 1981 1982
	struct dmub_cmd_abm_set_ambient_level_data abm_set_ambient_level_data;
};

1983 1984 1985
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PWM_FRAC command.
 */
1986
struct dmub_cmd_abm_set_pwm_frac_data {
1987 1988 1989 1990
	/**
	 * Enable/disable fractional duty cycle for backlight PWM.
	 * TODO: Convert to uint8_t.
	 */
1991
	uint32_t fractional_pwm;
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
2009 2010
};

2011 2012 2013
/**
 * Definition of a DMUB_CMD__ABM_SET_PWM_FRAC command.
 */
2014
struct dmub_rb_cmd_abm_set_pwm_frac {
2015 2016 2017
	/**
	 * Command header.
	 */
2018
	struct dmub_cmd_header header;
2019 2020 2021 2022

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PWM_FRAC command.
	 */
2023 2024 2025
	struct dmub_cmd_abm_set_pwm_frac_data abm_set_pwm_frac_data;
};

2026 2027 2028
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_INIT_CONFIG command.
 */
2029
struct dmub_cmd_abm_init_config_data {
2030 2031 2032
	/**
	 * Location of indirect buffer used to pass init data to ABM.
	 */
2033
	union dmub_addr src;
2034 2035 2036 2037

	/**
	 * Indirect buffer length.
	 */
2038
	uint16_t bytes;
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056


	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
2057 2058
};

2059 2060 2061
/**
 * Definition of a DMUB_CMD__ABM_INIT_CONFIG command.
 */
2062
struct dmub_rb_cmd_abm_init_config {
2063 2064 2065
	/**
	 * Command header.
	 */
2066
	struct dmub_cmd_header header;
2067 2068 2069 2070

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_INIT_CONFIG command.
	 */
2071 2072 2073
	struct dmub_cmd_abm_init_config_data abm_init_config_data;
};

2074 2075 2076
/**
 * Data passed from driver to FW in a DMUB_CMD__QUERY_FEATURE_CAPS command.
 */
2077
struct dmub_cmd_query_feature_caps_data {
2078 2079 2080 2081 2082
	/**
	 * DMUB feature capabilities.
	 * After DMUB init, driver will query FW capabilities prior to enabling certain features.
	 */
	struct dmub_feature_caps feature_caps;
2083 2084
};

2085 2086 2087
/**
 * Definition of a DMUB_CMD__QUERY_FEATURE_CAPS command.
 */
2088
struct dmub_rb_cmd_query_feature_caps {
2089 2090 2091 2092 2093 2094 2095 2096
	/**
	 * Command header.
	 */
	struct dmub_cmd_header header;
	/**
	 * Data passed from driver to FW in a DMUB_CMD__QUERY_FEATURE_CAPS command.
	 */
	struct dmub_cmd_query_feature_caps_data query_feature_caps_data;
2097 2098
};

2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
struct dmub_optc_state {
	uint32_t v_total_max;
	uint32_t v_total_min;
	uint32_t v_total_mid;
	uint32_t v_total_mid_frame_num;
	uint32_t tg_inst;
	uint32_t enable_manual_trigger;
	uint32_t clear_force_vsync;
};

struct dmub_rb_cmd_drr_update {
		struct dmub_cmd_header header;
		struct dmub_optc_state dmub_optc_state_req;
};

2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
#ifdef CONFIG_DRM_AMD_DC_DCN3_1
/**
 * enum dmub_cmd_panel_cntl_type - Panel control command.
 */
enum dmub_cmd_panel_cntl_type {
	/**
	 * Initializes embedded panel hardware blocks.
	 */
	DMUB_CMD__PANEL_CNTL_HW_INIT = 0,
	/**
	 * Queries backlight info for the embedded panel.
	 */
	DMUB_CMD__PANEL_CNTL_QUERY_BACKLIGHT_INFO = 1,
};

/**
 * struct dmub_cmd_panel_cntl_data - Panel control data.
 */
struct dmub_cmd_panel_cntl_data {
	uint32_t inst; /**< panel instance */
	uint32_t current_backlight; /* in/out */
	uint32_t bl_pwm_cntl; /* in/out */
	uint32_t bl_pwm_period_cntl; /* in/out */
	uint32_t bl_pwm_ref_div1; /* in/out */
	uint8_t is_backlight_on : 1; /* in/out */
	uint8_t is_powered_on : 1; /* in/out */
};

/**
 * struct dmub_rb_cmd_panel_cntl - Panel control command.
 */
struct dmub_rb_cmd_panel_cntl {
	struct dmub_cmd_header header; /**< header */
	struct dmub_cmd_panel_cntl_data data; /**< payload */
};
#endif

2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
/**
 * Data passed from driver to FW in a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
 */
struct dmub_cmd_lvtma_control_data {
	uint8_t uc_pwr_action; /**< LVTMA_ACTION */
	uint8_t reserved_0[3]; /**< For future use */
	uint8_t panel_inst; /**< LVTMA control instance */
	uint8_t reserved_1[3]; /**< For future use */
};

/**
 * Definition of a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
 */
struct dmub_rb_cmd_lvtma_control {
	/**
	 * Command header.
	 */
	struct dmub_cmd_header header;
	/**
	 * Data passed from driver to FW in a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
	 */
	struct dmub_cmd_lvtma_control_data data;
};

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236
/**
 * Maximum number of bytes a chunk sent to DMUB for parsing
 */
#define DMUB_EDID_CEA_DATA_CHUNK_BYTES 8

/**
 *  Represent a chunk of CEA blocks sent to DMUB for parsing
 */
struct dmub_cmd_send_edid_cea {
	uint16_t offset;	/**< offset into the CEA block */
	uint8_t length;	/**< number of bytes in payload to copy as part of CEA block */
	uint16_t total_length;  /**< total length of the CEA block */
	uint8_t payload[DMUB_EDID_CEA_DATA_CHUNK_BYTES]; /**< data chunk of the CEA block */
	uint8_t pad[3]; /**< padding and for future expansion */
};

/**
 * Result of VSDB parsing from CEA block
 */
struct dmub_cmd_edid_cea_amd_vsdb {
	uint8_t vsdb_found;		/**< 1 if parsing has found valid AMD VSDB */
	uint8_t freesync_supported;	/**< 1 if Freesync is supported */
	uint16_t amd_vsdb_version;	/**< AMD VSDB version */
	uint16_t min_frame_rate;	/**< Maximum frame rate */
	uint16_t max_frame_rate;	/**< Minimum frame rate */
};

/**
 * Result of sending a CEA chunk
 */
struct dmub_cmd_edid_cea_ack {
	uint16_t offset;	/**< offset of the chunk into the CEA block */
	uint8_t success;	/**< 1 if this sending of chunk succeeded */
	uint8_t pad;		/**< padding and for future expansion */
};

/**
 * Specify whether the result is an ACK/NACK or the parsing has finished
 */
enum dmub_cmd_edid_cea_reply_type {
	DMUB_CMD__EDID_CEA_AMD_VSDB	= 1, /**< VSDB parsing has finished */
	DMUB_CMD__EDID_CEA_ACK		= 2, /**< acknowledges the CEA sending is OK or failing */
};

/**
 * Definition of a DMUB_CMD__EDID_CEA command.
 */
struct dmub_rb_cmd_edid_cea {
	struct dmub_cmd_header header;	/**< Command header */
	union dmub_cmd_edid_cea_data {
		struct dmub_cmd_send_edid_cea input; /**< input to send CEA chunks */
		struct dmub_cmd_edid_cea_output { /**< output with results */
			uint8_t type;	/**< dmub_cmd_edid_cea_reply_type */
			union {
				struct dmub_cmd_edid_cea_amd_vsdb amd_vsdb;
				struct dmub_cmd_edid_cea_ack ack;
			};
		} output;	/**< output to retrieve ACK/NACK or VSDB parsing results */
	} data;	/**< Command data */

};

2237 2238 2239
/**
 * union dmub_rb_cmd - DMUB inbox command.
 */
2240
union dmub_rb_cmd {
2241
	struct dmub_rb_cmd_lock_hw lock_hw;
2242 2243 2244 2245 2246 2247 2248
	/**
	 * Elements shared with all commands.
	 */
	struct dmub_rb_cmd_common cmd_common;
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE command.
	 */
2249
	struct dmub_rb_cmd_read_modify_write read_modify_write;
2250 2251 2252
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_FIELD_UPDATE_SEQ command.
	 */
2253
	struct dmub_rb_cmd_reg_field_update_sequence reg_field_update_seq;
2254 2255 2256
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_BURST_WRITE command.
	 */
2257
	struct dmub_rb_cmd_burst_write burst_write;
2258 2259 2260
	/**
	 * Definition of a DMUB_CMD__REG_REG_WAIT command.
	 */
2261
	struct dmub_rb_cmd_reg_wait reg_wait;
2262 2263 2264
	/**
	 * Definition of a DMUB_CMD__VBIOS_DIGX_ENCODER_CONTROL command.
	 */
2265
	struct dmub_rb_cmd_digx_encoder_control digx_encoder_control;
2266 2267 2268
	/**
	 * Definition of a DMUB_CMD__VBIOS_SET_PIXEL_CLOCK command.
	 */
2269
	struct dmub_rb_cmd_set_pixel_clock set_pixel_clock;
2270 2271 2272
	/**
	 * Definition of a DMUB_CMD__VBIOS_ENABLE_DISP_POWER_GATING command.
	 */
2273
	struct dmub_rb_cmd_enable_disp_power_gating enable_disp_power_gating;
2274 2275 2276
	/**
	 * Definition of a DMUB_CMD__VBIOS_DPPHY_INIT command.
	 */
2277
	struct dmub_rb_cmd_dpphy_init dpphy_init;
2278 2279 2280
	/**
	 * Definition of a DMUB_CMD__VBIOS_DIG1_TRANSMITTER_CONTROL command.
	 */
2281
	struct dmub_rb_cmd_dig1_transmitter_control dig1_transmitter_control;
2282 2283 2284
	/**
	 * Definition of a DMUB_CMD__PSR_SET_VERSION command.
	 */
2285
	struct dmub_rb_cmd_psr_set_version psr_set_version;
2286 2287 2288
	/**
	 * Definition of a DMUB_CMD__PSR_COPY_SETTINGS command.
	 */
2289
	struct dmub_rb_cmd_psr_copy_settings psr_copy_settings;
2290 2291 2292
	/**
	 * Definition of a DMUB_CMD__PSR_ENABLE command.
	 */
2293
	struct dmub_rb_cmd_psr_enable psr_enable;
2294 2295 2296
	/**
	 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
	 */
2297
	struct dmub_rb_cmd_psr_set_level psr_set_level;
2298 2299 2300
	/**
	 * Definition of a DMUB_CMD__PSR_FORCE_STATIC command.
	 */
2301
	struct dmub_rb_cmd_psr_force_static psr_force_static;
2302 2303 2304
	/**
	 * Definition of a DMUB_CMD__PLAT_54186_WA command.
	 */
2305
	struct dmub_rb_cmd_PLAT_54186_wa PLAT_54186_wa;
2306 2307 2308
	/**
	 * Definition of a DMUB_CMD__MALL command.
	 */
2309
	struct dmub_rb_cmd_mall mall;
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325
#ifdef CONFIG_DRM_AMD_DC_DCN3_1
	/**
	 * Definition of a DMUB_CMD__IDLE_OPT_DCN_RESTORE command.
	 */
	struct dmub_rb_cmd_idle_opt_dcn_restore dcn_restore;

	/**
	 * Definition of a DMUB_CMD__CLK_MGR_NOTIFY_CLOCKS command.
	 */
	struct dmub_rb_cmd_clk_mgr_notify_clocks notify_clocks;

	/**
	 * Definition of DMUB_CMD__PANEL_CNTL commands.
	 */
	struct dmub_rb_cmd_panel_cntl panel_cntl;
#endif
2326 2327 2328
	/**
	 * Definition of a DMUB_CMD__ABM_SET_PIPE command.
	 */
2329
	struct dmub_rb_cmd_abm_set_pipe abm_set_pipe;
2330 2331 2332 2333

	/**
	 * Definition of a DMUB_CMD__ABM_SET_BACKLIGHT command.
	 */
2334
	struct dmub_rb_cmd_abm_set_backlight abm_set_backlight;
2335 2336 2337 2338

	/**
	 * Definition of a DMUB_CMD__ABM_SET_LEVEL command.
	 */
2339
	struct dmub_rb_cmd_abm_set_level abm_set_level;
2340 2341 2342 2343

	/**
	 * Definition of a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
	 */
2344
	struct dmub_rb_cmd_abm_set_ambient_level abm_set_ambient_level;
2345 2346 2347 2348

	/**
	 * Definition of a DMUB_CMD__ABM_SET_PWM_FRAC command.
	 */
2349
	struct dmub_rb_cmd_abm_set_pwm_frac abm_set_pwm_frac;
2350 2351 2352 2353

	/**
	 * Definition of a DMUB_CMD__ABM_INIT_CONFIG command.
	 */
2354
	struct dmub_rb_cmd_abm_init_config abm_init_config;
2355 2356 2357 2358

	/**
	 * Definition of a DMUB_CMD__DP_AUX_ACCESS command.
	 */
2359
	struct dmub_rb_cmd_dp_aux_access dp_aux_access;
2360

2361 2362 2363
	/**
	 * Definition of a DMUB_CMD__OUTBOX1_ENABLE command.
	 */
2364
	struct dmub_rb_cmd_outbox1_enable outbox1_enable;
2365

2366
	/**
2367
	 * Definition of a DMUB_CMD__QUERY_FEATURE_CAPS command.
2368
	 */
2369
	struct dmub_rb_cmd_query_feature_caps query_feature_caps;
2370
	struct dmub_rb_cmd_drr_update drr_update;
2371 2372 2373 2374
	/**
	 * Definition of a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
	 */
	struct dmub_rb_cmd_lvtma_control lvtma_control;
2375 2376 2377 2378
	/**
	 * Definition of a DMUB_CMD__EDID_CEA command.
	 */
	struct dmub_rb_cmd_edid_cea edid_cea;
2379 2380
};

2381 2382 2383
/**
 * union dmub_rb_out_cmd - Outbox command
 */
2384
union dmub_rb_out_cmd {
2385 2386 2387
	/**
	 * Parameters common to every command.
	 */
2388
	struct dmub_rb_cmd_common cmd_common;
2389 2390 2391
	/**
	 * AUX reply command.
	 */
2392
	struct dmub_rb_cmd_dp_aux_reply dp_aux_reply;
2393 2394 2395
	/**
	 * HPD notify command.
	 */
2396 2397
	struct dmub_rb_cmd_dp_hpd_notify dp_hpd_notify;
};
2398 2399
#pragma pack(pop)

2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410

//==============================================================================
//</DMUB_CMD>===================================================================
//==============================================================================
//< DMUB_RB>====================================================================
//==============================================================================

#if defined(__cplusplus)
extern "C" {
#endif

2411 2412 2413
/**
 * struct dmub_rb_init_params - Initialization params for DMUB ringbuffer
 */
2414
struct dmub_rb_init_params {
2415 2416 2417 2418 2419
	void *ctx; /**< Caller provided context pointer */
	void *base_address; /**< CPU base address for ring's data */
	uint32_t capacity; /**< Ringbuffer capacity in bytes */
	uint32_t read_ptr; /**< Initial read pointer for consumer in bytes */
	uint32_t write_ptr; /**< Initial write pointer for producer in bytes */
2420 2421
};

2422 2423 2424
/**
 * struct dmub_rb - Inbox or outbox DMUB ringbuffer
 */
2425
struct dmub_rb {
2426 2427 2428 2429
	void *base_address; /**< CPU address for the ring's data */
	uint32_t rptr; /**< Read pointer for consumer in bytes */
	uint32_t wrpt; /**< Write pointer for producer in bytes */
	uint32_t capacity; /**< Ringbuffer capacity in bytes */
2430

2431 2432
	void *ctx; /**< Caller provided context pointer */
	void *dmub; /**< Pointer to the DMUB interface */
2433 2434
};

2435 2436 2437 2438 2439 2440 2441
/**
 * @brief Checks if the ringbuffer is empty.
 *
 * @param rb DMUB Ringbuffer
 * @return true if empty
 * @return false otherwise
 */
2442 2443 2444 2445 2446
static inline bool dmub_rb_empty(struct dmub_rb *rb)
{
	return (rb->wrpt == rb->rptr);
}

2447 2448 2449 2450 2451 2452 2453
/**
 * @brief Checks if the ringbuffer is full
 *
 * @param rb DMUB Ringbuffer
 * @return true if full
 * @return false otherwise
 */
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465
static inline bool dmub_rb_full(struct dmub_rb *rb)
{
	uint32_t data_count;

	if (rb->wrpt >= rb->rptr)
		data_count = rb->wrpt - rb->rptr;
	else
		data_count = rb->capacity - (rb->rptr - rb->wrpt);

	return (data_count == (rb->capacity - DMUB_RB_CMD_SIZE));
}

2466 2467 2468 2469 2470 2471 2472 2473
/**
 * @brief Pushes a command into the ringbuffer
 *
 * @param rb DMUB ringbuffer
 * @param cmd The command to push
 * @return true if the ringbuffer was not full
 * @return false otherwise
 */
2474 2475 2476 2477 2478
static inline bool dmub_rb_push_front(struct dmub_rb *rb,
				      const union dmub_rb_cmd *cmd)
{
	uint64_t volatile *dst = (uint64_t volatile *)(rb->base_address) + rb->wrpt / sizeof(uint64_t);
	const uint64_t *src = (const uint64_t *)cmd;
2479
	uint8_t i;
2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495

	if (dmub_rb_full(rb))
		return false;

	// copying data
	for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
		*dst++ = *src++;

	rb->wrpt += DMUB_RB_CMD_SIZE;

	if (rb->wrpt >= rb->capacity)
		rb->wrpt %= rb->capacity;

	return true;
}

2496 2497 2498 2499 2500 2501 2502 2503
/**
 * @brief Pushes a command into the DMUB outbox ringbuffer
 *
 * @param rb DMUB outbox ringbuffer
 * @param cmd Outbox command
 * @return true if not full
 * @return false otherwise
 */
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
static inline bool dmub_rb_out_push_front(struct dmub_rb *rb,
				      const union dmub_rb_out_cmd *cmd)
{
	uint8_t *dst = (uint8_t *)(rb->base_address) + rb->wrpt;
	const uint8_t *src = (uint8_t *)cmd;

	if (dmub_rb_full(rb))
		return false;

	dmub_memcpy(dst, src, DMUB_RB_CMD_SIZE);

	rb->wrpt += DMUB_RB_CMD_SIZE;

	if (rb->wrpt >= rb->capacity)
		rb->wrpt %= rb->capacity;

	return true;
}

2523 2524 2525 2526 2527 2528 2529 2530
/**
 * @brief Returns the next unprocessed command in the ringbuffer.
 *
 * @param rb DMUB ringbuffer
 * @param cmd The command to return
 * @return true if not empty
 * @return false otherwise
 */
2531
static inline bool dmub_rb_front(struct dmub_rb *rb,
2532
				 union dmub_rb_cmd  **cmd)
2533
{
2534
	uint8_t *rb_cmd = (uint8_t *)(rb->base_address) + rb->rptr;
2535 2536 2537 2538

	if (dmub_rb_empty(rb))
		return false;

2539
	*cmd = (union dmub_rb_cmd *)rb_cmd;
2540 2541 2542 2543

	return true;
}

2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
/**
 * @brief Determines the next ringbuffer offset.
 *
 * @param rb DMUB inbox ringbuffer
 * @param num_cmds Number of commands
 * @param next_rptr The next offset in the ringbuffer
 */
static inline void dmub_rb_get_rptr_with_offset(struct dmub_rb *rb,
				  uint32_t num_cmds,
				  uint32_t *next_rptr)
{
	*next_rptr = rb->rptr + DMUB_RB_CMD_SIZE * num_cmds;

	if (*next_rptr >= rb->capacity)
		*next_rptr %= rb->capacity;
}

/**
 * @brief Returns a pointer to a command in the inbox.
 *
 * @param rb DMUB inbox ringbuffer
 * @param cmd The inbox command to return
 * @param rptr The ringbuffer offset
 * @return true if not empty
 * @return false otherwise
 */
static inline bool dmub_rb_peek_offset(struct dmub_rb *rb,
				 union dmub_rb_cmd  **cmd,
				 uint32_t rptr)
{
	uint8_t *rb_cmd = (uint8_t *)(rb->base_address) + rptr;

	if (dmub_rb_empty(rb))
		return false;

	*cmd = (union dmub_rb_cmd *)rb_cmd;

	return true;
}

2584 2585 2586 2587 2588 2589 2590 2591
/**
 * @brief Returns the next unprocessed command in the outbox.
 *
 * @param rb DMUB outbox ringbuffer
 * @param cmd The outbox command to return
 * @return true if not empty
 * @return false otherwise
 */
2592 2593 2594 2595 2596
static inline bool dmub_rb_out_front(struct dmub_rb *rb,
				 union dmub_rb_out_cmd  *cmd)
{
	const uint64_t volatile *src = (const uint64_t volatile *)(rb->base_address) + rb->rptr / sizeof(uint64_t);
	uint64_t *dst = (uint64_t *)cmd;
2597
	uint8_t i;
2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608

	if (dmub_rb_empty(rb))
		return false;

	// copying data
	for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
		*dst++ = *src++;

	return true;
}

2609 2610 2611 2612 2613 2614 2615
/**
 * @brief Removes the front entry in the ringbuffer.
 *
 * @param rb DMUB ringbuffer
 * @return true if the command was removed
 * @return false if there were no commands
 */
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
static inline bool dmub_rb_pop_front(struct dmub_rb *rb)
{
	if (dmub_rb_empty(rb))
		return false;

	rb->rptr += DMUB_RB_CMD_SIZE;

	if (rb->rptr >= rb->capacity)
		rb->rptr %= rb->capacity;

	return true;
}

2629 2630 2631 2632 2633 2634 2635 2636
/**
 * @brief Flushes commands in the ringbuffer to framebuffer memory.
 *
 * Avoids a race condition where DMCUB accesses memory while
 * there are still writes in flight to framebuffer.
 *
 * @param rb DMUB ringbuffer
 */
2637 2638 2639 2640 2641 2642 2643
static inline void dmub_rb_flush_pending(const struct dmub_rb *rb)
{
	uint32_t rptr = rb->rptr;
	uint32_t wptr = rb->wrpt;

	while (rptr != wptr) {
		uint64_t volatile *data = (uint64_t volatile *)rb->base_address + rptr / sizeof(uint64_t);
2644
		uint8_t i;
2645 2646

		for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
2647
			*data++;
2648 2649 2650 2651 2652 2653 2654

		rptr += DMUB_RB_CMD_SIZE;
		if (rptr >= rb->capacity)
			rptr %= rb->capacity;
	}
}

2655 2656 2657 2658 2659 2660
/**
 * @brief Initializes a DMCUB ringbuffer
 *
 * @param rb DMUB ringbuffer
 * @param init_params initial configuration for the ringbuffer
 */
2661 2662 2663 2664 2665 2666 2667 2668 2669
static inline void dmub_rb_init(struct dmub_rb *rb,
				struct dmub_rb_init_params *init_params)
{
	rb->base_address = init_params->base_address;
	rb->capacity = init_params->capacity;
	rb->rptr = init_params->read_ptr;
	rb->wrpt = init_params->write_ptr;
}

2670 2671 2672 2673 2674 2675
/**
 * @brief Copies output data from in/out commands into the given command.
 *
 * @param rb DMUB ringbuffer
 * @param cmd Command to copy data into
 */
2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686
static inline void dmub_rb_get_return_data(struct dmub_rb *rb,
					   union dmub_rb_cmd *cmd)
{
	// Copy rb entry back into command
	uint8_t *rd_ptr = (rb->rptr == 0) ?
		(uint8_t *)rb->base_address + rb->capacity - DMUB_RB_CMD_SIZE :
		(uint8_t *)rb->base_address + rb->rptr - DMUB_RB_CMD_SIZE;

	dmub_memcpy(cmd, rd_ptr, DMUB_RB_CMD_SIZE);
}

2687 2688 2689 2690 2691 2692 2693 2694
#if defined(__cplusplus)
}
#endif

//==============================================================================
//</DMUB_RB>====================================================================
//==============================================================================

2695
#endif /* _DMUB_CMD_H_ */