dmub_cmd.h 62.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef _DMUB_CMD_H_
#define _DMUB_CMD_H_

29 30 31 32 33 34 35 36 37
#if defined(_TEST_HARNESS) || defined(FPGA_USB4)
#include "dmub_fw_types.h"
#include "include_legacy/atomfirmware.h"

#if defined(_TEST_HARNESS)
#include <string.h>
#endif
#else

38 39 40 41 42 43
#include <asm/byteorder.h>
#include <linux/types.h>
#include <linux/string.h>
#include <linux/delay.h>
#include <stdarg.h>

44
#include "atomfirmware.h"
45

46 47
#endif // defined(_TEST_HARNESS) || defined(FPGA_USB4)

48 49
/* Firmware versioning. */
#ifdef DMUB_EXPOSE_VERSION
50
#define DMUB_FW_VERSION_GIT_HASH 0x992f4893d
51
#define DMUB_FW_VERSION_MAJOR 0
52
#define DMUB_FW_VERSION_MINOR 0
53
#define DMUB_FW_VERSION_REVISION 66
54 55 56 57 58 59 60 61 62 63
#define DMUB_FW_VERSION_TEST 0
#define DMUB_FW_VERSION_VBIOS 0
#define DMUB_FW_VERSION_HOTFIX 0
#define DMUB_FW_VERSION_UCODE (((DMUB_FW_VERSION_MAJOR & 0xFF) << 24) | \
		((DMUB_FW_VERSION_MINOR & 0xFF) << 16) | \
		((DMUB_FW_VERSION_REVISION & 0xFF) << 8) | \
		((DMUB_FW_VERSION_TEST & 0x1) << 7) | \
		((DMUB_FW_VERSION_VBIOS & 0x1) << 6) | \
		(DMUB_FW_VERSION_HOTFIX & 0x3F))

64
#endif
65 66 67

//<DMUB_TYPES>==================================================================
/* Basic type definitions. */
68

69 70
#define __forceinline inline

71 72 73 74
/**
 * Flag from driver to indicate that ABM should be disabled gradually
 * by slowly reversing all backlight programming and pixel compensation.
 */
75
#define SET_ABM_PIPE_GRADUALLY_DISABLE           0
76 77 78 79 80

/**
 * Flag from driver to indicate that ABM should be disabled immediately
 * and undo all backlight programming and pixel compensation.
 */
81
#define SET_ABM_PIPE_IMMEDIATELY_DISABLE         255
82 83 84 85 86

/**
 * Flag from driver to indicate that ABM should be disabled immediately
 * and keep the current backlight programming and pixel compensation.
 */
87
#define SET_ABM_PIPE_IMMEDIATE_KEEP_GAIN_DISABLE 254
88 89 90 91

/**
 * Flag from driver to set the current ABM pipe index or ABM operating level.
 */
92
#define SET_ABM_PIPE_NORMAL                      1
93

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
/**
 * Number of ambient light levels in ABM algorithm.
 */
#define NUM_AMBI_LEVEL                  5

/**
 * Number of operating/aggression levels in ABM algorithm.
 */
#define NUM_AGGR_LEVEL                  4

/**
 * Number of segments in the gamma curve.
 */
#define NUM_POWER_FN_SEGS               8

/**
 * Number of segments in the backlight curve.
 */
#define NUM_BL_CURVE_SEGS               16

114 115 116 117 118 119
/* Maximum number of streams on any ASIC. */
#define DMUB_MAX_STREAMS 6

/* Maximum number of planes on any ASIC. */
#define DMUB_MAX_PLANES 6

120 121
#define DMUB_MAX_SUBVP_STREAMS 2

122 123 124
/* Trace buffer offset for entry */
#define TRACE_BUFFER_ENTRY_OFFSET  16

125 126 127 128 129 130 131 132 133 134 135
/**
 *
 * PSR control version legacy
 */
#define DMUB_CMD_PSR_CONTROL_VERSION_UNKNOWN 0x0
/**
 * PSR control version with multi edp support
 */
#define DMUB_CMD_PSR_CONTROL_VERSION_1 0x1


136
/**
137
 * ABM control version legacy
138
 */
139
#define DMUB_CMD_ABM_CONTROL_VERSION_UNKNOWN 0x0
140 141

/**
142
 * ABM control version with multi edp support
143
 */
144
#define DMUB_CMD_ABM_CONTROL_VERSION_1 0x1
145

146 147 148
/**
 * Physical framebuffer address location, 64-bit.
 */
149 150 151 152
#ifndef PHYSICAL_ADDRESS_LOC
#define PHYSICAL_ADDRESS_LOC union large_integer
#endif

153 154 155
/**
 * OS/FW agnostic memcpy
 */
156 157 158 159
#ifndef dmub_memcpy
#define dmub_memcpy(dest, source, bytes) memcpy((dest), (source), (bytes))
#endif

160 161 162
/**
 * OS/FW agnostic memset
 */
163 164 165 166
#ifndef dmub_memset
#define dmub_memset(dest, val, bytes) memset((dest), (val), (bytes))
#endif

167 168 169 170
#if defined(__cplusplus)
extern "C" {
#endif

171 172 173
/**
 * OS/FW agnostic udelay
 */
174 175 176 177
#ifndef dmub_udelay
#define dmub_udelay(microseconds) udelay(microseconds)
#endif

178 179 180 181 182 183 184
/**
 * Number of nanoseconds per DMUB tick.
 * DMCUB_TIMER_CURRENT increments in DMUB ticks, which are 10ns by default.
 * If DMCUB_TIMER_WINDOW is non-zero this will no longer be true.
 */
#define NS_PER_DMUB_TICK 10

185 186 187
/**
 * union dmub_addr - DMUB physical/virtual 64-bit address.
 */
188 189
union dmub_addr {
	struct {
190 191 192 193
		uint32_t low_part; /**< Lower 32 bits */
		uint32_t high_part; /**< Upper 32 bits */
	} u; /*<< Low/high bit access */
	uint64_t quad_part; /*<< 64 bit address */
194 195
};

196 197 198
/**
 * Flags that can be set by driver to change some PSR behaviour.
 */
199
union dmub_psr_debug_flags {
200 201 202
	/**
	 * Debug flags.
	 */
203
	struct {
204 205 206
		/**
		 * Enable visual confirm in FW.
		 */
207
		uint32_t visual_confirm : 1;
208 209 210
		/**
		 * Use HW Lock Mgr object to do HW locking in FW.
		 */
211
		uint32_t use_hw_lock_mgr : 1;
212 213 214 215 216

		/**
		 * Unused.
		 * TODO: Remove.
		 */
217
		uint32_t log_line_nums : 1;
218 219
	} bitfields;

220 221 222
	/**
	 * Union for debug flags.
	 */
223
	uint32_t u32All;
224 225
};

226 227 228 229
/**
 * DMUB feature capabilities.
 * After DMUB init, driver will query FW capabilities prior to enabling certain features.
 */
230
struct dmub_feature_caps {
231 232 233
	/**
	 * Max PSR version supported by FW.
	 */
234 235 236 237
	uint8_t psr;
	uint8_t reserved[7];
};

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
#if defined(__cplusplus)
}
#endif

//==============================================================================
//</DMUB_TYPES>=================================================================
//==============================================================================
//< DMUB_META>==================================================================
//==============================================================================
#pragma pack(push, 1)

/* Magic value for identifying dmub_fw_meta_info */
#define DMUB_FW_META_MAGIC 0x444D5542

/* Offset from the end of the file to the dmub_fw_meta_info */
#define DMUB_FW_META_OFFSET 0x24

/**
 * struct dmub_fw_meta_info - metadata associated with fw binary
 *
 * NOTE: This should be considered a stable API. Fields should
 *       not be repurposed or reordered. New fields should be
 *       added instead to extend the structure.
 *
 * @magic_value: magic value identifying DMUB firmware meta info
 * @fw_region_size: size of the firmware state region
 * @trace_buffer_size: size of the tracebuffer region
 * @fw_version: the firmware version information
266
 * @dal_fw: 1 if the firmware is DAL
267 268
 */
struct dmub_fw_meta_info {
269 270 271 272 273 274
	uint32_t magic_value; /**< magic value identifying DMUB firmware meta info */
	uint32_t fw_region_size; /**< size of the firmware state region */
	uint32_t trace_buffer_size; /**< size of the tracebuffer region */
	uint32_t fw_version; /**< the firmware version information */
	uint8_t dal_fw; /**< 1 if the firmware is DAL */
	uint8_t reserved[3]; /**< padding bits */
275 276
};

277 278 279
/**
 * union dmub_fw_meta - ensures that dmub_fw_meta_info remains 64 bytes
 */
280
union dmub_fw_meta {
281 282
	struct dmub_fw_meta_info info; /**< metadata info */
	uint8_t reserved[64]; /**< padding bits */
283 284 285
};

#pragma pack(pop)
286

287 288 289
//==============================================================================
//< DMUB Trace Buffer>================================================================
//==============================================================================
290 291 292
/**
 * dmub_trace_code_t - firmware trace code, 32-bits
 */
293 294
typedef uint32_t dmub_trace_code_t;

295 296 297
/**
 * struct dmcub_trace_buf_entry - Firmware trace entry
 */
298
struct dmcub_trace_buf_entry {
299 300 301 302
	dmub_trace_code_t trace_code; /**< trace code for the event */
	uint32_t tick_count; /**< the tick count at time of trace */
	uint32_t param0; /**< trace defined parameter 0 */
	uint32_t param1; /**< trace defined parameter 1 */
303 304
};

305 306 307 308 309 310 311 312
//==============================================================================
//< DMUB_STATUS>================================================================
//==============================================================================

/**
 * DMCUB scratch registers can be used to determine firmware status.
 * Current scratch register usage is as follows:
 *
313 314
 * SCRATCH0: FW Boot Status register
 * SCRATCH15: FW Boot Options register
315 316
 */

317 318 319
/**
 * union dmub_fw_boot_status - Status bit definitions for SCRATCH0.
 */
320 321
union dmub_fw_boot_status {
	struct {
322 323 324 325 326 327
		uint32_t dal_fw : 1; /**< 1 if DAL FW */
		uint32_t mailbox_rdy : 1; /**< 1 if mailbox ready */
		uint32_t optimized_init_done : 1; /**< 1 if optimized init done */
		uint32_t restore_required : 1; /**< 1 if driver should call restore */
	} bits; /**< status bits */
	uint32_t all; /**< 32-bit access to status bits */
328 329
};

330 331 332
/**
 * enum dmub_fw_boot_status_bit - Enum bit definitions for SCRATCH0.
 */
333
enum dmub_fw_boot_status_bit {
334 335 336 337
	DMUB_FW_BOOT_STATUS_BIT_DAL_FIRMWARE = (1 << 0), /**< 1 if DAL FW */
	DMUB_FW_BOOT_STATUS_BIT_MAILBOX_READY = (1 << 1), /**< 1 if mailbox ready */
	DMUB_FW_BOOT_STATUS_BIT_OPTIMIZED_INIT_DONE = (1 << 2), /**< 1 if init done */
	DMUB_FW_BOOT_STATUS_BIT_RESTORE_REQUIRED = (1 << 3), /**< 1 if driver should call restore */
338 339
};

340 341 342
/**
 * union dmub_fw_boot_options - Boot option definitions for SCRATCH15
 */
343 344
union dmub_fw_boot_options {
	struct {
345 346 347 348 349 350
		uint32_t pemu_env : 1; /**< 1 if PEMU */
		uint32_t fpga_env : 1; /**< 1 if FPGA */
		uint32_t optimized_init : 1; /**< 1 if optimized init */
		uint32_t skip_phy_access : 1; /**< 1 if PHY access should be skipped */
		uint32_t disable_clk_gate: 1; /**< 1 if clock gating should be disabled */
		uint32_t skip_phy_init_panel_sequence: 1; /**< 1 to skip panel init seq */
351 352 353
#ifdef CONFIG_DRM_AMD_DC_DCN3_1
		uint32_t z10_disable: 1; /**< 1 to disable z10 */
#else
354
		uint32_t reserved_unreleased: 1; /**< reserved for an unreleased feature */
355
#endif
356
		uint32_t reserved : 25; /**< reserved */
357 358
	} bits; /**< boot bits */
	uint32_t all; /**< 32-bit access to bits */
359 360 361
};

enum dmub_fw_boot_options_bit {
362 363 364
	DMUB_FW_BOOT_OPTION_BIT_PEMU_ENV = (1 << 0), /**< 1 if PEMU */
	DMUB_FW_BOOT_OPTION_BIT_FPGA_ENV = (1 << 1), /**< 1 if FPGA */
	DMUB_FW_BOOT_OPTION_BIT_OPTIMIZED_INIT_DONE = (1 << 2), /**< 1 if optimized init done */
365 366
};

367
//==============================================================================
368
//</DMUB_STATUS>================================================================
369 370 371 372 373
//==============================================================================
//< DMUB_VBIOS>=================================================================
//==============================================================================

/*
374 375
 * enum dmub_cmd_vbios_type - VBIOS commands.
 *
376 377 378 379
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_cmd_vbios_type {
380 381 382
	/**
	 * Configures the DIG encoder.
	 */
383
	DMUB_CMD__VBIOS_DIGX_ENCODER_CONTROL = 0,
384 385 386
	/**
	 * Controls the PHY.
	 */
387
	DMUB_CMD__VBIOS_DIG1_TRANSMITTER_CONTROL = 1,
388 389 390
	/**
	 * Sets the pixel clock/symbol clock.
	 */
391
	DMUB_CMD__VBIOS_SET_PIXEL_CLOCK = 2,
392 393 394
	/**
	 * Enables or disables power gating.
	 */
395
	DMUB_CMD__VBIOS_ENABLE_DISP_POWER_GATING = 3,
396
	DMUB_CMD__VBIOS_LVTMA_CONTROL = 15,
397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
};

//==============================================================================
//</DMUB_VBIOS>=================================================================
//==============================================================================
//< DMUB_GPINT>=================================================================
//==============================================================================

/**
 * The shifts and masks below may alternatively be used to format and read
 * the command register bits.
 */

#define DMUB_GPINT_DATA_PARAM_MASK 0xFFFF
#define DMUB_GPINT_DATA_PARAM_SHIFT 0

#define DMUB_GPINT_DATA_COMMAND_CODE_MASK 0xFFF
#define DMUB_GPINT_DATA_COMMAND_CODE_SHIFT 16

#define DMUB_GPINT_DATA_STATUS_MASK 0xF
#define DMUB_GPINT_DATA_STATUS_SHIFT 28

/**
 * Command responses.
 */

423 424 425
/**
 * Return response for DMUB_GPINT__STOP_FW command.
 */
426 427 428
#define DMUB_GPINT__STOP_FW_RESPONSE 0xDEADDEAD

/**
429
 * union dmub_gpint_data_register - Format for sending a command via the GPINT.
430 431 432
 */
union dmub_gpint_data_register {
	struct {
433 434 435 436 437
		uint32_t param : 16; /**< 16-bit parameter */
		uint32_t command_code : 12; /**< GPINT command */
		uint32_t status : 4; /**< Command status bit */
	} bits; /**< GPINT bit access */
	uint32_t all; /**< GPINT  32-bit access */
438 439 440
};

/*
441 442
 * enum dmub_gpint_command - GPINT command to DMCUB FW
 *
443 444 445 446
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_gpint_command {
447 448 449
	/**
	 * Invalid command, ignored.
	 */
450
	DMUB_GPINT__INVALID_COMMAND = 0,
451 452 453 454
	/**
	 * DESC: Queries the firmware version.
	 * RETURN: Firmware version.
	 */
455
	DMUB_GPINT__GET_FW_VERSION = 1,
456 457 458 459
	/**
	 * DESC: Halts the firmware.
	 * RETURN: DMUB_GPINT__STOP_FW_RESPONSE (0xDEADDEAD) when halted
	 */
460
	DMUB_GPINT__STOP_FW = 2,
461 462 463 464
	/**
	 * DESC: Get PSR state from FW.
	 * RETURN: PSR state enum. This enum may need to be converted to the legacy PSR state value.
	 */
465
	DMUB_GPINT__GET_PSR_STATE = 7,
466 467 468 469 470
	/**
	 * DESC: Notifies DMCUB of the currently active streams.
	 * ARGS: Stream mask, 1 bit per active stream index.
	 */
	DMUB_GPINT__IDLE_OPT_NOTIFY_STREAM_MASK = 8,
471 472 473 474 475 476
	/**
	 * DESC: Start PSR residency counter. Stop PSR resdiency counter and get value.
	 * ARGS: We can measure residency from various points. The argument will specify the residency mode.
	 *       By default, it is measured from after we powerdown the PHY, to just before we powerup the PHY.
	 * RETURN: PSR residency in milli-percent.
	 */
477
	DMUB_GPINT__PSR_RESIDENCY = 9,
478 479
};

480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
/**
 * INBOX0 generic command definition
 */
union dmub_inbox0_cmd_common {
	struct {
		uint32_t command_code: 8; /**< INBOX0 command code */
		uint32_t param: 24; /**< 24-bit parameter */
	} bits;
	uint32_t all;
};

/**
 * INBOX0 hw_lock command definition
 */
union dmub_inbox0_cmd_lock_hw {
	struct {
		uint32_t command_code: 8;

		/* NOTE: Must be have enough bits to match: enum hw_lock_client */
		uint32_t hw_lock_client: 1;

		/* NOTE: Below fields must match with: struct dmub_hw_lock_inst_flags */
		uint32_t otg_inst: 3;
		uint32_t opp_inst: 3;
		uint32_t dig_inst: 3;

		/* NOTE: Below fields must match with: union dmub_hw_lock_flags */
		uint32_t lock_pipe: 1;
		uint32_t lock_cursor: 1;
		uint32_t lock_dig: 1;
		uint32_t triple_buffer_lock: 1;

		uint32_t lock: 1;				/**< Lock */
		uint32_t should_release: 1;		/**< Release */
		uint32_t reserved: 8; 			/**< Reserved for extending more clients, HW, etc. */
	} bits;
	uint32_t all;
};

union dmub_inbox0_data_register {
	union dmub_inbox0_cmd_common inbox0_cmd_common;
	union dmub_inbox0_cmd_lock_hw inbox0_cmd_lock_hw;
};

enum dmub_inbox0_command {
	/**
	 * DESC: Invalid command, ignored.
	 */
	DMUB_INBOX0_CMD__INVALID_COMMAND = 0,
	/**
	 * DESC: Notification to acquire/release HW lock
	 * ARGS:
	 */
	DMUB_INBOX0_CMD__HW_LOCK = 1,
};
535 536 537 538 539 540
//==============================================================================
//</DMUB_GPINT>=================================================================
//==============================================================================
//< DMUB_CMD>===================================================================
//==============================================================================

541 542 543
/**
 * Size in bytes of each DMUB command.
 */
544
#define DMUB_RB_CMD_SIZE 64
545 546 547 548

/**
 * Maximum number of items in the DMUB ringbuffer.
 */
549
#define DMUB_RB_MAX_ENTRY 128
550 551 552 553

/**
 * Ringbuffer size in bytes.
 */
554
#define DMUB_RB_SIZE (DMUB_RB_CMD_SIZE * DMUB_RB_MAX_ENTRY)
555 556 557 558

/**
 * REG_SET mask for reg offload.
 */
559 560
#define REG_SET_MASK 0xFFFF

561
/*
562 563
 * enum dmub_cmd_type - DMUB inbox command.
 *
564 565 566 567
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_cmd_type {
568 569 570
	/**
	 * Invalid command.
	 */
571
	DMUB_CMD__NULL = 0,
572 573 574
	/**
	 * Read modify write register sequence offload.
	 */
575
	DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE = 1,
576 577 578
	/**
	 * Field update register sequence offload.
	 */
579
	DMUB_CMD__REG_SEQ_FIELD_UPDATE_SEQ = 2,
580 581 582
	/**
	 * Burst write sequence offload.
	 */
583
	DMUB_CMD__REG_SEQ_BURST_WRITE = 3,
584 585 586
	/**
	 * Reg wait sequence offload.
	 */
587
	DMUB_CMD__REG_REG_WAIT = 4,
588 589 590
	/**
	 * Workaround to avoid HUBP underflow during NV12 playback.
	 */
591
	DMUB_CMD__PLAT_54186_WA = 5,
592 593 594
	/**
	 * Command type used to query FW feature caps.
	 */
595
	DMUB_CMD__QUERY_FEATURE_CAPS = 6,
596 597 598
	/**
	 * Command type used for all PSR commands.
	 */
599
	DMUB_CMD__PSR = 64,
600 601 602
	/**
	 * Command type used for all MALL commands.
	 */
603
	DMUB_CMD__MALL = 65,
604 605 606
	/**
	 * Command type used for all ABM commands.
	 */
607
	DMUB_CMD__ABM = 66,
608 609 610
	/**
	 * Command type used for HW locking in FW.
	 */
611
	DMUB_CMD__HW_LOCK = 69,
612 613 614
	/**
	 * Command type used to access DP AUX.
	 */
615
	DMUB_CMD__DP_AUX_ACCESS = 70,
616 617 618
	/**
	 * Command type used for OUTBOX1 notification enable
	 */
619
	DMUB_CMD__OUTBOX1_ENABLE = 71,
620 621 622 623 624 625 626 627 628 629 630 631 632 633
#ifdef CONFIG_DRM_AMD_DC_DCN3_1
	/**
	 * Command type used for all idle optimization commands.
	 */
	DMUB_CMD__IDLE_OPT = 72,
	/**
	 * Command type used for all clock manager commands.
	 */
	DMUB_CMD__CLK_MGR = 73,
	/**
	 * Command type used for all panel control commands.
	 */
	DMUB_CMD__PANEL_CNTL = 74,
#endif
634 635 636
	/**
	 * Command type used for all VBIOS interface commands.
	 */
637
	DMUB_CMD__VBIOS = 128,
638 639
};

640 641 642
/**
 * enum dmub_out_cmd_type - DMUB outbox commands.
 */
643
enum dmub_out_cmd_type {
644 645 646
	/**
	 * Invalid outbox command, ignored.
	 */
647
	DMUB_OUT_CMD__NULL = 0,
648 649 650
	/**
	 * Command type used for DP AUX Reply data notification
	 */
651
	DMUB_OUT_CMD__DP_AUX_REPLY = 1,
652 653
};

654 655
#pragma pack(push, 1)

656 657 658
/**
 * struct dmub_cmd_header - Common command header fields.
 */
659
struct dmub_cmd_header {
660 661 662
	unsigned int type : 8; /**< command type */
	unsigned int sub_type : 8; /**< command sub type */
	unsigned int ret_status : 1; /**< 1 if returned data, 0 otherwise */
663 664
	unsigned int multi_cmd_pending : 1; /**< 1 if multiple commands chained together */
	unsigned int reserved0 : 6; /**< reserved bits */
665 666
	unsigned int payload_bytes : 6;  /* payload excluding header - up to 60 bytes */
	unsigned int reserved1 : 2; /**< reserved bits */
667 668 669
};

/*
670
 * struct dmub_cmd_read_modify_write_sequence - Read modify write
671 672 673 674 675 676 677 678 679 680
 *
 * 60 payload bytes can hold up to 5 sets of read modify writes,
 * each take 3 dwords.
 *
 * number of sequences = header.payload_bytes / sizeof(struct dmub_cmd_read_modify_write_sequence)
 *
 * modify_mask = 0xffff'ffff means all fields are going to be updated.  in this case
 * command parser will skip the read and we can use modify_mask = 0xffff'ffff as reg write
 */
struct dmub_cmd_read_modify_write_sequence {
681 682 683
	uint32_t addr; /**< register address */
	uint32_t modify_mask; /**< modify mask */
	uint32_t modify_value; /**< modify value */
684 685
};

686 687 688 689 690 691 692 693
/**
 * Maximum number of ops in read modify write sequence.
 */
#define DMUB_READ_MODIFY_WRITE_SEQ__MAX 5

/**
 * struct dmub_cmd_read_modify_write_sequence - Read modify write command.
 */
694
struct dmub_rb_cmd_read_modify_write {
695 696 697 698
	struct dmub_cmd_header header;  /**< command header */
	/**
	 * Read modify write sequence.
	 */
699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
	struct dmub_cmd_read_modify_write_sequence seq[DMUB_READ_MODIFY_WRITE_SEQ__MAX];
};

/*
 * Update a register with specified masks and values sequeunce
 *
 * 60 payload bytes can hold address + up to 7 sets of mask/value combo, each take 2 dword
 *
 * number of field update sequence = (header.payload_bytes - sizeof(addr)) / sizeof(struct read_modify_write_sequence)
 *
 *
 * USE CASE:
 *   1. auto-increment register where additional read would update pointer and produce wrong result
 *   2. toggle a bit without read in the middle
 */

struct dmub_cmd_reg_field_update_sequence {
716 717
	uint32_t modify_mask; /**< 0xffff'ffff to skip initial read */
	uint32_t modify_value; /**< value to update with */
718 719
};

720 721 722 723 724 725 726 727
/**
 * Maximum number of ops in field update sequence.
 */
#define DMUB_REG_FIELD_UPDATE_SEQ__MAX 7

/**
 * struct dmub_rb_cmd_reg_field_update_sequence - Field update command.
 */
728
struct dmub_rb_cmd_reg_field_update_sequence {
729 730 731 732 733
	struct dmub_cmd_header header; /**< command header */
	uint32_t addr; /**< register address */
	/**
	 * Field update sequence.
	 */
734 735 736
	struct dmub_cmd_reg_field_update_sequence seq[DMUB_REG_FIELD_UPDATE_SEQ__MAX];
};

737 738 739 740 741 742

/**
 * Maximum number of burst write values.
 */
#define DMUB_BURST_WRITE_VALUES__MAX  14

743
/*
744
 * struct dmub_rb_cmd_burst_write - Burst write
745 746 747 748 749 750 751 752
 *
 * support use case such as writing out LUTs.
 *
 * 60 payload bytes can hold up to 14 values to write to given address
 *
 * number of payload = header.payload_bytes / sizeof(struct read_modify_write_sequence)
 */
struct dmub_rb_cmd_burst_write {
753 754 755 756 757
	struct dmub_cmd_header header; /**< command header */
	uint32_t addr; /**< register start address */
	/**
	 * Burst write register values.
	 */
758 759 760
	uint32_t write_values[DMUB_BURST_WRITE_VALUES__MAX];
};

761 762 763
/**
 * struct dmub_rb_cmd_common - Common command header
 */
764
struct dmub_rb_cmd_common {
765 766 767 768
	struct dmub_cmd_header header; /**< command header */
	/**
	 * Padding to RB_CMD_SIZE
	 */
769 770 771
	uint8_t cmd_buffer[DMUB_RB_CMD_SIZE - sizeof(struct dmub_cmd_header)];
};

772 773 774
/**
 * struct dmub_cmd_reg_wait_data - Register wait data
 */
775
struct dmub_cmd_reg_wait_data {
776 777 778 779
	uint32_t addr; /**< Register address */
	uint32_t mask; /**< Mask for register bits */
	uint32_t condition_field_value; /**< Value to wait for */
	uint32_t time_out_us; /**< Time out for reg wait in microseconds */
780 781
};

782 783 784
/**
 * struct dmub_rb_cmd_reg_wait - Register wait command
 */
785
struct dmub_rb_cmd_reg_wait {
786 787
	struct dmub_cmd_header header; /**< Command header */
	struct dmub_cmd_reg_wait_data reg_wait; /**< Register wait data */
788 789
};

790 791 792 793 794
/**
 * struct dmub_cmd_PLAT_54186_wa - Underflow workaround
 *
 * Reprograms surface parameters to avoid underflow.
 */
795
struct dmub_cmd_PLAT_54186_wa {
796 797 798 799 800
	uint32_t DCSURF_SURFACE_CONTROL; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_C; /**< reg value */
801
	struct {
802 803 804 805 806 807 808 809
		uint8_t hubp_inst : 4; /**< HUBP instance */
		uint8_t tmz_surface : 1; /**< TMZ enable or disable */
		uint8_t immediate :1; /**< Immediate flip */
		uint8_t vmid : 4; /**< VMID */
		uint8_t grph_stereo : 1; /**< 1 if stereo */
		uint32_t reserved : 21; /**< Reserved */
	} flip_params; /**< Pageflip parameters */
	uint32_t reserved[9]; /**< Reserved bits */
810 811
};

812 813 814
/**
 * struct dmub_rb_cmd_PLAT_54186_wa - Underflow workaround command
 */
815
struct dmub_rb_cmd_PLAT_54186_wa {
816 817
	struct dmub_cmd_header header; /**< Command header */
	struct dmub_cmd_PLAT_54186_wa flip; /**< Flip data */
818 819
};

820 821 822
/**
 * struct dmub_rb_cmd_mall - MALL command data.
 */
823
struct dmub_rb_cmd_mall {
824 825 826 827 828 829 830 831 832 833
	struct dmub_cmd_header header; /**< Common command header */
	union dmub_addr cursor_copy_src; /**< Cursor copy address */
	union dmub_addr cursor_copy_dst; /**< Cursor copy destination */
	uint32_t tmr_delay; /**< Timer delay */
	uint32_t tmr_scale; /**< Timer scale */
	uint16_t cursor_width; /**< Cursor width in pixels */
	uint16_t cursor_pitch; /**< Cursor pitch in pixels */
	uint16_t cursor_height; /**< Cursor height in pixels */
	uint8_t cursor_bpp; /**< Cursor bits per pixel */
	uint8_t debug_bits; /**< Debug bits */
834

835 836
	uint8_t reserved1; /**< Reserved bits */
	uint8_t reserved2; /**< Reserved bits */
837 838
};

839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
#ifdef CONFIG_DRM_AMD_DC_DCN3_1

/**
 * enum dmub_cmd_idle_opt_type - Idle optimization command type.
 */
enum dmub_cmd_idle_opt_type {
	/**
	 * DCN hardware restore.
	 */
	DMUB_CMD__IDLE_OPT_DCN_RESTORE = 0,
};

/**
 * struct dmub_rb_cmd_idle_opt_dcn_restore - DCN restore command data.
 */
struct dmub_rb_cmd_idle_opt_dcn_restore {
	struct dmub_cmd_header header; /**< header */
};

/**
 * struct dmub_clocks - Clock update notification.
 */
struct dmub_clocks {
	uint32_t dispclk_khz; /**< dispclk kHz */
	uint32_t dppclk_khz; /**< dppclk kHz */
	uint32_t dcfclk_khz; /**< dcfclk kHz */
	uint32_t dcfclk_deep_sleep_khz; /**< dcfclk deep sleep kHz */
};

/**
 * enum dmub_cmd_clk_mgr_type - Clock manager commands.
 */
enum dmub_cmd_clk_mgr_type {
	/**
	 * Notify DMCUB of clock update.
	 */
	DMUB_CMD__CLK_MGR_NOTIFY_CLOCKS = 0,
};

/**
 * struct dmub_rb_cmd_clk_mgr_notify_clocks - Clock update notification.
 */
struct dmub_rb_cmd_clk_mgr_notify_clocks {
	struct dmub_cmd_header header; /**< header */
	struct dmub_clocks clocks; /**< clock data */
};
#endif
886 887 888
/**
 * struct dmub_cmd_digx_encoder_control_data - Encoder control data.
 */
889
struct dmub_cmd_digx_encoder_control_data {
890
	union dig_encoder_control_parameters_v1_5 dig; /**< payload */
891 892
};

893 894 895
/**
 * struct dmub_rb_cmd_digx_encoder_control - Encoder control command.
 */
896
struct dmub_rb_cmd_digx_encoder_control {
897 898
	struct dmub_cmd_header header;  /**< header */
	struct dmub_cmd_digx_encoder_control_data encoder_control; /**< payload */
899 900
};

901 902 903
/**
 * struct dmub_cmd_set_pixel_clock_data - Set pixel clock data.
 */
904
struct dmub_cmd_set_pixel_clock_data {
905
	struct set_pixel_clock_parameter_v1_7 clk; /**< payload */
906 907
};

908 909 910
/**
 * struct dmub_cmd_set_pixel_clock_data - Set pixel clock command.
 */
911
struct dmub_rb_cmd_set_pixel_clock {
912 913
	struct dmub_cmd_header header; /**< header */
	struct dmub_cmd_set_pixel_clock_data pixel_clock; /**< payload */
914 915
};

916 917 918
/**
 * struct dmub_cmd_enable_disp_power_gating_data - Display power gating.
 */
919
struct dmub_cmd_enable_disp_power_gating_data {
920
	struct enable_disp_power_gating_parameters_v2_1 pwr; /**< payload */
921 922
};

923 924 925
/**
 * struct dmub_rb_cmd_enable_disp_power_gating - Display power command.
 */
926
struct dmub_rb_cmd_enable_disp_power_gating {
927 928
	struct dmub_cmd_header header; /**< header */
	struct dmub_cmd_enable_disp_power_gating_data power_gating;  /**< payload */
929 930
};

931 932 933
/**
 * struct dmub_dig_transmitter_control_data_v1_7 - Transmitter control.
 */
934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
struct dmub_dig_transmitter_control_data_v1_7 {
	uint8_t phyid; /**< 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4=UNIPHYE, 5=UNIPHYF */
	uint8_t action; /**< Defined as ATOM_TRANSMITER_ACTION_xxx */
	union {
		uint8_t digmode; /**< enum atom_encode_mode_def */
		uint8_t dplaneset; /**< DP voltage swing and pre-emphasis value, "DP_LANE_SET__xDB_y_zV" */
	} mode_laneset;
	uint8_t lanenum; /**< Number of lanes */
	union {
		uint32_t symclk_10khz; /**< Symbol Clock in 10Khz */
	} symclk_units;
	uint8_t hpdsel; /**< =1: HPD1, =2: HPD2, ..., =6: HPD6, =0: HPD is not assigned */
	uint8_t digfe_sel; /**< DIG front-end selection, bit0 means DIG0 FE is enabled */
	uint8_t connobj_id; /**< Connector Object Id defined in ObjectId.h */
	uint8_t reserved0; /**< For future use */
	uint8_t reserved1; /**< For future use */
	uint8_t reserved2[3]; /**< For future use */
	uint32_t reserved3[11]; /**< For future use */
};

954 955 956
/**
 * union dmub_cmd_dig1_transmitter_control_data - Transmitter control data.
 */
957
union dmub_cmd_dig1_transmitter_control_data {
958 959
	struct dig_transmitter_control_parameters_v1_6 dig; /**< payload */
	struct dmub_dig_transmitter_control_data_v1_7 dig_v1_7;  /**< payload 1.7 */
960 961
};

962 963 964
/**
 * struct dmub_rb_cmd_dig1_transmitter_control - Transmitter control command.
 */
965
struct dmub_rb_cmd_dig1_transmitter_control {
966 967
	struct dmub_cmd_header header; /**< header */
	union dmub_cmd_dig1_transmitter_control_data transmitter_control; /**< payload */
968 969
};

970 971 972
/**
 * struct dmub_rb_cmd_dpphy_init - DPPHY init.
 */
973
struct dmub_rb_cmd_dpphy_init {
974 975
	struct dmub_cmd_header header; /**< header */
	uint8_t reserved[60]; /**< reserved bits */
976 977
};

978 979 980 981 982
/**
 * enum dp_aux_request_action - DP AUX request command listing.
 *
 * 4 AUX request command bits are shifted to high nibble.
 */
983
enum dp_aux_request_action {
984
	/** I2C-over-AUX write request */
985
	DP_AUX_REQ_ACTION_I2C_WRITE		= 0x00,
986
	/** I2C-over-AUX read request */
987
	DP_AUX_REQ_ACTION_I2C_READ		= 0x10,
988
	/** I2C-over-AUX write status request */
989
	DP_AUX_REQ_ACTION_I2C_STATUS_REQ	= 0x20,
990
	/** I2C-over-AUX write request with MOT=1 */
991
	DP_AUX_REQ_ACTION_I2C_WRITE_MOT		= 0x40,
992
	/** I2C-over-AUX read request with MOT=1 */
993
	DP_AUX_REQ_ACTION_I2C_READ_MOT		= 0x50,
994
	/** I2C-over-AUX write status request with MOT=1 */
995
	DP_AUX_REQ_ACTION_I2C_STATUS_REQ_MOT	= 0x60,
996
	/** Native AUX write request */
997
	DP_AUX_REQ_ACTION_DPCD_WRITE		= 0x80,
998
	/** Native AUX read request */
999 1000 1001
	DP_AUX_REQ_ACTION_DPCD_READ		= 0x90
};

1002 1003 1004
/**
 * enum aux_return_code_type - DP AUX process return code listing.
 */
1005
enum aux_return_code_type {
1006
	/** AUX process succeeded */
1007
	AUX_RET_SUCCESS = 0,
1008
	/** AUX process failed with unknown reason */
1009
	AUX_RET_ERROR_UNKNOWN,
1010
	/** AUX process completed with invalid reply */
1011
	AUX_RET_ERROR_INVALID_REPLY,
1012
	/** AUX process timed out */
1013
	AUX_RET_ERROR_TIMEOUT,
1014
	/** HPD was low during AUX process */
1015
	AUX_RET_ERROR_HPD_DISCON,
1016
	/** Failed to acquire AUX engine */
1017
	AUX_RET_ERROR_ENGINE_ACQUIRE,
1018
	/** AUX request not supported */
1019
	AUX_RET_ERROR_INVALID_OPERATION,
1020
	/** AUX process not available */
1021 1022 1023
	AUX_RET_ERROR_PROTOCOL_ERROR,
};

1024 1025 1026
/**
 * enum aux_channel_type - DP AUX channel type listing.
 */
1027
enum aux_channel_type {
1028
	/** AUX thru Legacy DP AUX */
1029
	AUX_CHANNEL_LEGACY_DDC,
1030
	/** AUX thru DPIA DP tunneling */
1031 1032 1033
	AUX_CHANNEL_DPIA
};

1034 1035 1036
/**
 * struct aux_transaction_parameters - DP AUX request transaction data
 */
1037
struct aux_transaction_parameters {
1038 1039 1040 1041 1042 1043
	uint8_t is_i2c_over_aux; /**< 0=native AUX, 1=I2C-over-AUX */
	uint8_t action; /**< enum dp_aux_request_action */
	uint8_t length; /**< DP AUX request data length */
	uint8_t reserved; /**< For future use */
	uint32_t address; /**< DP AUX address */
	uint8_t data[16]; /**< DP AUX write data */
1044 1045
};

1046 1047 1048
/**
 * Data passed from driver to FW in a DMUB_CMD__DP_AUX_ACCESS command.
 */
1049
struct dmub_cmd_dp_aux_control_data {
1050 1051 1052 1053 1054 1055 1056 1057
	uint8_t instance; /**< AUX instance or DPIA instance */
	uint8_t manual_acq_rel_enable; /**< manual control for acquiring or releasing AUX channel */
	uint8_t sw_crc_enabled; /**< Use software CRC for tunneling packet instead of hardware CRC */
	uint8_t reserved0; /**< For future use */
	uint16_t timeout; /**< timeout time in us */
	uint16_t reserved1; /**< For future use */
	enum aux_channel_type type; /**< enum aux_channel_type */
	struct aux_transaction_parameters dpaux; /**< struct aux_transaction_parameters */
1058 1059
};

1060 1061 1062
/**
 * Definition of a DMUB_CMD__DP_AUX_ACCESS command.
 */
1063
struct dmub_rb_cmd_dp_aux_access {
1064 1065 1066
	/**
	 * Command header.
	 */
1067
	struct dmub_cmd_header header;
1068 1069 1070
	/**
	 * Data passed from driver to FW in a DMUB_CMD__DP_AUX_ACCESS command.
	 */
1071 1072 1073
	struct dmub_cmd_dp_aux_control_data aux_control;
};

1074 1075 1076
/**
 * Definition of a DMUB_CMD__OUTBOX1_ENABLE command.
 */
1077
struct dmub_rb_cmd_outbox1_enable {
1078 1079 1080
	/**
	 * Command header.
	 */
1081
	struct dmub_cmd_header header;
1082 1083 1084 1085
	/**
	 *  enable: 0x0 -> disable outbox1 notification (default value)
	 *			0x1 -> enable outbox1 notification
	 */
1086 1087 1088 1089
	uint32_t enable;
};

/* DP AUX Reply command - OutBox Cmd */
1090 1091 1092
/**
 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
1093
struct aux_reply_data {
1094 1095 1096
	/**
	 * Aux cmd
	 */
1097
	uint8_t command;
1098 1099 1100
	/**
	 * Aux reply data length (max: 16 bytes)
	 */
1101
	uint8_t length;
1102 1103 1104
	/**
	 * Alignment only
	 */
1105
	uint8_t pad[2];
1106 1107 1108
	/**
	 * Aux reply data
	 */
1109 1110 1111
	uint8_t data[16];
};

1112 1113 1114
/**
 * Control Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
1115
struct aux_reply_control_data {
1116 1117 1118
	/**
	 * Reserved for future use
	 */
1119
	uint32_t handle;
1120 1121 1122
	/**
	 * Aux Instance
	 */
1123
	uint8_t instance;
1124 1125 1126
	/**
	 * Aux transaction result: definition in enum aux_return_code_type
	 */
1127
	uint8_t result;
1128 1129 1130
	/**
	 * Alignment only
	 */
1131 1132 1133
	uint16_t pad;
};

1134 1135 1136
/**
 * Definition of a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
1137
struct dmub_rb_cmd_dp_aux_reply {
1138 1139 1140
	/**
	 * Command header.
	 */
1141
	struct dmub_cmd_header header;
1142 1143 1144
	/**
	 * Control Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
	 */
1145
	struct aux_reply_control_data control;
1146 1147 1148
	/**
	 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
	 */
1149 1150 1151
	struct aux_reply_data reply_data;
};

1152
/* DP HPD Notify command - OutBox Cmd */
1153 1154 1155
/**
 * DP HPD Type
 */
1156
enum dp_hpd_type {
1157 1158 1159
	/**
	 * Normal DP HPD
	 */
1160
	DP_HPD = 0,
1161 1162 1163
	/**
	 * DP HPD short pulse
	 */
1164 1165 1166
	DP_IRQ
};

1167 1168 1169
/**
 * DP HPD Status
 */
1170
enum dp_hpd_status {
1171 1172 1173
	/**
	 * DP_HPD status low
	 */
1174
	DP_HPD_UNPLUG = 0,
1175 1176 1177
	/**
	 * DP_HPD status high
	 */
1178 1179 1180
	DP_HPD_PLUG
};

1181 1182 1183
/**
 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
 */
1184
struct dp_hpd_data {
1185 1186 1187
	/**
	 * DP HPD instance
	 */
1188
	uint8_t instance;
1189 1190 1191
	/**
	 * HPD type
	 */
1192
	uint8_t hpd_type;
1193 1194 1195
	/**
	 * HPD status: only for type: DP_HPD to indicate status
	 */
1196
	uint8_t hpd_status;
1197 1198 1199
	/**
	 * Alignment only
	 */
1200 1201 1202
	uint8_t pad;
};

1203 1204 1205
/**
 * Definition of a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
 */
1206
struct dmub_rb_cmd_dp_hpd_notify {
1207 1208 1209
	/**
	 * Command header.
	 */
1210
	struct dmub_cmd_header header;
1211 1212 1213
	/**
	 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
	 */
1214 1215 1216
	struct dp_hpd_data hpd_data;
};

1217 1218 1219 1220 1221
/*
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */

1222 1223 1224
/**
 * PSR command sub-types.
 */
1225
enum dmub_cmd_psr_type {
1226 1227 1228
	/**
	 * Set PSR version support.
	 */
1229
	DMUB_CMD__PSR_SET_VERSION		= 0,
1230 1231 1232
	/**
	 * Copy driver-calculated parameters to PSR state.
	 */
1233
	DMUB_CMD__PSR_COPY_SETTINGS		= 1,
1234 1235 1236
	/**
	 * Enable PSR.
	 */
1237
	DMUB_CMD__PSR_ENABLE			= 2,
1238 1239 1240 1241

	/**
	 * Disable PSR.
	 */
1242
	DMUB_CMD__PSR_DISABLE			= 3,
1243 1244 1245 1246 1247 1248

	/**
	 * Set PSR level.
	 * PSR level is a 16-bit value dicated by driver that
	 * will enable/disable different functionality.
	 */
1249
	DMUB_CMD__PSR_SET_LEVEL			= 4,
1250 1251 1252 1253

	/**
	 * Forces PSR enabled until an explicit PSR disable call.
	 */
1254
	DMUB_CMD__PSR_FORCE_STATIC		= 5,
1255 1256
};

1257 1258 1259
/**
 * PSR versions.
 */
1260
enum psr_version {
1261 1262 1263
	/**
	 * PSR version 1.
	 */
1264
	PSR_VERSION_1				= 0,
1265 1266 1267
	/**
	 * PSR not supported.
	 */
1268 1269 1270
	PSR_VERSION_UNSUPPORTED			= 0xFFFFFFFF,
};

1271 1272 1273
/**
 * enum dmub_cmd_mall_type - MALL commands
 */
1274
enum dmub_cmd_mall_type {
1275 1276 1277
	/**
	 * Allows display refresh from MALL.
	 */
1278
	DMUB_CMD__MALL_ACTION_ALLOW = 0,
1279 1280 1281
	/**
	 * Disallows display refresh from MALL.
	 */
1282
	DMUB_CMD__MALL_ACTION_DISALLOW = 1,
1283 1284 1285
	/**
	 * Cursor copy for MALL.
	 */
1286
	DMUB_CMD__MALL_ACTION_COPY_CURSOR = 2,
1287 1288 1289
	/**
	 * Controls DF requests.
	 */
1290
	DMUB_CMD__MALL_ACTION_NO_DF_REQ = 3,
1291 1292
};

1293

1294 1295 1296
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_COPY_SETTINGS command.
 */
1297
struct dmub_cmd_psr_copy_settings_data {
1298 1299 1300
	/**
	 * Flags that can be set by driver to change some PSR behaviour.
	 */
A
Anthony Koo 已提交
1301
	union dmub_psr_debug_flags debug;
1302 1303 1304
	/**
	 * 16-bit value dicated by driver that will enable/disable different functionality.
	 */
1305
	uint16_t psr_level;
1306 1307 1308
	/**
	 * DPP HW instance.
	 */
1309
	uint8_t dpp_inst;
1310 1311 1312
	/**
	 * MPCC HW instance.
	 * Not used in dmub fw,
1313 1314
	 * dmub fw will get active opp by reading odm registers.
	 */
1315
	uint8_t mpcc_inst;
1316 1317 1318 1319 1320
	/**
	 * OPP HW instance.
	 * Not used in dmub fw,
	 * dmub fw will get active opp by reading odm registers.
	 */
1321
	uint8_t opp_inst;
1322 1323 1324
	/**
	 * OTG HW instance.
	 */
1325
	uint8_t otg_inst;
1326 1327 1328
	/**
	 * DIG FE HW instance.
	 */
1329
	uint8_t digfe_inst;
1330 1331 1332
	/**
	 * DIG BE HW instance.
	 */
1333
	uint8_t digbe_inst;
1334 1335 1336
	/**
	 * DP PHY HW instance.
	 */
1337
	uint8_t dpphy_inst;
1338 1339 1340
	/**
	 * AUX HW instance.
	 */
1341
	uint8_t aux_inst;
1342 1343 1344
	/**
	 * Determines if SMU optimzations are enabled/disabled.
	 */
1345
	uint8_t smu_optimizations_en;
1346 1347 1348 1349
	/**
	 * Unused.
	 * TODO: Remove.
	 */
1350
	uint8_t frame_delay;
1351 1352 1353 1354 1355 1356 1357
	/**
	 * If RFB setup time is greater than the total VBLANK time,
	 * it is not possible for the sink to capture the video frame
	 * in the same frame the SDP is sent. In this case,
	 * the frame capture indication bit should be set and an extra
	 * static frame should be transmitted to the sink.
	 */
1358
	uint8_t frame_cap_ind;
1359 1360 1361
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1362
	uint8_t pad[2];
1363 1364 1365
	/**
	 * Multi-display optimizations are implemented on certain ASICs.
	 */
1366
	uint8_t multi_disp_optimizations_en;
1367 1368 1369 1370
	/**
	 * The last possible line SDP may be transmitted without violating
	 * the RFB setup time or entering the active video frame.
	 */
1371
	uint16_t init_sdp_deadline;
1372 1373 1374
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1375
	uint16_t pad2;
1376 1377 1378
	/**
	 * Length of each horizontal line in us.
	 */
1379
	uint32_t line_time_in_us;
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
	/**
	 * FEC enable status in driver
	 */
	uint8_t fec_enable_status;
	/**
	 * FEC re-enable delay when PSR exit.
	 * unit is 100us, range form 0~255(0xFF).
	 */
	uint8_t fec_enable_delay_in100us;
	/**
1390 1391 1392 1393 1394 1395 1396
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
1397
	 */
1398
	uint8_t panel_inst;
1399 1400
};

1401 1402 1403
/**
 * Definition of a DMUB_CMD__PSR_COPY_SETTINGS command.
 */
1404
struct dmub_rb_cmd_psr_copy_settings {
1405 1406 1407
	/**
	 * Command header.
	 */
1408
	struct dmub_cmd_header header;
1409 1410 1411
	/**
	 * Data passed from driver to FW in a DMUB_CMD__PSR_COPY_SETTINGS command.
	 */
1412 1413 1414
	struct dmub_cmd_psr_copy_settings_data psr_copy_settings_data;
};

1415 1416 1417
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_LEVEL command.
 */
1418
struct dmub_cmd_psr_set_level_data {
1419 1420 1421
	/**
	 * 16-bit value dicated by driver that will enable/disable different functionality.
	 */
1422
	uint16_t psr_level;
1423
	/**
1424
	 * PSR control version.
1425
	 */
1426 1427 1428 1429 1430 1431 1432
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
1433 1434
};

1435 1436 1437
/**
 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
 */
1438
struct dmub_rb_cmd_psr_set_level {
1439 1440 1441
	/**
	 * Command header.
	 */
1442
	struct dmub_cmd_header header;
1443 1444 1445
	/**
	 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
	 */
1446 1447 1448
	struct dmub_cmd_psr_set_level_data psr_set_level_data;
};

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
struct dmub_rb_cmd_psr_enable_data {
	/**
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
};

1466 1467 1468 1469
/**
 * Definition of a DMUB_CMD__PSR_ENABLE command.
 * PSR enable/disable is controlled using the sub_type.
 */
1470
struct dmub_rb_cmd_psr_enable {
1471 1472 1473
	/**
	 * Command header.
	 */
1474
	struct dmub_cmd_header header;
1475 1476

	struct dmub_rb_cmd_psr_enable_data data;
1477 1478
};

1479 1480 1481
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_VERSION command.
 */
1482
struct dmub_cmd_psr_set_version_data {
1483 1484 1485 1486
	/**
	 * PSR version that FW should implement.
	 */
	enum psr_version version;
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
	/**
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1501 1502
};

1503 1504 1505
/**
 * Definition of a DMUB_CMD__PSR_SET_VERSION command.
 */
1506
struct dmub_rb_cmd_psr_set_version {
1507 1508 1509
	/**
	 * Command header.
	 */
1510
	struct dmub_cmd_header header;
1511 1512 1513
	/**
	 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_VERSION command.
	 */
1514
	struct dmub_cmd_psr_set_version_data psr_set_version_data;
1515 1516
};

1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
struct dmub_cmd_psr_force_static_data {
	/**
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
};

1534 1535 1536
/**
 * Definition of a DMUB_CMD__PSR_FORCE_STATIC command.
 */
1537
struct dmub_rb_cmd_psr_force_static {
1538 1539 1540
	/**
	 * Command header.
	 */
1541
	struct dmub_cmd_header header;
1542 1543 1544 1545
	/**
	 * Data passed from driver to FW in a DMUB_CMD__PSR_FORCE_STATIC command.
	 */
	struct dmub_cmd_psr_force_static_data psr_force_static_data;
1546 1547
};

1548 1549
/**
 * Set of HW components that can be locked.
1550 1551 1552
 *
 * Note: If updating with more HW components, fields
 * in dmub_inbox0_cmd_lock_hw must be updated to match.
1553
 */
1554
union dmub_hw_lock_flags {
1555 1556 1557
	/**
	 * Set of HW components that can be locked.
	 */
1558
	struct {
1559 1560 1561
		/**
		 * Lock/unlock OTG master update lock.
		 */
1562
		uint8_t lock_pipe   : 1;
1563 1564 1565
		/**
		 * Lock/unlock cursor.
		 */
1566
		uint8_t lock_cursor : 1;
1567 1568 1569
		/**
		 * Lock/unlock global update lock.
		 */
1570
		uint8_t lock_dig    : 1;
1571 1572 1573
		/**
		 * Triple buffer lock requires additional hw programming to usual OTG master lock.
		 */
1574 1575 1576
		uint8_t triple_buffer_lock : 1;
	} bits;

1577 1578 1579
	/**
	 * Union for HW Lock flags.
	 */
1580 1581 1582
	uint8_t u8All;
};

1583 1584
/**
 * Instances of HW to be locked.
1585 1586 1587
 *
 * Note: If updating with more HW components, fields
 * in dmub_inbox0_cmd_lock_hw must be updated to match.
1588
 */
1589
struct dmub_hw_lock_inst_flags {
1590 1591 1592
	/**
	 * OTG HW instance for OTG master update lock.
	 */
1593
	uint8_t otg_inst;
1594 1595 1596
	/**
	 * OPP instance for cursor lock.
	 */
1597
	uint8_t opp_inst;
1598 1599 1600 1601
	/**
	 * OTG HW instance for global update lock.
	 * TODO: Remove, and re-use otg_inst.
	 */
1602
	uint8_t dig_inst;
1603 1604 1605
	/**
	 * Explicit pad to 4 byte boundary.
	 */
1606 1607 1608
	uint8_t pad;
};

1609 1610
/**
 * Clients that can acquire the HW Lock Manager.
1611 1612 1613
 *
 * Note: If updating with more clients, fields in
 * dmub_inbox0_cmd_lock_hw must be updated to match.
1614
 */
1615
enum hw_lock_client {
1616 1617 1618
	/**
	 * Driver is the client of HW Lock Manager.
	 */
1619
	HW_LOCK_CLIENT_DRIVER = 0,
1620
	HW_LOCK_CLIENT_SUBVP = 3,
1621 1622 1623
	/**
	 * Invalid client.
	 */
1624 1625 1626
	HW_LOCK_CLIENT_INVALID = 0xFFFFFFFF,
};

1627 1628 1629
/**
 * Data passed to HW Lock Mgr in a DMUB_CMD__HW_LOCK command.
 */
1630
struct dmub_cmd_lock_hw_data {
1631 1632 1633
	/**
	 * Specifies the client accessing HW Lock Manager.
	 */
1634
	enum hw_lock_client client;
1635 1636 1637
	/**
	 * HW instances to be locked.
	 */
1638
	struct dmub_hw_lock_inst_flags inst_flags;
1639 1640 1641
	/**
	 * Which components to be locked.
	 */
1642
	union dmub_hw_lock_flags hw_locks;
1643 1644 1645
	/**
	 * Specifies lock/unlock.
	 */
1646
	uint8_t lock;
1647 1648 1649 1650
	/**
	 * HW can be unlocked separately from releasing the HW Lock Mgr.
	 * This flag is set if the client wishes to release the object.
	 */
1651
	uint8_t should_release;
1652 1653 1654
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1655 1656 1657
	uint8_t pad;
};

1658 1659 1660 1661
/**
 * Definition of a DMUB_CMD__HW_LOCK command.
 * Command is used by driver and FW.
 */
1662
struct dmub_rb_cmd_lock_hw {
1663 1664 1665
	/**
	 * Command header.
	 */
1666
	struct dmub_cmd_header header;
1667 1668 1669
	/**
	 * Data passed to HW Lock Mgr in a DMUB_CMD__HW_LOCK command.
	 */
1670 1671 1672
	struct dmub_cmd_lock_hw_data lock_hw_data;
};

1673 1674 1675
/**
 * ABM command sub-types.
 */
1676
enum dmub_cmd_abm_type {
1677 1678 1679 1680
	/**
	 * Initialize parameters for ABM algorithm.
	 * Data is passed through an indirect buffer.
	 */
1681
	DMUB_CMD__ABM_INIT_CONFIG	= 0,
1682 1683 1684
	/**
	 * Set OTG and panel HW instance.
	 */
1685
	DMUB_CMD__ABM_SET_PIPE		= 1,
1686 1687 1688
	/**
	 * Set user requested backklight level.
	 */
1689
	DMUB_CMD__ABM_SET_BACKLIGHT	= 2,
1690 1691 1692
	/**
	 * Set ABM operating/aggression level.
	 */
1693
	DMUB_CMD__ABM_SET_LEVEL		= 3,
1694 1695 1696
	/**
	 * Set ambient light level.
	 */
1697
	DMUB_CMD__ABM_SET_AMBIENT_LEVEL	= 4,
1698 1699 1700
	/**
	 * Enable/disable fractional duty cycle for backlight PWM.
	 */
1701 1702 1703
	DMUB_CMD__ABM_SET_PWM_FRAC	= 5,
};

1704 1705 1706 1707 1708 1709
/**
 * Parameters for ABM2.4 algorithm. Passed from driver to FW via an indirect buffer.
 * Requirements:
 *  - Padded explicitly to 32-bit boundary.
 *  - Must ensure this structure matches the one on driver-side,
 *    otherwise it won't be aligned.
1710 1711
 */
struct abm_config_table {
1712 1713 1714
	/**
	 * Gamma curve thresholds, used for crgb conversion.
	 */
1715
	uint16_t crgb_thresh[NUM_POWER_FN_SEGS];                 // 0B
1716 1717 1718
	/**
	 * Gamma curve offsets, used for crgb conversion.
	 */
1719
	uint16_t crgb_offset[NUM_POWER_FN_SEGS];                 // 16B
1720 1721 1722
	/**
	 * Gamma curve slopes, used for crgb conversion.
	 */
1723
	uint16_t crgb_slope[NUM_POWER_FN_SEGS];                  // 32B
1724 1725 1726
	/**
	 * Custom backlight curve thresholds.
	 */
1727
	uint16_t backlight_thresholds[NUM_BL_CURVE_SEGS];        // 48B
1728 1729 1730
	/**
	 * Custom backlight curve offsets.
	 */
1731
	uint16_t backlight_offsets[NUM_BL_CURVE_SEGS];           // 78B
1732 1733 1734
	/**
	 * Ambient light thresholds.
	 */
1735
	uint16_t ambient_thresholds_lux[NUM_AMBI_LEVEL];         // 112B
1736 1737 1738
	/**
	 * Minimum programmable backlight.
	 */
1739
	uint16_t min_abm_backlight;                              // 122B
1740 1741 1742
	/**
	 * Minimum reduction values.
	 */
1743
	uint8_t min_reduction[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 124B
1744 1745 1746
	/**
	 * Maximum reduction values.
	 */
1747
	uint8_t max_reduction[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 144B
1748 1749 1750
	/**
	 * Bright positive gain.
	 */
1751
	uint8_t bright_pos_gain[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL]; // 164B
1752 1753 1754
	/**
	 * Dark negative gain.
	 */
1755
	uint8_t dark_pos_gain[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 184B
1756 1757 1758
	/**
	 * Hybrid factor.
	 */
1759
	uint8_t hybrid_factor[NUM_AGGR_LEVEL];                   // 204B
1760 1761 1762
	/**
	 * Contrast factor.
	 */
1763
	uint8_t contrast_factor[NUM_AGGR_LEVEL];                 // 208B
1764 1765 1766
	/**
	 * Deviation gain.
	 */
1767
	uint8_t deviation_gain[NUM_AGGR_LEVEL];                  // 212B
1768 1769 1770
	/**
	 * Minimum knee.
	 */
1771
	uint8_t min_knee[NUM_AGGR_LEVEL];                        // 216B
1772 1773 1774
	/**
	 * Maximum knee.
	 */
1775
	uint8_t max_knee[NUM_AGGR_LEVEL];                        // 220B
1776 1777 1778
	/**
	 * Unused.
	 */
1779
	uint8_t iir_curve[NUM_AMBI_LEVEL];                       // 224B
1780 1781 1782
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1783
	uint8_t pad3[3];                                         // 229B
1784 1785 1786
	/**
	 * Backlight ramp reduction.
	 */
1787
	uint16_t blRampReduction[NUM_AGGR_LEVEL];                // 232B
1788 1789 1790
	/**
	 * Backlight ramp start.
	 */
1791
	uint16_t blRampStart[NUM_AGGR_LEVEL];                    // 240B
1792 1793
};

1794 1795 1796
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PIPE command.
 */
1797
struct dmub_cmd_abm_set_pipe_data {
1798 1799 1800
	/**
	 * OTG HW instance.
	 */
A
Anthony Koo 已提交
1801
	uint8_t otg_inst;
1802 1803 1804 1805

	/**
	 * Panel Control HW instance.
	 */
A
Anthony Koo 已提交
1806
	uint8_t panel_inst;
1807 1808 1809 1810

	/**
	 * Controls how ABM will interpret a set pipe or set level command.
	 */
A
Anthony Koo 已提交
1811
	uint8_t set_pipe_option;
1812 1813 1814 1815 1816 1817

	/**
	 * Unused.
	 * TODO: Remove.
	 */
	uint8_t ramping_boundary;
1818 1819
};

1820 1821 1822
/**
 * Definition of a DMUB_CMD__ABM_SET_PIPE command.
 */
1823
struct dmub_rb_cmd_abm_set_pipe {
1824 1825 1826
	/**
	 * Command header.
	 */
1827
	struct dmub_cmd_header header;
1828 1829 1830 1831

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PIPE command.
	 */
1832 1833 1834
	struct dmub_cmd_abm_set_pipe_data abm_set_pipe_data;
};

1835 1836 1837
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_BACKLIGHT command.
 */
1838
struct dmub_cmd_abm_set_backlight_data {
1839 1840 1841
	/**
	 * Number of frames to ramp to backlight user level.
	 */
1842
	uint32_t frame_ramp;
1843 1844 1845 1846

	/**
	 * Requested backlight level from user.
	 */
1847
	uint32_t backlight_user_level;
1848 1849

	/**
1850
	 * ABM control version.
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1865 1866
};

1867 1868 1869
/**
 * Definition of a DMUB_CMD__ABM_SET_BACKLIGHT command.
 */
1870
struct dmub_rb_cmd_abm_set_backlight {
1871 1872 1873
	/**
	 * Command header.
	 */
1874
	struct dmub_cmd_header header;
1875 1876 1877 1878

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_BACKLIGHT command.
	 */
1879 1880 1881
	struct dmub_cmd_abm_set_backlight_data abm_set_backlight_data;
};

1882 1883 1884
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_LEVEL command.
 */
1885
struct dmub_cmd_abm_set_level_data {
1886 1887 1888
	/**
	 * Set current ABM operating/aggression level.
	 */
1889
	uint32_t level;
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1907 1908
};

1909 1910 1911
/**
 * Definition of a DMUB_CMD__ABM_SET_LEVEL command.
 */
1912
struct dmub_rb_cmd_abm_set_level {
1913 1914 1915
	/**
	 * Command header.
	 */
1916
	struct dmub_cmd_header header;
1917 1918 1919 1920

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_LEVEL command.
	 */
1921 1922 1923
	struct dmub_cmd_abm_set_level_data abm_set_level_data;
};

1924 1925 1926
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
 */
1927
struct dmub_cmd_abm_set_ambient_level_data {
1928 1929 1930
	/**
	 * Ambient light sensor reading from OS.
	 */
1931
	uint32_t ambient_lux;
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1949 1950
};

1951 1952 1953
/**
 * Definition of a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
 */
1954
struct dmub_rb_cmd_abm_set_ambient_level {
1955 1956 1957
	/**
	 * Command header.
	 */
1958
	struct dmub_cmd_header header;
1959 1960 1961 1962

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
	 */
1963 1964 1965
	struct dmub_cmd_abm_set_ambient_level_data abm_set_ambient_level_data;
};

1966 1967 1968
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PWM_FRAC command.
 */
1969
struct dmub_cmd_abm_set_pwm_frac_data {
1970 1971 1972 1973
	/**
	 * Enable/disable fractional duty cycle for backlight PWM.
	 * TODO: Convert to uint8_t.
	 */
1974
	uint32_t fractional_pwm;
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1992 1993
};

1994 1995 1996
/**
 * Definition of a DMUB_CMD__ABM_SET_PWM_FRAC command.
 */
1997
struct dmub_rb_cmd_abm_set_pwm_frac {
1998 1999 2000
	/**
	 * Command header.
	 */
2001
	struct dmub_cmd_header header;
2002 2003 2004 2005

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PWM_FRAC command.
	 */
2006 2007 2008
	struct dmub_cmd_abm_set_pwm_frac_data abm_set_pwm_frac_data;
};

2009 2010 2011
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_INIT_CONFIG command.
 */
2012
struct dmub_cmd_abm_init_config_data {
2013 2014 2015
	/**
	 * Location of indirect buffer used to pass init data to ABM.
	 */
2016
	union dmub_addr src;
2017 2018 2019 2020

	/**
	 * Indirect buffer length.
	 */
2021
	uint16_t bytes;
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039


	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
2040 2041
};

2042 2043 2044
/**
 * Definition of a DMUB_CMD__ABM_INIT_CONFIG command.
 */
2045
struct dmub_rb_cmd_abm_init_config {
2046 2047 2048
	/**
	 * Command header.
	 */
2049
	struct dmub_cmd_header header;
2050 2051 2052 2053

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_INIT_CONFIG command.
	 */
2054 2055 2056
	struct dmub_cmd_abm_init_config_data abm_init_config_data;
};

2057 2058 2059
/**
 * Data passed from driver to FW in a DMUB_CMD__QUERY_FEATURE_CAPS command.
 */
2060
struct dmub_cmd_query_feature_caps_data {
2061 2062 2063 2064 2065
	/**
	 * DMUB feature capabilities.
	 * After DMUB init, driver will query FW capabilities prior to enabling certain features.
	 */
	struct dmub_feature_caps feature_caps;
2066 2067
};

2068 2069 2070
/**
 * Definition of a DMUB_CMD__QUERY_FEATURE_CAPS command.
 */
2071
struct dmub_rb_cmd_query_feature_caps {
2072 2073 2074 2075 2076 2077 2078 2079
	/**
	 * Command header.
	 */
	struct dmub_cmd_header header;
	/**
	 * Data passed from driver to FW in a DMUB_CMD__QUERY_FEATURE_CAPS command.
	 */
	struct dmub_cmd_query_feature_caps_data query_feature_caps_data;
2080 2081
};

2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
struct dmub_optc_state {
	uint32_t v_total_max;
	uint32_t v_total_min;
	uint32_t v_total_mid;
	uint32_t v_total_mid_frame_num;
	uint32_t tg_inst;
	uint32_t enable_manual_trigger;
	uint32_t clear_force_vsync;
};

struct dmub_rb_cmd_drr_update {
		struct dmub_cmd_header header;
		struct dmub_optc_state dmub_optc_state_req;
};

2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
#ifdef CONFIG_DRM_AMD_DC_DCN3_1
/**
 * enum dmub_cmd_panel_cntl_type - Panel control command.
 */
enum dmub_cmd_panel_cntl_type {
	/**
	 * Initializes embedded panel hardware blocks.
	 */
	DMUB_CMD__PANEL_CNTL_HW_INIT = 0,
	/**
	 * Queries backlight info for the embedded panel.
	 */
	DMUB_CMD__PANEL_CNTL_QUERY_BACKLIGHT_INFO = 1,
};

/**
 * struct dmub_cmd_panel_cntl_data - Panel control data.
 */
struct dmub_cmd_panel_cntl_data {
	uint32_t inst; /**< panel instance */
	uint32_t current_backlight; /* in/out */
	uint32_t bl_pwm_cntl; /* in/out */
	uint32_t bl_pwm_period_cntl; /* in/out */
	uint32_t bl_pwm_ref_div1; /* in/out */
	uint8_t is_backlight_on : 1; /* in/out */
	uint8_t is_powered_on : 1; /* in/out */
};

/**
 * struct dmub_rb_cmd_panel_cntl - Panel control command.
 */
struct dmub_rb_cmd_panel_cntl {
	struct dmub_cmd_header header; /**< header */
	struct dmub_cmd_panel_cntl_data data; /**< payload */
};
#endif

2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
/**
 * Data passed from driver to FW in a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
 */
struct dmub_cmd_lvtma_control_data {
	uint8_t uc_pwr_action; /**< LVTMA_ACTION */
	uint8_t reserved_0[3]; /**< For future use */
	uint8_t panel_inst; /**< LVTMA control instance */
	uint8_t reserved_1[3]; /**< For future use */
};

/**
 * Definition of a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
 */
struct dmub_rb_cmd_lvtma_control {
	/**
	 * Command header.
	 */
	struct dmub_cmd_header header;
	/**
	 * Data passed from driver to FW in a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
	 */
	struct dmub_cmd_lvtma_control_data data;
};

2158 2159 2160
/**
 * union dmub_rb_cmd - DMUB inbox command.
 */
2161
union dmub_rb_cmd {
2162
	struct dmub_rb_cmd_lock_hw lock_hw;
2163 2164 2165 2166 2167 2168 2169
	/**
	 * Elements shared with all commands.
	 */
	struct dmub_rb_cmd_common cmd_common;
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE command.
	 */
2170
	struct dmub_rb_cmd_read_modify_write read_modify_write;
2171 2172 2173
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_FIELD_UPDATE_SEQ command.
	 */
2174
	struct dmub_rb_cmd_reg_field_update_sequence reg_field_update_seq;
2175 2176 2177
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_BURST_WRITE command.
	 */
2178
	struct dmub_rb_cmd_burst_write burst_write;
2179 2180 2181
	/**
	 * Definition of a DMUB_CMD__REG_REG_WAIT command.
	 */
2182
	struct dmub_rb_cmd_reg_wait reg_wait;
2183 2184 2185
	/**
	 * Definition of a DMUB_CMD__VBIOS_DIGX_ENCODER_CONTROL command.
	 */
2186
	struct dmub_rb_cmd_digx_encoder_control digx_encoder_control;
2187 2188 2189
	/**
	 * Definition of a DMUB_CMD__VBIOS_SET_PIXEL_CLOCK command.
	 */
2190
	struct dmub_rb_cmd_set_pixel_clock set_pixel_clock;
2191 2192 2193
	/**
	 * Definition of a DMUB_CMD__VBIOS_ENABLE_DISP_POWER_GATING command.
	 */
2194
	struct dmub_rb_cmd_enable_disp_power_gating enable_disp_power_gating;
2195 2196 2197
	/**
	 * Definition of a DMUB_CMD__VBIOS_DPPHY_INIT command.
	 */
2198
	struct dmub_rb_cmd_dpphy_init dpphy_init;
2199 2200 2201
	/**
	 * Definition of a DMUB_CMD__VBIOS_DIG1_TRANSMITTER_CONTROL command.
	 */
2202
	struct dmub_rb_cmd_dig1_transmitter_control dig1_transmitter_control;
2203 2204 2205
	/**
	 * Definition of a DMUB_CMD__PSR_SET_VERSION command.
	 */
2206
	struct dmub_rb_cmd_psr_set_version psr_set_version;
2207 2208 2209
	/**
	 * Definition of a DMUB_CMD__PSR_COPY_SETTINGS command.
	 */
2210
	struct dmub_rb_cmd_psr_copy_settings psr_copy_settings;
2211 2212 2213
	/**
	 * Definition of a DMUB_CMD__PSR_ENABLE command.
	 */
2214
	struct dmub_rb_cmd_psr_enable psr_enable;
2215 2216 2217
	/**
	 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
	 */
2218
	struct dmub_rb_cmd_psr_set_level psr_set_level;
2219 2220 2221
	/**
	 * Definition of a DMUB_CMD__PSR_FORCE_STATIC command.
	 */
2222
	struct dmub_rb_cmd_psr_force_static psr_force_static;
2223 2224 2225
	/**
	 * Definition of a DMUB_CMD__PLAT_54186_WA command.
	 */
2226
	struct dmub_rb_cmd_PLAT_54186_wa PLAT_54186_wa;
2227 2228 2229
	/**
	 * Definition of a DMUB_CMD__MALL command.
	 */
2230
	struct dmub_rb_cmd_mall mall;
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
#ifdef CONFIG_DRM_AMD_DC_DCN3_1
	/**
	 * Definition of a DMUB_CMD__IDLE_OPT_DCN_RESTORE command.
	 */
	struct dmub_rb_cmd_idle_opt_dcn_restore dcn_restore;

	/**
	 * Definition of a DMUB_CMD__CLK_MGR_NOTIFY_CLOCKS command.
	 */
	struct dmub_rb_cmd_clk_mgr_notify_clocks notify_clocks;

	/**
	 * Definition of DMUB_CMD__PANEL_CNTL commands.
	 */
	struct dmub_rb_cmd_panel_cntl panel_cntl;
#endif
2247 2248 2249
	/**
	 * Definition of a DMUB_CMD__ABM_SET_PIPE command.
	 */
2250
	struct dmub_rb_cmd_abm_set_pipe abm_set_pipe;
2251 2252 2253 2254

	/**
	 * Definition of a DMUB_CMD__ABM_SET_BACKLIGHT command.
	 */
2255
	struct dmub_rb_cmd_abm_set_backlight abm_set_backlight;
2256 2257 2258 2259

	/**
	 * Definition of a DMUB_CMD__ABM_SET_LEVEL command.
	 */
2260
	struct dmub_rb_cmd_abm_set_level abm_set_level;
2261 2262 2263 2264

	/**
	 * Definition of a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
	 */
2265
	struct dmub_rb_cmd_abm_set_ambient_level abm_set_ambient_level;
2266 2267 2268 2269

	/**
	 * Definition of a DMUB_CMD__ABM_SET_PWM_FRAC command.
	 */
2270
	struct dmub_rb_cmd_abm_set_pwm_frac abm_set_pwm_frac;
2271 2272 2273 2274

	/**
	 * Definition of a DMUB_CMD__ABM_INIT_CONFIG command.
	 */
2275
	struct dmub_rb_cmd_abm_init_config abm_init_config;
2276 2277 2278 2279

	/**
	 * Definition of a DMUB_CMD__DP_AUX_ACCESS command.
	 */
2280
	struct dmub_rb_cmd_dp_aux_access dp_aux_access;
2281

2282 2283 2284
	/**
	 * Definition of a DMUB_CMD__OUTBOX1_ENABLE command.
	 */
2285
	struct dmub_rb_cmd_outbox1_enable outbox1_enable;
2286

2287
	/**
2288
	 * Definition of a DMUB_CMD__QUERY_FEATURE_CAPS command.
2289
	 */
2290
	struct dmub_rb_cmd_query_feature_caps query_feature_caps;
2291
	struct dmub_rb_cmd_drr_update drr_update;
2292 2293 2294 2295
	/**
	 * Definition of a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
	 */
	struct dmub_rb_cmd_lvtma_control lvtma_control;
2296 2297
};

2298 2299 2300
/**
 * union dmub_rb_out_cmd - Outbox command
 */
2301
union dmub_rb_out_cmd {
2302 2303 2304
	/**
	 * Parameters common to every command.
	 */
2305
	struct dmub_rb_cmd_common cmd_common;
2306 2307 2308
	/**
	 * AUX reply command.
	 */
2309
	struct dmub_rb_cmd_dp_aux_reply dp_aux_reply;
2310 2311 2312
	/**
	 * HPD notify command.
	 */
2313 2314
	struct dmub_rb_cmd_dp_hpd_notify dp_hpd_notify;
};
2315 2316
#pragma pack(pop)

2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327

//==============================================================================
//</DMUB_CMD>===================================================================
//==============================================================================
//< DMUB_RB>====================================================================
//==============================================================================

#if defined(__cplusplus)
extern "C" {
#endif

2328 2329 2330
/**
 * struct dmub_rb_init_params - Initialization params for DMUB ringbuffer
 */
2331
struct dmub_rb_init_params {
2332 2333 2334 2335 2336
	void *ctx; /**< Caller provided context pointer */
	void *base_address; /**< CPU base address for ring's data */
	uint32_t capacity; /**< Ringbuffer capacity in bytes */
	uint32_t read_ptr; /**< Initial read pointer for consumer in bytes */
	uint32_t write_ptr; /**< Initial write pointer for producer in bytes */
2337 2338
};

2339 2340 2341
/**
 * struct dmub_rb - Inbox or outbox DMUB ringbuffer
 */
2342
struct dmub_rb {
2343 2344 2345 2346
	void *base_address; /**< CPU address for the ring's data */
	uint32_t rptr; /**< Read pointer for consumer in bytes */
	uint32_t wrpt; /**< Write pointer for producer in bytes */
	uint32_t capacity; /**< Ringbuffer capacity in bytes */
2347

2348 2349
	void *ctx; /**< Caller provided context pointer */
	void *dmub; /**< Pointer to the DMUB interface */
2350 2351
};

2352 2353 2354 2355 2356 2357 2358
/**
 * @brief Checks if the ringbuffer is empty.
 *
 * @param rb DMUB Ringbuffer
 * @return true if empty
 * @return false otherwise
 */
2359 2360 2361 2362 2363
static inline bool dmub_rb_empty(struct dmub_rb *rb)
{
	return (rb->wrpt == rb->rptr);
}

2364 2365 2366 2367 2368 2369 2370
/**
 * @brief Checks if the ringbuffer is full
 *
 * @param rb DMUB Ringbuffer
 * @return true if full
 * @return false otherwise
 */
2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
static inline bool dmub_rb_full(struct dmub_rb *rb)
{
	uint32_t data_count;

	if (rb->wrpt >= rb->rptr)
		data_count = rb->wrpt - rb->rptr;
	else
		data_count = rb->capacity - (rb->rptr - rb->wrpt);

	return (data_count == (rb->capacity - DMUB_RB_CMD_SIZE));
}

2383 2384 2385 2386 2387 2388 2389 2390
/**
 * @brief Pushes a command into the ringbuffer
 *
 * @param rb DMUB ringbuffer
 * @param cmd The command to push
 * @return true if the ringbuffer was not full
 * @return false otherwise
 */
2391 2392 2393 2394 2395
static inline bool dmub_rb_push_front(struct dmub_rb *rb,
				      const union dmub_rb_cmd *cmd)
{
	uint64_t volatile *dst = (uint64_t volatile *)(rb->base_address) + rb->wrpt / sizeof(uint64_t);
	const uint64_t *src = (const uint64_t *)cmd;
2396
	uint8_t i;
2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412

	if (dmub_rb_full(rb))
		return false;

	// copying data
	for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
		*dst++ = *src++;

	rb->wrpt += DMUB_RB_CMD_SIZE;

	if (rb->wrpt >= rb->capacity)
		rb->wrpt %= rb->capacity;

	return true;
}

2413 2414 2415 2416 2417 2418 2419 2420
/**
 * @brief Pushes a command into the DMUB outbox ringbuffer
 *
 * @param rb DMUB outbox ringbuffer
 * @param cmd Outbox command
 * @return true if not full
 * @return false otherwise
 */
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
static inline bool dmub_rb_out_push_front(struct dmub_rb *rb,
				      const union dmub_rb_out_cmd *cmd)
{
	uint8_t *dst = (uint8_t *)(rb->base_address) + rb->wrpt;
	const uint8_t *src = (uint8_t *)cmd;

	if (dmub_rb_full(rb))
		return false;

	dmub_memcpy(dst, src, DMUB_RB_CMD_SIZE);

	rb->wrpt += DMUB_RB_CMD_SIZE;

	if (rb->wrpt >= rb->capacity)
		rb->wrpt %= rb->capacity;

	return true;
}

2440 2441 2442 2443 2444 2445 2446 2447
/**
 * @brief Returns the next unprocessed command in the ringbuffer.
 *
 * @param rb DMUB ringbuffer
 * @param cmd The command to return
 * @return true if not empty
 * @return false otherwise
 */
2448
static inline bool dmub_rb_front(struct dmub_rb *rb,
2449
				 union dmub_rb_cmd  **cmd)
2450
{
2451
	uint8_t *rb_cmd = (uint8_t *)(rb->base_address) + rb->rptr;
2452 2453 2454 2455

	if (dmub_rb_empty(rb))
		return false;

2456
	*cmd = (union dmub_rb_cmd *)rb_cmd;
2457 2458 2459 2460

	return true;
}

2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
/**
 * @brief Determines the next ringbuffer offset.
 *
 * @param rb DMUB inbox ringbuffer
 * @param num_cmds Number of commands
 * @param next_rptr The next offset in the ringbuffer
 */
static inline void dmub_rb_get_rptr_with_offset(struct dmub_rb *rb,
				  uint32_t num_cmds,
				  uint32_t *next_rptr)
{
	*next_rptr = rb->rptr + DMUB_RB_CMD_SIZE * num_cmds;

	if (*next_rptr >= rb->capacity)
		*next_rptr %= rb->capacity;
}

/**
 * @brief Returns a pointer to a command in the inbox.
 *
 * @param rb DMUB inbox ringbuffer
 * @param cmd The inbox command to return
 * @param rptr The ringbuffer offset
 * @return true if not empty
 * @return false otherwise
 */
static inline bool dmub_rb_peek_offset(struct dmub_rb *rb,
				 union dmub_rb_cmd  **cmd,
				 uint32_t rptr)
{
	uint8_t *rb_cmd = (uint8_t *)(rb->base_address) + rptr;

	if (dmub_rb_empty(rb))
		return false;

	*cmd = (union dmub_rb_cmd *)rb_cmd;

	return true;
}

2501 2502 2503 2504 2505 2506 2507 2508
/**
 * @brief Returns the next unprocessed command in the outbox.
 *
 * @param rb DMUB outbox ringbuffer
 * @param cmd The outbox command to return
 * @return true if not empty
 * @return false otherwise
 */
2509 2510 2511 2512 2513
static inline bool dmub_rb_out_front(struct dmub_rb *rb,
				 union dmub_rb_out_cmd  *cmd)
{
	const uint64_t volatile *src = (const uint64_t volatile *)(rb->base_address) + rb->rptr / sizeof(uint64_t);
	uint64_t *dst = (uint64_t *)cmd;
2514
	uint8_t i;
2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525

	if (dmub_rb_empty(rb))
		return false;

	// copying data
	for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
		*dst++ = *src++;

	return true;
}

2526 2527 2528 2529 2530 2531 2532
/**
 * @brief Removes the front entry in the ringbuffer.
 *
 * @param rb DMUB ringbuffer
 * @return true if the command was removed
 * @return false if there were no commands
 */
2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
static inline bool dmub_rb_pop_front(struct dmub_rb *rb)
{
	if (dmub_rb_empty(rb))
		return false;

	rb->rptr += DMUB_RB_CMD_SIZE;

	if (rb->rptr >= rb->capacity)
		rb->rptr %= rb->capacity;

	return true;
}

2546 2547 2548 2549 2550 2551 2552 2553
/**
 * @brief Flushes commands in the ringbuffer to framebuffer memory.
 *
 * Avoids a race condition where DMCUB accesses memory while
 * there are still writes in flight to framebuffer.
 *
 * @param rb DMUB ringbuffer
 */
2554 2555 2556 2557 2558 2559 2560
static inline void dmub_rb_flush_pending(const struct dmub_rb *rb)
{
	uint32_t rptr = rb->rptr;
	uint32_t wptr = rb->wrpt;

	while (rptr != wptr) {
		uint64_t volatile *data = (uint64_t volatile *)rb->base_address + rptr / sizeof(uint64_t);
2561
		uint8_t i;
2562 2563

		for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
2564
			*data++;
2565 2566 2567 2568 2569 2570 2571

		rptr += DMUB_RB_CMD_SIZE;
		if (rptr >= rb->capacity)
			rptr %= rb->capacity;
	}
}

2572 2573 2574 2575 2576 2577
/**
 * @brief Initializes a DMCUB ringbuffer
 *
 * @param rb DMUB ringbuffer
 * @param init_params initial configuration for the ringbuffer
 */
2578 2579 2580 2581 2582 2583 2584 2585 2586
static inline void dmub_rb_init(struct dmub_rb *rb,
				struct dmub_rb_init_params *init_params)
{
	rb->base_address = init_params->base_address;
	rb->capacity = init_params->capacity;
	rb->rptr = init_params->read_ptr;
	rb->wrpt = init_params->write_ptr;
}

2587 2588 2589 2590 2591 2592
/**
 * @brief Copies output data from in/out commands into the given command.
 *
 * @param rb DMUB ringbuffer
 * @param cmd Command to copy data into
 */
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
static inline void dmub_rb_get_return_data(struct dmub_rb *rb,
					   union dmub_rb_cmd *cmd)
{
	// Copy rb entry back into command
	uint8_t *rd_ptr = (rb->rptr == 0) ?
		(uint8_t *)rb->base_address + rb->capacity - DMUB_RB_CMD_SIZE :
		(uint8_t *)rb->base_address + rb->rptr - DMUB_RB_CMD_SIZE;

	dmub_memcpy(cmd, rd_ptr, DMUB_RB_CMD_SIZE);
}

2604 2605 2606 2607 2608 2609 2610 2611
#if defined(__cplusplus)
}
#endif

//==============================================================================
//</DMUB_RB>====================================================================
//==============================================================================

2612
#endif /* _DMUB_CMD_H_ */