dmub_cmd.h 56.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#ifndef _DMUB_CMD_H_
#define _DMUB_CMD_H_

29 30 31 32 33 34 35 36 37
#if defined(_TEST_HARNESS) || defined(FPGA_USB4)
#include "dmub_fw_types.h"
#include "include_legacy/atomfirmware.h"

#if defined(_TEST_HARNESS)
#include <string.h>
#endif
#else

38 39 40 41 42 43
#include <asm/byteorder.h>
#include <linux/types.h>
#include <linux/string.h>
#include <linux/delay.h>
#include <stdarg.h>

44
#include "atomfirmware.h"
45

46 47
#endif // defined(_TEST_HARNESS) || defined(FPGA_USB4)

48 49
/* Firmware versioning. */
#ifdef DMUB_EXPOSE_VERSION
50
#define DMUB_FW_VERSION_GIT_HASH 0x9130ab830
51
#define DMUB_FW_VERSION_MAJOR 0
52
#define DMUB_FW_VERSION_MINOR 0
53
#define DMUB_FW_VERSION_REVISION 64
54 55 56 57 58 59 60 61 62 63
#define DMUB_FW_VERSION_TEST 0
#define DMUB_FW_VERSION_VBIOS 0
#define DMUB_FW_VERSION_HOTFIX 0
#define DMUB_FW_VERSION_UCODE (((DMUB_FW_VERSION_MAJOR & 0xFF) << 24) | \
		((DMUB_FW_VERSION_MINOR & 0xFF) << 16) | \
		((DMUB_FW_VERSION_REVISION & 0xFF) << 8) | \
		((DMUB_FW_VERSION_TEST & 0x1) << 7) | \
		((DMUB_FW_VERSION_VBIOS & 0x1) << 6) | \
		(DMUB_FW_VERSION_HOTFIX & 0x3F))

64
#endif
65 66 67

//<DMUB_TYPES>==================================================================
/* Basic type definitions. */
68

69 70
#define __forceinline inline

71 72 73 74
/**
 * Flag from driver to indicate that ABM should be disabled gradually
 * by slowly reversing all backlight programming and pixel compensation.
 */
75
#define SET_ABM_PIPE_GRADUALLY_DISABLE           0
76 77 78 79 80

/**
 * Flag from driver to indicate that ABM should be disabled immediately
 * and undo all backlight programming and pixel compensation.
 */
81
#define SET_ABM_PIPE_IMMEDIATELY_DISABLE         255
82 83 84 85 86

/**
 * Flag from driver to indicate that ABM should be disabled immediately
 * and keep the current backlight programming and pixel compensation.
 */
87
#define SET_ABM_PIPE_IMMEDIATE_KEEP_GAIN_DISABLE 254
88 89 90 91

/**
 * Flag from driver to set the current ABM pipe index or ABM operating level.
 */
92
#define SET_ABM_PIPE_NORMAL                      1
93

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
/**
 * Number of ambient light levels in ABM algorithm.
 */
#define NUM_AMBI_LEVEL                  5

/**
 * Number of operating/aggression levels in ABM algorithm.
 */
#define NUM_AGGR_LEVEL                  4

/**
 * Number of segments in the gamma curve.
 */
#define NUM_POWER_FN_SEGS               8

/**
 * Number of segments in the backlight curve.
 */
#define NUM_BL_CURVE_SEGS               16

114 115 116 117 118 119
/* Maximum number of streams on any ASIC. */
#define DMUB_MAX_STREAMS 6

/* Maximum number of planes on any ASIC. */
#define DMUB_MAX_PLANES 6

120 121
#define DMUB_MAX_SUBVP_STREAMS 2

122 123 124
/* Trace buffer offset for entry */
#define TRACE_BUFFER_ENTRY_OFFSET  16

125
/**
126
 * ABM control version legacy
127
 */
128
#define DMUB_CMD_ABM_CONTROL_VERSION_UNKNOWN 0x0
129 130

/**
131
 * ABM control version with multi edp support
132
 */
133
#define DMUB_CMD_ABM_CONTROL_VERSION_1 0x1
134

135 136 137
/**
 * Physical framebuffer address location, 64-bit.
 */
138 139 140 141
#ifndef PHYSICAL_ADDRESS_LOC
#define PHYSICAL_ADDRESS_LOC union large_integer
#endif

142 143 144
/**
 * OS/FW agnostic memcpy
 */
145 146 147 148
#ifndef dmub_memcpy
#define dmub_memcpy(dest, source, bytes) memcpy((dest), (source), (bytes))
#endif

149 150 151
/**
 * OS/FW agnostic memset
 */
152 153 154 155
#ifndef dmub_memset
#define dmub_memset(dest, val, bytes) memset((dest), (val), (bytes))
#endif

156 157 158 159
#if defined(__cplusplus)
extern "C" {
#endif

160 161 162
/**
 * OS/FW agnostic udelay
 */
163 164 165 166
#ifndef dmub_udelay
#define dmub_udelay(microseconds) udelay(microseconds)
#endif

167 168 169
/**
 * union dmub_addr - DMUB physical/virtual 64-bit address.
 */
170 171
union dmub_addr {
	struct {
172 173 174 175
		uint32_t low_part; /**< Lower 32 bits */
		uint32_t high_part; /**< Upper 32 bits */
	} u; /*<< Low/high bit access */
	uint64_t quad_part; /*<< 64 bit address */
176 177
};

178 179 180
/**
 * Flags that can be set by driver to change some PSR behaviour.
 */
181
union dmub_psr_debug_flags {
182 183 184
	/**
	 * Debug flags.
	 */
185
	struct {
186 187 188
		/**
		 * Enable visual confirm in FW.
		 */
189
		uint32_t visual_confirm : 1;
190 191 192
		/**
		 * Use HW Lock Mgr object to do HW locking in FW.
		 */
193
		uint32_t use_hw_lock_mgr : 1;
194 195 196 197 198

		/**
		 * Unused.
		 * TODO: Remove.
		 */
199
		uint32_t log_line_nums : 1;
200 201
	} bitfields;

202 203 204
	/**
	 * Union for debug flags.
	 */
205
	uint32_t u32All;
206 207
};

208 209 210 211
/**
 * DMUB feature capabilities.
 * After DMUB init, driver will query FW capabilities prior to enabling certain features.
 */
212
struct dmub_feature_caps {
213 214 215
	/**
	 * Max PSR version supported by FW.
	 */
216 217 218 219
	uint8_t psr;
	uint8_t reserved[7];
};

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
#if defined(__cplusplus)
}
#endif

//==============================================================================
//</DMUB_TYPES>=================================================================
//==============================================================================
//< DMUB_META>==================================================================
//==============================================================================
#pragma pack(push, 1)

/* Magic value for identifying dmub_fw_meta_info */
#define DMUB_FW_META_MAGIC 0x444D5542

/* Offset from the end of the file to the dmub_fw_meta_info */
#define DMUB_FW_META_OFFSET 0x24

/**
 * struct dmub_fw_meta_info - metadata associated with fw binary
 *
 * NOTE: This should be considered a stable API. Fields should
 *       not be repurposed or reordered. New fields should be
 *       added instead to extend the structure.
 *
 * @magic_value: magic value identifying DMUB firmware meta info
 * @fw_region_size: size of the firmware state region
 * @trace_buffer_size: size of the tracebuffer region
 * @fw_version: the firmware version information
248
 * @dal_fw: 1 if the firmware is DAL
249 250
 */
struct dmub_fw_meta_info {
251 252 253 254 255 256
	uint32_t magic_value; /**< magic value identifying DMUB firmware meta info */
	uint32_t fw_region_size; /**< size of the firmware state region */
	uint32_t trace_buffer_size; /**< size of the tracebuffer region */
	uint32_t fw_version; /**< the firmware version information */
	uint8_t dal_fw; /**< 1 if the firmware is DAL */
	uint8_t reserved[3]; /**< padding bits */
257 258
};

259 260 261
/**
 * union dmub_fw_meta - ensures that dmub_fw_meta_info remains 64 bytes
 */
262
union dmub_fw_meta {
263 264
	struct dmub_fw_meta_info info; /**< metadata info */
	uint8_t reserved[64]; /**< padding bits */
265 266 267
};

#pragma pack(pop)
268

269 270 271
//==============================================================================
//< DMUB Trace Buffer>================================================================
//==============================================================================
272 273 274
/**
 * dmub_trace_code_t - firmware trace code, 32-bits
 */
275 276
typedef uint32_t dmub_trace_code_t;

277 278 279
/**
 * struct dmcub_trace_buf_entry - Firmware trace entry
 */
280
struct dmcub_trace_buf_entry {
281 282 283 284
	dmub_trace_code_t trace_code; /**< trace code for the event */
	uint32_t tick_count; /**< the tick count at time of trace */
	uint32_t param0; /**< trace defined parameter 0 */
	uint32_t param1; /**< trace defined parameter 1 */
285 286
};

287 288 289 290 291 292 293 294
//==============================================================================
//< DMUB_STATUS>================================================================
//==============================================================================

/**
 * DMCUB scratch registers can be used to determine firmware status.
 * Current scratch register usage is as follows:
 *
295 296
 * SCRATCH0: FW Boot Status register
 * SCRATCH15: FW Boot Options register
297 298
 */

299 300 301
/**
 * union dmub_fw_boot_status - Status bit definitions for SCRATCH0.
 */
302 303
union dmub_fw_boot_status {
	struct {
304 305 306 307 308 309
		uint32_t dal_fw : 1; /**< 1 if DAL FW */
		uint32_t mailbox_rdy : 1; /**< 1 if mailbox ready */
		uint32_t optimized_init_done : 1; /**< 1 if optimized init done */
		uint32_t restore_required : 1; /**< 1 if driver should call restore */
	} bits; /**< status bits */
	uint32_t all; /**< 32-bit access to status bits */
310 311
};

312 313 314
/**
 * enum dmub_fw_boot_status_bit - Enum bit definitions for SCRATCH0.
 */
315
enum dmub_fw_boot_status_bit {
316 317 318 319
	DMUB_FW_BOOT_STATUS_BIT_DAL_FIRMWARE = (1 << 0), /**< 1 if DAL FW */
	DMUB_FW_BOOT_STATUS_BIT_MAILBOX_READY = (1 << 1), /**< 1 if mailbox ready */
	DMUB_FW_BOOT_STATUS_BIT_OPTIMIZED_INIT_DONE = (1 << 2), /**< 1 if init done */
	DMUB_FW_BOOT_STATUS_BIT_RESTORE_REQUIRED = (1 << 3), /**< 1 if driver should call restore */
320 321
};

322 323 324
/**
 * union dmub_fw_boot_options - Boot option definitions for SCRATCH15
 */
325 326
union dmub_fw_boot_options {
	struct {
327 328 329 330 331 332
		uint32_t pemu_env : 1; /**< 1 if PEMU */
		uint32_t fpga_env : 1; /**< 1 if FPGA */
		uint32_t optimized_init : 1; /**< 1 if optimized init */
		uint32_t skip_phy_access : 1; /**< 1 if PHY access should be skipped */
		uint32_t disable_clk_gate: 1; /**< 1 if clock gating should be disabled */
		uint32_t skip_phy_init_panel_sequence: 1; /**< 1 to skip panel init seq */
333 334
		uint32_t reserved_unreleased: 1; /**< reserved for an unreleased feature */
		uint32_t reserved : 25; /**< reserved */
335 336
	} bits; /**< boot bits */
	uint32_t all; /**< 32-bit access to bits */
337 338 339
};

enum dmub_fw_boot_options_bit {
340 341 342
	DMUB_FW_BOOT_OPTION_BIT_PEMU_ENV = (1 << 0), /**< 1 if PEMU */
	DMUB_FW_BOOT_OPTION_BIT_FPGA_ENV = (1 << 1), /**< 1 if FPGA */
	DMUB_FW_BOOT_OPTION_BIT_OPTIMIZED_INIT_DONE = (1 << 2), /**< 1 if optimized init done */
343 344
};

345
//==============================================================================
346
//</DMUB_STATUS>================================================================
347 348 349 350 351
//==============================================================================
//< DMUB_VBIOS>=================================================================
//==============================================================================

/*
352 353
 * enum dmub_cmd_vbios_type - VBIOS commands.
 *
354 355 356 357
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_cmd_vbios_type {
358 359 360
	/**
	 * Configures the DIG encoder.
	 */
361
	DMUB_CMD__VBIOS_DIGX_ENCODER_CONTROL = 0,
362 363 364
	/**
	 * Controls the PHY.
	 */
365
	DMUB_CMD__VBIOS_DIG1_TRANSMITTER_CONTROL = 1,
366 367 368
	/**
	 * Sets the pixel clock/symbol clock.
	 */
369
	DMUB_CMD__VBIOS_SET_PIXEL_CLOCK = 2,
370 371 372
	/**
	 * Enables or disables power gating.
	 */
373
	DMUB_CMD__VBIOS_ENABLE_DISP_POWER_GATING = 3,
374
	DMUB_CMD__VBIOS_LVTMA_CONTROL = 15,
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
};

//==============================================================================
//</DMUB_VBIOS>=================================================================
//==============================================================================
//< DMUB_GPINT>=================================================================
//==============================================================================

/**
 * The shifts and masks below may alternatively be used to format and read
 * the command register bits.
 */

#define DMUB_GPINT_DATA_PARAM_MASK 0xFFFF
#define DMUB_GPINT_DATA_PARAM_SHIFT 0

#define DMUB_GPINT_DATA_COMMAND_CODE_MASK 0xFFF
#define DMUB_GPINT_DATA_COMMAND_CODE_SHIFT 16

#define DMUB_GPINT_DATA_STATUS_MASK 0xF
#define DMUB_GPINT_DATA_STATUS_SHIFT 28

/**
 * Command responses.
 */

401 402 403
/**
 * Return response for DMUB_GPINT__STOP_FW command.
 */
404 405 406
#define DMUB_GPINT__STOP_FW_RESPONSE 0xDEADDEAD

/**
407
 * union dmub_gpint_data_register - Format for sending a command via the GPINT.
408 409 410
 */
union dmub_gpint_data_register {
	struct {
411 412 413 414 415
		uint32_t param : 16; /**< 16-bit parameter */
		uint32_t command_code : 12; /**< GPINT command */
		uint32_t status : 4; /**< Command status bit */
	} bits; /**< GPINT bit access */
	uint32_t all; /**< GPINT  32-bit access */
416 417 418
};

/*
419 420
 * enum dmub_gpint_command - GPINT command to DMCUB FW
 *
421 422 423 424
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_gpint_command {
425 426 427
	/**
	 * Invalid command, ignored.
	 */
428
	DMUB_GPINT__INVALID_COMMAND = 0,
429 430 431 432
	/**
	 * DESC: Queries the firmware version.
	 * RETURN: Firmware version.
	 */
433
	DMUB_GPINT__GET_FW_VERSION = 1,
434 435 436 437
	/**
	 * DESC: Halts the firmware.
	 * RETURN: DMUB_GPINT__STOP_FW_RESPONSE (0xDEADDEAD) when halted
	 */
438
	DMUB_GPINT__STOP_FW = 2,
439 440 441 442
	/**
	 * DESC: Get PSR state from FW.
	 * RETURN: PSR state enum. This enum may need to be converted to the legacy PSR state value.
	 */
443
	DMUB_GPINT__GET_PSR_STATE = 7,
444 445 446 447 448
	/**
	 * DESC: Notifies DMCUB of the currently active streams.
	 * ARGS: Stream mask, 1 bit per active stream index.
	 */
	DMUB_GPINT__IDLE_OPT_NOTIFY_STREAM_MASK = 8,
449 450 451 452 453 454
	/**
	 * DESC: Start PSR residency counter. Stop PSR resdiency counter and get value.
	 * ARGS: We can measure residency from various points. The argument will specify the residency mode.
	 *       By default, it is measured from after we powerdown the PHY, to just before we powerup the PHY.
	 * RETURN: PSR residency in milli-percent.
	 */
455
	DMUB_GPINT__PSR_RESIDENCY = 9,
456 457 458 459 460 461 462 463
};

//==============================================================================
//</DMUB_GPINT>=================================================================
//==============================================================================
//< DMUB_CMD>===================================================================
//==============================================================================

464 465 466
/**
 * Size in bytes of each DMUB command.
 */
467
#define DMUB_RB_CMD_SIZE 64
468 469 470 471

/**
 * Maximum number of items in the DMUB ringbuffer.
 */
472
#define DMUB_RB_MAX_ENTRY 128
473 474 475 476

/**
 * Ringbuffer size in bytes.
 */
477
#define DMUB_RB_SIZE (DMUB_RB_CMD_SIZE * DMUB_RB_MAX_ENTRY)
478 479 480 481

/**
 * REG_SET mask for reg offload.
 */
482 483
#define REG_SET_MASK 0xFFFF

484
/*
485 486
 * enum dmub_cmd_type - DMUB inbox command.
 *
487 488 489 490
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_cmd_type {
491 492 493
	/**
	 * Invalid command.
	 */
494
	DMUB_CMD__NULL = 0,
495 496 497
	/**
	 * Read modify write register sequence offload.
	 */
498
	DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE = 1,
499 500 501
	/**
	 * Field update register sequence offload.
	 */
502
	DMUB_CMD__REG_SEQ_FIELD_UPDATE_SEQ = 2,
503 504 505
	/**
	 * Burst write sequence offload.
	 */
506
	DMUB_CMD__REG_SEQ_BURST_WRITE = 3,
507 508 509
	/**
	 * Reg wait sequence offload.
	 */
510
	DMUB_CMD__REG_REG_WAIT = 4,
511 512 513
	/**
	 * Workaround to avoid HUBP underflow during NV12 playback.
	 */
514
	DMUB_CMD__PLAT_54186_WA = 5,
515 516 517
	/**
	 * Command type used to query FW feature caps.
	 */
518
	DMUB_CMD__QUERY_FEATURE_CAPS = 6,
519 520 521
	/**
	 * Command type used for all PSR commands.
	 */
522
	DMUB_CMD__PSR = 64,
523 524 525
	/**
	 * Command type used for all MALL commands.
	 */
526
	DMUB_CMD__MALL = 65,
527 528 529
	/**
	 * Command type used for all ABM commands.
	 */
530
	DMUB_CMD__ABM = 66,
531 532 533
	/**
	 * Command type used for HW locking in FW.
	 */
534
	DMUB_CMD__HW_LOCK = 69,
535 536 537
	/**
	 * Command type used to access DP AUX.
	 */
538
	DMUB_CMD__DP_AUX_ACCESS = 70,
539 540 541
	/**
	 * Command type used for OUTBOX1 notification enable
	 */
542
	DMUB_CMD__OUTBOX1_ENABLE = 71,
543 544 545
	/**
	 * Command type used for all VBIOS interface commands.
	 */
546
	DMUB_CMD__VBIOS = 128,
547 548
};

549 550 551
/**
 * enum dmub_out_cmd_type - DMUB outbox commands.
 */
552
enum dmub_out_cmd_type {
553 554 555
	/**
	 * Invalid outbox command, ignored.
	 */
556
	DMUB_OUT_CMD__NULL = 0,
557 558 559
	/**
	 * Command type used for DP AUX Reply data notification
	 */
560
	DMUB_OUT_CMD__DP_AUX_REPLY = 1,
561 562 563
	/**
	 * Command type used for DP HPD event notification
	 */
564
	DMUB_OUT_CMD__DP_HPD_NOTIFY = 2,
565 566
};

567 568
#pragma pack(push, 1)

569 570 571
/**
 * struct dmub_cmd_header - Common command header fields.
 */
572
struct dmub_cmd_header {
573 574 575 576 577 578
	unsigned int type : 8; /**< command type */
	unsigned int sub_type : 8; /**< command sub type */
	unsigned int ret_status : 1; /**< 1 if returned data, 0 otherwise */
	unsigned int reserved0 : 7; /**< reserved bits */
	unsigned int payload_bytes : 6;  /* payload excluding header - up to 60 bytes */
	unsigned int reserved1 : 2; /**< reserved bits */
579 580 581
};

/*
582
 * struct dmub_cmd_read_modify_write_sequence - Read modify write
583 584 585 586 587 588 589 590 591 592
 *
 * 60 payload bytes can hold up to 5 sets of read modify writes,
 * each take 3 dwords.
 *
 * number of sequences = header.payload_bytes / sizeof(struct dmub_cmd_read_modify_write_sequence)
 *
 * modify_mask = 0xffff'ffff means all fields are going to be updated.  in this case
 * command parser will skip the read and we can use modify_mask = 0xffff'ffff as reg write
 */
struct dmub_cmd_read_modify_write_sequence {
593 594 595
	uint32_t addr; /**< register address */
	uint32_t modify_mask; /**< modify mask */
	uint32_t modify_value; /**< modify value */
596 597
};

598 599 600 601 602 603 604 605
/**
 * Maximum number of ops in read modify write sequence.
 */
#define DMUB_READ_MODIFY_WRITE_SEQ__MAX 5

/**
 * struct dmub_cmd_read_modify_write_sequence - Read modify write command.
 */
606
struct dmub_rb_cmd_read_modify_write {
607 608 609 610
	struct dmub_cmd_header header;  /**< command header */
	/**
	 * Read modify write sequence.
	 */
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
	struct dmub_cmd_read_modify_write_sequence seq[DMUB_READ_MODIFY_WRITE_SEQ__MAX];
};

/*
 * Update a register with specified masks and values sequeunce
 *
 * 60 payload bytes can hold address + up to 7 sets of mask/value combo, each take 2 dword
 *
 * number of field update sequence = (header.payload_bytes - sizeof(addr)) / sizeof(struct read_modify_write_sequence)
 *
 *
 * USE CASE:
 *   1. auto-increment register where additional read would update pointer and produce wrong result
 *   2. toggle a bit without read in the middle
 */

struct dmub_cmd_reg_field_update_sequence {
628 629
	uint32_t modify_mask; /**< 0xffff'ffff to skip initial read */
	uint32_t modify_value; /**< value to update with */
630 631
};

632 633 634 635 636 637 638 639
/**
 * Maximum number of ops in field update sequence.
 */
#define DMUB_REG_FIELD_UPDATE_SEQ__MAX 7

/**
 * struct dmub_rb_cmd_reg_field_update_sequence - Field update command.
 */
640
struct dmub_rb_cmd_reg_field_update_sequence {
641 642 643 644 645
	struct dmub_cmd_header header; /**< command header */
	uint32_t addr; /**< register address */
	/**
	 * Field update sequence.
	 */
646 647 648
	struct dmub_cmd_reg_field_update_sequence seq[DMUB_REG_FIELD_UPDATE_SEQ__MAX];
};

649 650 651 652 653 654

/**
 * Maximum number of burst write values.
 */
#define DMUB_BURST_WRITE_VALUES__MAX  14

655
/*
656
 * struct dmub_rb_cmd_burst_write - Burst write
657 658 659 660 661 662 663 664
 *
 * support use case such as writing out LUTs.
 *
 * 60 payload bytes can hold up to 14 values to write to given address
 *
 * number of payload = header.payload_bytes / sizeof(struct read_modify_write_sequence)
 */
struct dmub_rb_cmd_burst_write {
665 666 667 668 669
	struct dmub_cmd_header header; /**< command header */
	uint32_t addr; /**< register start address */
	/**
	 * Burst write register values.
	 */
670 671 672
	uint32_t write_values[DMUB_BURST_WRITE_VALUES__MAX];
};

673 674 675
/**
 * struct dmub_rb_cmd_common - Common command header
 */
676
struct dmub_rb_cmd_common {
677 678 679 680
	struct dmub_cmd_header header; /**< command header */
	/**
	 * Padding to RB_CMD_SIZE
	 */
681 682 683
	uint8_t cmd_buffer[DMUB_RB_CMD_SIZE - sizeof(struct dmub_cmd_header)];
};

684 685 686
/**
 * struct dmub_cmd_reg_wait_data - Register wait data
 */
687
struct dmub_cmd_reg_wait_data {
688 689 690 691
	uint32_t addr; /**< Register address */
	uint32_t mask; /**< Mask for register bits */
	uint32_t condition_field_value; /**< Value to wait for */
	uint32_t time_out_us; /**< Time out for reg wait in microseconds */
692 693
};

694 695 696
/**
 * struct dmub_rb_cmd_reg_wait - Register wait command
 */
697
struct dmub_rb_cmd_reg_wait {
698 699
	struct dmub_cmd_header header; /**< Command header */
	struct dmub_cmd_reg_wait_data reg_wait; /**< Register wait data */
700 701
};

702 703 704 705 706
/**
 * struct dmub_cmd_PLAT_54186_wa - Underflow workaround
 *
 * Reprograms surface parameters to avoid underflow.
 */
707
struct dmub_cmd_PLAT_54186_wa {
708 709 710 711 712
	uint32_t DCSURF_SURFACE_CONTROL; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_C; /**< reg value */
713
	struct {
714 715 716 717 718 719 720 721
		uint8_t hubp_inst : 4; /**< HUBP instance */
		uint8_t tmz_surface : 1; /**< TMZ enable or disable */
		uint8_t immediate :1; /**< Immediate flip */
		uint8_t vmid : 4; /**< VMID */
		uint8_t grph_stereo : 1; /**< 1 if stereo */
		uint32_t reserved : 21; /**< Reserved */
	} flip_params; /**< Pageflip parameters */
	uint32_t reserved[9]; /**< Reserved bits */
722 723
};

724 725 726
/**
 * struct dmub_rb_cmd_PLAT_54186_wa - Underflow workaround command
 */
727
struct dmub_rb_cmd_PLAT_54186_wa {
728 729
	struct dmub_cmd_header header; /**< Command header */
	struct dmub_cmd_PLAT_54186_wa flip; /**< Flip data */
730 731
};

732 733 734
/**
 * struct dmub_rb_cmd_mall - MALL command data.
 */
735
struct dmub_rb_cmd_mall {
736 737 738 739 740 741 742 743 744 745
	struct dmub_cmd_header header; /**< Common command header */
	union dmub_addr cursor_copy_src; /**< Cursor copy address */
	union dmub_addr cursor_copy_dst; /**< Cursor copy destination */
	uint32_t tmr_delay; /**< Timer delay */
	uint32_t tmr_scale; /**< Timer scale */
	uint16_t cursor_width; /**< Cursor width in pixels */
	uint16_t cursor_pitch; /**< Cursor pitch in pixels */
	uint16_t cursor_height; /**< Cursor height in pixels */
	uint8_t cursor_bpp; /**< Cursor bits per pixel */
	uint8_t debug_bits; /**< Debug bits */
746

747 748
	uint8_t reserved1; /**< Reserved bits */
	uint8_t reserved2; /**< Reserved bits */
749 750
};

751 752 753
/**
 * struct dmub_cmd_digx_encoder_control_data - Encoder control data.
 */
754
struct dmub_cmd_digx_encoder_control_data {
755
	union dig_encoder_control_parameters_v1_5 dig; /**< payload */
756 757
};

758 759 760
/**
 * struct dmub_rb_cmd_digx_encoder_control - Encoder control command.
 */
761
struct dmub_rb_cmd_digx_encoder_control {
762 763
	struct dmub_cmd_header header;  /**< header */
	struct dmub_cmd_digx_encoder_control_data encoder_control; /**< payload */
764 765
};

766 767 768
/**
 * struct dmub_cmd_set_pixel_clock_data - Set pixel clock data.
 */
769
struct dmub_cmd_set_pixel_clock_data {
770
	struct set_pixel_clock_parameter_v1_7 clk; /**< payload */
771 772
};

773 774 775
/**
 * struct dmub_cmd_set_pixel_clock_data - Set pixel clock command.
 */
776
struct dmub_rb_cmd_set_pixel_clock {
777 778
	struct dmub_cmd_header header; /**< header */
	struct dmub_cmd_set_pixel_clock_data pixel_clock; /**< payload */
779 780
};

781 782 783
/**
 * struct dmub_cmd_enable_disp_power_gating_data - Display power gating.
 */
784
struct dmub_cmd_enable_disp_power_gating_data {
785
	struct enable_disp_power_gating_parameters_v2_1 pwr; /**< payload */
786 787
};

788 789 790
/**
 * struct dmub_rb_cmd_enable_disp_power_gating - Display power command.
 */
791
struct dmub_rb_cmd_enable_disp_power_gating {
792 793
	struct dmub_cmd_header header; /**< header */
	struct dmub_cmd_enable_disp_power_gating_data power_gating;  /**< payload */
794 795
};

796 797 798
/**
 * struct dmub_dig_transmitter_control_data_v1_7 - Transmitter control.
 */
799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
struct dmub_dig_transmitter_control_data_v1_7 {
	uint8_t phyid; /**< 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4=UNIPHYE, 5=UNIPHYF */
	uint8_t action; /**< Defined as ATOM_TRANSMITER_ACTION_xxx */
	union {
		uint8_t digmode; /**< enum atom_encode_mode_def */
		uint8_t dplaneset; /**< DP voltage swing and pre-emphasis value, "DP_LANE_SET__xDB_y_zV" */
	} mode_laneset;
	uint8_t lanenum; /**< Number of lanes */
	union {
		uint32_t symclk_10khz; /**< Symbol Clock in 10Khz */
	} symclk_units;
	uint8_t hpdsel; /**< =1: HPD1, =2: HPD2, ..., =6: HPD6, =0: HPD is not assigned */
	uint8_t digfe_sel; /**< DIG front-end selection, bit0 means DIG0 FE is enabled */
	uint8_t connobj_id; /**< Connector Object Id defined in ObjectId.h */
	uint8_t reserved0; /**< For future use */
	uint8_t reserved1; /**< For future use */
	uint8_t reserved2[3]; /**< For future use */
	uint32_t reserved3[11]; /**< For future use */
};

819 820 821
/**
 * union dmub_cmd_dig1_transmitter_control_data - Transmitter control data.
 */
822
union dmub_cmd_dig1_transmitter_control_data {
823 824
	struct dig_transmitter_control_parameters_v1_6 dig; /**< payload */
	struct dmub_dig_transmitter_control_data_v1_7 dig_v1_7;  /**< payload 1.7 */
825 826
};

827 828 829
/**
 * struct dmub_rb_cmd_dig1_transmitter_control - Transmitter control command.
 */
830
struct dmub_rb_cmd_dig1_transmitter_control {
831 832
	struct dmub_cmd_header header; /**< header */
	union dmub_cmd_dig1_transmitter_control_data transmitter_control; /**< payload */
833 834
};

835 836 837
/**
 * struct dmub_rb_cmd_dpphy_init - DPPHY init.
 */
838
struct dmub_rb_cmd_dpphy_init {
839 840
	struct dmub_cmd_header header; /**< header */
	uint8_t reserved[60]; /**< reserved bits */
841 842
};

843 844 845 846 847
/**
 * enum dp_aux_request_action - DP AUX request command listing.
 *
 * 4 AUX request command bits are shifted to high nibble.
 */
848
enum dp_aux_request_action {
849
	/** I2C-over-AUX write request */
850
	DP_AUX_REQ_ACTION_I2C_WRITE		= 0x00,
851
	/** I2C-over-AUX read request */
852
	DP_AUX_REQ_ACTION_I2C_READ		= 0x10,
853
	/** I2C-over-AUX write status request */
854
	DP_AUX_REQ_ACTION_I2C_STATUS_REQ	= 0x20,
855
	/** I2C-over-AUX write request with MOT=1 */
856
	DP_AUX_REQ_ACTION_I2C_WRITE_MOT		= 0x40,
857
	/** I2C-over-AUX read request with MOT=1 */
858
	DP_AUX_REQ_ACTION_I2C_READ_MOT		= 0x50,
859
	/** I2C-over-AUX write status request with MOT=1 */
860
	DP_AUX_REQ_ACTION_I2C_STATUS_REQ_MOT	= 0x60,
861
	/** Native AUX write request */
862
	DP_AUX_REQ_ACTION_DPCD_WRITE		= 0x80,
863
	/** Native AUX read request */
864 865 866
	DP_AUX_REQ_ACTION_DPCD_READ		= 0x90
};

867 868 869
/**
 * enum aux_return_code_type - DP AUX process return code listing.
 */
870
enum aux_return_code_type {
871
	/** AUX process succeeded */
872
	AUX_RET_SUCCESS = 0,
873
	/** AUX process failed with unknown reason */
874
	AUX_RET_ERROR_UNKNOWN,
875
	/** AUX process completed with invalid reply */
876
	AUX_RET_ERROR_INVALID_REPLY,
877
	/** AUX process timed out */
878
	AUX_RET_ERROR_TIMEOUT,
879
	/** HPD was low during AUX process */
880
	AUX_RET_ERROR_HPD_DISCON,
881
	/** Failed to acquire AUX engine */
882
	AUX_RET_ERROR_ENGINE_ACQUIRE,
883
	/** AUX request not supported */
884
	AUX_RET_ERROR_INVALID_OPERATION,
885
	/** AUX process not available */
886 887 888
	AUX_RET_ERROR_PROTOCOL_ERROR,
};

889 890 891
/**
 * enum aux_channel_type - DP AUX channel type listing.
 */
892
enum aux_channel_type {
893
	/** AUX thru Legacy DP AUX */
894
	AUX_CHANNEL_LEGACY_DDC,
895
	/** AUX thru DPIA DP tunneling */
896 897 898
	AUX_CHANNEL_DPIA
};

899 900 901
/**
 * struct aux_transaction_parameters - DP AUX request transaction data
 */
902
struct aux_transaction_parameters {
903 904 905 906 907 908
	uint8_t is_i2c_over_aux; /**< 0=native AUX, 1=I2C-over-AUX */
	uint8_t action; /**< enum dp_aux_request_action */
	uint8_t length; /**< DP AUX request data length */
	uint8_t reserved; /**< For future use */
	uint32_t address; /**< DP AUX address */
	uint8_t data[16]; /**< DP AUX write data */
909 910
};

911 912 913
/**
 * Data passed from driver to FW in a DMUB_CMD__DP_AUX_ACCESS command.
 */
914
struct dmub_cmd_dp_aux_control_data {
915 916 917 918 919 920 921 922
	uint8_t instance; /**< AUX instance or DPIA instance */
	uint8_t manual_acq_rel_enable; /**< manual control for acquiring or releasing AUX channel */
	uint8_t sw_crc_enabled; /**< Use software CRC for tunneling packet instead of hardware CRC */
	uint8_t reserved0; /**< For future use */
	uint16_t timeout; /**< timeout time in us */
	uint16_t reserved1; /**< For future use */
	enum aux_channel_type type; /**< enum aux_channel_type */
	struct aux_transaction_parameters dpaux; /**< struct aux_transaction_parameters */
923 924
};

925 926 927
/**
 * Definition of a DMUB_CMD__DP_AUX_ACCESS command.
 */
928
struct dmub_rb_cmd_dp_aux_access {
929 930 931
	/**
	 * Command header.
	 */
932
	struct dmub_cmd_header header;
933 934 935
	/**
	 * Data passed from driver to FW in a DMUB_CMD__DP_AUX_ACCESS command.
	 */
936 937 938
	struct dmub_cmd_dp_aux_control_data aux_control;
};

939 940 941
/**
 * Definition of a DMUB_CMD__OUTBOX1_ENABLE command.
 */
942
struct dmub_rb_cmd_outbox1_enable {
943 944 945
	/**
	 * Command header.
	 */
946
	struct dmub_cmd_header header;
947 948 949 950
	/**
	 *  enable: 0x0 -> disable outbox1 notification (default value)
	 *			0x1 -> enable outbox1 notification
	 */
951 952 953 954
	uint32_t enable;
};

/* DP AUX Reply command - OutBox Cmd */
955 956 957
/**
 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
958
struct aux_reply_data {
959 960 961
	/**
	 * Aux cmd
	 */
962
	uint8_t command;
963 964 965
	/**
	 * Aux reply data length (max: 16 bytes)
	 */
966
	uint8_t length;
967 968 969
	/**
	 * Alignment only
	 */
970
	uint8_t pad[2];
971 972 973
	/**
	 * Aux reply data
	 */
974 975 976
	uint8_t data[16];
};

977 978 979
/**
 * Control Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
980
struct aux_reply_control_data {
981 982 983
	/**
	 * Reserved for future use
	 */
984
	uint32_t handle;
985 986 987
	/**
	 * Aux Instance
	 */
988
	uint8_t instance;
989 990 991
	/**
	 * Aux transaction result: definition in enum aux_return_code_type
	 */
992
	uint8_t result;
993 994 995
	/**
	 * Alignment only
	 */
996 997 998
	uint16_t pad;
};

999 1000 1001
/**
 * Definition of a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
1002
struct dmub_rb_cmd_dp_aux_reply {
1003 1004 1005
	/**
	 * Command header.
	 */
1006
	struct dmub_cmd_header header;
1007 1008 1009
	/**
	 * Control Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
	 */
1010
	struct aux_reply_control_data control;
1011 1012 1013
	/**
	 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
	 */
1014 1015 1016
	struct aux_reply_data reply_data;
};

1017
/* DP HPD Notify command - OutBox Cmd */
1018 1019 1020
/**
 * DP HPD Type
 */
1021
enum dp_hpd_type {
1022 1023 1024
	/**
	 * Normal DP HPD
	 */
1025
	DP_HPD = 0,
1026 1027 1028
	/**
	 * DP HPD short pulse
	 */
1029 1030 1031
	DP_IRQ
};

1032 1033 1034
/**
 * DP HPD Status
 */
1035
enum dp_hpd_status {
1036 1037 1038
	/**
	 * DP_HPD status low
	 */
1039
	DP_HPD_UNPLUG = 0,
1040 1041 1042
	/**
	 * DP_HPD status high
	 */
1043 1044 1045
	DP_HPD_PLUG
};

1046 1047 1048
/**
 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
 */
1049
struct dp_hpd_data {
1050 1051 1052
	/**
	 * DP HPD instance
	 */
1053
	uint8_t instance;
1054 1055 1056
	/**
	 * HPD type
	 */
1057
	uint8_t hpd_type;
1058 1059 1060
	/**
	 * HPD status: only for type: DP_HPD to indicate status
	 */
1061
	uint8_t hpd_status;
1062 1063 1064
	/**
	 * Alignment only
	 */
1065 1066 1067
	uint8_t pad;
};

1068 1069 1070
/**
 * Definition of a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
 */
1071
struct dmub_rb_cmd_dp_hpd_notify {
1072 1073 1074
	/**
	 * Command header.
	 */
1075
	struct dmub_cmd_header header;
1076 1077 1078
	/**
	 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
	 */
1079 1080 1081
	struct dp_hpd_data hpd_data;
};

1082 1083 1084 1085 1086
/*
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */

1087 1088 1089
/**
 * PSR command sub-types.
 */
1090
enum dmub_cmd_psr_type {
1091 1092 1093
	/**
	 * Set PSR version support.
	 */
1094
	DMUB_CMD__PSR_SET_VERSION		= 0,
1095 1096 1097
	/**
	 * Copy driver-calculated parameters to PSR state.
	 */
1098
	DMUB_CMD__PSR_COPY_SETTINGS		= 1,
1099 1100 1101
	/**
	 * Enable PSR.
	 */
1102
	DMUB_CMD__PSR_ENABLE			= 2,
1103 1104 1105 1106

	/**
	 * Disable PSR.
	 */
1107
	DMUB_CMD__PSR_DISABLE			= 3,
1108 1109 1110 1111 1112 1113

	/**
	 * Set PSR level.
	 * PSR level is a 16-bit value dicated by driver that
	 * will enable/disable different functionality.
	 */
1114
	DMUB_CMD__PSR_SET_LEVEL			= 4,
1115 1116 1117 1118

	/**
	 * Forces PSR enabled until an explicit PSR disable call.
	 */
1119
	DMUB_CMD__PSR_FORCE_STATIC		= 5,
1120 1121
};

1122 1123 1124
/**
 * PSR versions.
 */
1125
enum psr_version {
1126 1127 1128
	/**
	 * PSR version 1.
	 */
1129
	PSR_VERSION_1				= 0,
1130 1131 1132
	/**
	 * PSR not supported.
	 */
1133 1134 1135
	PSR_VERSION_UNSUPPORTED			= 0xFFFFFFFF,
};

1136 1137 1138
/**
 * enum dmub_cmd_mall_type - MALL commands
 */
1139
enum dmub_cmd_mall_type {
1140 1141 1142
	/**
	 * Allows display refresh from MALL.
	 */
1143
	DMUB_CMD__MALL_ACTION_ALLOW = 0,
1144 1145 1146
	/**
	 * Disallows display refresh from MALL.
	 */
1147
	DMUB_CMD__MALL_ACTION_DISALLOW = 1,
1148 1149 1150
	/**
	 * Cursor copy for MALL.
	 */
1151
	DMUB_CMD__MALL_ACTION_COPY_CURSOR = 2,
1152 1153 1154
	/**
	 * Controls DF requests.
	 */
1155
	DMUB_CMD__MALL_ACTION_NO_DF_REQ = 3,
1156 1157
};

1158

1159 1160 1161
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_COPY_SETTINGS command.
 */
1162
struct dmub_cmd_psr_copy_settings_data {
1163 1164 1165
	/**
	 * Flags that can be set by driver to change some PSR behaviour.
	 */
A
Anthony Koo 已提交
1166
	union dmub_psr_debug_flags debug;
1167 1168 1169
	/**
	 * 16-bit value dicated by driver that will enable/disable different functionality.
	 */
1170
	uint16_t psr_level;
1171 1172 1173
	/**
	 * DPP HW instance.
	 */
1174
	uint8_t dpp_inst;
1175 1176 1177
	/**
	 * MPCC HW instance.
	 * Not used in dmub fw,
1178 1179
	 * dmub fw will get active opp by reading odm registers.
	 */
1180
	uint8_t mpcc_inst;
1181 1182 1183 1184 1185
	/**
	 * OPP HW instance.
	 * Not used in dmub fw,
	 * dmub fw will get active opp by reading odm registers.
	 */
1186
	uint8_t opp_inst;
1187 1188 1189
	/**
	 * OTG HW instance.
	 */
1190
	uint8_t otg_inst;
1191 1192 1193
	/**
	 * DIG FE HW instance.
	 */
1194
	uint8_t digfe_inst;
1195 1196 1197
	/**
	 * DIG BE HW instance.
	 */
1198
	uint8_t digbe_inst;
1199 1200 1201
	/**
	 * DP PHY HW instance.
	 */
1202
	uint8_t dpphy_inst;
1203 1204 1205
	/**
	 * AUX HW instance.
	 */
1206
	uint8_t aux_inst;
1207 1208 1209
	/**
	 * Determines if SMU optimzations are enabled/disabled.
	 */
1210
	uint8_t smu_optimizations_en;
1211 1212 1213 1214
	/**
	 * Unused.
	 * TODO: Remove.
	 */
1215
	uint8_t frame_delay;
1216 1217 1218 1219 1220 1221 1222
	/**
	 * If RFB setup time is greater than the total VBLANK time,
	 * it is not possible for the sink to capture the video frame
	 * in the same frame the SDP is sent. In this case,
	 * the frame capture indication bit should be set and an extra
	 * static frame should be transmitted to the sink.
	 */
1223
	uint8_t frame_cap_ind;
1224 1225 1226
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1227
	uint8_t pad[2];
1228 1229 1230
	/**
	 * Multi-display optimizations are implemented on certain ASICs.
	 */
1231
	uint8_t multi_disp_optimizations_en;
1232 1233 1234 1235
	/**
	 * The last possible line SDP may be transmitted without violating
	 * the RFB setup time or entering the active video frame.
	 */
1236
	uint16_t init_sdp_deadline;
1237 1238 1239
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1240
	uint16_t pad2;
1241 1242 1243
	/**
	 * Length of each horizontal line in us.
	 */
1244
	uint32_t line_time_in_us;
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
	/**
	 * FEC enable status in driver
	 */
	uint8_t fec_enable_status;
	/**
	 * FEC re-enable delay when PSR exit.
	 * unit is 100us, range form 0~255(0xFF).
	 */
	uint8_t fec_enable_delay_in100us;
	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad3[2];
1258 1259
};

1260 1261 1262
/**
 * Definition of a DMUB_CMD__PSR_COPY_SETTINGS command.
 */
1263
struct dmub_rb_cmd_psr_copy_settings {
1264 1265 1266
	/**
	 * Command header.
	 */
1267
	struct dmub_cmd_header header;
1268 1269 1270
	/**
	 * Data passed from driver to FW in a DMUB_CMD__PSR_COPY_SETTINGS command.
	 */
1271 1272 1273
	struct dmub_cmd_psr_copy_settings_data psr_copy_settings_data;
};

1274 1275 1276
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_LEVEL command.
 */
1277
struct dmub_cmd_psr_set_level_data {
1278 1279 1280
	/**
	 * 16-bit value dicated by driver that will enable/disable different functionality.
	 */
1281
	uint16_t psr_level;
1282 1283 1284
	/**
	 * Explicit padding to 4 byte boundary.
	 */
A
Anthony Koo 已提交
1285
	uint8_t pad[2];
1286 1287
};

1288 1289 1290
/**
 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
 */
1291
struct dmub_rb_cmd_psr_set_level {
1292 1293 1294
	/**
	 * Command header.
	 */
1295
	struct dmub_cmd_header header;
1296 1297 1298
	/**
	 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
	 */
1299 1300 1301
	struct dmub_cmd_psr_set_level_data psr_set_level_data;
};

1302 1303 1304 1305
/**
 * Definition of a DMUB_CMD__PSR_ENABLE command.
 * PSR enable/disable is controlled using the sub_type.
 */
1306
struct dmub_rb_cmd_psr_enable {
1307 1308 1309
	/**
	 * Command header.
	 */
1310 1311 1312
	struct dmub_cmd_header header;
};

1313 1314 1315
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_VERSION command.
 */
1316
struct dmub_cmd_psr_set_version_data {
1317 1318 1319 1320
	/**
	 * PSR version that FW should implement.
	 */
	enum psr_version version;
1321 1322
};

1323 1324 1325
/**
 * Definition of a DMUB_CMD__PSR_SET_VERSION command.
 */
1326
struct dmub_rb_cmd_psr_set_version {
1327 1328 1329
	/**
	 * Command header.
	 */
1330
	struct dmub_cmd_header header;
1331 1332 1333
	/**
	 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_VERSION command.
	 */
1334
	struct dmub_cmd_psr_set_version_data psr_set_version_data;
1335 1336
};

1337 1338 1339
/**
 * Definition of a DMUB_CMD__PSR_FORCE_STATIC command.
 */
1340
struct dmub_rb_cmd_psr_force_static {
1341 1342 1343
	/**
	 * Command header.
	 */
1344 1345 1346
	struct dmub_cmd_header header;
};

1347 1348 1349
/**
 * Set of HW components that can be locked.
 */
1350
union dmub_hw_lock_flags {
1351 1352 1353
	/**
	 * Set of HW components that can be locked.
	 */
1354
	struct {
1355 1356 1357
		/**
		 * Lock/unlock OTG master update lock.
		 */
1358
		uint8_t lock_pipe   : 1;
1359 1360 1361
		/**
		 * Lock/unlock cursor.
		 */
1362
		uint8_t lock_cursor : 1;
1363 1364 1365
		/**
		 * Lock/unlock global update lock.
		 */
1366
		uint8_t lock_dig    : 1;
1367 1368 1369
		/**
		 * Triple buffer lock requires additional hw programming to usual OTG master lock.
		 */
1370 1371 1372
		uint8_t triple_buffer_lock : 1;
	} bits;

1373 1374 1375
	/**
	 * Union for HW Lock flags.
	 */
1376 1377 1378
	uint8_t u8All;
};

1379 1380 1381
/**
 * Instances of HW to be locked.
 */
1382
struct dmub_hw_lock_inst_flags {
1383 1384 1385
	/**
	 * OTG HW instance for OTG master update lock.
	 */
1386
	uint8_t otg_inst;
1387 1388 1389
	/**
	 * OPP instance for cursor lock.
	 */
1390
	uint8_t opp_inst;
1391 1392 1393 1394
	/**
	 * OTG HW instance for global update lock.
	 * TODO: Remove, and re-use otg_inst.
	 */
1395
	uint8_t dig_inst;
1396 1397 1398
	/**
	 * Explicit pad to 4 byte boundary.
	 */
1399 1400 1401
	uint8_t pad;
};

1402 1403 1404
/**
 * Clients that can acquire the HW Lock Manager.
 */
1405
enum hw_lock_client {
1406 1407 1408
	/**
	 * Driver is the client of HW Lock Manager.
	 */
1409
	HW_LOCK_CLIENT_DRIVER = 0,
1410 1411 1412
	/**
	 * FW is the client of HW Lock Manager.
	 */
1413
	HW_LOCK_CLIENT_FW,
1414 1415 1416
	/**
	 * Invalid client.
	 */
1417 1418 1419
	HW_LOCK_CLIENT_INVALID = 0xFFFFFFFF,
};

1420 1421 1422
/**
 * Data passed to HW Lock Mgr in a DMUB_CMD__HW_LOCK command.
 */
1423
struct dmub_cmd_lock_hw_data {
1424 1425 1426
	/**
	 * Specifies the client accessing HW Lock Manager.
	 */
1427
	enum hw_lock_client client;
1428 1429 1430
	/**
	 * HW instances to be locked.
	 */
1431
	struct dmub_hw_lock_inst_flags inst_flags;
1432 1433 1434
	/**
	 * Which components to be locked.
	 */
1435
	union dmub_hw_lock_flags hw_locks;
1436 1437 1438
	/**
	 * Specifies lock/unlock.
	 */
1439
	uint8_t lock;
1440 1441 1442 1443
	/**
	 * HW can be unlocked separately from releasing the HW Lock Mgr.
	 * This flag is set if the client wishes to release the object.
	 */
1444
	uint8_t should_release;
1445 1446 1447
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1448 1449 1450
	uint8_t pad;
};

1451 1452 1453 1454
/**
 * Definition of a DMUB_CMD__HW_LOCK command.
 * Command is used by driver and FW.
 */
1455
struct dmub_rb_cmd_lock_hw {
1456 1457 1458
	/**
	 * Command header.
	 */
1459
	struct dmub_cmd_header header;
1460 1461 1462
	/**
	 * Data passed to HW Lock Mgr in a DMUB_CMD__HW_LOCK command.
	 */
1463 1464 1465
	struct dmub_cmd_lock_hw_data lock_hw_data;
};

1466 1467 1468
/**
 * ABM command sub-types.
 */
1469
enum dmub_cmd_abm_type {
1470 1471 1472 1473
	/**
	 * Initialize parameters for ABM algorithm.
	 * Data is passed through an indirect buffer.
	 */
1474
	DMUB_CMD__ABM_INIT_CONFIG	= 0,
1475 1476 1477
	/**
	 * Set OTG and panel HW instance.
	 */
1478
	DMUB_CMD__ABM_SET_PIPE		= 1,
1479 1480 1481
	/**
	 * Set user requested backklight level.
	 */
1482
	DMUB_CMD__ABM_SET_BACKLIGHT	= 2,
1483 1484 1485
	/**
	 * Set ABM operating/aggression level.
	 */
1486
	DMUB_CMD__ABM_SET_LEVEL		= 3,
1487 1488 1489
	/**
	 * Set ambient light level.
	 */
1490
	DMUB_CMD__ABM_SET_AMBIENT_LEVEL	= 4,
1491 1492 1493
	/**
	 * Enable/disable fractional duty cycle for backlight PWM.
	 */
1494 1495 1496
	DMUB_CMD__ABM_SET_PWM_FRAC	= 5,
};

1497 1498 1499 1500 1501 1502
/**
 * Parameters for ABM2.4 algorithm. Passed from driver to FW via an indirect buffer.
 * Requirements:
 *  - Padded explicitly to 32-bit boundary.
 *  - Must ensure this structure matches the one on driver-side,
 *    otherwise it won't be aligned.
1503 1504
 */
struct abm_config_table {
1505 1506 1507
	/**
	 * Gamma curve thresholds, used for crgb conversion.
	 */
1508
	uint16_t crgb_thresh[NUM_POWER_FN_SEGS];                 // 0B
1509 1510 1511
	/**
	 * Gamma curve offsets, used for crgb conversion.
	 */
1512
	uint16_t crgb_offset[NUM_POWER_FN_SEGS];                 // 16B
1513 1514 1515
	/**
	 * Gamma curve slopes, used for crgb conversion.
	 */
1516
	uint16_t crgb_slope[NUM_POWER_FN_SEGS];                  // 32B
1517 1518 1519
	/**
	 * Custom backlight curve thresholds.
	 */
1520
	uint16_t backlight_thresholds[NUM_BL_CURVE_SEGS];        // 48B
1521 1522 1523
	/**
	 * Custom backlight curve offsets.
	 */
1524
	uint16_t backlight_offsets[NUM_BL_CURVE_SEGS];           // 78B
1525 1526 1527
	/**
	 * Ambient light thresholds.
	 */
1528
	uint16_t ambient_thresholds_lux[NUM_AMBI_LEVEL];         // 112B
1529 1530 1531
	/**
	 * Minimum programmable backlight.
	 */
1532
	uint16_t min_abm_backlight;                              // 122B
1533 1534 1535
	/**
	 * Minimum reduction values.
	 */
1536
	uint8_t min_reduction[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 124B
1537 1538 1539
	/**
	 * Maximum reduction values.
	 */
1540
	uint8_t max_reduction[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 144B
1541 1542 1543
	/**
	 * Bright positive gain.
	 */
1544
	uint8_t bright_pos_gain[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL]; // 164B
1545 1546 1547
	/**
	 * Dark negative gain.
	 */
1548
	uint8_t dark_pos_gain[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 184B
1549 1550 1551
	/**
	 * Hybrid factor.
	 */
1552
	uint8_t hybrid_factor[NUM_AGGR_LEVEL];                   // 204B
1553 1554 1555
	/**
	 * Contrast factor.
	 */
1556
	uint8_t contrast_factor[NUM_AGGR_LEVEL];                 // 208B
1557 1558 1559
	/**
	 * Deviation gain.
	 */
1560
	uint8_t deviation_gain[NUM_AGGR_LEVEL];                  // 212B
1561 1562 1563
	/**
	 * Minimum knee.
	 */
1564
	uint8_t min_knee[NUM_AGGR_LEVEL];                        // 216B
1565 1566 1567
	/**
	 * Maximum knee.
	 */
1568
	uint8_t max_knee[NUM_AGGR_LEVEL];                        // 220B
1569 1570 1571
	/**
	 * Unused.
	 */
1572
	uint8_t iir_curve[NUM_AMBI_LEVEL];                       // 224B
1573 1574 1575
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1576
	uint8_t pad3[3];                                         // 229B
1577 1578 1579
	/**
	 * Backlight ramp reduction.
	 */
1580
	uint16_t blRampReduction[NUM_AGGR_LEVEL];                // 232B
1581 1582 1583
	/**
	 * Backlight ramp start.
	 */
1584
	uint16_t blRampStart[NUM_AGGR_LEVEL];                    // 240B
1585 1586
};

1587 1588 1589
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PIPE command.
 */
1590
struct dmub_cmd_abm_set_pipe_data {
1591 1592 1593
	/**
	 * OTG HW instance.
	 */
A
Anthony Koo 已提交
1594
	uint8_t otg_inst;
1595 1596 1597 1598

	/**
	 * Panel Control HW instance.
	 */
A
Anthony Koo 已提交
1599
	uint8_t panel_inst;
1600 1601 1602 1603

	/**
	 * Controls how ABM will interpret a set pipe or set level command.
	 */
A
Anthony Koo 已提交
1604
	uint8_t set_pipe_option;
1605 1606 1607 1608 1609 1610

	/**
	 * Unused.
	 * TODO: Remove.
	 */
	uint8_t ramping_boundary;
1611 1612
};

1613 1614 1615
/**
 * Definition of a DMUB_CMD__ABM_SET_PIPE command.
 */
1616
struct dmub_rb_cmd_abm_set_pipe {
1617 1618 1619
	/**
	 * Command header.
	 */
1620
	struct dmub_cmd_header header;
1621 1622 1623 1624

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PIPE command.
	 */
1625 1626 1627
	struct dmub_cmd_abm_set_pipe_data abm_set_pipe_data;
};

1628 1629 1630
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_BACKLIGHT command.
 */
1631
struct dmub_cmd_abm_set_backlight_data {
1632 1633 1634
	/**
	 * Number of frames to ramp to backlight user level.
	 */
1635
	uint32_t frame_ramp;
1636 1637 1638 1639

	/**
	 * Requested backlight level from user.
	 */
1640
	uint32_t backlight_user_level;
1641 1642

	/**
1643
	 * ABM control version.
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1658 1659
};

1660 1661 1662
/**
 * Definition of a DMUB_CMD__ABM_SET_BACKLIGHT command.
 */
1663
struct dmub_rb_cmd_abm_set_backlight {
1664 1665 1666
	/**
	 * Command header.
	 */
1667
	struct dmub_cmd_header header;
1668 1669 1670 1671

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_BACKLIGHT command.
	 */
1672 1673 1674
	struct dmub_cmd_abm_set_backlight_data abm_set_backlight_data;
};

1675 1676 1677
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_LEVEL command.
 */
1678
struct dmub_cmd_abm_set_level_data {
1679 1680 1681
	/**
	 * Set current ABM operating/aggression level.
	 */
1682
	uint32_t level;
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1700 1701
};

1702 1703 1704
/**
 * Definition of a DMUB_CMD__ABM_SET_LEVEL command.
 */
1705
struct dmub_rb_cmd_abm_set_level {
1706 1707 1708
	/**
	 * Command header.
	 */
1709
	struct dmub_cmd_header header;
1710 1711 1712 1713

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_LEVEL command.
	 */
1714 1715 1716
	struct dmub_cmd_abm_set_level_data abm_set_level_data;
};

1717 1718 1719
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
 */
1720
struct dmub_cmd_abm_set_ambient_level_data {
1721 1722 1723
	/**
	 * Ambient light sensor reading from OS.
	 */
1724
	uint32_t ambient_lux;
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1742 1743
};

1744 1745 1746
/**
 * Definition of a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
 */
1747
struct dmub_rb_cmd_abm_set_ambient_level {
1748 1749 1750
	/**
	 * Command header.
	 */
1751
	struct dmub_cmd_header header;
1752 1753 1754 1755

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
	 */
1756 1757 1758
	struct dmub_cmd_abm_set_ambient_level_data abm_set_ambient_level_data;
};

1759 1760 1761
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PWM_FRAC command.
 */
1762
struct dmub_cmd_abm_set_pwm_frac_data {
1763 1764 1765 1766
	/**
	 * Enable/disable fractional duty cycle for backlight PWM.
	 * TODO: Convert to uint8_t.
	 */
1767
	uint32_t fractional_pwm;
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1785 1786
};

1787 1788 1789
/**
 * Definition of a DMUB_CMD__ABM_SET_PWM_FRAC command.
 */
1790
struct dmub_rb_cmd_abm_set_pwm_frac {
1791 1792 1793
	/**
	 * Command header.
	 */
1794
	struct dmub_cmd_header header;
1795 1796 1797 1798

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PWM_FRAC command.
	 */
1799 1800 1801
	struct dmub_cmd_abm_set_pwm_frac_data abm_set_pwm_frac_data;
};

1802 1803 1804
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_INIT_CONFIG command.
 */
1805
struct dmub_cmd_abm_init_config_data {
1806 1807 1808
	/**
	 * Location of indirect buffer used to pass init data to ABM.
	 */
1809
	union dmub_addr src;
1810 1811 1812 1813

	/**
	 * Indirect buffer length.
	 */
1814
	uint16_t bytes;
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832


	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1833 1834
};

1835 1836 1837
/**
 * Definition of a DMUB_CMD__ABM_INIT_CONFIG command.
 */
1838
struct dmub_rb_cmd_abm_init_config {
1839 1840 1841
	/**
	 * Command header.
	 */
1842
	struct dmub_cmd_header header;
1843 1844 1845 1846

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_INIT_CONFIG command.
	 */
1847 1848 1849
	struct dmub_cmd_abm_init_config_data abm_init_config_data;
};

1850 1851 1852
/**
 * Data passed from driver to FW in a DMUB_CMD__QUERY_FEATURE_CAPS command.
 */
1853
struct dmub_cmd_query_feature_caps_data {
1854 1855 1856 1857 1858
	/**
	 * DMUB feature capabilities.
	 * After DMUB init, driver will query FW capabilities prior to enabling certain features.
	 */
	struct dmub_feature_caps feature_caps;
1859 1860
};

1861 1862 1863
/**
 * Definition of a DMUB_CMD__QUERY_FEATURE_CAPS command.
 */
1864
struct dmub_rb_cmd_query_feature_caps {
1865 1866 1867 1868 1869 1870 1871 1872
	/**
	 * Command header.
	 */
	struct dmub_cmd_header header;
	/**
	 * Data passed from driver to FW in a DMUB_CMD__QUERY_FEATURE_CAPS command.
	 */
	struct dmub_cmd_query_feature_caps_data query_feature_caps_data;
1873 1874
};

1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
struct dmub_optc_state {
	uint32_t v_total_max;
	uint32_t v_total_min;
	uint32_t v_total_mid;
	uint32_t v_total_mid_frame_num;
	uint32_t tg_inst;
	uint32_t enable_manual_trigger;
	uint32_t clear_force_vsync;
};

struct dmub_rb_cmd_drr_update {
		struct dmub_cmd_header header;
		struct dmub_optc_state dmub_optc_state_req;
};

1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
/**
 * Data passed from driver to FW in a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
 */
struct dmub_cmd_lvtma_control_data {
	uint8_t uc_pwr_action; /**< LVTMA_ACTION */
	uint8_t reserved_0[3]; /**< For future use */
	uint8_t panel_inst; /**< LVTMA control instance */
	uint8_t reserved_1[3]; /**< For future use */
};

/**
 * Definition of a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
 */
struct dmub_rb_cmd_lvtma_control {
	/**
	 * Command header.
	 */
	struct dmub_cmd_header header;
	/**
	 * Data passed from driver to FW in a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
	 */
	struct dmub_cmd_lvtma_control_data data;
};

1914 1915 1916
/**
 * union dmub_rb_cmd - DMUB inbox command.
 */
1917
union dmub_rb_cmd {
1918
	struct dmub_rb_cmd_lock_hw lock_hw;
1919 1920 1921 1922 1923 1924 1925
	/**
	 * Elements shared with all commands.
	 */
	struct dmub_rb_cmd_common cmd_common;
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE command.
	 */
1926
	struct dmub_rb_cmd_read_modify_write read_modify_write;
1927 1928 1929
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_FIELD_UPDATE_SEQ command.
	 */
1930
	struct dmub_rb_cmd_reg_field_update_sequence reg_field_update_seq;
1931 1932 1933
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_BURST_WRITE command.
	 */
1934
	struct dmub_rb_cmd_burst_write burst_write;
1935 1936 1937
	/**
	 * Definition of a DMUB_CMD__REG_REG_WAIT command.
	 */
1938
	struct dmub_rb_cmd_reg_wait reg_wait;
1939 1940 1941
	/**
	 * Definition of a DMUB_CMD__VBIOS_DIGX_ENCODER_CONTROL command.
	 */
1942
	struct dmub_rb_cmd_digx_encoder_control digx_encoder_control;
1943 1944 1945
	/**
	 * Definition of a DMUB_CMD__VBIOS_SET_PIXEL_CLOCK command.
	 */
1946
	struct dmub_rb_cmd_set_pixel_clock set_pixel_clock;
1947 1948 1949
	/**
	 * Definition of a DMUB_CMD__VBIOS_ENABLE_DISP_POWER_GATING command.
	 */
1950
	struct dmub_rb_cmd_enable_disp_power_gating enable_disp_power_gating;
1951 1952 1953
	/**
	 * Definition of a DMUB_CMD__VBIOS_DPPHY_INIT command.
	 */
1954
	struct dmub_rb_cmd_dpphy_init dpphy_init;
1955 1956 1957
	/**
	 * Definition of a DMUB_CMD__VBIOS_DIG1_TRANSMITTER_CONTROL command.
	 */
1958
	struct dmub_rb_cmd_dig1_transmitter_control dig1_transmitter_control;
1959 1960 1961
	/**
	 * Definition of a DMUB_CMD__PSR_SET_VERSION command.
	 */
1962
	struct dmub_rb_cmd_psr_set_version psr_set_version;
1963 1964 1965
	/**
	 * Definition of a DMUB_CMD__PSR_COPY_SETTINGS command.
	 */
1966
	struct dmub_rb_cmd_psr_copy_settings psr_copy_settings;
1967 1968 1969
	/**
	 * Definition of a DMUB_CMD__PSR_ENABLE command.
	 */
1970
	struct dmub_rb_cmd_psr_enable psr_enable;
1971 1972 1973
	/**
	 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
	 */
1974
	struct dmub_rb_cmd_psr_set_level psr_set_level;
1975 1976 1977
	/**
	 * Definition of a DMUB_CMD__PSR_FORCE_STATIC command.
	 */
1978
	struct dmub_rb_cmd_psr_force_static psr_force_static;
1979 1980 1981
	/**
	 * Definition of a DMUB_CMD__PLAT_54186_WA command.
	 */
1982
	struct dmub_rb_cmd_PLAT_54186_wa PLAT_54186_wa;
1983 1984 1985
	/**
	 * Definition of a DMUB_CMD__MALL command.
	 */
1986
	struct dmub_rb_cmd_mall mall;
1987 1988 1989
	/**
	 * Definition of a DMUB_CMD__ABM_SET_PIPE command.
	 */
1990
	struct dmub_rb_cmd_abm_set_pipe abm_set_pipe;
1991 1992 1993 1994

	/**
	 * Definition of a DMUB_CMD__ABM_SET_BACKLIGHT command.
	 */
1995
	struct dmub_rb_cmd_abm_set_backlight abm_set_backlight;
1996 1997 1998 1999

	/**
	 * Definition of a DMUB_CMD__ABM_SET_LEVEL command.
	 */
2000
	struct dmub_rb_cmd_abm_set_level abm_set_level;
2001 2002 2003 2004

	/**
	 * Definition of a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
	 */
2005
	struct dmub_rb_cmd_abm_set_ambient_level abm_set_ambient_level;
2006 2007 2008 2009

	/**
	 * Definition of a DMUB_CMD__ABM_SET_PWM_FRAC command.
	 */
2010
	struct dmub_rb_cmd_abm_set_pwm_frac abm_set_pwm_frac;
2011 2012 2013 2014

	/**
	 * Definition of a DMUB_CMD__ABM_INIT_CONFIG command.
	 */
2015
	struct dmub_rb_cmd_abm_init_config abm_init_config;
2016 2017 2018 2019

	/**
	 * Definition of a DMUB_CMD__DP_AUX_ACCESS command.
	 */
2020
	struct dmub_rb_cmd_dp_aux_access dp_aux_access;
2021

2022 2023 2024
	/**
	 * Definition of a DMUB_CMD__OUTBOX1_ENABLE command.
	 */
2025
	struct dmub_rb_cmd_outbox1_enable outbox1_enable;
2026

2027
	/**
2028
	 * Definition of a DMUB_CMD__QUERY_FEATURE_CAPS command.
2029
	 */
2030
	struct dmub_rb_cmd_query_feature_caps query_feature_caps;
2031
	struct dmub_rb_cmd_drr_update drr_update;
2032 2033 2034 2035
	/**
	 * Definition of a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
	 */
	struct dmub_rb_cmd_lvtma_control lvtma_control;
2036 2037
};

2038 2039 2040
/**
 * union dmub_rb_out_cmd - Outbox command
 */
2041
union dmub_rb_out_cmd {
2042 2043 2044
	/**
	 * Parameters common to every command.
	 */
2045
	struct dmub_rb_cmd_common cmd_common;
2046 2047 2048
	/**
	 * AUX reply command.
	 */
2049
	struct dmub_rb_cmd_dp_aux_reply dp_aux_reply;
2050 2051 2052
	/**
	 * HPD notify command.
	 */
2053 2054
	struct dmub_rb_cmd_dp_hpd_notify dp_hpd_notify;
};
2055 2056
#pragma pack(pop)

2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067

//==============================================================================
//</DMUB_CMD>===================================================================
//==============================================================================
//< DMUB_RB>====================================================================
//==============================================================================

#if defined(__cplusplus)
extern "C" {
#endif

2068 2069 2070
/**
 * struct dmub_rb_init_params - Initialization params for DMUB ringbuffer
 */
2071
struct dmub_rb_init_params {
2072 2073 2074 2075 2076
	void *ctx; /**< Caller provided context pointer */
	void *base_address; /**< CPU base address for ring's data */
	uint32_t capacity; /**< Ringbuffer capacity in bytes */
	uint32_t read_ptr; /**< Initial read pointer for consumer in bytes */
	uint32_t write_ptr; /**< Initial write pointer for producer in bytes */
2077 2078
};

2079 2080 2081
/**
 * struct dmub_rb - Inbox or outbox DMUB ringbuffer
 */
2082
struct dmub_rb {
2083 2084 2085 2086
	void *base_address; /**< CPU address for the ring's data */
	uint32_t rptr; /**< Read pointer for consumer in bytes */
	uint32_t wrpt; /**< Write pointer for producer in bytes */
	uint32_t capacity; /**< Ringbuffer capacity in bytes */
2087

2088 2089
	void *ctx; /**< Caller provided context pointer */
	void *dmub; /**< Pointer to the DMUB interface */
2090 2091
};

2092 2093 2094 2095 2096 2097 2098
/**
 * @brief Checks if the ringbuffer is empty.
 *
 * @param rb DMUB Ringbuffer
 * @return true if empty
 * @return false otherwise
 */
2099 2100 2101 2102 2103
static inline bool dmub_rb_empty(struct dmub_rb *rb)
{
	return (rb->wrpt == rb->rptr);
}

2104 2105 2106 2107 2108 2109 2110
/**
 * @brief Checks if the ringbuffer is full
 *
 * @param rb DMUB Ringbuffer
 * @return true if full
 * @return false otherwise
 */
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
static inline bool dmub_rb_full(struct dmub_rb *rb)
{
	uint32_t data_count;

	if (rb->wrpt >= rb->rptr)
		data_count = rb->wrpt - rb->rptr;
	else
		data_count = rb->capacity - (rb->rptr - rb->wrpt);

	return (data_count == (rb->capacity - DMUB_RB_CMD_SIZE));
}

2123 2124 2125 2126 2127 2128 2129 2130
/**
 * @brief Pushes a command into the ringbuffer
 *
 * @param rb DMUB ringbuffer
 * @param cmd The command to push
 * @return true if the ringbuffer was not full
 * @return false otherwise
 */
2131 2132 2133 2134 2135
static inline bool dmub_rb_push_front(struct dmub_rb *rb,
				      const union dmub_rb_cmd *cmd)
{
	uint64_t volatile *dst = (uint64_t volatile *)(rb->base_address) + rb->wrpt / sizeof(uint64_t);
	const uint64_t *src = (const uint64_t *)cmd;
2136
	uint8_t i;
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152

	if (dmub_rb_full(rb))
		return false;

	// copying data
	for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
		*dst++ = *src++;

	rb->wrpt += DMUB_RB_CMD_SIZE;

	if (rb->wrpt >= rb->capacity)
		rb->wrpt %= rb->capacity;

	return true;
}

2153 2154 2155 2156 2157 2158 2159 2160
/**
 * @brief Pushes a command into the DMUB outbox ringbuffer
 *
 * @param rb DMUB outbox ringbuffer
 * @param cmd Outbox command
 * @return true if not full
 * @return false otherwise
 */
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
static inline bool dmub_rb_out_push_front(struct dmub_rb *rb,
				      const union dmub_rb_out_cmd *cmd)
{
	uint8_t *dst = (uint8_t *)(rb->base_address) + rb->wrpt;
	const uint8_t *src = (uint8_t *)cmd;

	if (dmub_rb_full(rb))
		return false;

	dmub_memcpy(dst, src, DMUB_RB_CMD_SIZE);

	rb->wrpt += DMUB_RB_CMD_SIZE;

	if (rb->wrpt >= rb->capacity)
		rb->wrpt %= rb->capacity;

	return true;
}

2180 2181 2182 2183 2184 2185 2186 2187
/**
 * @brief Returns the next unprocessed command in the ringbuffer.
 *
 * @param rb DMUB ringbuffer
 * @param cmd The command to return
 * @return true if not empty
 * @return false otherwise
 */
2188
static inline bool dmub_rb_front(struct dmub_rb *rb,
2189
				 union dmub_rb_cmd  **cmd)
2190
{
2191
	uint8_t *rb_cmd = (uint8_t *)(rb->base_address) + rb->rptr;
2192 2193 2194 2195

	if (dmub_rb_empty(rb))
		return false;

2196
	*cmd = (union dmub_rb_cmd *)rb_cmd;
2197 2198 2199 2200

	return true;
}

2201 2202 2203 2204 2205 2206 2207 2208
/**
 * @brief Returns the next unprocessed command in the outbox.
 *
 * @param rb DMUB outbox ringbuffer
 * @param cmd The outbox command to return
 * @return true if not empty
 * @return false otherwise
 */
2209 2210 2211 2212 2213
static inline bool dmub_rb_out_front(struct dmub_rb *rb,
				 union dmub_rb_out_cmd  *cmd)
{
	const uint64_t volatile *src = (const uint64_t volatile *)(rb->base_address) + rb->rptr / sizeof(uint64_t);
	uint64_t *dst = (uint64_t *)cmd;
2214
	uint8_t i;
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225

	if (dmub_rb_empty(rb))
		return false;

	// copying data
	for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
		*dst++ = *src++;

	return true;
}

2226 2227 2228 2229 2230 2231 2232
/**
 * @brief Removes the front entry in the ringbuffer.
 *
 * @param rb DMUB ringbuffer
 * @return true if the command was removed
 * @return false if there were no commands
 */
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
static inline bool dmub_rb_pop_front(struct dmub_rb *rb)
{
	if (dmub_rb_empty(rb))
		return false;

	rb->rptr += DMUB_RB_CMD_SIZE;

	if (rb->rptr >= rb->capacity)
		rb->rptr %= rb->capacity;

	return true;
}

2246 2247 2248 2249 2250 2251 2252 2253
/**
 * @brief Flushes commands in the ringbuffer to framebuffer memory.
 *
 * Avoids a race condition where DMCUB accesses memory while
 * there are still writes in flight to framebuffer.
 *
 * @param rb DMUB ringbuffer
 */
2254 2255 2256 2257 2258 2259 2260
static inline void dmub_rb_flush_pending(const struct dmub_rb *rb)
{
	uint32_t rptr = rb->rptr;
	uint32_t wptr = rb->wrpt;

	while (rptr != wptr) {
		uint64_t volatile *data = (uint64_t volatile *)rb->base_address + rptr / sizeof(uint64_t);
2261
		uint8_t i;
2262 2263

		for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
2264
			*data++;
2265 2266 2267 2268 2269 2270 2271

		rptr += DMUB_RB_CMD_SIZE;
		if (rptr >= rb->capacity)
			rptr %= rb->capacity;
	}
}

2272 2273 2274 2275 2276 2277
/**
 * @brief Initializes a DMCUB ringbuffer
 *
 * @param rb DMUB ringbuffer
 * @param init_params initial configuration for the ringbuffer
 */
2278 2279 2280 2281 2282 2283 2284 2285 2286
static inline void dmub_rb_init(struct dmub_rb *rb,
				struct dmub_rb_init_params *init_params)
{
	rb->base_address = init_params->base_address;
	rb->capacity = init_params->capacity;
	rb->rptr = init_params->read_ptr;
	rb->wrpt = init_params->write_ptr;
}

2287 2288 2289 2290 2291 2292
/**
 * @brief Copies output data from in/out commands into the given command.
 *
 * @param rb DMUB ringbuffer
 * @param cmd Command to copy data into
 */
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
static inline void dmub_rb_get_return_data(struct dmub_rb *rb,
					   union dmub_rb_cmd *cmd)
{
	// Copy rb entry back into command
	uint8_t *rd_ptr = (rb->rptr == 0) ?
		(uint8_t *)rb->base_address + rb->capacity - DMUB_RB_CMD_SIZE :
		(uint8_t *)rb->base_address + rb->rptr - DMUB_RB_CMD_SIZE;

	dmub_memcpy(cmd, rd_ptr, DMUB_RB_CMD_SIZE);
}

2304 2305 2306 2307 2308 2309 2310 2311
#if defined(__cplusplus)
}
#endif

//==============================================================================
//</DMUB_RB>====================================================================
//==============================================================================

2312
#endif /* _DMUB_CMD_H_ */