i915_gem_gtt.c 72.4 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29
#include "i915_drv.h"
30
#include "i915_vgpu.h"
31 32 33
#include "i915_trace.h"
#include "intel_drv.h"

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
70 71 72
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

95 96
const struct i915_ggtt_view i915_ggtt_view_normal;

97 98
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
99

100 101
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
102 103 104 105 106 107
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;

108 109 110
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

111 112 113 114 115 116
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
117 118 119 120 121
		return 0;

	if (enable_ppgtt == 1)
		return 1;

122
	if (enable_ppgtt == 2 && has_full_ppgtt)
123 124
		return 2;

125 126 127 128
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
129
		return 0;
130 131 132
	}
#endif

133
	/* Early VLV doesn't have this */
134 135
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
136 137 138 139
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

140 141 142 143
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
		return 2;
	else
		return has_aliasing_ppgtt ? 1 : 0;
144 145
}

146 147 148 149 150
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);

151 152 153
static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
					 enum i915_cache_level level,
					 bool valid)
B
Ben Widawsky 已提交
154
{
155
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
156
	pte |= addr;
157 158 159

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
160
		pte |= PPAT_UNCACHED_INDEX;
161 162 163 164 165 166 167 168 169
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
170 171 172
	return pte;
}

173 174 175
static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
					  dma_addr_t addr,
					  enum i915_cache_level level)
B
Ben Widawsky 已提交
176
{
177
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
178 179 180 181 182 183 184 185
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

186 187 188
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
189
{
190
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
191
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
192 193

	switch (level) {
194 195 196 197 198 199 200 201
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
202
		MISSING_CASE(level);
203 204 205 206 207
	}

	return pte;
}

208 209 210
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
211
{
212
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
213 214 215 216 217
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
218 219 220 221 222
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
223
		pte |= GEN6_PTE_UNCACHED;
224 225
		break;
	default:
226
		MISSING_CASE(level);
227 228
	}

229 230 231
	return pte;
}

232 233 234
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
235
{
236
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
237 238
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

239 240
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
241 242 243 244 245 246 247

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

248 249 250
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
251
{
252
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
253
	pte |= HSW_PTE_ADDR_ENCODE(addr);
254 255

	if (level != I915_CACHE_NONE)
256
		pte |= HSW_WB_LLC_AGE3;
257 258 259 260

	return pte;
}

261 262 263
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
264
{
265
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
266 267
	pte |= HSW_PTE_ADDR_ENCODE(addr);

268 269 270 271
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
272
		pte |= HSW_WT_ELLC_LLC_AGE3;
273 274
		break;
	default:
275
		pte |= HSW_WB_ELLC_LLC_AGE3;
276 277
		break;
	}
278 279 280 281

	return pte;
}

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313
#define i915_dma_unmap_single(px, dev) \
	__i915_dma_unmap_single((px)->daddr, dev)

static inline void __i915_dma_unmap_single(dma_addr_t daddr,
					struct drm_device *dev)
{
	struct device *device = &dev->pdev->dev;

	dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
}

/**
 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
 * @px:	Page table/dir/etc to get a DMA map for
 * @dev:	drm device
 *
 * Page table allocations are unified across all gens. They always require a
 * single 4k allocation, as well as a DMA mapping. If we keep the structs
 * symmetric here, the simple macro covers us for every page table type.
 *
 * Return: 0 if success.
 */
#define i915_dma_map_single(px, dev) \
	i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)

static inline int i915_dma_map_page_single(struct page *page,
					   struct drm_device *dev,
					   dma_addr_t *daddr)
{
	struct device *device = &dev->pdev->dev;

	*daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
314 315 316 317
	if (dma_mapping_error(device, *daddr))
		return -ENOMEM;

	return 0;
318 319 320 321
}

static void unmap_and_free_pt(struct i915_page_table_entry *pt,
			       struct drm_device *dev)
322 323 324
{
	if (WARN_ON(!pt->page))
		return;
325 326

	i915_dma_unmap_single(pt, dev);
327
	__free_page(pt->page);
328
	kfree(pt->used_ptes);
329 330 331
	kfree(pt);
}

332
static struct i915_page_table_entry *alloc_pt_single(struct drm_device *dev)
333 334
{
	struct i915_page_table_entry *pt;
335 336 337
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
338 339 340 341 342

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

343 344 345 346 347 348
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

349
	pt->page = alloc_page(GFP_KERNEL);
350 351 352 353 354 355
	if (!pt->page)
		goto fail_page;

	ret = i915_dma_map_single(pt, dev);
	if (ret)
		goto fail_dma;
356 357

	return pt;
358 359 360 361 362 363 364 365 366

fail_dma:
	__free_page(pt->page);
fail_page:
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
367 368 369 370 371 372 373 374
}

/**
 * alloc_pt_range() - Allocate a multiple page tables
 * @pd:		The page directory which will have at least @count entries
 *		available to point to the allocated page tables.
 * @pde:	First page directory entry for which we are allocating.
 * @count:	Number of pages to allocate.
375
 * @dev:	DRM device.
376 377 378 379 380 381 382
 *
 * Allocates multiple page table pages and sets the appropriate entries in the
 * page table structure within the page directory. Function cleans up after
 * itself on any failures.
 *
 * Return: 0 if allocation succeeded.
 */
383
static int alloc_pt_range(struct i915_page_directory_entry *pd, uint16_t pde, size_t count,
384
			  struct drm_device *dev)
385 386 387 388
{
	int i, ret;

	/* 512 is the max page tables per page_directory on any platform. */
389
	if (WARN_ON(pde + count > I915_PDES))
390 391 392
		return -EINVAL;

	for (i = pde; i < pde + count; i++) {
393
		struct i915_page_table_entry *pt = alloc_pt_single(dev);
394 395 396 397 398 399

		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto err_out;
		}
		WARN(pd->page_table[i],
D
Dan Carpenter 已提交
400
		     "Leaking page directory entry %d (%p)\n",
401 402 403 404 405 406 407 408
		     i, pd->page_table[i]);
		pd->page_table[i] = pt;
	}

	return 0;

err_out:
	while (i-- > pde)
409
		unmap_and_free_pt(pd->page_table[i], dev);
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
	return ret;
}

static void unmap_and_free_pd(struct i915_page_directory_entry *pd)
{
	if (pd->page) {
		__free_page(pd->page);
		kfree(pd);
	}
}

static struct i915_page_directory_entry *alloc_pd_single(void)
{
	struct i915_page_directory_entry *pd;

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

	pd->page = alloc_page(GFP_KERNEL | __GFP_ZERO);
	if (!pd->page) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}

	return pd;
}

438
/* Broadwell Page Directory Pointer Descriptors */
439
static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
440
			   uint64_t val)
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
{
	int ret;

	BUG_ON(entry >= 4);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
	intel_ring_emit(ring, (u32)(val >> 32));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
	intel_ring_emit(ring, (u32)(val));
	intel_ring_advance(ring);

	return 0;
}

461
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
462
			  struct intel_engine_cs *ring)
463
{
464
	int i, ret;
465 466

	/* bit of a hack to find the actual last used pd */
467
	int used_pd = ppgtt->num_pd_entries / I915_PDES;
468 469

	for (i = used_pd - 1; i >= 0; i--) {
470
		dma_addr_t addr = ppgtt->pdp.page_directory[i]->daddr;
471
		ret = gen8_write_pdp(ring, i, addr);
472 473
		if (ret)
			return ret;
474
	}
B
Ben Widawsky 已提交
475

476
	return 0;
477 478
}

479
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
480 481
				   uint64_t start,
				   uint64_t length,
482 483 484 485
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
486
	gen8_pte_t *pt_vaddr, scratch_pte;
487 488 489
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
490
	unsigned num_entries = length >> PAGE_SHIFT;
491 492 493 494 495 496
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
		struct i915_page_directory_entry *pd;
		struct i915_page_table_entry *pt;
		struct page *page_table;

		if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
			continue;

		pd = ppgtt->pdp.page_directory[pdpe];

		if (WARN_ON(!pd->page_table[pde]))
			continue;

		pt = pd->page_table[pde];

		if (WARN_ON(!pt->page))
			continue;

		page_table = pt->page;
515

516
		last_pte = pte + num_entries;
517 518
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
519 520 521

		pt_vaddr = kmap_atomic(page_table);

522
		for (i = pte; i < last_pte; i++) {
523
			pt_vaddr[i] = scratch_pte;
524 525
			num_entries--;
		}
526

527 528
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
529 530
		kunmap_atomic(pt_vaddr);

531
		pte = 0;
532
		if (++pde == I915_PDES) {
533 534 535
			pdpe++;
			pde = 0;
		}
536 537 538
	}
}

539 540
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
541
				      uint64_t start,
542
				      enum i915_cache_level cache_level, u32 unused)
543 544 545
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
546
	gen8_pte_t *pt_vaddr;
547 548 549
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
550 551
	struct sg_page_iter sg_iter;

552
	pt_vaddr = NULL;
553

554
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
555
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
556 557
			break;

B
Ben Widawsky 已提交
558
		if (pt_vaddr == NULL) {
559 560 561
			struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[pdpe];
			struct i915_page_table_entry *pt = pd->page_table[pde];
			struct page *page_table = pt->page;
B
Ben Widawsky 已提交
562 563 564

			pt_vaddr = kmap_atomic(page_table);
		}
565

566
		pt_vaddr[pte] =
567 568
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
569
		if (++pte == GEN8_PTES) {
570 571
			if (!HAS_LLC(ppgtt->base.dev))
				drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
572
			kunmap_atomic(pt_vaddr);
573
			pt_vaddr = NULL;
574
			if (++pde == I915_PDES) {
575 576 577 578
				pdpe++;
				pde = 0;
			}
			pte = 0;
579 580
		}
	}
581 582 583
	if (pt_vaddr) {
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
584
		kunmap_atomic(pt_vaddr);
585
	}
586 587
}

588
static void gen8_free_page_tables(struct i915_page_directory_entry *pd, struct drm_device *dev)
589 590 591
{
	int i;

592
	if (!pd->page)
593 594
		return;

595
	for (i = 0; i < I915_PDES; i++) {
596 597
		if (WARN_ON(!pd->page_table[i]))
			continue;
598

599
		unmap_and_free_pt(pd->page_table[i], dev);
600 601
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
602 603 604
}

static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
605 606 607
{
	int i;

608
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
609 610 611
		if (WARN_ON(!ppgtt->pdp.page_directory[i]))
			continue;

612
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
613
		unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
614
	}
615 616 617 618
}

static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
{
619
	struct pci_dev *hwdev = ppgtt->base.dev->pdev;
620 621 622 623 624
	int i, j;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		/* TODO: In the future we'll support sparse mappings, so this
		 * will have to change. */
625
		if (!ppgtt->pdp.page_directory[i]->daddr)
626 627
			continue;

628
		pci_unmap_page(hwdev, ppgtt->pdp.page_directory[i]->daddr, PAGE_SIZE,
629
			       PCI_DMA_BIDIRECTIONAL);
630

631
		for (j = 0; j < I915_PDES; j++) {
632 633 634 635 636 637 638 639 640 641
			struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
			struct i915_page_table_entry *pt;
			dma_addr_t addr;

			if (WARN_ON(!pd->page_table[j]))
				continue;

			pt = pd->page_table[j];
			addr = pt->daddr;

642
			if (addr)
643 644
				pci_unmap_page(hwdev, addr, PAGE_SIZE,
					       PCI_DMA_BIDIRECTIONAL);
645 646 647 648
		}
	}
}

B
Ben Widawsky 已提交
649 650 651 652 653
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

654 655
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
656 657
}

B
Ben Widawsky 已提交
658
static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
659
{
660
	int i, ret;
661

B
Ben Widawsky 已提交
662
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
663
		ret = alloc_pt_range(ppgtt->pdp.page_directory[i],
664
				     0, I915_PDES, ppgtt->base.dev);
665 666
		if (ret)
			goto unwind_out;
667 668
	}

669
	return 0;
670 671

unwind_out:
B
Ben Widawsky 已提交
672
	while (i--)
673
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
674

B
Ben Widawsky 已提交
675
	return -ENOMEM;
676 677
}

B
Ben Widawsky 已提交
678 679
static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
						const int max_pdp)
680 681 682
{
	int i;

B
Ben Widawsky 已提交
683
	for (i = 0; i < max_pdp; i++) {
684 685
		ppgtt->pdp.page_directory[i] = alloc_pd_single();
		if (IS_ERR(ppgtt->pdp.page_directory[i]))
B
Ben Widawsky 已提交
686 687 688 689
			goto unwind_out;
	}

	ppgtt->num_pd_pages = max_pdp;
690
	BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
691 692

	return 0;
B
Ben Widawsky 已提交
693 694

unwind_out:
695 696
	while (i--)
		unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
B
Ben Widawsky 已提交
697 698

	return -ENOMEM;
699 700 701 702 703 704 705 706 707 708 709
}

static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
			    const int max_pdp)
{
	int ret;

	ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
	if (ret)
		return ret;

B
Ben Widawsky 已提交
710 711 712
	ret = gen8_ppgtt_allocate_page_tables(ppgtt);
	if (ret)
		goto err_out;
713

714
	ppgtt->num_pd_entries = max_pdp * I915_PDES;
715

B
Ben Widawsky 已提交
716
	return 0;
717

B
Ben Widawsky 已提交
718 719
err_out:
	gen8_ppgtt_free(ppgtt);
720 721 722 723 724 725 726 727 728 729
	return ret;
}

static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
					     const int pd)
{
	dma_addr_t pd_addr;
	int ret;

	pd_addr = pci_map_page(ppgtt->base.dev->pdev,
730
			       ppgtt->pdp.page_directory[pd]->page, 0,
731 732 733 734 735 736
			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);

	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
	if (ret)
		return ret;

737
	ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
738 739 740 741 742 743 744 745 746

	return 0;
}

static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
					const int pd,
					const int pt)
{
	dma_addr_t pt_addr;
747 748
	struct i915_page_directory_entry *pdir = ppgtt->pdp.page_directory[pd];
	struct i915_page_table_entry *ptab = pdir->page_table[pt];
749
	struct page *p = ptab->page;
750 751 752 753 754 755 756 757
	int ret;

	pt_addr = pci_map_page(ppgtt->base.dev->pdev,
			       p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
	if (ret)
		return ret;

758
	ptab->daddr = pt_addr;
759 760 761 762

	return 0;
}

763
/*
764 765 766 767
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
768
 *
769 770
 * FIXME: split allocation into smaller pieces. For now we only ever do this
 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
B
Ben Widawsky 已提交
771
 * TODO: Do something with the size parameter
772
 */
B
Ben Widawsky 已提交
773 774 775
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
{
	const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
776
	const int min_pt_pages = I915_PDES * max_pdp;
777
	int i, j, ret;
B
Ben Widawsky 已提交
778 779 780 781

	if (size % (1<<30))
		DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);

782 783 784 785 786 787
	/* 1. Do all our allocations for page directories and page tables.
	 * We allocate more than was asked so that we can point the unused parts
	 * to valid entries that point to scratch page. Dynamic page tables
	 * will fix this eventually.
	 */
	ret = gen8_ppgtt_alloc(ppgtt, GEN8_LEGACY_PDPES);
788 789
	if (ret)
		return ret;
790

B
Ben Widawsky 已提交
791
	/*
792
	 * 2. Create DMA mappings for the page directories and page tables.
B
Ben Widawsky 已提交
793
	 */
794
	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
795
		ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
796 797
		if (ret)
			goto bail;
B
Ben Widawsky 已提交
798

799
		for (j = 0; j < I915_PDES; j++) {
800
			ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
801 802
			if (ret)
				goto bail;
B
Ben Widawsky 已提交
803 804 805
		}
	}

806 807 808 809 810
	/*
	 * 3. Map all the page directory entires to point to the page tables
	 * we've allocated.
	 *
	 * For now, the PPGTT helper functions all require that the PDEs are
B
Ben Widawsky 已提交
811
	 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
812 813
	 * will never need to touch the PDEs again.
	 */
814
	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
815
		struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
816
		gen8_pde_t *pd_vaddr;
817
		pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
818
		for (j = 0; j < I915_PDES; j++) {
819 820
			struct i915_page_table_entry *pt = pd->page_table[j];
			dma_addr_t addr = pt->daddr;
B
Ben Widawsky 已提交
821 822 823
			pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
						      I915_CACHE_LLC);
		}
824 825
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
B
Ben Widawsky 已提交
826 827 828
		kunmap_atomic(pd_vaddr);
	}

829 830 831 832 833 834
	ppgtt->switch_mm = gen8_mm_switch;
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.start = 0;

835
	/* This is the area that we advertise as usable for the caller */
836
	ppgtt->base.total = max_pdp * I915_PDES * GEN8_PTES * PAGE_SIZE;
837 838 839

	/* Set all ptes to a valid scratch page. Also above requested space */
	ppgtt->base.clear_range(&ppgtt->base, 0,
840
				ppgtt->num_pd_pages * GEN8_PTES * PAGE_SIZE,
841
				true);
842

B
Ben Widawsky 已提交
843 844 845
	DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
			 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
	DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
846 847
			 ppgtt->num_pd_entries,
			 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
B
Ben Widawsky 已提交
848
	return 0;
B
Ben Widawsky 已提交
849

850 851 852
bail:
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
853 854 855
	return ret;
}

B
Ben Widawsky 已提交
856 857 858 859
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;
860 861
	gen6_pte_t __iomem *pd_addr;
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
862 863 864
	uint32_t pd_entry;
	int pte, pde;

865
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
866

867 868
	pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
B
Ben Widawsky 已提交
869 870

	seq_printf(m, "  VM %p (pd_offset %x-%x):\n", vm,
871 872
		   ppgtt->pd.pd_offset,
		   ppgtt->pd.pd_offset + ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
873 874
	for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
		u32 expected;
875
		gen6_pte_t *pt_vaddr;
876
		dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
B
Ben Widawsky 已提交
877 878 879 880 881 882 883 884 885 886
		pd_entry = readl(pd_addr + pde);
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

887
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
888
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
889
			unsigned long va =
890
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

913 914 915
/* Write pde (index) from the page directory @pd to the page table @pt */
static void gen6_write_pde(struct i915_page_directory_entry *pd,
			    const int pde, struct i915_page_table_entry *pt)
B
Ben Widawsky 已提交
916
{
917 918 919 920
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
921

922 923
	pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
924

925 926
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
927

928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
				  struct i915_page_directory_entry *pd,
				  uint32_t start, uint32_t length)
{
	struct i915_page_table_entry *pt;
	uint32_t pde, temp;

	gen6_for_each_pde(pt, pd, start, length, temp, pde)
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);
B
Ben Widawsky 已提交
943 944
}

945
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
946
{
947
	BUG_ON(ppgtt->pd.pd_offset & 0x3f);
948

949
	return (ppgtt->pd.pd_offset / 64) << 16;
950 951
}

952
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
953
			 struct intel_engine_cs *ring)
954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

977 978 979 980 981 982 983 984 985 986
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_engine_cs *ring)
{
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

987
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
988
			  struct intel_engine_cs *ring)
989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1009 1010 1011 1012 1013 1014 1015
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

1016 1017 1018
	return 0;
}

1019
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1020
			  struct intel_engine_cs *ring)
1021 1022 1023 1024
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1025

1026 1027 1028 1029 1030 1031 1032 1033
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

1034
static void gen8_ppgtt_enable(struct drm_device *dev)
1035 1036
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1037
	struct intel_engine_cs *ring;
1038
	int j;
B
Ben Widawsky 已提交
1039

1040 1041 1042 1043 1044
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
1045

1046
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1047
{
1048
	struct drm_i915_private *dev_priv = dev->dev_private;
1049
	struct intel_engine_cs *ring;
1050
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1051
	int i;
B
Ben Widawsky 已提交
1052

1053 1054
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1055

1056 1057 1058 1059 1060 1061 1062 1063
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1064

1065
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
1066
		/* GFX_MODE is per-ring on gen7+ */
1067 1068
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1069
	}
1070
}
B
Ben Widawsky 已提交
1071

1072
static void gen6_ppgtt_enable(struct drm_device *dev)
1073
{
1074
	struct drm_i915_private *dev_priv = dev->dev_private;
1075
	uint32_t ecochk, gab_ctl, ecobits;
1076

1077 1078 1079
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1080

1081 1082 1083 1084 1085 1086 1087
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1088 1089
}

1090
/* PPGTT support for Sandybdrige/Gen6 and later */
1091
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1092 1093
				   uint64_t start,
				   uint64_t length,
1094
				   bool use_scratch)
1095
{
1096 1097
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1098
	gen6_pte_t *pt_vaddr, scratch_pte;
1099 1100
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1101 1102
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1103
	unsigned last_pte, i;
1104

1105
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
1106

1107 1108
	while (num_entries) {
		last_pte = first_pte + num_entries;
1109 1110
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1111

1112
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1113

1114 1115
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1116 1117 1118

		kunmap_atomic(pt_vaddr);

1119 1120
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1121
		act_pt++;
1122
	}
1123 1124
}

1125
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1126
				      struct sg_table *pages,
1127
				      uint64_t start,
1128
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1129
{
1130 1131
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1132
	gen6_pte_t *pt_vaddr;
1133
	unsigned first_entry = start >> PAGE_SHIFT;
1134 1135
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1136 1137
	struct sg_page_iter sg_iter;

1138
	pt_vaddr = NULL;
1139
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1140
		if (pt_vaddr == NULL)
1141
			pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1142

1143 1144
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1145 1146
				       cache_level, true, flags);

1147
		if (++act_pte == GEN6_PTES) {
1148
			kunmap_atomic(pt_vaddr);
1149
			pt_vaddr = NULL;
1150
			act_pt++;
1151
			act_pte = 0;
D
Daniel Vetter 已提交
1152 1153
		}
	}
1154 1155
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
1156 1157
}

1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
 * are switching between contexts with the same LRCA, we also must do a force
 * restore.
 */
static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	/* If current vm != vm, */
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186
static void gen6_initialize_pt(struct i915_address_space *vm,
		struct i915_page_table_entry *pt)
{
	gen6_pte_t *pt_vaddr, scratch_pte;
	int i;

	WARN_ON(vm->scratch.addr == 0);

	scratch_pte = vm->pte_encode(vm->scratch.addr,
			I915_CACHE_LLC, true, 0);

	pt_vaddr = kmap_atomic(pt->page);

	for (i = 0; i < GEN6_PTES; i++)
		pt_vaddr[i] = scratch_pte;

	kunmap_atomic(pt_vaddr);
}

1187 1188 1189
static int gen6_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1190 1191 1192
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1193 1194 1195
	struct i915_hw_ppgtt *ppgtt =
				container_of(vm, struct i915_hw_ppgtt, base);
	struct i915_page_table_entry *pt;
1196
	const uint32_t start_save = start, length_save = length;
1197
	uint32_t pde, temp;
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
	int ret;

	WARN_ON(upper_32_bits(start));

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		if (pt != ppgtt->scratch_pt) {
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

		pt = alloc_pt_single(dev);
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
		set_bit(pde, new_page_tables);
	}

	start = start_save;
	length = length_save;
1232 1233 1234 1235 1236 1237 1238 1239

	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1240 1241 1242 1243
		if (test_and_clear_bit(pde, new_page_tables))
			gen6_write_pde(&ppgtt->pd, pde, pt);

		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1244 1245 1246
				GEN6_PTES);
	}

1247 1248 1249 1250 1251 1252
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);

1253
	mark_tlbs_dirty(ppgtt);
1254
	return 0;
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
		struct i915_page_table_entry *pt = ppgtt->pd.page_table[pde];

		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
		unmap_and_free_pt(pt, vm->dev);
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1266 1267
}

1268 1269 1270
static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
{
	int i;
1271

1272 1273 1274 1275 1276 1277
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		struct i915_page_table_entry *pt = ppgtt->pd.page_table[i];

		if (pt != ppgtt->scratch_pt)
			unmap_and_free_pt(ppgtt->pd.page_table[i], ppgtt->base.dev);
	}
1278

1279
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
1280
	unmap_and_free_pd(&ppgtt->pd);
1281 1282
}

1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	drm_mm_remove_node(&ppgtt->node);

	gen6_ppgtt_free(ppgtt);
}

1293
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1294
{
1295
	struct drm_device *dev = ppgtt->base.dev;
1296
	struct drm_i915_private *dev_priv = dev->dev_private;
1297
	bool retried = false;
1298
	int ret;
1299

B
Ben Widawsky 已提交
1300 1301 1302 1303 1304
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1305 1306 1307 1308 1309 1310
	ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

	gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);

1311
alloc:
B
Ben Widawsky 已提交
1312 1313 1314 1315
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1316
						  DRM_MM_TOPDOWN);
1317 1318 1319
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1320 1321 1322
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1323
		if (ret)
1324
			goto err_out;
1325 1326 1327 1328

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1329

1330
	if (ret)
1331 1332
		goto err_out;

1333

B
Ben Widawsky 已提交
1334 1335
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1336

1337
	ppgtt->num_pd_entries = I915_PDES;
1338
	return 0;
1339 1340

err_out:
1341
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
1342
	return ret;
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
	int ret;

	ret = gen6_ppgtt_allocate_page_directories(ppgtt);
	if (ret)
		return ret;

1353 1354
	return 0;
}
1355

1356 1357 1358 1359 1360
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
	struct i915_page_table_entry *unused;
	uint32_t pde, temp;
1361

1362 1363
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1364 1365
}

1366
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt, bool aliasing)
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

1382 1383 1384
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

1385 1386 1387 1388
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	if (aliasing) {
		/* preallocate all pts */
		ret = alloc_pt_range(&ppgtt->pd, 0, ppgtt->num_pd_entries,
				ppgtt->base.dev);

		if (ret) {
			gen6_ppgtt_cleanup(&ppgtt->base);
			return ret;
		}
	}

1400
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
1401 1402 1403 1404
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1405
	ppgtt->base.total = ppgtt->num_pd_entries * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
1406
	ppgtt->debug_dump = gen6_dump_ppgtt;
1407

1408
	ppgtt->pd.pd_offset =
1409
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1410

1411 1412 1413
	ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd.pd_offset / sizeof(gen6_pte_t);

1414 1415 1416 1417
	if (aliasing)
		ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
	else
		gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
1418

1419 1420
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

1421
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1422 1423
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1424

1425
	DRM_DEBUG("Adding PPGTT at offset %x\n",
1426
		  ppgtt->pd.pd_offset << 10);
1427

1428
	return 0;
1429 1430
}

1431 1432
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt,
		bool aliasing)
1433 1434 1435
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1436
	ppgtt->base.dev = dev;
1437
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1438

B
Ben Widawsky 已提交
1439
	if (INTEL_INFO(dev)->gen < 8)
1440
		return gen6_ppgtt_init(ppgtt, aliasing);
B
Ben Widawsky 已提交
1441
	else
R
Rodrigo Vivi 已提交
1442
		return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
1443 1444 1445 1446 1447
}
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1448

1449
	ret = __hw_ppgtt_init(dev, ppgtt, false);
1450
	if (ret == 0) {
B
Ben Widawsky 已提交
1451
		kref_init(&ppgtt->ref);
1452 1453
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1454
		i915_init_vm(dev_priv, &ppgtt->base);
1455
	}
1456 1457 1458 1459

	return ret;
}

1460 1461 1462 1463 1464 1465 1466
int i915_ppgtt_init_hw(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int i, ret = 0;

1467 1468 1469 1470 1471 1472
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1483
		MISSING_CASE(INTEL_INFO(dev)->gen);
1484 1485 1486

	if (ppgtt) {
		for_each_ring(ring, dev_priv, i) {
1487
			ret = ppgtt->switch_mm(ppgtt, ring);
1488 1489
			if (ret != 0)
				return ret;
1490
		}
1491
	}
1492 1493 1494

	return ret;
}
1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1513 1514
	trace_i915_ppgtt_create(&ppgtt->base);

1515 1516 1517
	return ppgtt;
}

1518 1519 1520 1521 1522
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1523 1524
	trace_i915_ppgtt_release(&ppgtt->base);

1525 1526 1527 1528
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

1529 1530 1531
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

1532 1533 1534
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
1535

1536
static void
1537 1538 1539
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1540
{
1541 1542 1543 1544
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		flags |= PTE_READ_ONLY;

1545
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1546
				cache_level, flags);
1547 1548
}

1549
static void ppgtt_unbind_vma(struct i915_vma *vma)
1550
{
1551
	vma->vm->clear_range(vma->vm,
1552 1553
			     vma->node.start,
			     vma->obj->base.size,
1554
			     true);
1555 1556
}

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1573 1574 1575 1576
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1577
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1578
		dev_priv->mm.interruptible = false;
1579
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1591
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1592 1593 1594
		dev_priv->mm.interruptible = interruptible;
}

1595 1596 1597
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1598
	struct intel_engine_cs *ring;
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
1609
					 "\tAddr: 0x%08lx\n"
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1647 1648
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1649
				       true);
1650 1651

	i915_ggtt_flush(dev_priv);
1652 1653
}

1654 1655 1656
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1657
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1658
	struct i915_address_space *vm;
1659

1660 1661
	i915_check_and_clear_faults(dev);

1662
	/* First fill our portion of the GTT with scratch pages */
1663
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1664 1665
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1666
				       true);
1667

1668
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1669 1670 1671 1672 1673
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1674
		i915_gem_clflush_object(obj, obj->pin_display);
1675 1676 1677
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
1678 1679 1680
		 *
		 * Bind is not expected to fail since this is only called on
		 * resume and assumption is all requirements exist already.
1681
		 */
1682
		vma->bound &= ~GLOBAL_BIND;
1683
		WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
1684 1685
	}

B
Ben Widawsky 已提交
1686

1687
	if (INTEL_INFO(dev)->gen >= 8) {
1688 1689 1690 1691 1692
		if (IS_CHERRYVIEW(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1693
		return;
1694
	}
B
Ben Widawsky 已提交
1695

1696 1697 1698 1699 1700 1701 1702
	if (USES_PPGTT(dev)) {
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

			struct i915_hw_ppgtt *ppgtt =
					container_of(vm, struct i915_hw_ppgtt,
						     base);
B
Ben Widawsky 已提交
1703

1704 1705 1706 1707 1708 1709
			if (i915_is_ggtt(vm))
				ppgtt = dev_priv->mm.aliasing_ppgtt;

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
1710 1711
	}

1712
	i915_ggtt_flush(dev_priv);
1713
}
1714

1715
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1716
{
1717
	if (obj->has_dma_mapping)
1718
		return 0;
1719 1720 1721 1722 1723 1724 1725

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1726 1727
}

1728
static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1740
				     uint64_t start,
1741
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1742 1743
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1744
	unsigned first_entry = start >> PAGE_SHIFT;
1745 1746
	gen8_pte_t __iomem *gtt_entries =
		(gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1747 1748
	int i = 0;
	struct sg_page_iter sg_iter;
1749
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1778 1779 1780 1781 1782 1783
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1784
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1785
				     struct sg_table *st,
1786
				     uint64_t start,
1787
				     enum i915_cache_level level, u32 flags)
1788
{
1789
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1790
	unsigned first_entry = start >> PAGE_SHIFT;
1791 1792
	gen6_pte_t __iomem *gtt_entries =
		(gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1793 1794
	int i = 0;
	struct sg_page_iter sg_iter;
1795
	dma_addr_t addr = 0;
1796

1797
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1798
		addr = sg_page_iter_dma_address(&sg_iter);
1799
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1800
		i++;
1801 1802 1803 1804 1805 1806 1807 1808
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1809 1810 1811 1812
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1813 1814 1815 1816 1817 1818 1819

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1820 1821
}

B
Ben Widawsky 已提交
1822
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1823 1824
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1825 1826 1827
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1828 1829
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1830 1831
	gen8_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1848
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1849 1850
				  uint64_t start,
				  uint64_t length,
1851
				  bool use_scratch)
1852
{
1853
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1854 1855
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1856 1857
	gen6_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1858
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1859 1860 1861 1862 1863 1864 1865
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1866
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
1867

1868 1869 1870 1871 1872
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1873 1874 1875 1876

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1877
{
1878
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1879 1880 1881
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1882
	BUG_ON(!i915_is_ggtt(vma->vm));
1883
	intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
1884
	vma->bound = GLOBAL_BIND;
1885 1886
}

1887
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1888 1889
				  uint64_t start,
				  uint64_t length,
1890
				  bool unused)
1891
{
1892 1893
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1894 1895 1896
	intel_gtt_clear_range(first_entry, num_entries);
}

1897 1898 1899 1900
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1901

1902
	BUG_ON(!i915_is_ggtt(vma->vm));
1903
	vma->bound = 0;
1904 1905
	intel_gtt_clear_range(first, size);
}
1906

1907 1908 1909
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1910
{
1911
	struct drm_device *dev = vma->vm->dev;
1912
	struct drm_i915_private *dev_priv = dev->dev_private;
1913
	struct drm_i915_gem_object *obj = vma->obj;
1914
	struct sg_table *pages = obj->pages;
1915

1916 1917 1918 1919
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		flags |= PTE_READ_ONLY;

1920 1921 1922
	if (i915_is_ggtt(vma->vm))
		pages = vma->ggtt_view.pages;

1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1935
		if (!(vma->bound & GLOBAL_BIND) ||
1936
		    (cache_level != obj->cache_level)) {
1937
			vma->vm->insert_entries(vma->vm, pages,
1938
						vma->node.start,
1939
						cache_level, flags);
1940
			vma->bound |= GLOBAL_BIND;
1941 1942
		}
	}
1943

1944
	if (dev_priv->mm.aliasing_ppgtt &&
1945
	    (!(vma->bound & LOCAL_BIND) ||
1946 1947
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1948
		appgtt->base.insert_entries(&appgtt->base, pages,
1949
					    vma->node.start,
1950
					    cache_level, flags);
1951
		vma->bound |= LOCAL_BIND;
1952
	}
1953 1954
}

1955
static void ggtt_unbind_vma(struct i915_vma *vma)
1956
{
1957
	struct drm_device *dev = vma->vm->dev;
1958
	struct drm_i915_private *dev_priv = dev->dev_private;
1959 1960
	struct drm_i915_gem_object *obj = vma->obj;

1961
	if (vma->bound & GLOBAL_BIND) {
1962 1963 1964
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
1965
				     true);
1966
		vma->bound &= ~GLOBAL_BIND;
1967
	}
1968

1969
	if (vma->bound & LOCAL_BIND) {
1970 1971
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
1972 1973
					 vma->node.start,
					 obj->base.size,
1974
					 true);
1975
		vma->bound &= ~LOCAL_BIND;
1976
	}
1977 1978 1979
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1980
{
B
Ben Widawsky 已提交
1981 1982 1983 1984 1985 1986
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1987 1988 1989 1990
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1991 1992

	undo_idling(dev_priv, interruptible);
1993
}
1994

1995 1996
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
1997 1998
				  u64 *start,
				  u64 *end)
1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
2011

D
Daniel Vetter 已提交
2012 2013 2014 2015
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
2016
{
2017 2018 2019 2020 2021 2022 2023 2024 2025
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2026 2027
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2028 2029 2030
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2031
	int ret;
2032

2033 2034
	BUG_ON(mappable_end > end);

2035
	/* Subtract the guard page ... */
2036
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046

	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

2047
	if (!HAS_LLC(dev))
2048
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
2049

2050
	/* Mark any preallocated objects as occupied */
2051
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2052
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
2053

B
Ben Widawsky 已提交
2054
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
2055 2056 2057
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2058
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
2059 2060 2061 2062
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2063
		vma->bound |= GLOBAL_BIND;
2064 2065 2066
	}

	/* Clear any non-preallocated blocks */
2067
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
2068 2069
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2070 2071
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
2072 2073 2074
	}

	/* And finally clear the reserved guard page */
2075
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
2076

2077 2078 2079 2080 2081 2082 2083
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2084 2085 2086
		ret = __hw_ppgtt_init(dev, ppgtt, true);
		if (ret) {
			kfree(ppgtt);
2087
			return ret;
2088
		}
2089 2090 2091 2092

		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

2093
	return 0;
2094 2095
}

2096 2097 2098 2099 2100
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

2101
	gtt_size = dev_priv->gtt.base.total;
2102
	mappable_size = dev_priv->gtt.mappable_end;
2103

2104
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
2105 2106
}

2107 2108 2109 2110 2111
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

2112 2113 2114 2115 2116 2117
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2118
	if (drm_mm_initialized(&vm->mm)) {
2119 2120 2121
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

2122 2123 2124 2125 2126 2127
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
2128

2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
2148 2149
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
2150 2151 2152 2153 2154 2155 2156

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2157 2158 2159 2160
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
2161
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
2162
	__free_page(page);
2163 2164 2165 2166 2167 2168 2169 2170 2171
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2172 2173 2174 2175 2176 2177
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2178 2179 2180 2181 2182 2183 2184

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2185 2186 2187
	return bdw_gmch_ctl << 20;
}

2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2199
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2200 2201 2202 2203 2204 2205
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2206 2207 2208 2209 2210 2211 2212
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2243 2244 2245 2246
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2247
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2248 2249 2250
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
2251
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2252 2253
		(pci_resource_len(dev->pdev, 0) / 2);

2254
	dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
2270 2271 2272
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2273
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2302 2303 2304 2305 2306 2307
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2363 2364 2365 2366
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2367 2368 2369 2370 2371 2372
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2373

2374
	*gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2375

2376 2377 2378 2379
	if (IS_CHERRYVIEW(dev))
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2380

B
Ben Widawsky 已提交
2381 2382
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2383 2384
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
2385 2386 2387 2388

	return ret;
}

2389 2390
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2391 2392 2393
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2394 2395
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2396
	unsigned int gtt_size;
2397 2398 2399
	u16 snb_gmch_ctl;
	int ret;

2400 2401 2402
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2403 2404
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2405
	 */
2406
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2407 2408 2409
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2410 2411 2412 2413 2414 2415
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2416
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2417

B
Ben Widawsky 已提交
2418
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
2419
	*gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
2420

B
Ben Widawsky 已提交
2421
	ret = ggtt_probe_common(dev, gtt_size);
2422

2423 2424
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2425

2426 2427 2428
	return ret;
}

2429
static void gen6_gmch_remove(struct i915_address_space *vm)
2430
{
2431 2432

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2433

2434 2435
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2436
}
2437 2438 2439

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2440 2441 2442
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2453
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2454 2455

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2456
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2457

2458 2459 2460
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2461 2462 2463
	return 0;
}

2464
static void i915_gmch_remove(struct i915_address_space *vm)
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2476
		gtt->gtt_probe = i915_gmch_probe;
2477
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2478
	} else if (INTEL_INFO(dev)->gen < 8) {
2479
		gtt->gtt_probe = gen6_gmch_probe;
2480
		gtt->base.cleanup = gen6_gmch_remove;
2481
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2482
			gtt->base.pte_encode = iris_pte_encode;
2483
		else if (IS_HASWELL(dev))
2484
			gtt->base.pte_encode = hsw_pte_encode;
2485
		else if (IS_VALLEYVIEW(dev))
2486
			gtt->base.pte_encode = byt_pte_encode;
2487 2488
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2489
		else
2490
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2491 2492 2493
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2494 2495
	}

2496
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2497
			     &gtt->mappable_base, &gtt->mappable_end);
2498
	if (ret)
2499 2500
		return ret;

2501 2502
	gtt->base.dev = dev;

2503
	/* GMADR is the PCI mmio aperture into the global GTT. */
2504 2505
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
2506 2507
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2508 2509 2510 2511
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2512 2513 2514 2515 2516 2517 2518 2519
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2520 2521 2522

	return 0;
}
2523

2524 2525 2526 2527
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
2528
{
2529
	struct i915_vma *vma;
2530

2531 2532
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
2533 2534 2535
	vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
2536

2537 2538 2539 2540 2541 2542
	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

R
Rodrigo Vivi 已提交
2543
	if (INTEL_INFO(vm->dev)->gen >= 6) {
2544
		if (i915_is_ggtt(vm)) {
2545 2546
			vma->ggtt_view = *ggtt_view;

2547 2548 2549 2550 2551 2552
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
R
Rodrigo Vivi 已提交
2553
	} else {
2554
		BUG_ON(!i915_is_ggtt(vm));
2555
		vma->ggtt_view = *ggtt_view;
2556 2557 2558 2559
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
	}

2560 2561
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2562
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2563 2564 2565 2566 2567

	return vma;
}

struct i915_vma *
2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2583
				       const struct i915_ggtt_view *view)
2584
{
2585
	struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2586 2587
	struct i915_vma *vma;

2588 2589 2590 2591 2592 2593 2594 2595
	if (WARN_ON(!view))
		return ERR_PTR(-EINVAL);

	vma = i915_gem_obj_to_ggtt_view(obj, view);

	if (IS_ERR(vma))
		return vma;

2596
	if (!vma)
2597
		vma = __i915_gem_vma_create(obj, ggtt, view);
2598 2599

	return vma;
2600

2601
}
2602

2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642
static void
rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
	     struct sg_table *st)
{
	unsigned int column, row;
	unsigned int src_idx;
	struct scatterlist *sg = st->sgl;

	st->nents = 0;

	for (column = 0; column < width; column++) {
		src_idx = width * (height - 1) + column;
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
			sg_dma_address(sg) = in[src_idx];
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
			src_idx -= width;
		}
	}
}

static struct sg_table *
intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
			  struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
	unsigned long size, pages, rot_pages;
	struct sg_page_iter sg_iter;
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
	unsigned int tile_pitch, tile_height;
	unsigned int width_pages, height_pages;
2643
	int ret = -ENOMEM;
2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701

	pages = obj->base.size / PAGE_SIZE;

	/* Calculate tiling geometry. */
	tile_height = intel_tile_height(dev, rot_info->pixel_format,
					rot_info->fb_modifier);
	tile_pitch = PAGE_SIZE / tile_height;
	width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
	height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
	rot_pages = width_pages * height_pages;
	size = rot_pages * PAGE_SIZE;

	/* Allocate a temporary list of source pages for random access. */
	page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
		page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
		i++;
	}

	/* Rotate the pages. */
	rotate_pages(page_addr_list, width_pages, height_pages, st);

	DRM_DEBUG_KMS(
		      "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
		      size, rot_info->pitch, rot_info->height,
		      rot_info->pixel_format, width_pages, height_pages,
		      rot_pages);

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

	DRM_DEBUG_KMS(
		      "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
		      size, ret, rot_info->pitch, rot_info->height,
		      rot_info->pixel_format, width_pages, height_pages,
		      rot_pages);
	return ERR_PTR(ret);
}
2702

2703 2704
static inline int
i915_get_ggtt_vma_pages(struct i915_vma *vma)
2705
{
2706 2707
	int ret = 0;

2708 2709 2710 2711 2712
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
2713 2714 2715
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
			intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
2716 2717 2718 2719 2720
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
2721
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
2722
			  vma->ggtt_view.type);
2723 2724 2725 2726 2727 2728
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
2729 2730
	}

2731
	return ret;
2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
2747 2748
	if (i915_is_ggtt(vma->vm)) {
		int ret = i915_get_ggtt_vma_pages(vma);
2749

2750 2751 2752
		if (ret)
			return ret;
	}
2753 2754 2755 2756 2757

	vma->bind_vma(vma, cache_level, flags);

	return 0;
}