i915_gem_gtt.c 25.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright © 2010 Daniel Vetter
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

25 26
#include <drm/drmP.h>
#include <drm/i915_drm.h>
27 28 29 30
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"

31 32 33
#define GEN6_PPGTT_PD_ENTRIES 512
#define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))

34 35
/* PPGTT stuff */
#define GEN6_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0xff0))
36
#define HSW_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0x7f0))
37 38 39 40 41 42 43 44 45

#define GEN6_PDE_VALID			(1 << 0)
/* gen6+ has bit 11-4 for physical addr bit 39-32 */
#define GEN6_PDE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)

#define GEN6_PTE_VALID			(1 << 0)
#define GEN6_PTE_UNCACHED		(1 << 1)
#define HSW_PTE_UNCACHED		(0)
#define GEN6_PTE_CACHE_LLC		(2 << 1)
46
#define GEN7_PTE_CACHE_L3_LLC		(3 << 1)
47
#define GEN6_PTE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
48 49 50 51 52 53 54
#define HSW_PTE_ADDR_ENCODE(addr)	HSW_GTT_ADDR_ENCODE(addr)

/* Cacheability Control is a 4-bit value. The low three bits are stored in *
 * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
 */
#define HSW_CACHEABILITY_CONTROL(bits)	((((bits) & 0x7) << 1) | \
					 (((bits) & 0x8) << (11 - 3)))
55
#define HSW_WB_LLC_AGE3			HSW_CACHEABILITY_CONTROL(0x2)
56
#define HSW_WB_LLC_AGE0			HSW_CACHEABILITY_CONTROL(0x3)
57
#define HSW_WB_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0xb)
58

59 60
static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
				     enum i915_cache_level level)
61
{
62
	gen6_gtt_pte_t pte = GEN6_PTE_VALID;
63
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
64 65

	switch (level) {
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
		WARN_ON(1);
	}

	return pte;
}

static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
				     enum i915_cache_level level)
{
	gen6_gtt_pte_t pte = GEN6_PTE_VALID;
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
89 90 91 92 93
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
94
		pte |= GEN6_PTE_UNCACHED;
95 96
		break;
	default:
97
		WARN_ON(1);
98 99
	}

100 101 102
	return pte;
}

103 104 105
#define BYT_PTE_WRITEABLE		(1 << 1)
#define BYT_PTE_SNOOPED_BY_CPU_CACHES	(1 << 2)

106
static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122
				     enum i915_cache_level level)
{
	gen6_gtt_pte_t pte = GEN6_PTE_VALID;
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	/* Mark the page as writeable.  Other platforms don't have a
	 * setting for read-only/writable, so this matches that behavior.
	 */
	pte |= BYT_PTE_WRITEABLE;

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

123
static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
124 125 126
				     enum i915_cache_level level)
{
	gen6_gtt_pte_t pte = GEN6_PTE_VALID;
127
	pte |= HSW_PTE_ADDR_ENCODE(addr);
128 129

	if (level != I915_CACHE_NONE)
130
		pte |= HSW_WB_LLC_AGE3;
131 132 133 134

	return pte;
}

135 136 137 138 139 140 141 142 143 144 145 146
static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
				      enum i915_cache_level level)
{
	gen6_gtt_pte_t pte = GEN6_PTE_VALID;
	pte |= HSW_PTE_ADDR_ENCODE(addr);

	if (level != I915_CACHE_NONE)
		pte |= HSW_WB_ELLC_LLC_AGE0;

	return pte;
}

B
Ben Widawsky 已提交
147
static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
148
{
149
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
B
Ben Widawsky 已提交
150 151 152 153
	gen6_gtt_pte_t __iomem *pd_addr;
	uint32_t pd_entry;
	int i;

B
Ben Widawsky 已提交
154
	WARN_ON(ppgtt->pd_offset & 0x3f);
B
Ben Widawsky 已提交
155 156 157 158 159 160 161 162 163 164 165 166
	pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

		pt_addr = ppgtt->pt_dma_addr[i];
		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);
B
Ben Widawsky 已提交
167 168 169 170 171 172 173 174 175 176 177 178 179
}

static int gen6_ppgtt_enable(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t pd_offset;
	struct intel_ring_buffer *ring;
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int i;

	BUG_ON(ppgtt->pd_offset & 0x3f);

	gen6_write_pdes(ppgtt);
B
Ben Widawsky 已提交
180 181 182 183 184 185 186 187 188

	pd_offset = ppgtt->pd_offset;
	pd_offset /= 64; /* in cachelines, */
	pd_offset <<= 16;

	if (INTEL_INFO(dev)->gen == 6) {
		uint32_t ecochk, gab_ctl, ecobits;

		ecobits = I915_READ(GAC_ECO_BITS);
V
Ville Syrjälä 已提交
189 190
		I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
					 ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
191 192 193 194 195 196 197 198 199

		gab_ctl = I915_READ(GAB_CTL);
		I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

		ecochk = I915_READ(GAM_ECOCHK);
		I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
				       ECOCHK_PPGTT_CACHE64B);
		I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	} else if (INTEL_INFO(dev)->gen >= 7) {
200
		uint32_t ecochk, ecobits;
201 202 203 204

		ecobits = I915_READ(GAC_ECO_BITS);
		I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);

205 206 207 208 209 210 211 212
		ecochk = I915_READ(GAM_ECOCHK);
		if (IS_HASWELL(dev)) {
			ecochk |= ECOCHK_PPGTT_WB_HSW;
		} else {
			ecochk |= ECOCHK_PPGTT_LLC_IVB;
			ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
		}
		I915_WRITE(GAM_ECOCHK, ecochk);
B
Ben Widawsky 已提交
213 214 215 216 217 218 219 220 221 222 223
		/* GFX_MODE is per-ring on gen7+ */
	}

	for_each_ring(ring, dev_priv, i) {
		if (INTEL_INFO(dev)->gen >= 7)
			I915_WRITE(RING_MODE_GEN7(ring),
				   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));

		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
	}
224
	return 0;
B
Ben Widawsky 已提交
225 226
}

227
/* PPGTT support for Sandybdrige/Gen6 and later */
228
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
229 230 231
				   unsigned first_entry,
				   unsigned num_entries)
{
232 233
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
234
	gen6_gtt_pte_t *pt_vaddr, scratch_pte;
235
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
236 237
	unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	unsigned last_pte, i;
238

239
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC);
240

241 242 243 244 245
	while (num_entries) {
		last_pte = first_pte + num_entries;
		if (last_pte > I915_PPGTT_PT_ENTRIES)
			last_pte = I915_PPGTT_PT_ENTRIES;

246
		pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
247

248 249
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
250 251 252

		kunmap_atomic(pt_vaddr);

253 254
		num_entries -= last_pte - first_pte;
		first_pte = 0;
255
		act_pt++;
256
	}
257 258
}

259
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
260 261 262 263
				      struct sg_table *pages,
				      unsigned first_entry,
				      enum i915_cache_level cache_level)
{
264 265
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
266
	gen6_gtt_pte_t *pt_vaddr;
267
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
268 269 270
	unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	struct sg_page_iter sg_iter;

271
	pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
272 273 274
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
		dma_addr_t page_addr;

275
		page_addr = sg_page_iter_dma_address(&sg_iter);
276
		pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level);
277 278
		if (++act_pte == I915_PPGTT_PT_ENTRIES) {
			kunmap_atomic(pt_vaddr);
279 280
			act_pt++;
			pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
281
			act_pte = 0;
D
Daniel Vetter 已提交
282 283 284

		}
	}
285
	kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
286 287
}

288
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
289
{
290 291
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
292 293
	int i;

294 295
	drm_mm_takedown(&ppgtt->base.mm);

296 297
	if (ppgtt->pt_dma_addr) {
		for (i = 0; i < ppgtt->num_pd_entries; i++)
298
			pci_unmap_page(ppgtt->base.dev->pdev,
299 300 301 302 303 304 305 306 307 308 309 310 311
				       ppgtt->pt_dma_addr[i],
				       4096, PCI_DMA_BIDIRECTIONAL);
	}

	kfree(ppgtt->pt_dma_addr);
	for (i = 0; i < ppgtt->num_pd_entries; i++)
		__free_page(ppgtt->pt_pages[i]);
	kfree(ppgtt->pt_pages);
	kfree(ppgtt);
}

static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
{
312
	struct drm_device *dev = ppgtt->base.dev;
313 314 315 316 317 318 319 320
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned first_pd_entry_in_global_pt;
	int i;
	int ret = -ENOMEM;

	/* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
	 * entries. For aliasing ppgtt support we just steal them at the end for
	 * now. */
321
	first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
322

323
	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
324
	ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
B
Ben Widawsky 已提交
325
	ppgtt->enable = gen6_ppgtt_enable;
326 327 328 329
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
330 331 332
	ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
				  GFP_KERNEL);
	if (!ppgtt->pt_pages)
333
		return -ENOMEM;
334 335 336 337 338 339 340

	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
		if (!ppgtt->pt_pages[i])
			goto err_pt_alloc;
	}

B
Ben Widawsky 已提交
341 342 343 344
	ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
				     GFP_KERNEL);
	if (!ppgtt->pt_dma_addr)
		goto err_pt_alloc;
345

B
Ben Widawsky 已提交
346 347
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;
D
Daniel Vetter 已提交
348

B
Ben Widawsky 已提交
349 350
		pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
				       PCI_DMA_BIDIRECTIONAL);
351

B
Ben Widawsky 已提交
352 353 354
		if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
			ret = -EIO;
			goto err_pd_pin;
355

D
Daniel Vetter 已提交
356
		}
B
Ben Widawsky 已提交
357
		ppgtt->pt_dma_addr[i] = pt_addr;
358 359
	}

360 361
	ppgtt->base.clear_range(&ppgtt->base, 0,
				ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES);
362

363
	ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379

	return 0;

err_pd_pin:
	if (ppgtt->pt_dma_addr) {
		for (i--; i >= 0; i--)
			pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
				       4096, PCI_DMA_BIDIRECTIONAL);
	}
err_pt_alloc:
	kfree(ppgtt->pt_dma_addr);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		if (ppgtt->pt_pages[i])
			__free_page(ppgtt->pt_pages[i]);
	}
	kfree(ppgtt->pt_pages);
380 381 382 383 384 385 386 387 388 389 390 391 392 393

	return ret;
}

static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return -ENOMEM;

394
	ppgtt->base.dev = dev;
395

B
Ben Widawsky 已提交
396 397 398 399 400
	if (INTEL_INFO(dev)->gen < 8)
		ret = gen6_ppgtt_init(ppgtt);
	else
		BUG();

401 402
	if (ret)
		kfree(ppgtt);
403
	else {
404
		dev_priv->mm.aliasing_ppgtt = ppgtt;
405 406 407
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
	}
408 409 410 411 412 413 414 415 416 417 418 419

	return ret;
}

void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

	if (!ppgtt)
		return;

420
	ppgtt->base.cleanup(&ppgtt->base);
421
	dev_priv->mm.aliasing_ppgtt = NULL;
422 423
}

424 425 426 427
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level)
{
428 429 430
	ppgtt->base.insert_entries(&ppgtt->base, obj->pages,
				   i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
				   cache_level);
431 432 433 434 435
}

void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj)
{
436 437 438
	ppgtt->base.clear_range(&ppgtt->base,
				i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
				obj->base.size >> PAGE_SHIFT);
439 440
}

441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
457 458 459 460
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

461
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
462
		dev_priv->mm.interruptible = false;
463
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
464 465 466 467 468 469 470 471 472 473 474
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
475
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
476 477 478
		dev_priv->mm.interruptible = interruptible;
}

479 480 481
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
482
	struct drm_i915_gem_object *obj;
483

484
	/* First fill our portion of the GTT with scratch pages */
485 486 487
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
				       dev_priv->gtt.base.start / PAGE_SIZE,
				       dev_priv->gtt.base.total / PAGE_SIZE);
488

489
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
490
		i915_gem_clflush_object(obj);
491
		i915_gem_gtt_bind_object(obj, obj->cache_level);
492 493
	}

494
	i915_gem_chipset_flush(dev);
495
}
496

497
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
498
{
499
	if (obj->has_dma_mapping)
500
		return 0;
501 502 503 504 505 506 507

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
508 509
}

510 511 512 513 514 515
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
516
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
517 518 519
				     struct sg_table *st,
				     unsigned int first_entry,
				     enum i915_cache_level level)
520
{
521
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
522 523
	gen6_gtt_pte_t __iomem *gtt_entries =
		(gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
524 525
	int i = 0;
	struct sg_page_iter sg_iter;
526 527
	dma_addr_t addr;

528
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
529
		addr = sg_page_iter_dma_address(&sg_iter);
530
		iowrite32(vm->pte_encode(addr, level), &gtt_entries[i]);
531
		i++;
532 533 534 535 536 537 538 539 540
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
541 542
		WARN_ON(readl(&gtt_entries[i-1]) !=
			vm->pte_encode(addr, level));
543 544 545 546 547 548 549

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
550 551
}

552
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
553 554 555
				  unsigned int first_entry,
				  unsigned int num_entries)
{
556
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
557 558
	gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
559
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
560 561 562 563 564 565 566
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

567
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC);
568 569 570 571 572 573
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}


574
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
575 576 577 578 579 580 581 582 583 584 585
				     struct sg_table *st,
				     unsigned int pg_start,
				     enum i915_cache_level cache_level)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_sg_entries(st, pg_start, flags);

}

586
static void i915_ggtt_clear_range(struct i915_address_space *vm,
587 588 589 590 591 592 593
				  unsigned int first_entry,
				  unsigned int num_entries)
{
	intel_gtt_clear_range(first_entry, num_entries);
}


594 595
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
			      enum i915_cache_level cache_level)
596 597
{
	struct drm_device *dev = obj->base.dev;
598
	struct drm_i915_private *dev_priv = dev->dev_private;
599
	const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
600

601 602 603
	dev_priv->gtt.base.insert_entries(&dev_priv->gtt.base, obj->pages,
					  entry,
					  cache_level);
604

605
	obj->has_global_gtt_mapping = 1;
606 607
}

608
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
609
{
610 611
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
612
	const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
613

614 615 616
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
				       entry,
				       obj->base.size >> PAGE_SHIFT);
617 618

	obj->has_global_gtt_mapping = 0;
619 620 621
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
622
{
B
Ben Widawsky 已提交
623 624 625 626 627 628
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

629 630 631 632
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
633 634

	undo_idling(dev_priv, interruptible);
635
}
636

637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
				  unsigned long *start,
				  unsigned long *end)
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
653 654 655 656
void i915_gem_setup_global_gtt(struct drm_device *dev,
			       unsigned long start,
			       unsigned long mappable_end,
			       unsigned long end)
657
{
658 659 660 661 662 663 664 665 666
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
667 668
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
669 670 671
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
672

673 674
	BUG_ON(mappable_end > end);

675
	/* Subtract the guard page ... */
676
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
677
	if (!HAS_LLC(dev))
678
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
679

680
	/* Mark any preallocated objects as occupied */
681
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
682
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
683
		int ret;
B
Ben Widawsky 已提交
684
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
685 686 687
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
688
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
689
		if (ret)
690
			DRM_DEBUG_KMS("Reservation failed\n");
691
		obj->has_global_gtt_mapping = 1;
B
Ben Widawsky 已提交
692
		list_add(&vma->vma_link, &obj->vma_list);
693 694
	}

695 696
	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;
697

698
	/* Clear any non-preallocated blocks */
699
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
700
		const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
701 702
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
703
		ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count);
704 705 706
	}

	/* And finally clear the reserved guard page */
707
	ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1);
708 709
}

710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
static bool
intel_enable_ppgtt(struct drm_device *dev)
{
	if (i915_enable_ppgtt >= 0)
		return i915_enable_ppgtt;

#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif

	return true;
}

void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

730
	gtt_size = dev_priv->gtt.base.total;
731
	mappable_size = dev_priv->gtt.mappable_end;
732 733

	if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
734
		int ret;
735 736 737 738

		if (INTEL_INFO(dev)->gen <= 7) {
			/* PPGTT pdes are stolen from global gtt ptes, so shrink the
			 * aperture accordingly when using aliasing ppgtt. */
739
			gtt_size -= GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
740
		}
741 742 743 744

		i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);

		ret = i915_gem_init_aliasing_ppgtt(dev);
745
		if (!ret)
746
			return;
747 748

		DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
749
		drm_mm_takedown(&dev_priv->gtt.base.mm);
750
		gtt_size += GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
751
	}
752
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774
}

static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
775 776
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
777 778 779 780 781 782 783

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
784 785 786 787
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
788
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
789 790
	put_page(page);
	__free_page(page);
791 792 793 794 795 796 797 798 799
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

800
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
801 802 803 804 805 806
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

807 808
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
809 810 811
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
812 813 814
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	phys_addr_t gtt_bus_addr;
815
	unsigned int gtt_size;
816 817 818
	u16 snb_gmch_ctl;
	int ret;

819 820 821
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

822 823
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
824
	 */
825
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
826 827 828
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
829 830 831 832 833
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
834
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
835

836
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
837
	*gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
838

839 840 841 842
	/* For Modern GENs the PTEs and register space are split in the BAR */
	gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
		(pci_resource_len(dev->pdev, 0) / 2);

843
	dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
B
Ben Widawsky 已提交
844
	if (!dev_priv->gtt.gsm) {
845
		DRM_ERROR("Failed to map the gtt page table\n");
846
		return -ENOMEM;
847 848
	}

849 850 851
	ret = setup_scratch_page(dev);
	if (ret)
		DRM_ERROR("Scratch setup failed\n");
852

853 854
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
855

856 857 858
	return ret;
}

859
static void gen6_gmch_remove(struct i915_address_space *vm)
860
{
861 862 863 864

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
865
}
866 867 868

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
869 870 871
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
872 873 874 875 876 877 878 879 880 881
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

882
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
883 884

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
885 886
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
887 888 889 890

	return 0;
}

891
static void i915_gmch_remove(struct i915_address_space *vm)
892 893 894 895 896 897 898 899 900 901 902
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
903
		gtt->gtt_probe = i915_gmch_probe;
904
		gtt->base.cleanup = i915_gmch_remove;
905
	} else {
906
		gtt->gtt_probe = gen6_gmch_probe;
907
		gtt->base.cleanup = gen6_gmch_remove;
908
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
909
			gtt->base.pte_encode = iris_pte_encode;
910
		else if (IS_HASWELL(dev))
911
			gtt->base.pte_encode = hsw_pte_encode;
912
		else if (IS_VALLEYVIEW(dev))
913
			gtt->base.pte_encode = byt_pte_encode;
914 915
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
916
		else
917
			gtt->base.pte_encode = snb_pte_encode;
918 919
	}

920
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
921
			     &gtt->mappable_base, &gtt->mappable_end);
922
	if (ret)
923 924
		return ret;

925 926
	gtt->base.dev = dev;

927
	/* GMADR is the PCI mmio aperture into the global GTT. */
928 929
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
930 931
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
932 933 934

	return 0;
}