i915_gem_gtt.c 63.6 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29
#include "i915_drv.h"
30
#include "i915_vgpu.h"
31 32 33
#include "i915_trace.h"
#include "intel_drv.h"

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
 * added with the _view suffix. They take the struct i915_ggtt_view parameter
 * encapsulating all metadata required to implement a view.
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

94 95
const struct i915_ggtt_view i915_ggtt_view_normal;

96 97
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
98

99 100
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
101 102 103 104 105 106
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;

107 108 109
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

110 111 112 113 114 115
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
116 117 118 119 120
		return 0;

	if (enable_ppgtt == 1)
		return 1;

121
	if (enable_ppgtt == 2 && has_full_ppgtt)
122 123
		return 2;

124 125 126 127
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
128
		return 0;
129 130 131
	}
#endif

132
	/* Early VLV doesn't have this */
133 134
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
135 136 137 138
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

139 140 141 142
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
		return 2;
	else
		return has_aliasing_ppgtt ? 1 : 0;
143 144
}

145 146 147 148 149
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);

B
Ben Widawsky 已提交
150 151 152 153 154 155
static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
					     enum i915_cache_level level,
					     bool valid)
{
	gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
	pte |= addr;
156 157 158

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
159
		pte |= PPAT_UNCACHED_INDEX;
160 161 162 163 164 165 166 167 168
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
169 170 171
	return pte;
}

B
Ben Widawsky 已提交
172 173 174 175 176 177 178 179 180 181 182 183 184
static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
					     dma_addr_t addr,
					     enum i915_cache_level level)
{
	gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

185
static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
186
				     enum i915_cache_level level,
187
				     bool valid, u32 unused)
188
{
189
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
190
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
191 192

	switch (level) {
193 194 195 196 197 198 199 200
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
201
		MISSING_CASE(level);
202 203 204 205 206 207
	}

	return pte;
}

static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
208
				     enum i915_cache_level level,
209
				     bool valid, u32 unused)
210
{
211
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
212 213 214 215 216
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
217 218 219 220 221
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
222
		pte |= GEN6_PTE_UNCACHED;
223 224
		break;
	default:
225
		MISSING_CASE(level);
226 227
	}

228 229 230
	return pte;
}

231
static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
232
				     enum i915_cache_level level,
233
				     bool valid, u32 flags)
234
{
235
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
236 237
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

238 239
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
240 241 242 243 244 245 246

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

247
static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
248
				     enum i915_cache_level level,
249
				     bool valid, u32 unused)
250
{
251
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
252
	pte |= HSW_PTE_ADDR_ENCODE(addr);
253 254

	if (level != I915_CACHE_NONE)
255
		pte |= HSW_WB_LLC_AGE3;
256 257 258 259

	return pte;
}

260
static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
261
				      enum i915_cache_level level,
262
				      bool valid, u32 unused)
263
{
264
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
265 266
	pte |= HSW_PTE_ADDR_ENCODE(addr);

267 268 269 270
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
271
		pte |= HSW_WT_ELLC_LLC_AGE3;
272 273
		break;
	default:
274
		pte |= HSW_WB_ELLC_LLC_AGE3;
275 276
		break;
	}
277 278 279 280

	return pte;
}

281
static void unmap_and_free_pt(struct i915_page_table_entry *pt, struct drm_device *dev)
282 283 284 285 286 287 288
{
	if (WARN_ON(!pt->page))
		return;
	__free_page(pt->page);
	kfree(pt);
}

289
static struct i915_page_table_entry *alloc_pt_single(struct drm_device *dev)
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
{
	struct i915_page_table_entry *pt;

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

	pt->page = alloc_page(GFP_KERNEL | __GFP_ZERO);
	if (!pt->page) {
		kfree(pt);
		return ERR_PTR(-ENOMEM);
	}

	return pt;
}

/**
 * alloc_pt_range() - Allocate a multiple page tables
 * @pd:		The page directory which will have at least @count entries
 *		available to point to the allocated page tables.
 * @pde:	First page directory entry for which we are allocating.
 * @count:	Number of pages to allocate.
312
 * @dev:	DRM device.
313 314 315 316 317 318 319
 *
 * Allocates multiple page table pages and sets the appropriate entries in the
 * page table structure within the page directory. Function cleans up after
 * itself on any failures.
 *
 * Return: 0 if allocation succeeded.
 */
320 321
static int alloc_pt_range(struct i915_page_directory_entry *pd, uint16_t pde, size_t count,
		  struct drm_device *dev)
322 323 324 325 326 327 328 329
{
	int i, ret;

	/* 512 is the max page tables per page_directory on any platform. */
	if (WARN_ON(pde + count > GEN6_PPGTT_PD_ENTRIES))
		return -EINVAL;

	for (i = pde; i < pde + count; i++) {
330
		struct i915_page_table_entry *pt = alloc_pt_single(dev);
331 332 333 334 335 336

		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto err_out;
		}
		WARN(pd->page_table[i],
D
Dan Carpenter 已提交
337
		     "Leaking page directory entry %d (%p)\n",
338 339 340 341 342 343 344 345
		     i, pd->page_table[i]);
		pd->page_table[i] = pt;
	}

	return 0;

err_out:
	while (i-- > pde)
346
		unmap_and_free_pt(pd->page_table[i], dev);
347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
	return ret;
}

static void unmap_and_free_pd(struct i915_page_directory_entry *pd)
{
	if (pd->page) {
		__free_page(pd->page);
		kfree(pd);
	}
}

static struct i915_page_directory_entry *alloc_pd_single(void)
{
	struct i915_page_directory_entry *pd;

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

	pd->page = alloc_page(GFP_KERNEL | __GFP_ZERO);
	if (!pd->page) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}

	return pd;
}

375
/* Broadwell Page Directory Pointer Descriptors */
376
static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
377
			   uint64_t val)
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
{
	int ret;

	BUG_ON(entry >= 4);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
	intel_ring_emit(ring, (u32)(val >> 32));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
	intel_ring_emit(ring, (u32)(val));
	intel_ring_advance(ring);

	return 0;
}

398
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
399
			  struct intel_engine_cs *ring)
400
{
401
	int i, ret;
402 403 404 405 406

	/* bit of a hack to find the actual last used pd */
	int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;

	for (i = used_pd - 1; i >= 0; i--) {
407
		dma_addr_t addr = ppgtt->pdp.page_directory[i]->daddr;
408
		ret = gen8_write_pdp(ring, i, addr);
409 410
		if (ret)
			return ret;
411
	}
B
Ben Widawsky 已提交
412

413
	return 0;
414 415
}

416
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
417 418
				   uint64_t start,
				   uint64_t length,
419 420 421 422 423
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr, scratch_pte;
424 425 426
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
427
	unsigned num_entries = length >> PAGE_SHIFT;
428 429 430 431 432 433
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
		struct i915_page_directory_entry *pd;
		struct i915_page_table_entry *pt;
		struct page *page_table;

		if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
			continue;

		pd = ppgtt->pdp.page_directory[pdpe];

		if (WARN_ON(!pd->page_table[pde]))
			continue;

		pt = pd->page_table[pde];

		if (WARN_ON(!pt->page))
			continue;

		page_table = pt->page;
452

453
		last_pte = pte + num_entries;
454 455 456 457 458
		if (last_pte > GEN8_PTES_PER_PAGE)
			last_pte = GEN8_PTES_PER_PAGE;

		pt_vaddr = kmap_atomic(page_table);

459
		for (i = pte; i < last_pte; i++) {
460
			pt_vaddr[i] = scratch_pte;
461 462
			num_entries--;
		}
463

464 465
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
466 467
		kunmap_atomic(pt_vaddr);

468 469 470 471 472
		pte = 0;
		if (++pde == GEN8_PDES_PER_PAGE) {
			pdpe++;
			pde = 0;
		}
473 474 475
	}
}

476 477
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
478
				      uint64_t start,
479
				      enum i915_cache_level cache_level, u32 unused)
480 481 482 483
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr;
484 485 486
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
487 488
	struct sg_page_iter sg_iter;

489
	pt_vaddr = NULL;
490

491
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
492
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
493 494
			break;

B
Ben Widawsky 已提交
495
		if (pt_vaddr == NULL) {
496 497 498
			struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[pdpe];
			struct i915_page_table_entry *pt = pd->page_table[pde];
			struct page *page_table = pt->page;
B
Ben Widawsky 已提交
499 500 501

			pt_vaddr = kmap_atomic(page_table);
		}
502

503
		pt_vaddr[pte] =
504 505
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
506
		if (++pte == GEN8_PTES_PER_PAGE) {
507 508
			if (!HAS_LLC(ppgtt->base.dev))
				drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
509
			kunmap_atomic(pt_vaddr);
510
			pt_vaddr = NULL;
511 512 513 514 515
			if (++pde == GEN8_PDES_PER_PAGE) {
				pdpe++;
				pde = 0;
			}
			pte = 0;
516 517
		}
	}
518 519 520
	if (pt_vaddr) {
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
521
		kunmap_atomic(pt_vaddr);
522
	}
523 524
}

525
static void gen8_free_page_tables(struct i915_page_directory_entry *pd, struct drm_device *dev)
526 527 528
{
	int i;

529
	if (!pd->page)
530 531
		return;

532 533 534
	for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
		if (WARN_ON(!pd->page_table[i]))
			continue;
535

536
		unmap_and_free_pt(pd->page_table[i], dev);
537 538
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
539 540 541
}

static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
542 543 544
{
	int i;

545
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
546 547 548
		if (WARN_ON(!ppgtt->pdp.page_directory[i]))
			continue;

549
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
550
		unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
551
	}
552 553 554 555
}

static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
{
556
	struct pci_dev *hwdev = ppgtt->base.dev->pdev;
557 558 559 560 561
	int i, j;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		/* TODO: In the future we'll support sparse mappings, so this
		 * will have to change. */
562
		if (!ppgtt->pdp.page_directory[i]->daddr)
563 564
			continue;

565
		pci_unmap_page(hwdev, ppgtt->pdp.page_directory[i]->daddr, PAGE_SIZE,
566
			       PCI_DMA_BIDIRECTIONAL);
567 568

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
569 570 571 572 573 574 575 576 577 578
			struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
			struct i915_page_table_entry *pt;
			dma_addr_t addr;

			if (WARN_ON(!pd->page_table[j]))
				continue;

			pt = pd->page_table[j];
			addr = pt->daddr;

579
			if (addr)
580 581
				pci_unmap_page(hwdev, addr, PAGE_SIZE,
					       PCI_DMA_BIDIRECTIONAL);
582 583 584 585
		}
	}
}

B
Ben Widawsky 已提交
586 587 588 589 590
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

591 592
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
593 594
}

B
Ben Widawsky 已提交
595
static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
596
{
597
	int i, ret;
598

B
Ben Widawsky 已提交
599
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
600
		ret = alloc_pt_range(ppgtt->pdp.page_directory[i],
601
				     0, GEN8_PDES_PER_PAGE, ppgtt->base.dev);
602 603
		if (ret)
			goto unwind_out;
604 605
	}

606
	return 0;
607 608

unwind_out:
B
Ben Widawsky 已提交
609
	while (i--)
610
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
611

B
Ben Widawsky 已提交
612
	return -ENOMEM;
613 614
}

B
Ben Widawsky 已提交
615 616
static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
						const int max_pdp)
617 618 619
{
	int i;

B
Ben Widawsky 已提交
620
	for (i = 0; i < max_pdp; i++) {
621 622
		ppgtt->pdp.page_directory[i] = alloc_pd_single();
		if (IS_ERR(ppgtt->pdp.page_directory[i]))
B
Ben Widawsky 已提交
623 624 625 626
			goto unwind_out;
	}

	ppgtt->num_pd_pages = max_pdp;
627
	BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
628 629

	return 0;
B
Ben Widawsky 已提交
630 631

unwind_out:
632 633
	while (i--)
		unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
B
Ben Widawsky 已提交
634 635

	return -ENOMEM;
636 637 638 639 640 641 642 643 644 645 646
}

static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
			    const int max_pdp)
{
	int ret;

	ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
	if (ret)
		return ret;

B
Ben Widawsky 已提交
647 648 649
	ret = gen8_ppgtt_allocate_page_tables(ppgtt);
	if (ret)
		goto err_out;
650 651 652

	ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;

B
Ben Widawsky 已提交
653
	return 0;
654

B
Ben Widawsky 已提交
655 656
err_out:
	gen8_ppgtt_free(ppgtt);
657 658 659 660 661 662 663 664 665 666
	return ret;
}

static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
					     const int pd)
{
	dma_addr_t pd_addr;
	int ret;

	pd_addr = pci_map_page(ppgtt->base.dev->pdev,
667
			       ppgtt->pdp.page_directory[pd]->page, 0,
668 669 670 671 672 673
			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);

	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
	if (ret)
		return ret;

674
	ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
675 676 677 678 679 680 681 682 683

	return 0;
}

static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
					const int pd,
					const int pt)
{
	dma_addr_t pt_addr;
684 685
	struct i915_page_directory_entry *pdir = ppgtt->pdp.page_directory[pd];
	struct i915_page_table_entry *ptab = pdir->page_table[pt];
686
	struct page *p = ptab->page;
687 688 689 690 691 692 693 694
	int ret;

	pt_addr = pci_map_page(ppgtt->base.dev->pdev,
			       p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
	if (ret)
		return ret;

695
	ptab->daddr = pt_addr;
696 697 698 699

	return 0;
}

B
Ben Widawsky 已提交
700
/**
701 702 703 704
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
705
 *
706 707
 * FIXME: split allocation into smaller pieces. For now we only ever do this
 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
B
Ben Widawsky 已提交
708
 * TODO: Do something with the size parameter
709
 */
B
Ben Widawsky 已提交
710 711 712
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
{
	const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
713
	const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
714
	int i, j, ret;
B
Ben Widawsky 已提交
715 716 717 718

	if (size % (1<<30))
		DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);

719 720 721 722
	/* 1. Do all our allocations for page directories and page tables. */
	ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
	if (ret)
		return ret;
723

B
Ben Widawsky 已提交
724
	/*
725
	 * 2. Create DMA mappings for the page directories and page tables.
B
Ben Widawsky 已提交
726 727
	 */
	for (i = 0; i < max_pdp; i++) {
728
		ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
729 730
		if (ret)
			goto bail;
B
Ben Widawsky 已提交
731 732

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
733
			ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
734 735
			if (ret)
				goto bail;
B
Ben Widawsky 已提交
736 737 738
		}
	}

739 740 741 742 743
	/*
	 * 3. Map all the page directory entires to point to the page tables
	 * we've allocated.
	 *
	 * For now, the PPGTT helper functions all require that the PDEs are
B
Ben Widawsky 已提交
744
	 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
745 746
	 * will never need to touch the PDEs again.
	 */
B
Ben Widawsky 已提交
747
	for (i = 0; i < max_pdp; i++) {
748
		struct i915_page_directory_entry *pd = ppgtt->pdp.page_directory[i];
B
Ben Widawsky 已提交
749
		gen8_ppgtt_pde_t *pd_vaddr;
750
		pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
B
Ben Widawsky 已提交
751
		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
752 753
			struct i915_page_table_entry *pt = pd->page_table[j];
			dma_addr_t addr = pt->daddr;
B
Ben Widawsky 已提交
754 755 756
			pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
						      I915_CACHE_LLC);
		}
757 758
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
B
Ben Widawsky 已提交
759 760 761
		kunmap_atomic(pd_vaddr);
	}

762 763 764 765 766
	ppgtt->switch_mm = gen8_mm_switch;
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.start = 0;
767
	ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
768

769
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
770

B
Ben Widawsky 已提交
771 772 773
	DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
			 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
	DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
774 775
			 ppgtt->num_pd_entries,
			 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
B
Ben Widawsky 已提交
776
	return 0;
B
Ben Widawsky 已提交
777

778 779 780
bail:
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
781 782 783
	return ret;
}

B
Ben Widawsky 已提交
784 785 786 787 788 789 790 791 792
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;
	gen6_gtt_pte_t __iomem *pd_addr;
	gen6_gtt_pte_t scratch_pte;
	uint32_t pd_entry;
	int pte, pde;

793
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
794 795

	pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
796
		ppgtt->pd.pd_offset / sizeof(gen6_gtt_pte_t);
B
Ben Widawsky 已提交
797 798

	seq_printf(m, "  VM %p (pd_offset %x-%x):\n", vm,
799 800
		   ppgtt->pd.pd_offset,
		   ppgtt->pd.pd_offset + ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
801 802 803
	for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
		u32 expected;
		gen6_gtt_pte_t *pt_vaddr;
804
		dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
B
Ben Widawsky 已提交
805 806 807 808 809 810 811 812 813 814
		pd_entry = readl(pd_addr + pde);
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

815
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
B
Ben Widawsky 已提交
816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840
		for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
			unsigned long va =
				(pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

B
Ben Widawsky 已提交
841
static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
842
{
843
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
B
Ben Widawsky 已提交
844 845 846 847
	gen6_gtt_pte_t __iomem *pd_addr;
	uint32_t pd_entry;
	int i;

848
	WARN_ON(ppgtt->pd.pd_offset & 0x3f);
B
Ben Widawsky 已提交
849
	pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
850
		ppgtt->pd.pd_offset / sizeof(gen6_gtt_pte_t);
B
Ben Widawsky 已提交
851 852 853
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

854
		pt_addr = ppgtt->pd.page_table[i]->daddr;
B
Ben Widawsky 已提交
855 856 857 858 859 860
		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);
B
Ben Widawsky 已提交
861 862
}

863
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
864
{
865
	BUG_ON(ppgtt->pd.pd_offset & 0x3f);
866

867
	return (ppgtt->pd.pd_offset / 64) << 16;
868 869
}

870
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
871
			 struct intel_engine_cs *ring)
872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

895 896 897 898 899 900 901 902 903 904
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_engine_cs *ring)
{
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

905
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
906
			  struct intel_engine_cs *ring)
907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

927 928 929 930 931 932 933
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

934 935 936
	return 0;
}

937
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
938
			  struct intel_engine_cs *ring)
939 940 941 942
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

943

944 945 946 947 948 949 950 951
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

952
static void gen8_ppgtt_enable(struct drm_device *dev)
953 954
{
	struct drm_i915_private *dev_priv = dev->dev_private;
955
	struct intel_engine_cs *ring;
956
	int j;
B
Ben Widawsky 已提交
957

958 959 960 961 962
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
963

964
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
965
{
966
	struct drm_i915_private *dev_priv = dev->dev_private;
967
	struct intel_engine_cs *ring;
968
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
969
	int i;
B
Ben Widawsky 已提交
970

971 972
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
973

974 975 976 977 978 979 980 981
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
982

983
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
984
		/* GFX_MODE is per-ring on gen7+ */
985 986
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
987
	}
988
}
B
Ben Widawsky 已提交
989

990
static void gen6_ppgtt_enable(struct drm_device *dev)
991
{
992
	struct drm_i915_private *dev_priv = dev->dev_private;
993
	uint32_t ecochk, gab_ctl, ecobits;
994

995 996 997
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
998

999 1000 1001 1002 1003 1004 1005
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1006 1007
}

1008
/* PPGTT support for Sandybdrige/Gen6 and later */
1009
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1010 1011
				   uint64_t start,
				   uint64_t length,
1012
				   bool use_scratch)
1013
{
1014 1015
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1016
	gen6_gtt_pte_t *pt_vaddr, scratch_pte;
1017 1018
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1019
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
1020 1021
	unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	unsigned last_pte, i;
1022

1023
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
1024

1025 1026 1027 1028 1029
	while (num_entries) {
		last_pte = first_pte + num_entries;
		if (last_pte > I915_PPGTT_PT_ENTRIES)
			last_pte = I915_PPGTT_PT_ENTRIES;

1030
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1031

1032 1033
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1034 1035 1036

		kunmap_atomic(pt_vaddr);

1037 1038
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1039
		act_pt++;
1040
	}
1041 1042
}

1043
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1044
				      struct sg_table *pages,
1045
				      uint64_t start,
1046
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1047
{
1048 1049
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1050
	gen6_gtt_pte_t *pt_vaddr;
1051
	unsigned first_entry = start >> PAGE_SHIFT;
1052
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
1053 1054 1055
	unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	struct sg_page_iter sg_iter;

1056
	pt_vaddr = NULL;
1057
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1058
		if (pt_vaddr == NULL)
1059
			pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1060

1061 1062
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1063 1064
				       cache_level, true, flags);

1065 1066
		if (++act_pte == I915_PPGTT_PT_ENTRIES) {
			kunmap_atomic(pt_vaddr);
1067
			pt_vaddr = NULL;
1068
			act_pt++;
1069
			act_pte = 0;
D
Daniel Vetter 已提交
1070 1071
		}
	}
1072 1073
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
1074 1075
}

1076
static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
1077
{
1078 1079
	int i;

1080 1081
	for (i = 0; i < ppgtt->num_pd_entries; i++)
		pci_unmap_page(ppgtt->base.dev->pdev,
1082
			       ppgtt->pd.page_table[i]->daddr,
1083
			       4096, PCI_DMA_BIDIRECTIONAL);
1084 1085 1086 1087 1088
}

static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
{
	int i;
1089 1090

	for (i = 0; i < ppgtt->num_pd_entries; i++)
1091
		unmap_and_free_pt(ppgtt->pd.page_table[i], ppgtt->base.dev);
1092 1093

	unmap_and_free_pd(&ppgtt->pd);
1094 1095
}

1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	drm_mm_remove_node(&ppgtt->node);

	gen6_ppgtt_unmap_pages(ppgtt);
	gen6_ppgtt_free(ppgtt);
}

1107
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1108
{
1109
	struct drm_device *dev = ppgtt->base.dev;
1110
	struct drm_i915_private *dev_priv = dev->dev_private;
1111
	bool retried = false;
1112
	int ret;
1113

B
Ben Widawsky 已提交
1114 1115 1116 1117 1118
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1119
alloc:
B
Ben Widawsky 已提交
1120 1121 1122 1123
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1124
						  DRM_MM_TOPDOWN);
1125 1126 1127
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1128 1129 1130
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1131 1132 1133 1134 1135 1136
		if (ret)
			return ret;

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1137

1138 1139 1140
	if (ret)
		return ret;

B
Ben Widawsky 已提交
1141 1142
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1143

1144
	ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
1145
	return 0;
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
	int ret;

	ret = gen6_ppgtt_allocate_page_directories(ppgtt);
	if (ret)
		return ret;

1156 1157 1158
	ret = alloc_pt_range(&ppgtt->pd, 0, ppgtt->num_pd_entries,
			ppgtt->base.dev);

1159 1160 1161
	if (ret) {
		drm_mm_remove_node(&ppgtt->node);
		return ret;
1162 1163
	}

1164 1165 1166 1167 1168 1169 1170
	return 0;
}

static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	int i;
1171

B
Ben Widawsky 已提交
1172
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
B
Ben Widawsky 已提交
1173
		struct page *page;
B
Ben Widawsky 已提交
1174
		dma_addr_t pt_addr;
D
Daniel Vetter 已提交
1175

1176
		page = ppgtt->pd.page_table[i]->page;
B
Ben Widawsky 已提交
1177
		pt_addr = pci_map_page(dev->pdev, page, 0, 4096,
B
Ben Widawsky 已提交
1178
				       PCI_DMA_BIDIRECTIONAL);
1179

B
Ben Widawsky 已提交
1180
		if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1181 1182
			gen6_ppgtt_unmap_pages(ppgtt);
			return -EIO;
D
Daniel Vetter 已提交
1183
		}
1184

1185
		ppgtt->pd.page_table[i]->daddr = pt_addr;
1186 1187
	}

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
	return 0;
}

static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

1207 1208 1209
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

	ret = gen6_ppgtt_setup_page_tables(ppgtt);
	if (ret) {
		gen6_ppgtt_free(ppgtt);
		return ret;
	}

	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
B
Ben Widawsky 已提交
1224
	ppgtt->base.total = ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
B
Ben Widawsky 已提交
1225
	ppgtt->debug_dump = gen6_dump_ppgtt;
1226

1227
	ppgtt->pd.pd_offset =
B
Ben Widawsky 已提交
1228
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
1229

1230
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1231

1232
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1233 1234
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1235

1236 1237
	gen6_write_pdes(ppgtt);
	DRM_DEBUG("Adding PPGTT at offset %x\n",
1238
		  ppgtt->pd.pd_offset << 10);
1239

1240
	return 0;
1241 1242
}

1243
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1244 1245 1246
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1247
	ppgtt->base.dev = dev;
1248
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1249

B
Ben Widawsky 已提交
1250
	if (INTEL_INFO(dev)->gen < 8)
1251
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1252
	else
R
Rodrigo Vivi 已提交
1253
		return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
1254 1255 1256 1257 1258
}
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1259

1260 1261
	ret = __hw_ppgtt_init(dev, ppgtt);
	if (ret == 0) {
B
Ben Widawsky 已提交
1262
		kref_init(&ppgtt->ref);
1263 1264
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1265
		i915_init_vm(dev_priv, &ppgtt->base);
1266
	}
1267 1268 1269 1270

	return ret;
}

1271 1272 1273 1274 1275 1276 1277
int i915_ppgtt_init_hw(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int i, ret = 0;

1278 1279 1280 1281 1282 1283
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1294
		MISSING_CASE(INTEL_INFO(dev)->gen);
1295 1296 1297

	if (ppgtt) {
		for_each_ring(ring, dev_priv, i) {
1298
			ret = ppgtt->switch_mm(ppgtt, ring);
1299 1300
			if (ret != 0)
				return ret;
1301
		}
1302
	}
1303 1304 1305

	return ret;
}
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1324 1325
	trace_i915_ppgtt_create(&ppgtt->base);

1326 1327 1328
	return ppgtt;
}

1329 1330 1331 1332 1333
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1334 1335
	trace_i915_ppgtt_release(&ppgtt->base);

1336 1337 1338 1339
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

1340 1341 1342
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

1343 1344 1345
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
1346

1347
static void
1348 1349 1350
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1351
{
1352 1353 1354 1355
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		flags |= PTE_READ_ONLY;

1356
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1357
				cache_level, flags);
1358 1359
}

1360
static void ppgtt_unbind_vma(struct i915_vma *vma)
1361
{
1362
	vma->vm->clear_range(vma->vm,
1363 1364
			     vma->node.start,
			     vma->obj->base.size,
1365
			     true);
1366 1367
}

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1384 1385 1386 1387
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1388
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1389
		dev_priv->mm.interruptible = false;
1390
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1402
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1403 1404 1405
		dev_priv->mm.interruptible = interruptible;
}

1406 1407 1408
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1409
	struct intel_engine_cs *ring;
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
1420
					 "\tAddr: 0x%08lx\n"
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1458 1459
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1460
				       true);
1461 1462

	i915_ggtt_flush(dev_priv);
1463 1464
}

1465 1466 1467
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1468
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1469
	struct i915_address_space *vm;
1470

1471 1472
	i915_check_and_clear_faults(dev);

1473
	/* First fill our portion of the GTT with scratch pages */
1474
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1475 1476
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1477
				       true);
1478

1479
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1480 1481 1482 1483 1484
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1485
		i915_gem_clflush_object(obj, obj->pin_display);
1486 1487 1488
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
1489 1490 1491
		 *
		 * Bind is not expected to fail since this is only called on
		 * resume and assumption is all requirements exist already.
1492
		 */
1493
		vma->bound &= ~GLOBAL_BIND;
1494
		WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
1495 1496
	}

B
Ben Widawsky 已提交
1497

1498
	if (INTEL_INFO(dev)->gen >= 8) {
1499 1500 1501 1502 1503
		if (IS_CHERRYVIEW(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1504
		return;
1505
	}
B
Ben Widawsky 已提交
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515

	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		/* TODO: Perhaps it shouldn't be gen6 specific */
		if (i915_is_ggtt(vm)) {
			if (dev_priv->mm.aliasing_ppgtt)
				gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
			continue;
		}

		gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
1516 1517
	}

1518
	i915_ggtt_flush(dev_priv);
1519
}
1520

1521
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1522
{
1523
	if (obj->has_dma_mapping)
1524
		return 0;
1525 1526 1527 1528 1529 1530 1531

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1532 1533
}

B
Ben Widawsky 已提交
1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1546
				     uint64_t start,
1547
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1548 1549
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1550
	unsigned first_entry = start >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1551 1552 1553 1554
	gen8_gtt_pte_t __iomem *gtt_entries =
		(gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
	int i = 0;
	struct sg_page_iter sg_iter;
1555
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1584 1585 1586 1587 1588 1589
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1590
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1591
				     struct sg_table *st,
1592
				     uint64_t start,
1593
				     enum i915_cache_level level, u32 flags)
1594
{
1595
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1596
	unsigned first_entry = start >> PAGE_SHIFT;
1597 1598
	gen6_gtt_pte_t __iomem *gtt_entries =
		(gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1599 1600
	int i = 0;
	struct sg_page_iter sg_iter;
1601
	dma_addr_t addr = 0;
1602

1603
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1604
		addr = sg_page_iter_dma_address(&sg_iter);
1605
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1606
		i++;
1607 1608 1609 1610 1611 1612 1613 1614
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1615 1616 1617 1618
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1619 1620 1621 1622 1623 1624 1625

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1626 1627
}

B
Ben Widawsky 已提交
1628
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1629 1630
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1631 1632 1633
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1634 1635
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
	gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1654
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1655 1656
				  uint64_t start,
				  uint64_t length,
1657
				  bool use_scratch)
1658
{
1659
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1660 1661
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1662 1663
	gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1664
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1665 1666 1667 1668 1669 1670 1671
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1672
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
1673

1674 1675 1676 1677 1678
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1679 1680 1681 1682

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1683
{
1684
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1685 1686 1687
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1688
	BUG_ON(!i915_is_ggtt(vma->vm));
1689
	intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
1690
	vma->bound = GLOBAL_BIND;
1691 1692
}

1693
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1694 1695
				  uint64_t start,
				  uint64_t length,
1696
				  bool unused)
1697
{
1698 1699
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1700 1701 1702
	intel_gtt_clear_range(first_entry, num_entries);
}

1703 1704 1705 1706
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1707

1708
	BUG_ON(!i915_is_ggtt(vma->vm));
1709
	vma->bound = 0;
1710 1711
	intel_gtt_clear_range(first, size);
}
1712

1713 1714 1715
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1716
{
1717
	struct drm_device *dev = vma->vm->dev;
1718
	struct drm_i915_private *dev_priv = dev->dev_private;
1719
	struct drm_i915_gem_object *obj = vma->obj;
1720

1721 1722 1723 1724
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		flags |= PTE_READ_ONLY;

1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1737
		if (!(vma->bound & GLOBAL_BIND) ||
1738
		    (cache_level != obj->cache_level)) {
1739
			vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
1740
						vma->node.start,
1741
						cache_level, flags);
1742
			vma->bound |= GLOBAL_BIND;
1743 1744
		}
	}
1745

1746
	if (dev_priv->mm.aliasing_ppgtt &&
1747
	    (!(vma->bound & LOCAL_BIND) ||
1748 1749 1750
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
1751
					    vma->ggtt_view.pages,
1752
					    vma->node.start,
1753
					    cache_level, flags);
1754
		vma->bound |= LOCAL_BIND;
1755
	}
1756 1757
}

1758
static void ggtt_unbind_vma(struct i915_vma *vma)
1759
{
1760
	struct drm_device *dev = vma->vm->dev;
1761
	struct drm_i915_private *dev_priv = dev->dev_private;
1762 1763
	struct drm_i915_gem_object *obj = vma->obj;

1764
	if (vma->bound & GLOBAL_BIND) {
1765 1766 1767
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
1768
				     true);
1769
		vma->bound &= ~GLOBAL_BIND;
1770
	}
1771

1772
	if (vma->bound & LOCAL_BIND) {
1773 1774
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
1775 1776
					 vma->node.start,
					 obj->base.size,
1777
					 true);
1778
		vma->bound &= ~LOCAL_BIND;
1779
	}
1780 1781 1782
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1783
{
B
Ben Widawsky 已提交
1784 1785 1786 1787 1788 1789
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1790 1791 1792 1793
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1794 1795

	undo_idling(dev_priv, interruptible);
1796
}
1797

1798 1799
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
1800 1801
				  u64 *start,
				  u64 *end)
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
1814

D
Daniel Vetter 已提交
1815 1816 1817 1818
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
1819
{
1820 1821 1822 1823 1824 1825 1826 1827 1828
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
1829 1830
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
1831 1832 1833
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
1834
	int ret;
1835

1836 1837
	BUG_ON(mappable_end > end);

1838
	/* Subtract the guard page ... */
1839
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
1840 1841 1842 1843 1844 1845 1846 1847 1848 1849

	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

1850
	if (!HAS_LLC(dev))
1851
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
1852

1853
	/* Mark any preallocated objects as occupied */
1854
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1855
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1856

B
Ben Widawsky 已提交
1857
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
1858 1859 1860
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
1861
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
1862 1863 1864 1865
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
1866
		vma->bound |= GLOBAL_BIND;
1867 1868 1869
	}

	/* Clear any non-preallocated blocks */
1870
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
1871 1872
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
1873 1874
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
1875 1876 1877
	}

	/* And finally clear the reserved guard page */
1878
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
1879

1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret != 0)
			return ret;

		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

1894
	return 0;
1895 1896
}

1897 1898 1899 1900 1901
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

1902
	gtt_size = dev_priv->gtt.base.total;
1903
	mappable_size = dev_priv->gtt.mappable_end;
1904

1905
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
1906 1907
}

1908 1909 1910 1911 1912
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

1913 1914 1915 1916 1917 1918
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

1919
	if (drm_mm_initialized(&vm->mm)) {
1920 1921 1922
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

1923 1924 1925 1926 1927 1928
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
1929

1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
1949 1950
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
1951 1952 1953 1954 1955 1956 1957

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1958 1959 1960 1961
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
1962
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1963
	__free_page(page);
1964 1965 1966 1967 1968 1969 1970 1971 1972
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

1973 1974 1975 1976 1977 1978
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
1979 1980 1981 1982 1983 1984 1985

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

1986 1987 1988
	return bdw_gmch_ctl << 20;
}

1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2000
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2001 2002 2003 2004 2005 2006
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2007 2008 2009 2010 2011 2012 2013
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2044 2045 2046 2047
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2048
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2049 2050 2051
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
2052
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2053 2054
		(pci_resource_len(dev->pdev, 0) / 2);

2055
	dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
2071 2072 2073
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2074
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2103 2104 2105 2106 2107 2108
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2164 2165 2166 2167
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2168 2169 2170 2171 2172 2173
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2174

B
Ben Widawsky 已提交
2175
	*gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2176

2177 2178 2179 2180
	if (IS_CHERRYVIEW(dev))
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2181

B
Ben Widawsky 已提交
2182 2183
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2184 2185
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
2186 2187 2188 2189

	return ret;
}

2190 2191
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2192 2193 2194
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2195 2196
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2197
	unsigned int gtt_size;
2198 2199 2200
	u16 snb_gmch_ctl;
	int ret;

2201 2202 2203
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2204 2205
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2206
	 */
2207
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2208 2209 2210
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2211 2212 2213 2214 2215 2216
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2217
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2218

B
Ben Widawsky 已提交
2219 2220
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
	*gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
2221

B
Ben Widawsky 已提交
2222
	ret = ggtt_probe_common(dev, gtt_size);
2223

2224 2225
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2226

2227 2228 2229
	return ret;
}

2230
static void gen6_gmch_remove(struct i915_address_space *vm)
2231
{
2232 2233

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2234

2235 2236
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2237
}
2238 2239 2240

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2241 2242 2243
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2254
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2255 2256

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2257
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2258

2259 2260 2261
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2262 2263 2264
	return 0;
}

2265
static void i915_gmch_remove(struct i915_address_space *vm)
2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2277
		gtt->gtt_probe = i915_gmch_probe;
2278
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2279
	} else if (INTEL_INFO(dev)->gen < 8) {
2280
		gtt->gtt_probe = gen6_gmch_probe;
2281
		gtt->base.cleanup = gen6_gmch_remove;
2282
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2283
			gtt->base.pte_encode = iris_pte_encode;
2284
		else if (IS_HASWELL(dev))
2285
			gtt->base.pte_encode = hsw_pte_encode;
2286
		else if (IS_VALLEYVIEW(dev))
2287
			gtt->base.pte_encode = byt_pte_encode;
2288 2289
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2290
		else
2291
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2292 2293 2294
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2295 2296
	}

2297
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2298
			     &gtt->mappable_base, &gtt->mappable_end);
2299
	if (ret)
2300 2301
		return ret;

2302 2303
	gtt->base.dev = dev;

2304
	/* GMADR is the PCI mmio aperture into the global GTT. */
2305 2306
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
2307 2308
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2309 2310 2311 2312
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2313 2314 2315 2316 2317 2318 2319 2320
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2321 2322 2323

	return 0;
}
2324 2325

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2326 2327
					      struct i915_address_space *vm,
					      const struct i915_ggtt_view *view)
2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;
2338
	vma->ggtt_view = *view;
2339

R
Rodrigo Vivi 已提交
2340
	if (INTEL_INFO(vm->dev)->gen >= 6) {
2341 2342 2343 2344 2345 2346 2347
		if (i915_is_ggtt(vm)) {
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
R
Rodrigo Vivi 已提交
2348
	} else {
2349 2350 2351 2352 2353
		BUG_ON(!i915_is_ggtt(vm));
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
	}

2354 2355
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2356
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2357 2358 2359 2360 2361

	return vma;
}

struct i915_vma *
2362 2363 2364
i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
				       struct i915_address_space *vm,
				       const struct i915_ggtt_view *view)
2365 2366 2367
{
	struct i915_vma *vma;

2368
	vma = i915_gem_obj_to_vma_view(obj, vm, view);
2369
	if (!vma)
2370
		vma = __i915_gem_vma_create(obj, vm, view);
2371 2372 2373

	return vma;
}
2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417

static inline
int i915_get_vma_pages(struct i915_vma *vma)
{
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
		DRM_ERROR("Failed to get pages for VMA view type %u!\n",
			  vma->ggtt_view.type);
		return -EINVAL;
	}

	return 0;
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
	int ret = i915_get_vma_pages(vma);

	if (ret)
		return ret;

	vma->bind_vma(vma, cache_level, flags);

	return 0;
}