amdgpu_dm.c 157.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#include "dm_services_types.h"
#include "dc.h"
28
#include "dc/inc/core_types.h"
29 30 31

#include "vid.h"
#include "amdgpu.h"
32
#include "amdgpu_display.h"
D
David Francis 已提交
33
#include "amdgpu_ucode.h"
34 35
#include "atom.h"
#include "amdgpu_dm.h"
36
#include "amdgpu_pm.h"
37 38 39 40

#include "amd_shared.h"
#include "amdgpu_dm_irq.h"
#include "dm_helpers.h"
41 42
#include "dm_services_types.h"
#include "amdgpu_dm_mst_types.h"
43 44 45
#if defined(CONFIG_DEBUG_FS)
#include "amdgpu_dm_debugfs.h"
#endif
46 47 48 49 50 51

#include "ivsrcid/ivsrcid_vislands30.h"

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/version.h>
52
#include <linux/types.h>
53
#include <linux/pm_runtime.h>
D
David Francis 已提交
54
#include <linux/firmware.h>
55

56
#include <drm/drmP.h>
57 58 59
#include <drm/drm_atomic.h>
#include <drm/drm_atomic_helper.h>
#include <drm/drm_dp_mst_helper.h>
60 61
#include <drm/drm_fb_helper.h>
#include <drm/drm_edid.h>
62

63 64 65
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
#include "ivsrcid/irqsrcs_dcn_1_0.h"

66 67
#include "dcn/dcn_1_0_offset.h"
#include "dcn/dcn_1_0_sh_mask.h"
68 69
#include "soc15_hw_ip.h"
#include "vega10_ip_offset.h"
70 71 72 73

#include "soc15_common.h"
#endif

74 75
#include "modules/inc/mod_freesync.h"

D
David Francis 已提交
76 77
#define FIRMWARE_RAVEN_DMCU		"amdgpu/raven_dmcu.bin"
MODULE_FIRMWARE(FIRMWARE_RAVEN_DMCU);
78

79 80 81 82 83 84 85 86 87 88
/**
 * DOC: overview
 *
 * The AMDgpu display manager, **amdgpu_dm** (or even simpler,
 * **dm**) sits between DRM and DC. It acts as a liason, converting DRM
 * requests into DC requests, and DC responses into DRM responses.
 *
 * The root control structure is &struct amdgpu_display_manager.
 */

89 90 91 92
/* basic init/fini API */
static int amdgpu_dm_init(struct amdgpu_device *adev);
static void amdgpu_dm_fini(struct amdgpu_device *adev);

93 94
/*
 * initializes drm_device display related structures, based on the information
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
 * drm_encoder, drm_mode_config
 *
 * Returns 0 on success
 */
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
/* removes and deallocates the drm structures, created by the above function */
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);

static void
amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
				struct amdgpu_plane *aplane,
				unsigned long possible_crtcs);
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t link_index);
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *amdgpu_dm_connector,
				    uint32_t link_index,
				    struct amdgpu_encoder *amdgpu_encoder);
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index);

static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);

static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock);

static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);

static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state);



134

D
Dave Airlie 已提交
135
static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
136 137 138 139 140 141 142 143
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
};

D
Dave Airlie 已提交
144
static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
145 146 147 148 149 150
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
};

D
Dave Airlie 已提交
151
static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
152 153 154 155 156
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
};

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
/*
 * dm_vblank_get_counter
 *
 * @brief
 * Get counter for number of vertical blanks
 *
 * @param
 * struct amdgpu_device *adev - [in] desired amdgpu device
 * int disp_idx - [in] which CRTC to get the counter from
 *
 * @return
 * Counter for vertical blanks
 */
static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
{
	if (crtc >= adev->mode_info.num_crtc)
		return 0;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
176 177
		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
				acrtc->base.state);
178

179 180

		if (acrtc_state->stream == NULL) {
181 182
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
183 184 185
			return 0;
		}

186
		return dc_stream_get_vblank_counter(acrtc_state->stream);
187 188 189 190
	}
}

static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
191
				  u32 *vbl, u32 *position)
192
{
193 194
	uint32_t v_blank_start, v_blank_end, h_position, v_position;

195 196 197 198
	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
		return -EINVAL;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
199 200
		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
						acrtc->base.state);
201

202
		if (acrtc_state->stream ==  NULL) {
203 204
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
205 206 207
			return 0;
		}

208 209 210 211
		/*
		 * TODO rework base driver to use values directly.
		 * for now parse it back into reg-format
		 */
212
		dc_stream_get_scanoutpos(acrtc_state->stream,
213 214 215 216 217
					 &v_blank_start,
					 &v_blank_end,
					 &h_position,
					 &v_position);

218 219
		*position = v_position | (h_position << 16);
		*vbl = v_blank_start | (v_blank_end << 16);
220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
	}

	return 0;
}

static bool dm_is_idle(void *handle)
{
	/* XXX todo */
	return true;
}

static int dm_wait_for_idle(void *handle)
{
	/* XXX todo */
	return 0;
}

static bool dm_check_soft_reset(void *handle)
{
	return false;
}

static int dm_soft_reset(void *handle)
{
	/* XXX todo */
	return 0;
}

248 249 250
static struct amdgpu_crtc *
get_crtc_by_otg_inst(struct amdgpu_device *adev,
		     int otg_inst)
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
{
	struct drm_device *dev = adev->ddev;
	struct drm_crtc *crtc;
	struct amdgpu_crtc *amdgpu_crtc;

	if (otg_inst == -1) {
		WARN_ON(1);
		return adev->mode_info.crtcs[0];
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->otg_inst == otg_inst)
			return amdgpu_crtc;
	}

	return NULL;
}

static void dm_pflip_high_irq(void *interrupt_params)
{
	struct amdgpu_crtc *amdgpu_crtc;
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	unsigned long flags;

	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);

	/* IRQ could occur when in initial stage */
281
	/* TODO work and BO cleanup */
282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
	if (amdgpu_crtc == NULL) {
		DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
		return;
	}

	spin_lock_irqsave(&adev->ddev->event_lock, flags);

	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
		DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
						 amdgpu_crtc->pflip_status,
						 AMDGPU_FLIP_SUBMITTED,
						 amdgpu_crtc->crtc_id,
						 amdgpu_crtc);
		spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
		return;
	}


300
	/* wake up userspace */
301
	if (amdgpu_crtc->event) {
302
		/* Update to correct count(s) if racing with vblank irq */
303 304
		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);

305
		drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
306

307 308
		/* page flip completed. clean up */
		amdgpu_crtc->event = NULL;
309

310 311
	} else
		WARN_ON(1);
312

313
	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
314 315
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);

316 317
	DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
					__func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
318 319 320 321 322 323 324 325 326 327

	drm_crtc_vblank_put(&amdgpu_crtc->base);
}

static void dm_crtc_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;

328
	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
329

330 331 332 333
	if (acrtc) {
		drm_crtc_handle_vblank(&acrtc->base);
		amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
	}
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
}

static int dm_set_clockgating_state(void *handle,
		  enum amd_clockgating_state state)
{
	return 0;
}

static int dm_set_powergating_state(void *handle,
		  enum amd_powergating_state state)
{
	return 0;
}

/* Prototypes of private functions */
static int dm_early_init(void* handle);

351
/* Allocate memory for FBC compressed data  */
352
static void amdgpu_dm_fbc_init(struct drm_connector *connector)
353
{
354 355
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
356
	struct dm_comressor_info *compressor = &adev->dm.compressor;
357 358
	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
	struct drm_display_mode *mode;
359 360 361 362
	unsigned long max_size = 0;

	if (adev->dm.dc->fbc_compressor == NULL)
		return;
363

364
	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
365 366
		return;

367 368
	if (compressor->bo_ptr)
		return;
369 370


371 372 373
	list_for_each_entry(mode, &connector->modes, head) {
		if (max_size < mode->htotal * mode->vtotal)
			max_size = mode->htotal * mode->vtotal;
374 375 376 377
	}

	if (max_size) {
		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
378
			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
379
			    &compressor->gpu_addr, &compressor->cpu_addr);
380 381

		if (r)
382 383 384 385 386 387
			DRM_ERROR("DM: Failed to initialize FBC\n");
		else {
			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
			DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
		}

388 389 390 391
	}

}

392
static int amdgpu_dm_init(struct amdgpu_device *adev)
393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
{
	struct dc_init_data init_data;
	adev->dm.ddev = adev->ddev;
	adev->dm.adev = adev;

	/* Zero all the fields */
	memset(&init_data, 0, sizeof(init_data));

	if(amdgpu_dm_irq_init(adev)) {
		DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
		goto error;
	}

	init_data.asic_id.chip_family = adev->family;

	init_data.asic_id.pci_revision_id = adev->rev_id;
	init_data.asic_id.hw_internal_rev = adev->external_rev_id;

411
	init_data.asic_id.vram_width = adev->gmc.vram_width;
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
	init_data.asic_id.atombios_base_address =
		adev->mode_info.atom_context->bios;

	init_data.driver = adev;

	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);

	if (!adev->dm.cgs_device) {
		DRM_ERROR("amdgpu: failed to create cgs device.\n");
		goto error;
	}

	init_data.cgs_device = adev->dm.cgs_device;

	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;

429 430 431 432 433 434 435 436
	/*
	 * TODO debug why this doesn't work on Raven
	 */
	if (adev->flags & AMD_IS_APU &&
	    adev->asic_type >= CHIP_CARRIZO &&
	    adev->asic_type < CHIP_RAVEN)
		init_data.flags.gpu_vm_support = true;

437 438 439
	/* Display Core create. */
	adev->dm.dc = dc_create(&init_data);

440
	if (adev->dm.dc) {
441
		DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
442
	} else {
443
		DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
444 445
		goto error;
	}
446 447 448 449 450 451

	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
	if (!adev->dm.freesync_module) {
		DRM_ERROR(
		"amdgpu: failed to initialize freesync_module.\n");
	} else
452
		DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
453 454
				adev->dm.freesync_module);

455 456
	amdgpu_dm_init_color_mod();

457 458 459 460 461 462 463 464 465 466 467 468
	if (amdgpu_dm_initialize_drm_device(adev)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

	/* Update the actual used number of crtc */
	adev->mode_info.num_crtc = adev->dm.display_indexes_num;

	/* TODO: Add_display_info? */

	/* TODO use dynamic cursor width */
469 470
	adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
	adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
471 472 473 474 475 476 477

	if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

478 479 480 481 482
#if defined(CONFIG_DEBUG_FS)
	if (dtn_debugfs_init(adev))
		DRM_ERROR("amdgpu: failed initialize dtn debugfs support.\n");
#endif

483
	DRM_DEBUG_DRIVER("KMS initialized.\n");
484 485 486 487 488

	return 0;
error:
	amdgpu_dm_fini(adev);

489
	return -EINVAL;
490 491
}

492
static void amdgpu_dm_fini(struct amdgpu_device *adev)
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
{
	amdgpu_dm_destroy_drm_device(&adev->dm);
	/*
	 * TODO: pageflip, vlank interrupt
	 *
	 * amdgpu_dm_irq_fini(adev);
	 */

	if (adev->dm.cgs_device) {
		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
		adev->dm.cgs_device = NULL;
	}
	if (adev->dm.freesync_module) {
		mod_freesync_destroy(adev->dm.freesync_module);
		adev->dm.freesync_module = NULL;
	}
	/* DC Destroy TODO: Replace destroy DAL */
510
	if (adev->dm.dc)
511 512 513 514
		dc_destroy(&adev->dm.dc);
	return;
}

D
David Francis 已提交
515
static int load_dmcu_fw(struct amdgpu_device *adev)
516
{
D
David Francis 已提交
517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
	const char *fw_name_dmcu;
	int r;
	const struct dmcu_firmware_header_v1_0 *hdr;

	switch(adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
	case CHIP_POLARIS12:
	case CHIP_VEGAM:
	case CHIP_VEGA10:
	case CHIP_VEGA12:
	case CHIP_VEGA20:
		return 0;
	case CHIP_RAVEN:
		fw_name_dmcu = FIRMWARE_RAVEN_DMCU;
		break;
	default:
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
544
		return -EINVAL;
D
David Francis 已提交
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	}

	if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
		DRM_DEBUG_KMS("dm: DMCU firmware not supported on direct or SMU loading\n");
		return 0;
	}

	r = request_firmware_direct(&adev->dm.fw_dmcu, fw_name_dmcu, adev->dev);
	if (r == -ENOENT) {
		/* DMCU firmware is not necessary, so don't raise a fuss if it's missing */
		DRM_DEBUG_KMS("dm: DMCU firmware not found\n");
		adev->dm.fw_dmcu = NULL;
		return 0;
	}
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't load firmware \"%s\"\n",
			fw_name_dmcu);
		return r;
	}

	r = amdgpu_ucode_validate(adev->dm.fw_dmcu);
	if (r) {
		dev_err(adev->dev, "amdgpu_dm: Can't validate firmware \"%s\"\n",
			fw_name_dmcu);
		release_firmware(adev->dm.fw_dmcu);
		adev->dm.fw_dmcu = NULL;
		return r;
	}

	hdr = (const struct dmcu_firmware_header_v1_0 *)adev->dm.fw_dmcu->data;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].ucode_id = AMDGPU_UCODE_ID_DMCU_ERAM;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_ERAM].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->header.ucode_size_bytes) - le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].ucode_id = AMDGPU_UCODE_ID_DMCU_INTV;
	adev->firmware.ucode[AMDGPU_UCODE_ID_DMCU_INTV].fw = adev->dm.fw_dmcu;
	adev->firmware.fw_size +=
		ALIGN(le32_to_cpu(hdr->intv_size_bytes), PAGE_SIZE);

585 586
	adev->dm.dmcu_fw_version = le32_to_cpu(hdr->header.ucode_version);

D
David Francis 已提交
587 588
	DRM_DEBUG_KMS("PSP loading DMCU firmware\n");

589 590 591
	return 0;
}

D
David Francis 已提交
592 593 594 595 596 597 598
static int dm_sw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	return load_dmcu_fw(adev);
}

599 600
static int dm_sw_fini(void *handle)
{
D
David Francis 已提交
601 602 603 604 605 606 607
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	if(adev->dm.fw_dmcu) {
		release_firmware(adev->dm.fw_dmcu);
		adev->dm.fw_dmcu = NULL;
	}

608 609 610
	return 0;
}

611
static int detect_mst_link_for_all_connectors(struct drm_device *dev)
612
{
613
	struct amdgpu_dm_connector *aconnector;
614
	struct drm_connector *connector;
615
	int ret = 0;
616 617 618 619

	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
620
		aconnector = to_amdgpu_dm_connector(connector);
621 622
		if (aconnector->dc_link->type == dc_connection_mst_branch &&
		    aconnector->mst_mgr.aux) {
623
			DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
624 625 626 627 628 629 630
					aconnector, aconnector->base.base.id);

			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
			if (ret < 0) {
				DRM_ERROR("DM_MST: Failed to start MST\n");
				((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
				return ret;
631
				}
632
			}
633 634 635
	}

	drm_modeset_unlock(&dev->mode_config.connection_mutex);
636 637 638 639 640
	return ret;
}

static int dm_late_init(void *handle)
{
641
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
642

643
	return detect_mst_link_for_all_connectors(adev->ddev);
644 645 646 647
}

static void s3_handle_mst(struct drm_device *dev, bool suspend)
{
648
	struct amdgpu_dm_connector *aconnector;
649 650 651 652 653
	struct drm_connector *connector;

	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
654
		   aconnector = to_amdgpu_dm_connector(connector);
655 656 657 658 659 660 661 662 663 664 665 666 667
		   if (aconnector->dc_link->type == dc_connection_mst_branch &&
				   !aconnector->mst_port) {

			   if (suspend)
				   drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
			   else
				   drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
		   }
	}

	drm_modeset_unlock(&dev->mode_config.connection_mutex);
}

668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
/**
 * dm_hw_init() - Initialize DC device
 * @handle: The base driver device containing the amdpgu_dm device.
 *
 * Initialize the &struct amdgpu_display_manager device. This involves calling
 * the initializers of each DM component, then populating the struct with them.
 *
 * Although the function implies hardware initialization, both hardware and
 * software are initialized here. Splitting them out to their relevant init
 * hooks is a future TODO item.
 *
 * Some notable things that are initialized here:
 *
 * - Display Core, both software and hardware
 * - DC modules that we need (freesync and color management)
 * - DRM software states
 * - Interrupt sources and handlers
 * - Vblank support
 * - Debug FS entries, if enabled
 */
688 689 690 691 692 693 694 695 696 697
static int dm_hw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	/* Create DAL display manager */
	amdgpu_dm_init(adev);
	amdgpu_dm_hpd_init(adev);

	return 0;
}

698 699 700 701 702 703 704 705
/**
 * dm_hw_fini() - Teardown DC device
 * @handle: The base driver device containing the amdpgu_dm device.
 *
 * Teardown components within &struct amdgpu_display_manager that require
 * cleanup. This involves cleaning up the DRM device, DC, and any modules that
 * were loaded. Also flush IRQ workqueues and disable them.
 */
706 707 708 709 710 711 712
static int dm_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	amdgpu_dm_hpd_fini(adev);

	amdgpu_dm_irq_fini(adev);
713
	amdgpu_dm_fini(adev);
714 715 716 717 718 719 720 721 722 723 724 725 726
	return 0;
}

static int dm_suspend(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct amdgpu_display_manager *dm = &adev->dm;
	int ret = 0;

	s3_handle_mst(adev->ddev, true);

	amdgpu_dm_irq_suspend(adev);

727
	WARN_ON(adev->dm.cached_state);
728 729
	adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);

730
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
731 732 733 734

	return ret;
}

735 736 737
static struct amdgpu_dm_connector *
amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
					     struct drm_crtc *crtc)
738 739
{
	uint32_t i;
740
	struct drm_connector_state *new_con_state;
741 742 743
	struct drm_connector *connector;
	struct drm_crtc *crtc_from_state;

744 745
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		crtc_from_state = new_con_state->crtc;
746 747

		if (crtc_from_state == crtc)
748
			return to_amdgpu_dm_connector(connector);
749 750 751 752 753
	}

	return NULL;
}

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
static void emulated_link_detect(struct dc_link *link)
{
	struct dc_sink_init_data sink_init_data = { 0 };
	struct display_sink_capability sink_caps = { 0 };
	enum dc_edid_status edid_status;
	struct dc_context *dc_ctx = link->ctx;
	struct dc_sink *sink = NULL;
	struct dc_sink *prev_sink = NULL;

	link->type = dc_connection_none;
	prev_sink = link->local_sink;

	if (prev_sink != NULL)
		dc_sink_retain(prev_sink);

	switch (link->connector_signal) {
	case SIGNAL_TYPE_HDMI_TYPE_A: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_HDMI_TYPE_A;
		break;
	}

	case SIGNAL_TYPE_DVI_SINGLE_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_SINGLE_LINK;
		break;
	}

	case SIGNAL_TYPE_DVI_DUAL_LINK: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_DVI_DUAL_LINK;
		break;
	}

	case SIGNAL_TYPE_LVDS: {
		sink_caps.transaction_type = DDC_TRANSACTION_TYPE_I2C;
		sink_caps.signal = SIGNAL_TYPE_LVDS;
		break;
	}

	case SIGNAL_TYPE_EDP: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_EDP;
		break;
	}

	case SIGNAL_TYPE_DISPLAY_PORT: {
		sink_caps.transaction_type =
			DDC_TRANSACTION_TYPE_I2C_OVER_AUX;
		sink_caps.signal = SIGNAL_TYPE_VIRTUAL;
		break;
	}

	default:
		DC_ERROR("Invalid connector type! signal:%d\n",
			link->connector_signal);
		return;
	}

	sink_init_data.link = link;
	sink_init_data.sink_signal = sink_caps.signal;

	sink = dc_sink_create(&sink_init_data);
	if (!sink) {
		DC_ERROR("Failed to create sink!\n");
		return;
	}

	link->local_sink = sink;

	edid_status = dm_helpers_read_local_edid(
			link->ctx,
			link,
			sink);

	if (edid_status != EDID_OK)
		DC_ERROR("Failed to read EDID");

}

835 836 837 838 839
static int dm_resume(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct drm_device *ddev = adev->ddev;
	struct amdgpu_display_manager *dm = &adev->dm;
840
	struct amdgpu_dm_connector *aconnector;
841 842
	struct drm_connector *connector;
	struct drm_crtc *crtc;
843
	struct drm_crtc_state *new_crtc_state;
844 845 846 847
	struct dm_crtc_state *dm_new_crtc_state;
	struct drm_plane *plane;
	struct drm_plane_state *new_plane_state;
	struct dm_plane_state *dm_new_plane_state;
848
	enum dc_connection_type new_connection_type = dc_connection_none;
849
	int ret;
850
	int i;
851

852 853 854
	/* power on hardware */
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);

855 856 857 858 859 860 861 862 863 864 865 866 867
	/* program HPD filter */
	dc_resume(dm->dc);

	/* On resume we need to  rewrite the MSTM control bits to enamble MST*/
	s3_handle_mst(ddev, false);

	/*
	 * early enable HPD Rx IRQ, should be done before set mode as short
	 * pulse interrupts are used for MST
	 */
	amdgpu_dm_irq_resume_early(adev);

	/* Do detection*/
868
	list_for_each_entry(connector, &ddev->mode_config.connector_list, head) {
869
		aconnector = to_amdgpu_dm_connector(connector);
870 871 872 873 874 875 876 877

		/*
		 * this is the case when traversing through already created
		 * MST connectors, should be skipped
		 */
		if (aconnector->mst_port)
			continue;

878
		mutex_lock(&aconnector->hpd_lock);
879 880 881 882 883 884 885
		if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none)
			emulated_link_detect(aconnector->dc_link);
		else
			dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
R
Roman Li 已提交
886 887 888 889

		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
			aconnector->fake_enable = false;

890 891
		aconnector->dc_sink = NULL;
		amdgpu_dm_update_connector_after_detect(aconnector);
892
		mutex_unlock(&aconnector->hpd_lock);
893 894
	}

895
	/* Force mode set in atomic commit */
896
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
897
		new_crtc_state->active_changed = true;
898

899 900 901 902 903
	/*
	 * atomic_check is expected to create the dc states. We need to release
	 * them here, since they were duplicated as part of the suspend
	 * procedure.
	 */
904
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
905 906 907 908 909 910 911 912
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (dm_new_crtc_state->stream) {
			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
			dc_stream_release(dm_new_crtc_state->stream);
			dm_new_crtc_state->stream = NULL;
		}
	}

913
	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
914 915 916 917 918 919 920 921
		dm_new_plane_state = to_dm_plane_state(new_plane_state);
		if (dm_new_plane_state->dc_state) {
			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
			dc_plane_state_release(dm_new_plane_state->dc_state);
			dm_new_plane_state->dc_state = NULL;
		}
	}

922
	ret = drm_atomic_helper_resume(ddev, dm->cached_state);
923

924
	dm->cached_state = NULL;
925

926
	amdgpu_dm_irq_resume_late(adev);
927 928 929 930

	return ret;
}

931 932 933 934 935 936 937 938 939 940
/**
 * DOC: DM Lifecycle
 *
 * DM (and consequently DC) is registered in the amdgpu base driver as a IP
 * block. When CONFIG_DRM_AMD_DC is enabled, the DM device IP block is added to
 * the base driver's device list to be initialized and torn down accordingly.
 *
 * The functions to do so are provided as hooks in &struct amd_ip_funcs.
 */

941 942 943
static const struct amd_ip_funcs amdgpu_dm_funcs = {
	.name = "dm",
	.early_init = dm_early_init,
944
	.late_init = dm_late_init,
945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967
	.sw_init = dm_sw_init,
	.sw_fini = dm_sw_fini,
	.hw_init = dm_hw_init,
	.hw_fini = dm_hw_fini,
	.suspend = dm_suspend,
	.resume = dm_resume,
	.is_idle = dm_is_idle,
	.wait_for_idle = dm_wait_for_idle,
	.check_soft_reset = dm_check_soft_reset,
	.soft_reset = dm_soft_reset,
	.set_clockgating_state = dm_set_clockgating_state,
	.set_powergating_state = dm_set_powergating_state,
};

const struct amdgpu_ip_block_version dm_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_DCE,
	.major = 1,
	.minor = 0,
	.rev = 0,
	.funcs = &amdgpu_dm_funcs,
};

968

969
static struct drm_atomic_state *
970 971 972 973
dm_atomic_state_alloc(struct drm_device *dev)
{
	struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);

974
	if (!state)
975
		return NULL;
976 977 978 979

	if (drm_atomic_state_init(dev, &state->base) < 0)
		goto fail;

980
	return &state->base;
981 982 983 984

fail:
	kfree(state);
	return NULL;
985 986
}

987 988 989 990 991 992
static void
dm_atomic_state_clear(struct drm_atomic_state *state)
{
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);

	if (dm_state->context) {
993
		dc_release_state(dm_state->context);
994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
		dm_state->context = NULL;
	}

	drm_atomic_state_default_clear(state);
}

static void
dm_atomic_state_alloc_free(struct drm_atomic_state *state)
{
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
	drm_atomic_state_default_release(state);
	kfree(dm_state);
}

1008 1009 1010 1011 1012 1013
/**
 * DOC: atomic
 *
 * *WIP*
 */

1014
static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
1015
	.fb_create = amdgpu_display_user_framebuffer_create,
1016
	.output_poll_changed = drm_fb_helper_output_poll_changed,
1017
	.atomic_check = amdgpu_dm_atomic_check,
1018
	.atomic_commit = amdgpu_dm_atomic_commit,
1019
	.atomic_state_alloc = dm_atomic_state_alloc,
1020 1021
	.atomic_state_clear = dm_atomic_state_clear,
	.atomic_state_free = dm_atomic_state_alloc_free
1022 1023 1024 1025
};

static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail
1026 1027
};

1028
static void
1029
amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
1030 1031 1032
{
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
1033
	struct dc_sink *sink;
1034 1035 1036 1037 1038 1039 1040 1041

	/* MST handled by drm_mst framework */
	if (aconnector->mst_mgr.mst_state == true)
		return;


	sink = aconnector->dc_link->local_sink;

1042 1043
	/*
	 * Edid mgmt connector gets first update only in mode_valid hook and then
1044
	 * the connector sink is set to either fake or physical sink depends on link status.
1045
	 * Skip if already done during boot.
1046 1047 1048 1049
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
			&& aconnector->dc_em_sink) {

1050 1051 1052
		/*
		 * For S3 resume with headless use eml_sink to fake stream
		 * because on resume connector->sink is set to NULL
1053 1054 1055 1056
		 */
		mutex_lock(&dev->mode_config.mutex);

		if (sink) {
1057
			if (aconnector->dc_sink) {
1058
				amdgpu_dm_update_freesync_caps(connector, NULL);
1059 1060 1061 1062
				/*
				 * retain and release below are used to
				 * bump up refcount for sink because the link doesn't point
				 * to it anymore after disconnect, so on next crtc to connector
1063 1064 1065 1066 1067
				 * reshuffle by UMD we will get into unwanted dc_sink release
				 */
				if (aconnector->dc_sink != aconnector->dc_em_sink)
					dc_sink_release(aconnector->dc_sink);
			}
1068
			aconnector->dc_sink = sink;
1069 1070
			amdgpu_dm_update_freesync_caps(connector,
					aconnector->edid);
1071
		} else {
1072
			amdgpu_dm_update_freesync_caps(connector, NULL);
1073 1074
			if (!aconnector->dc_sink)
				aconnector->dc_sink = aconnector->dc_em_sink;
1075 1076
			else if (aconnector->dc_sink != aconnector->dc_em_sink)
				dc_sink_retain(aconnector->dc_sink);
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
		}

		mutex_unlock(&dev->mode_config.mutex);
		return;
	}

	/*
	 * TODO: temporary guard to look for proper fix
	 * if this sink is MST sink, we should not do anything
	 */
	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
		return;

	if (aconnector->dc_sink == sink) {
1091 1092 1093 1094
		/*
		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
		 * Do nothing!!
		 */
1095
		DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
1096 1097 1098 1099
				aconnector->connector_id);
		return;
	}

1100
	DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
1101 1102 1103 1104
		aconnector->connector_id, aconnector->dc_sink, sink);

	mutex_lock(&dev->mode_config.mutex);

1105 1106 1107 1108
	/*
	 * 1. Update status of the drm connector
	 * 2. Send an event and let userspace tell us what to do
	 */
1109
	if (sink) {
1110 1111 1112 1113
		/*
		 * TODO: check if we still need the S3 mode update workaround.
		 * If yes, put it here.
		 */
1114
		if (aconnector->dc_sink)
1115
			amdgpu_dm_update_freesync_caps(connector, NULL);
1116 1117

		aconnector->dc_sink = sink;
1118
		if (sink->dc_edid.length == 0) {
1119
			aconnector->edid = NULL;
1120
			drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
1121
		} else {
1122 1123 1124 1125
			aconnector->edid =
				(struct edid *) sink->dc_edid.raw_edid;


1126
			drm_connector_update_edid_property(connector,
1127
					aconnector->edid);
1128 1129
			drm_dp_cec_set_edid(&aconnector->dm_dp_aux.aux,
					    aconnector->edid);
1130
		}
1131
		amdgpu_dm_update_freesync_caps(connector, aconnector->edid);
1132 1133

	} else {
1134
		drm_dp_cec_unset_edid(&aconnector->dm_dp_aux.aux);
1135
		amdgpu_dm_update_freesync_caps(connector, NULL);
1136
		drm_connector_update_edid_property(connector, NULL);
1137 1138
		aconnector->num_modes = 0;
		aconnector->dc_sink = NULL;
1139
		aconnector->edid = NULL;
1140 1141 1142 1143 1144 1145 1146
	}

	mutex_unlock(&dev->mode_config.mutex);
}

static void handle_hpd_irq(void *param)
{
1147
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
1148 1149
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
1150
	enum dc_connection_type new_connection_type = dc_connection_none;
1151

1152 1153 1154
	/*
	 * In case of failure or MST no need to update connector status or notify the OS
	 * since (for MST case) MST does this in its own context.
1155 1156
	 */
	mutex_lock(&aconnector->hpd_lock);
1157 1158 1159 1160

	if (aconnector->fake_enable)
		aconnector->fake_enable = false;

1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
	if (!dc_link_detect_sink(aconnector->dc_link, &new_connection_type))
		DRM_ERROR("KMS: Failed to detect connector\n");

	if (aconnector->base.force && new_connection_type == dc_connection_none) {
		emulated_link_detect(aconnector->dc_link);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);

	} else if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
		amdgpu_dm_update_connector_after_detect(aconnector);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);
	}
	mutex_unlock(&aconnector->hpd_lock);

}

1190
static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
{
	uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
	uint8_t dret;
	bool new_irq_handled = false;
	int dpcd_addr;
	int dpcd_bytes_to_read;

	const int max_process_count = 30;
	int process_count = 0;

	const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);

	if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
		dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
		/* DPCD 0x200 - 0x201 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT;
	} else {
		dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
		/* DPCD 0x2002 - 0x2005 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT_ESI;
	}

	dret = drm_dp_dpcd_read(
		&aconnector->dm_dp_aux.aux,
		dpcd_addr,
		esi,
		dpcd_bytes_to_read);

	while (dret == dpcd_bytes_to_read &&
		process_count < max_process_count) {
		uint8_t retry;
		dret = 0;

		process_count++;

1226
		DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
		/* handle HPD short pulse irq */
		if (aconnector->mst_mgr.mst_state)
			drm_dp_mst_hpd_irq(
				&aconnector->mst_mgr,
				esi,
				&new_irq_handled);

		if (new_irq_handled) {
			/* ACK at DPCD to notify down stream */
			const int ack_dpcd_bytes_to_write =
				dpcd_bytes_to_read - 1;

			for (retry = 0; retry < 3; retry++) {
				uint8_t wret;

				wret = drm_dp_dpcd_write(
					&aconnector->dm_dp_aux.aux,
					dpcd_addr + 1,
					&esi[1],
					ack_dpcd_bytes_to_write);
				if (wret == ack_dpcd_bytes_to_write)
					break;
			}

1251
			/* check if there is new irq to be handled */
1252 1253 1254 1255 1256 1257 1258
			dret = drm_dp_dpcd_read(
				&aconnector->dm_dp_aux.aux,
				dpcd_addr,
				esi,
				dpcd_bytes_to_read);

			new_irq_handled = false;
1259
		} else {
1260
			break;
1261
		}
1262 1263 1264
	}

	if (process_count == max_process_count)
1265
		DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
1266 1267 1268 1269
}

static void handle_hpd_rx_irq(void *param)
{
1270
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
1271 1272
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
1273
	struct dc_link *dc_link = aconnector->dc_link;
1274
	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
1275
	enum dc_connection_type new_connection_type = dc_connection_none;
1276

1277 1278
	/*
	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
1279 1280 1281
	 * conflict, after implement i2c helper, this mutex should be
	 * retired.
	 */
1282
	if (dc_link->type != dc_connection_mst_branch)
1283 1284
		mutex_lock(&aconnector->hpd_lock);

1285
	if (dc_link_handle_hpd_rx_irq(dc_link, NULL, NULL) &&
1286 1287
			!is_mst_root_connector) {
		/* Downstream Port status changed. */
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
		if (!dc_link_detect_sink(dc_link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(dc_link);

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		} else if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
1306 1307 1308 1309

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		}
	}
	if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
1321
	    (dc_link->type == dc_connection_mst_branch))
1322 1323
		dm_handle_hpd_rx_irq(aconnector);

1324 1325
	if (dc_link->type != dc_connection_mst_branch) {
		drm_dp_cec_irq(&aconnector->dm_dp_aux.aux);
1326
		mutex_unlock(&aconnector->hpd_lock);
1327
	}
1328 1329 1330 1331 1332 1333
}

static void register_hpd_handlers(struct amdgpu_device *adev)
{
	struct drm_device *dev = adev->ddev;
	struct drm_connector *connector;
1334
	struct amdgpu_dm_connector *aconnector;
1335 1336 1337 1338 1339 1340 1341 1342 1343
	const struct dc_link *dc_link;
	struct dc_interrupt_params int_params = {0};

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	list_for_each_entry(connector,
			&dev->mode_config.connector_list, head)	{

1344
		aconnector = to_amdgpu_dm_connector(connector);
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
		dc_link = aconnector->dc_link;

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source = dc_link->irq_source_hpd;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_irq,
					(void *) aconnector);
		}

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {

			/* Also register for DP short pulse (hpd_rx). */
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source =	dc_link->irq_source_hpd_rx;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_rx_irq,
					(void *) aconnector);
		}
	}
}

/* Register IRQ sources and initialize IRQ callbacks */
static int dce110_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
1377
	unsigned client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
1378

1379
	if (adev->asic_type == CHIP_VEGA10 ||
1380
	    adev->asic_type == CHIP_VEGA12 ||
1381
	    adev->asic_type == CHIP_VEGA20 ||
1382
	    adev->asic_type == CHIP_RAVEN)
1383
		client_id = SOC15_IH_CLIENTID_DCE;
1384 1385 1386 1387

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

1388 1389
	/*
	 * Actions of amdgpu_irq_add_id():
1390 1391 1392 1393 1394 1395 1396 1397 1398
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling. */

1399
	/* Use VBLANK interrupt */
1400
	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
1401
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
1402 1403 1404 1405 1406 1407 1408
		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
1409
			dc_interrupt_to_irq_source(dc, i, 0);
1410

1411
		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
1412 1413 1414 1415 1416 1417 1418 1419

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

1420
	/* Use GRPH_PFLIP interrupt */
1421 1422
	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
1423
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
1444 1445
	r = amdgpu_irq_add_id(adev, client_id,
			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}

1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
/* Register IRQ sources and initialize IRQ callbacks */
static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

1469 1470
	/*
	 * Actions of amdgpu_irq_add_id():
1471 1472 1473 1474 1475 1476 1477 1478
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling.
1479
	 */
1480 1481 1482 1483 1484

	/* Use VSTARTUP interrupt */
	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
			i++) {
1485
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508

		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

	/* Use GRPH_PFLIP interrupt */
	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
			i++) {
1509
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
1530
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
			&adev->hpd_irq);
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}
#endif

1543 1544 1545 1546 1547 1548 1549
static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
{
	int r;

	adev->mode_info.mode_config_initialized = true;

	adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
1550
	adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
1551 1552 1553 1554 1555 1556

	adev->ddev->mode_config.max_width = 16384;
	adev->ddev->mode_config.max_height = 16384;

	adev->ddev->mode_config.preferred_depth = 24;
	adev->ddev->mode_config.prefer_shadow = 1;
1557
	/* indicates support for immediate flip */
1558 1559
	adev->ddev->mode_config.async_page_flip = true;

1560
	adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
1561

1562
	r = amdgpu_display_modeset_create_props(adev);
1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	if (r)
		return r;

	return 0;
}

#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
{
	struct amdgpu_display_manager *dm = bl_get_data(bd);

1576 1577 1578 1579 1580 1581 1582
	/*
	 * PWM interperts 0 as 100% rather than 0% because of HW
	 * limitation for level 0.So limiting minimum brightness level
	 * to 1.
	 */
	if (bd->props.brightness < 1)
		return 1;
1583 1584 1585 1586 1587 1588

	/* backlight_pwm_u16_16 parameter is in unsigned 32 bit, 16 bit integer
	 * and 16 bit fractional, where 1.0 is max backlight value.
	 * bd->props.brightness is 8 bit format and needs to be converted by
	 * scaling via copy lower byte to upper byte of 16 bit value.
	 */
1589
	if (dc_link_set_backlight_level(dm->backlight_link,
1590
			(bd->props.brightness * 0x101), 0, 0))
1591 1592 1593 1594 1595 1596 1597
		return 0;
	else
		return 1;
}

static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
{
1598 1599 1600 1601 1602 1603
	struct amdgpu_display_manager *dm = bl_get_data(bd);
	int ret = dc_link_get_backlight_level(dm->backlight_link);

	if (ret == DC_ERROR_UNEXPECTED)
		return bd->props.brightness;
	return ret;
1604 1605 1606 1607 1608 1609 1610
}

static const struct backlight_ops amdgpu_dm_backlight_ops = {
	.get_brightness = amdgpu_dm_backlight_get_brightness,
	.update_status	= amdgpu_dm_backlight_update_status,
};

1611 1612
static void
amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
1613 1614 1615 1616 1617
{
	char bl_name[16];
	struct backlight_properties props = { 0 };

	props.max_brightness = AMDGPU_MAX_BL_LEVEL;
1618
	props.brightness = AMDGPU_MAX_BL_LEVEL;
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
	props.type = BACKLIGHT_RAW;

	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
			dm->adev->ddev->primary->index);

	dm->backlight_dev = backlight_device_register(bl_name,
			dm->adev->ddev->dev,
			dm,
			&amdgpu_dm_backlight_ops,
			&props);

1630
	if (IS_ERR(dm->backlight_dev))
1631 1632
		DRM_ERROR("DM: Backlight registration failed!\n");
	else
1633
		DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
1634 1635 1636 1637
}

#endif

1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
static int initialize_plane(struct amdgpu_display_manager *dm,
			     struct amdgpu_mode_info *mode_info,
			     int plane_id)
{
	struct amdgpu_plane *plane;
	unsigned long possible_crtcs;
	int ret = 0;

	plane = kzalloc(sizeof(struct amdgpu_plane), GFP_KERNEL);
	mode_info->planes[plane_id] = plane;

	if (!plane) {
		DRM_ERROR("KMS: Failed to allocate plane\n");
		return -ENOMEM;
	}
	plane->base.type = mode_info->plane_type[plane_id];

	/*
1656
	 * HACK: IGT tests expect that each plane can only have
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
	 * one possible CRTC. For now, set one CRTC for each
	 * plane that is not an underlay, but still allow multiple
	 * CRTCs for underlay planes.
	 */
	possible_crtcs = 1 << plane_id;
	if (plane_id >= dm->dc->caps.max_streams)
		possible_crtcs = 0xff;

	ret = amdgpu_dm_plane_init(dm, mode_info->planes[plane_id], possible_crtcs);

	if (ret) {
		DRM_ERROR("KMS: Failed to initialize plane\n");
		return ret;
	}

	return ret;
}

1675 1676 1677 1678 1679 1680 1681 1682 1683

static void register_backlight_device(struct amdgpu_display_manager *dm,
				      struct dc_link *link)
{
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
	    link->type != dc_connection_none) {
1684 1685
		/*
		 * Event if registration failed, we should continue with
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
		 * DM initialization because not having a backlight control
		 * is better then a black screen.
		 */
		amdgpu_dm_register_backlight_device(dm);

		if (dm->backlight_dev)
			dm->backlight_link = link;
	}
#endif
}


1698 1699
/*
 * In this architecture, the association
1700 1701 1702 1703 1704 1705
 * connector -> encoder -> crtc
 * id not really requried. The crtc and connector will hold the
 * display_index as an abstraction to use with DAL component
 *
 * Returns 0 on success
 */
1706
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
1707 1708
{
	struct amdgpu_display_manager *dm = &adev->dm;
1709
	int32_t i;
1710
	struct amdgpu_dm_connector *aconnector = NULL;
1711
	struct amdgpu_encoder *aencoder = NULL;
1712
	struct amdgpu_mode_info *mode_info = &adev->mode_info;
1713
	uint32_t link_cnt;
1714
	int32_t total_overlay_planes, total_primary_planes;
1715
	enum dc_connection_type new_connection_type = dc_connection_none;
1716 1717 1718 1719

	link_cnt = dm->dc->caps.max_links;
	if (amdgpu_dm_mode_config_init(dm->adev)) {
		DRM_ERROR("DM: Failed to initialize mode config\n");
1720
		return -EINVAL;
1721 1722
	}

1723 1724 1725
	/* Identify the number of planes to be initialized */
	total_overlay_planes = dm->dc->caps.max_slave_planes;
	total_primary_planes = dm->dc->caps.max_planes - dm->dc->caps.max_slave_planes;
1726

1727 1728 1729 1730
	/* First initialize overlay planes, index starting after primary planes */
	for (i = (total_overlay_planes - 1); i >= 0; i--) {
		if (initialize_plane(dm, mode_info, (total_primary_planes + i))) {
			DRM_ERROR("KMS: Failed to initialize overlay plane\n");
1731
			goto fail;
1732
		}
1733
	}
1734

1735 1736 1737 1738
	/* Initialize primary planes */
	for (i = (total_primary_planes - 1); i >= 0; i--) {
		if (initialize_plane(dm, mode_info, i)) {
			DRM_ERROR("KMS: Failed to initialize primary plane\n");
1739
			goto fail;
1740 1741
		}
	}
1742

1743 1744
	for (i = 0; i < dm->dc->caps.max_streams; i++)
		if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
1745
			DRM_ERROR("KMS: Failed to initialize crtc\n");
1746
			goto fail;
1747 1748
		}

1749
	dm->display_indexes_num = dm->dc->caps.max_streams;
1750 1751 1752

	/* loops over all connectors on the board */
	for (i = 0; i < link_cnt; i++) {
1753
		struct dc_link *link = NULL;
1754 1755 1756 1757 1758 1759 1760 1761 1762 1763

		if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
			DRM_ERROR(
				"KMS: Cannot support more than %d display indexes\n",
					AMDGPU_DM_MAX_DISPLAY_INDEX);
			continue;
		}

		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
		if (!aconnector)
1764
			goto fail;
1765 1766

		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
1767
		if (!aencoder)
1768
			goto fail;
1769 1770 1771

		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
			DRM_ERROR("KMS: Failed to initialize encoder\n");
1772
			goto fail;
1773 1774 1775 1776
		}

		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
			DRM_ERROR("KMS: Failed to initialize connector\n");
1777
			goto fail;
1778 1779
		}

1780 1781
		link = dc_get_link_at_index(dm->dc, i);

1782 1783 1784 1785 1786 1787 1788 1789
		if (!dc_link_detect_sink(link, &new_connection_type))
			DRM_ERROR("KMS: Failed to detect connector\n");

		if (aconnector->base.force && new_connection_type == dc_connection_none) {
			emulated_link_detect(link);
			amdgpu_dm_update_connector_after_detect(aconnector);

		} else if (dc_link_detect(link, DETECT_REASON_BOOT)) {
1790
			amdgpu_dm_update_connector_after_detect(aconnector);
1791 1792 1793 1794
			register_backlight_device(dm, link);
		}


1795 1796 1797 1798 1799 1800
	}

	/* Software is initialized. Now we can register interrupt handlers. */
	switch (adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
1801 1802 1803
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
1804 1805 1806 1807 1808 1809
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
1810
	case CHIP_POLARIS12:
1811
	case CHIP_VEGAM:
1812
	case CHIP_VEGA10:
1813
	case CHIP_VEGA12:
1814
	case CHIP_VEGA20:
1815 1816
		if (dce110_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
1817
			goto fail;
1818 1819
		}
		break;
1820 1821 1822 1823
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
	case CHIP_RAVEN:
		if (dcn10_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
1824
			goto fail;
1825 1826 1827
		}
		break;
#endif
1828
	default:
1829
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
1830
		goto fail;
1831 1832
	}

1833 1834 1835
	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
		dm->dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;

1836
	return 0;
1837
fail:
1838 1839
	kfree(aencoder);
	kfree(aconnector);
1840
	for (i = 0; i < dm->dc->caps.max_planes; i++)
1841
		kfree(mode_info->planes[i]);
1842
	return -EINVAL;
1843 1844
}

1845
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
1846 1847 1848 1849 1850 1851 1852 1853 1854
{
	drm_mode_config_cleanup(dm->ddev);
	return;
}

/******************************************************************************
 * amdgpu_display_funcs functions
 *****************************************************************************/

1855
/*
1856 1857 1858 1859 1860 1861 1862 1863
 * dm_bandwidth_update - program display watermarks
 *
 * @adev: amdgpu_device pointer
 *
 * Calculate and program the display watermarks and line buffer allocation.
 */
static void dm_bandwidth_update(struct amdgpu_device *adev)
{
1864
	/* TODO: implement later */
1865 1866 1867 1868 1869
}

static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
				struct drm_file *filp)
{
1870 1871 1872 1873 1874 1875
	struct drm_atomic_state *state;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_crtc *crtc;
	struct drm_connector *connector;
	struct drm_connector_state *old_con_state, *new_con_state;
	int ret = 0;
1876
	uint8_t i;
1877
	bool enable = false;
1878

1879
	drm_modeset_acquire_init(&ctx, 0);
1880

1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
	}
	state->acquire_ctx = &ctx;

retry:
	drm_for_each_crtc(crtc, dev) {
		ret = drm_atomic_add_affected_connectors(state, crtc);
		if (ret)
			goto fail;

		/* TODO rework amdgpu_dm_commit_planes so we don't need this */
		ret = drm_atomic_add_affected_planes(state, crtc);
		if (ret)
			goto fail;
	}
1899

1900 1901 1902 1903 1904
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct drm_crtc_state *new_crtc_state;
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
		struct dm_crtc_state *dm_new_crtc_state;
1905

1906 1907 1908 1909
		if (!acrtc) {
			ASSERT(0);
			continue;
		}
1910

1911 1912
		new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
1913

1914
		dm_new_crtc_state->freesync_enabled = enable;
1915 1916
	}

1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
	ret = drm_atomic_commit(state);

fail:
	if (ret == -EDEADLK) {
		drm_atomic_state_clear(state);
		drm_modeset_backoff(&ctx);
		goto retry;
	}

	drm_atomic_state_put(state);

out:
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	return ret;
1932 1933
}

1934
static const struct amdgpu_display_funcs dm_display_funcs = {
1935 1936
	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
1937 1938
	.backlight_set_level = NULL, /* never called for DC */
	.backlight_get_level = NULL, /* never called for DC */
1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
	.hpd_sense = NULL,/* called unconditionally */
	.hpd_set_polarity = NULL, /* called unconditionally */
	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
	.page_flip_get_scanoutpos =
		dm_crtc_get_scanoutpos,/* called unconditionally */
	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
	.notify_freesync = amdgpu_notify_freesync,

};

#if defined(CONFIG_DEBUG_KERNEL_DC)

1952 1953 1954 1955
static ssize_t s3_debug_store(struct device *device,
			      struct device_attribute *attr,
			      const char *buf,
			      size_t count)
1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989
{
	int ret;
	int s3_state;
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_dev->dev_private;

	ret = kstrtoint(buf, 0, &s3_state);

	if (ret == 0) {
		if (s3_state) {
			dm_resume(adev);
			drm_kms_helper_hotplug_event(adev->ddev);
		} else
			dm_suspend(adev);
	}

	return ret == 0 ? count : 0;
}

DEVICE_ATTR_WO(s3_debug);

#endif

static int dm_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	switch (adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
1990
		adev->mode_info.plane_type = dm_plane_type_default;
1991
		break;
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
	case CHIP_KAVERI:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		adev->mode_info.plane_type = dm_plane_type_default;
		break;
	case CHIP_KABINI:
	case CHIP_MULLINS:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		adev->mode_info.plane_type = dm_plane_type_default;
		break;
2005 2006 2007 2008 2009
	case CHIP_FIJI:
	case CHIP_TONGA:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
2010
		adev->mode_info.plane_type = dm_plane_type_default;
2011 2012 2013 2014 2015
		break;
	case CHIP_CARRIZO:
		adev->mode_info.num_crtc = 3;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
2016
		adev->mode_info.plane_type = dm_plane_type_carizzo;
2017 2018 2019 2020 2021
		break;
	case CHIP_STONEY:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
2022
		adev->mode_info.plane_type = dm_plane_type_stoney;
2023 2024
		break;
	case CHIP_POLARIS11:
2025
	case CHIP_POLARIS12:
2026 2027 2028
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
2029
		adev->mode_info.plane_type = dm_plane_type_default;
2030 2031
		break;
	case CHIP_POLARIS10:
2032
	case CHIP_VEGAM:
2033 2034 2035
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
2036
		adev->mode_info.plane_type = dm_plane_type_default;
2037
		break;
2038
	case CHIP_VEGA10:
2039
	case CHIP_VEGA12:
2040
	case CHIP_VEGA20:
2041 2042 2043
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
2044
		adev->mode_info.plane_type = dm_plane_type_default;
2045
		break;
2046 2047 2048 2049 2050
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
	case CHIP_RAVEN:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
2051
		adev->mode_info.plane_type = dm_plane_type_default;
2052 2053
		break;
#endif
2054
	default:
2055
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
2056 2057 2058
		return -EINVAL;
	}

2059 2060
	amdgpu_dm_set_irq_funcs(adev);

2061 2062 2063
	if (adev->mode_info.funcs == NULL)
		adev->mode_info.funcs = &dm_display_funcs;

2064 2065
	/*
	 * Note: Do NOT change adev->audio_endpt_rreg and
2066
	 * adev->audio_endpt_wreg because they are initialised in
2067 2068
	 * amdgpu_device_init()
	 */
2069 2070 2071 2072 2073 2074 2075 2076 2077
#if defined(CONFIG_DEBUG_KERNEL_DC)
	device_create_file(
		adev->ddev->dev,
		&dev_attr_s3_debug);
#endif

	return 0;
}

2078
static bool modeset_required(struct drm_crtc_state *crtc_state,
2079 2080
			     struct dc_stream_state *new_stream,
			     struct dc_stream_state *old_stream)
2081
{
2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
	if (!drm_atomic_crtc_needs_modeset(crtc_state))
		return false;

	if (!crtc_state->enable)
		return false;

	return crtc_state->active;
}

static bool modereset_required(struct drm_crtc_state *crtc_state)
{
	if (!drm_atomic_crtc_needs_modeset(crtc_state))
		return false;

	return !crtc_state->enable || !crtc_state->active;
}

2099
static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
2100 2101 2102 2103 2104 2105 2106 2107 2108
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
	.destroy = amdgpu_dm_encoder_destroy,
};

2109 2110
static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
					struct dc_plane_state *plane_state)
2111
{
2112 2113
	plane_state->src_rect.x = state->src_x >> 16;
	plane_state->src_rect.y = state->src_y >> 16;
2114
	/* we ignore the mantissa for now and do not deal with floating pixels :( */
2115
	plane_state->src_rect.width = state->src_w >> 16;
2116

2117
	if (plane_state->src_rect.width == 0)
2118 2119
		return false;

2120 2121
	plane_state->src_rect.height = state->src_h >> 16;
	if (plane_state->src_rect.height == 0)
2122 2123
		return false;

2124 2125
	plane_state->dst_rect.x = state->crtc_x;
	plane_state->dst_rect.y = state->crtc_y;
2126 2127 2128 2129

	if (state->crtc_w == 0)
		return false;

2130
	plane_state->dst_rect.width = state->crtc_w;
2131 2132 2133 2134

	if (state->crtc_h == 0)
		return false;

2135
	plane_state->dst_rect.height = state->crtc_h;
2136

2137
	plane_state->clip_rect = plane_state->dst_rect;
2138 2139 2140

	switch (state->rotation & DRM_MODE_ROTATE_MASK) {
	case DRM_MODE_ROTATE_0:
2141
		plane_state->rotation = ROTATION_ANGLE_0;
2142 2143
		break;
	case DRM_MODE_ROTATE_90:
2144
		plane_state->rotation = ROTATION_ANGLE_90;
2145 2146
		break;
	case DRM_MODE_ROTATE_180:
2147
		plane_state->rotation = ROTATION_ANGLE_180;
2148 2149
		break;
	case DRM_MODE_ROTATE_270:
2150
		plane_state->rotation = ROTATION_ANGLE_270;
2151 2152
		break;
	default:
2153
		plane_state->rotation = ROTATION_ANGLE_0;
2154 2155 2156
		break;
	}

2157 2158
	return true;
}
2159
static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
2160
		       uint64_t *tiling_flags)
2161
{
2162
	struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->base.obj[0]);
2163
	int r = amdgpu_bo_reserve(rbo, false);
2164

2165
	if (unlikely(r)) {
2166
		/* Don't show error message when returning -ERESTARTSYS */
2167 2168
		if (r != -ERESTARTSYS)
			DRM_ERROR("Unable to reserve buffer: %d\n", r);
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
		return r;
	}

	if (tiling_flags)
		amdgpu_bo_get_tiling_flags(rbo, tiling_flags);

	amdgpu_bo_unreserve(rbo);

	return r;
}

2180 2181
static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
					 struct dc_plane_state *plane_state,
2182
					 const struct amdgpu_framebuffer *amdgpu_fb)
2183 2184 2185 2186 2187 2188 2189 2190 2191
{
	uint64_t tiling_flags;
	unsigned int awidth;
	const struct drm_framebuffer *fb = &amdgpu_fb->base;
	int ret = 0;
	struct drm_format_name_buf format_name;

	ret = get_fb_info(
		amdgpu_fb,
2192
		&tiling_flags);
2193 2194 2195 2196 2197 2198

	if (ret)
		return ret;

	switch (fb->format->format) {
	case DRM_FORMAT_C8:
2199
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
2200 2201
		break;
	case DRM_FORMAT_RGB565:
2202
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
2203 2204 2205
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
2206
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
2207 2208 2209
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
2210
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
2211 2212 2213
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
2214
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
2215
		break;
2216 2217 2218 2219
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
		break;
2220
	case DRM_FORMAT_NV21:
2221
		plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
2222 2223
		break;
	case DRM_FORMAT_NV12:
2224
		plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
2225 2226 2227
		break;
	default:
		DRM_ERROR("Unsupported screen format %s\n",
2228
			  drm_get_format_name(fb->format->format, &format_name));
2229 2230 2231
		return -EINVAL;
	}

2232 2233 2234 2235 2236 2237 2238
	if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
		plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
		plane_state->plane_size.grph.surface_size.x = 0;
		plane_state->plane_size.grph.surface_size.y = 0;
		plane_state->plane_size.grph.surface_size.width = fb->width;
		plane_state->plane_size.grph.surface_size.height = fb->height;
		plane_state->plane_size.grph.surface_pitch =
2239 2240
				fb->pitches[0] / fb->format->cpp[0];
		/* TODO: unhardcode */
2241
		plane_state->color_space = COLOR_SPACE_SRGB;
2242 2243 2244

	} else {
		awidth = ALIGN(fb->width, 64);
2245 2246 2247 2248 2249
		plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
		plane_state->plane_size.video.luma_size.x = 0;
		plane_state->plane_size.video.luma_size.y = 0;
		plane_state->plane_size.video.luma_size.width = awidth;
		plane_state->plane_size.video.luma_size.height = fb->height;
2250
		/* TODO: unhardcode */
2251
		plane_state->plane_size.video.luma_pitch = awidth;
2252

2253 2254 2255 2256 2257
		plane_state->plane_size.video.chroma_size.x = 0;
		plane_state->plane_size.video.chroma_size.y = 0;
		plane_state->plane_size.video.chroma_size.width = awidth;
		plane_state->plane_size.video.chroma_size.height = fb->height;
		plane_state->plane_size.video.chroma_pitch = awidth / 2;
2258 2259

		/* TODO: unhardcode */
2260
		plane_state->color_space = COLOR_SPACE_YCBCR709;
2261 2262
	}

2263
	memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
2264

2265 2266 2267
	/* Fill GFX8 params */
	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
		unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
2268 2269 2270 2271 2272 2273 2274 2275

		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);

		/* XXX fix me for VI */
2276 2277
		plane_state->tiling_info.gfx8.num_banks = num_banks;
		plane_state->tiling_info.gfx8.array_mode =
2278
				DC_ARRAY_2D_TILED_THIN1;
2279 2280 2281 2282 2283
		plane_state->tiling_info.gfx8.tile_split = tile_split;
		plane_state->tiling_info.gfx8.bank_width = bankw;
		plane_state->tiling_info.gfx8.bank_height = bankh;
		plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
		plane_state->tiling_info.gfx8.tile_mode =
2284 2285 2286
				DC_ADDR_SURF_MICRO_TILING_DISPLAY;
	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
			== DC_ARRAY_1D_TILED_THIN1) {
2287
		plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
2288 2289
	}

2290
	plane_state->tiling_info.gfx8.pipe_config =
2291 2292 2293
			AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);

	if (adev->asic_type == CHIP_VEGA10 ||
2294
	    adev->asic_type == CHIP_VEGA12 ||
2295
	    adev->asic_type == CHIP_VEGA20 ||
2296 2297
	    adev->asic_type == CHIP_RAVEN) {
		/* Fill GFX9 params */
2298
		plane_state->tiling_info.gfx9.num_pipes =
2299
			adev->gfx.config.gb_addr_config_fields.num_pipes;
2300
		plane_state->tiling_info.gfx9.num_banks =
2301
			adev->gfx.config.gb_addr_config_fields.num_banks;
2302
		plane_state->tiling_info.gfx9.pipe_interleave =
2303
			adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
2304
		plane_state->tiling_info.gfx9.num_shader_engines =
2305
			adev->gfx.config.gb_addr_config_fields.num_se;
2306
		plane_state->tiling_info.gfx9.max_compressed_frags =
2307
			adev->gfx.config.gb_addr_config_fields.max_compress_frags;
2308
		plane_state->tiling_info.gfx9.num_rb_per_se =
2309
			adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
2310
		plane_state->tiling_info.gfx9.swizzle =
2311
			AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
2312
		plane_state->tiling_info.gfx9.shaderEnable = 1;
2313 2314
	}

2315 2316 2317
	plane_state->visible = true;
	plane_state->scaling_quality.h_taps_c = 0;
	plane_state->scaling_quality.v_taps_c = 0;
2318

2319 2320 2321 2322
	/* is this needed? is plane_state zeroed at allocation? */
	plane_state->scaling_quality.h_taps = 0;
	plane_state->scaling_quality.v_taps = 0;
	plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
2323 2324 2325 2326 2327

	return ret;

}

2328 2329 2330
static int fill_plane_attributes(struct amdgpu_device *adev,
				 struct dc_plane_state *dc_plane_state,
				 struct drm_plane_state *plane_state,
2331
				 struct drm_crtc_state *crtc_state)
2332 2333 2334 2335 2336 2337
{
	const struct amdgpu_framebuffer *amdgpu_fb =
		to_amdgpu_framebuffer(plane_state->fb);
	const struct drm_crtc *crtc = plane_state->crtc;
	int ret = 0;

2338
	if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
2339 2340 2341 2342
		return -EINVAL;

	ret = fill_plane_attributes_from_fb(
		crtc->dev->dev_private,
2343
		dc_plane_state,
2344
		amdgpu_fb);
2345 2346 2347 2348

	if (ret)
		return ret;

2349 2350 2351 2352 2353
	/*
	 * Always set input transfer function, since plane state is refreshed
	 * every time.
	 */
	ret = amdgpu_dm_set_degamma_lut(crtc_state, dc_plane_state);
2354 2355 2356 2357
	if (ret) {
		dc_transfer_func_release(dc_plane_state->in_transfer_func);
		dc_plane_state->in_transfer_func = NULL;
	}
2358 2359 2360 2361

	return ret;
}

2362 2363 2364
static void update_stream_scaling_settings(const struct drm_display_mode *mode,
					   const struct dm_connector_state *dm_state,
					   struct dc_stream_state *stream)
2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
{
	enum amdgpu_rmx_type rmx_type;

	struct rect src = { 0 }; /* viewport in composition space*/
	struct rect dst = { 0 }; /* stream addressable area */

	/* no mode. nothing to be done */
	if (!mode)
		return;

	/* Full screen scaling by default */
	src.width = mode->hdisplay;
	src.height = mode->vdisplay;
	dst.width = stream->timing.h_addressable;
	dst.height = stream->timing.v_addressable;

2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
	if (dm_state) {
		rmx_type = dm_state->scaling;
		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
			if (src.width * dst.height <
					src.height * dst.width) {
				/* height needs less upscaling/more downscaling */
				dst.width = src.width *
						dst.height / src.height;
			} else {
				/* width needs less upscaling/more downscaling */
				dst.height = src.height *
						dst.width / src.width;
			}
		} else if (rmx_type == RMX_CENTER) {
			dst = src;
2396 2397
		}

2398 2399
		dst.x = (stream->timing.h_addressable - dst.width) / 2;
		dst.y = (stream->timing.v_addressable - dst.height) / 2;
2400

2401 2402 2403 2404 2405 2406
		if (dm_state->underscan_enable) {
			dst.x += dm_state->underscan_hborder / 2;
			dst.y += dm_state->underscan_vborder / 2;
			dst.width -= dm_state->underscan_hborder;
			dst.height -= dm_state->underscan_vborder;
		}
2407 2408 2409 2410 2411
	}

	stream->src = src;
	stream->dst = dst;

2412
	DRM_DEBUG_DRIVER("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
2413 2414 2415 2416
			dst.x, dst.y, dst.width, dst.height);

}

2417 2418
static enum dc_color_depth
convert_color_depth_from_display_info(const struct drm_connector *connector)
2419 2420 2421 2422 2423
{
	uint32_t bpc = connector->display_info.bpc;

	switch (bpc) {
	case 0:
2424 2425
		/*
		 * Temporary Work around, DRM doesn't parse color depth for
2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
		 * EDID revision before 1.4
		 * TODO: Fix edid parsing
		 */
		return COLOR_DEPTH_888;
	case 6:
		return COLOR_DEPTH_666;
	case 8:
		return COLOR_DEPTH_888;
	case 10:
		return COLOR_DEPTH_101010;
	case 12:
		return COLOR_DEPTH_121212;
	case 14:
		return COLOR_DEPTH_141414;
	case 16:
		return COLOR_DEPTH_161616;
	default:
		return COLOR_DEPTH_UNDEFINED;
	}
}

2447 2448
static enum dc_aspect_ratio
get_aspect_ratio(const struct drm_display_mode *mode_in)
2449
{
2450 2451
	/* 1-1 mapping, since both enums follow the HDMI spec. */
	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
2452 2453
}

2454 2455
static enum dc_color_space
get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496
{
	enum dc_color_space color_space = COLOR_SPACE_SRGB;

	switch (dc_crtc_timing->pixel_encoding)	{
	case PIXEL_ENCODING_YCBCR422:
	case PIXEL_ENCODING_YCBCR444:
	case PIXEL_ENCODING_YCBCR420:
	{
		/*
		 * 27030khz is the separation point between HDTV and SDTV
		 * according to HDMI spec, we use YCbCr709 and YCbCr601
		 * respectively
		 */
		if (dc_crtc_timing->pix_clk_khz > 27030) {
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR709_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR709;
		} else {
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR601_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR601;
		}

	}
	break;
	case PIXEL_ENCODING_RGB:
		color_space = COLOR_SPACE_SRGB;
		break;

	default:
		WARN_ON(1);
		break;
	}

	return color_space;
}

2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
static void reduce_mode_colour_depth(struct dc_crtc_timing *timing_out)
{
	if (timing_out->display_color_depth <= COLOR_DEPTH_888)
		return;

	timing_out->display_color_depth--;
}

static void adjust_colour_depth_from_display_info(struct dc_crtc_timing *timing_out,
						const struct drm_display_info *info)
{
	int normalized_clk;
	if (timing_out->display_color_depth <= COLOR_DEPTH_888)
		return;
	do {
		normalized_clk = timing_out->pix_clk_khz;
		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
			normalized_clk /= 2;
		/* Adjusting pix clock following on HDMI spec based on colour depth */
		switch (timing_out->display_color_depth) {
		case COLOR_DEPTH_101010:
			normalized_clk = (normalized_clk * 30) / 24;
			break;
		case COLOR_DEPTH_121212:
			normalized_clk = (normalized_clk * 36) / 24;
			break;
		case COLOR_DEPTH_161616:
			normalized_clk = (normalized_clk * 48) / 24;
			break;
		default:
			return;
		}
		if (normalized_clk <= info->max_tmds_clock)
			return;
		reduce_mode_colour_depth(timing_out);

	} while (timing_out->display_color_depth > COLOR_DEPTH_888);

}
2537

2538 2539 2540 2541
static void
fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
					     const struct drm_display_mode *mode_in,
					     const struct drm_connector *connector)
2542 2543
{
	struct dc_crtc_timing *timing_out = &stream->timing;
2544
	const struct drm_display_info *info = &connector->display_info;
2545

2546 2547 2548 2549 2550 2551 2552
	memset(timing_out, 0, sizeof(struct dc_crtc_timing));

	timing_out->h_border_left = 0;
	timing_out->h_border_right = 0;
	timing_out->v_border_top = 0;
	timing_out->v_border_bottom = 0;
	/* TODO: un-hardcode */
2553 2554 2555 2556
	if (drm_mode_is_420_only(info, mode_in)
			&& stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
			&& stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
	else
		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;

	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
	timing_out->display_color_depth = convert_color_depth_from_display_info(
			connector);
	timing_out->scan_type = SCANNING_TYPE_NODATA;
	timing_out->hdmi_vic = 0;
	timing_out->vic = drm_match_cea_mode(mode_in);

	timing_out->h_addressable = mode_in->crtc_hdisplay;
	timing_out->h_total = mode_in->crtc_htotal;
	timing_out->h_sync_width =
		mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
	timing_out->h_front_porch =
		mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
	timing_out->v_total = mode_in->crtc_vtotal;
	timing_out->v_addressable = mode_in->crtc_vdisplay;
	timing_out->v_front_porch =
		mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
	timing_out->v_sync_width =
		mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
	timing_out->pix_clk_khz = mode_in->crtc_clock;
	timing_out->aspect_ratio = get_aspect_ratio(mode_in);
	if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
		timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
	if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
		timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;

	stream->output_color_space = get_output_color_space(timing_out);

2590 2591
	stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
	stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
2592 2593
	if (stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
		adjust_colour_depth_from_display_info(timing_out, info);
2594 2595
}

2596 2597 2598
static void fill_audio_info(struct audio_info *audio_info,
			    const struct drm_connector *drm_connector,
			    const struct dc_sink *dc_sink)
2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
{
	int i = 0;
	int cea_revision = 0;
	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;

	audio_info->manufacture_id = edid_caps->manufacturer_id;
	audio_info->product_id = edid_caps->product_id;

	cea_revision = drm_connector->display_info.cea_rev;

2609 2610 2611
	strncpy(audio_info->display_name,
		edid_caps->display_name,
		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS - 1);
2612

2613
	if (cea_revision >= 3) {
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631
		audio_info->mode_count = edid_caps->audio_mode_count;

		for (i = 0; i < audio_info->mode_count; ++i) {
			audio_info->modes[i].format_code =
					(enum audio_format_code)
					(edid_caps->audio_modes[i].format_code);
			audio_info->modes[i].channel_count =
					edid_caps->audio_modes[i].channel_count;
			audio_info->modes[i].sample_rates.all =
					edid_caps->audio_modes[i].sample_rate;
			audio_info->modes[i].sample_size =
					edid_caps->audio_modes[i].sample_size;
		}
	}

	audio_info->flags.all = edid_caps->speaker_flags;

	/* TODO: We only check for the progressive mode, check for interlace mode too */
2632
	if (drm_connector->latency_present[0]) {
2633 2634 2635 2636 2637 2638 2639 2640
		audio_info->video_latency = drm_connector->video_latency[0];
		audio_info->audio_latency = drm_connector->audio_latency[0];
	}

	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */

}

2641 2642 2643
static void
copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
				      struct drm_display_mode *dst_mode)
2644 2645 2646 2647 2648 2649
{
	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
	dst_mode->crtc_clock = src_mode->crtc_clock;
	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
2650
	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
2651 2652 2653 2654 2655 2656 2657 2658 2659 2660
	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
	dst_mode->crtc_htotal = src_mode->crtc_htotal;
	dst_mode->crtc_hskew = src_mode->crtc_hskew;
	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
}

2661 2662 2663 2664
static void
decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
					const struct drm_display_mode *native_mode,
					bool scale_enabled)
2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
{
	if (scale_enabled) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else if (native_mode->clock == drm_mode->clock &&
			native_mode->htotal == drm_mode->htotal &&
			native_mode->vtotal == drm_mode->vtotal) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else {
		/* no scaling nor amdgpu inserted, no need to patch */
	}
}

2677 2678
static struct dc_sink *
create_fake_sink(struct amdgpu_dm_connector *aconnector)
2679 2680
{
	struct dc_sink_init_data sink_init_data = { 0 };
2681
	struct dc_sink *sink = NULL;
2682 2683 2684 2685
	sink_init_data.link = aconnector->dc_link;
	sink_init_data.sink_signal = aconnector->dc_link->connector_signal;

	sink = dc_sink_create(&sink_init_data);
2686
	if (!sink) {
2687
		DRM_ERROR("Failed to create sink!\n");
2688
		return NULL;
2689
	}
2690
	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
2691

2692
	return sink;
2693 2694
}

2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721
static void set_multisync_trigger_params(
		struct dc_stream_state *stream)
{
	if (stream->triggered_crtc_reset.enabled) {
		stream->triggered_crtc_reset.event = CRTC_EVENT_VSYNC_RISING;
		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_LINE;
	}
}

static void set_master_stream(struct dc_stream_state *stream_set[],
			      int stream_count)
{
	int j, highest_rfr = 0, master_stream = 0;

	for (j = 0;  j < stream_count; j++) {
		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
			int refresh_rate = 0;

			refresh_rate = (stream_set[j]->timing.pix_clk_khz*1000)/
				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
			if (refresh_rate > highest_rfr) {
				highest_rfr = refresh_rate;
				master_stream = j;
			}
		}
	}
	for (j = 0;  j < stream_count; j++) {
2722
		if (stream_set[j])
2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
	}
}

static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
{
	int i = 0;

	if (context->stream_count < 2)
		return;
	for (i = 0; i < context->stream_count ; i++) {
		if (!context->streams[i])
			continue;
2736 2737
		/*
		 * TODO: add a function to read AMD VSDB bits and set
2738
		 * crtc_sync_master.multi_sync_enabled flag
2739
		 * For now it's set to false
2740 2741 2742 2743 2744 2745
		 */
		set_multisync_trigger_params(context->streams[i]);
	}
	set_master_stream(context->streams, context->stream_count);
}

2746 2747 2748 2749
static struct dc_stream_state *
create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
		       const struct drm_display_mode *drm_mode,
		       const struct dm_connector_state *dm_state)
2750 2751
{
	struct drm_display_mode *preferred_mode = NULL;
2752
	struct drm_connector *drm_connector;
2753
	struct dc_stream_state *stream = NULL;
2754 2755
	struct drm_display_mode mode = *drm_mode;
	bool native_mode_found = false;
2756
	struct dc_sink *sink = NULL;
2757
	if (aconnector == NULL) {
2758
		DRM_ERROR("aconnector is NULL!\n");
2759
		return stream;
2760 2761 2762
	}

	drm_connector = &aconnector->base;
2763

2764 2765
	if (!aconnector->dc_sink) {
		/*
2766 2767
		 * Create dc_sink when necessary to MST
		 * Don't apply fake_sink to MST
2768
		 */
2769 2770
		if (aconnector->mst_port) {
			dm_dp_mst_dc_sink_create(drm_connector);
2771
			return stream;
2772
		}
2773

2774 2775
		sink = create_fake_sink(aconnector);
		if (!sink)
2776
			return stream;
2777 2778
	} else {
		sink = aconnector->dc_sink;
2779
	}
2780

2781
	stream = dc_create_stream_for_sink(sink);
2782

2783
	if (stream == NULL) {
2784
		DRM_ERROR("Failed to create stream for sink!\n");
2785
		goto finish;
2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800
	}

	list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
		/* Search for preferred mode */
		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
			native_mode_found = true;
			break;
		}
	}
	if (!native_mode_found)
		preferred_mode = list_first_entry_or_null(
				&aconnector->base.modes,
				struct drm_display_mode,
				head);

2801
	if (preferred_mode == NULL) {
2802 2803
		/*
		 * This may not be an error, the use case is when we have no
2804 2805 2806 2807
		 * usermode calls to reset and set mode upon hotplug. In this
		 * case, we call set mode ourselves to restore the previous mode
		 * and the modelist may not be filled in in time.
		 */
2808
		DRM_DEBUG_DRIVER("No preferred mode found\n");
2809 2810 2811
	} else {
		decide_crtc_timing_for_drm_display_mode(
				&mode, preferred_mode,
2812
				dm_state ? (dm_state->scaling != RMX_OFF) : false);
2813 2814
	}

2815 2816 2817
	if (!dm_state)
		drm_mode_set_crtcinfo(&mode, 0);

2818 2819 2820 2821 2822 2823 2824
	fill_stream_properties_from_drm_display_mode(stream,
			&mode, &aconnector->base);
	update_stream_scaling_settings(&mode, dm_state, stream);

	fill_audio_info(
		&stream->audio_info,
		drm_connector,
2825
		sink);
2826

2827 2828
	update_stream_signal(stream);

2829 2830
	if (dm_state && dm_state->freesync_capable)
		stream->ignore_msa_timing_param = true;
2831
finish:
2832
	if (sink && sink->sink_signal == SIGNAL_TYPE_VIRTUAL && aconnector->base.force != DRM_FORCE_ON)
2833
		dc_sink_release(sink);
2834

2835 2836 2837
	return stream;
}

2838
static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
2839 2840 2841 2842 2843 2844
{
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

static void dm_crtc_destroy_state(struct drm_crtc *crtc,
2845
				  struct drm_crtc_state *state)
2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885
{
	struct dm_crtc_state *cur = to_dm_crtc_state(state);

	/* TODO Destroy dc_stream objects are stream object is flattened */
	if (cur->stream)
		dc_stream_release(cur->stream);


	__drm_atomic_helper_crtc_destroy_state(state);


	kfree(state);
}

static void dm_crtc_reset_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state;

	if (crtc->state)
		dm_crtc_destroy_state(crtc, crtc->state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (WARN_ON(!state))
		return;

	crtc->state = &state->base;
	crtc->state->crtc = crtc;

}

static struct drm_crtc_state *
dm_crtc_duplicate_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state, *cur;

	cur = to_dm_crtc_state(crtc->state);

	if (WARN_ON(!crtc->state))
		return NULL;

2886
	state = kzalloc(sizeof(*state), GFP_KERNEL);
2887 2888
	if (!state)
		return NULL;
2889 2890 2891 2892 2893 2894 2895 2896

	__drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);

	if (cur->stream) {
		state->stream = cur->stream;
		dc_stream_retain(state->stream);
	}

2897 2898 2899 2900
	state->adjust = cur->adjust;
	state->vrr_infopacket = cur->vrr_infopacket;
	state->freesync_enabled = cur->freesync_enabled;

2901 2902 2903 2904 2905
	/* TODO Duplicate dc_stream after objects are stream object is flattened */

	return &state->base;
}

2906 2907 2908 2909 2910 2911 2912 2913

static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
	struct amdgpu_device *adev = crtc->dev->dev_private;

	irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
2914
	return dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926
}

static int dm_enable_vblank(struct drm_crtc *crtc)
{
	return dm_set_vblank(crtc, true);
}

static void dm_disable_vblank(struct drm_crtc *crtc)
{
	dm_set_vblank(crtc, false);
}

2927 2928 2929 2930 2931 2932 2933 2934 2935
/* Implemented only the options currently availible for the driver */
static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
	.reset = dm_crtc_reset_state,
	.destroy = amdgpu_dm_crtc_destroy,
	.gamma_set = drm_atomic_helper_legacy_gamma_set,
	.set_config = drm_atomic_helper_set_config,
	.page_flip = drm_atomic_helper_page_flip,
	.atomic_duplicate_state = dm_crtc_duplicate_state,
	.atomic_destroy_state = dm_crtc_destroy_state,
2936
	.set_crc_source = amdgpu_dm_crtc_set_crc_source,
2937
	.verify_crc_source = amdgpu_dm_crtc_verify_crc_source,
2938 2939
	.enable_vblank = dm_enable_vblank,
	.disable_vblank = dm_disable_vblank,
2940 2941 2942 2943 2944 2945
};

static enum drm_connector_status
amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
{
	bool connected;
2946
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
2947

2948 2949
	/*
	 * Notes:
2950 2951
	 * 1. This interface is NOT called in context of HPD irq.
	 * 2. This interface *is called* in context of user-mode ioctl. Which
2952 2953
	 * makes it a bad place for *any* MST-related activity.
	 */
2954

2955 2956
	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
	    !aconnector->fake_enable)
2957 2958 2959 2960 2961 2962 2963 2964
		connected = (aconnector->dc_sink != NULL);
	else
		connected = (aconnector->base.force == DRM_FORCE_ON);

	return (connected ? connector_status_connected :
			connector_status_disconnected);
}

2965 2966 2967 2968
int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
					    struct drm_connector_state *connector_state,
					    struct drm_property *property,
					    uint64_t val)
2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
{
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct dm_connector_state *dm_old_state =
		to_dm_connector_state(connector->state);
	struct dm_connector_state *dm_new_state =
		to_dm_connector_state(connector_state);

	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		enum amdgpu_rmx_type rmx_type;

		switch (val) {
		case DRM_MODE_SCALE_CENTER:
			rmx_type = RMX_CENTER;
			break;
		case DRM_MODE_SCALE_ASPECT:
			rmx_type = RMX_ASPECT;
			break;
		case DRM_MODE_SCALE_FULLSCREEN:
			rmx_type = RMX_FULL;
			break;
		case DRM_MODE_SCALE_NONE:
		default:
			rmx_type = RMX_OFF;
			break;
		}

		if (dm_old_state->scaling == rmx_type)
			return 0;

		dm_new_state->scaling = rmx_type;
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		dm_new_state->underscan_hborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		dm_new_state->underscan_vborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		dm_new_state->underscan_enable = val;
		ret = 0;
	}

	return ret;
}

3017 3018 3019 3020
int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
					    const struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t *val)
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
{
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct dm_connector_state *dm_state =
		to_dm_connector_state(state);
	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		switch (dm_state->scaling) {
		case RMX_CENTER:
			*val = DRM_MODE_SCALE_CENTER;
			break;
		case RMX_ASPECT:
			*val = DRM_MODE_SCALE_ASPECT;
			break;
		case RMX_FULL:
			*val = DRM_MODE_SCALE_FULLSCREEN;
			break;
		case RMX_OFF:
		default:
			*val = DRM_MODE_SCALE_NONE;
			break;
		}
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		*val = dm_state->underscan_hborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		*val = dm_state->underscan_vborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		*val = dm_state->underscan_enable;
		ret = 0;
	}
	return ret;
}

3058
static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
3059
{
3060
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
3061 3062 3063
	const struct dc_link *link = aconnector->dc_link;
	struct amdgpu_device *adev = connector->dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
3064

3065 3066 3067
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

3068
	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
3069 3070 3071 3072
	    link->type != dc_connection_none &&
	    dm->backlight_dev) {
		backlight_device_unregister(dm->backlight_dev);
		dm->backlight_dev = NULL;
3073 3074
	}
#endif
3075
	drm_dp_cec_unregister_connector(&aconnector->dm_dp_aux.aux);
3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);
	kfree(connector);
}

void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

3086 3087 3088
	if (connector->state)
		__drm_atomic_helper_connector_destroy_state(connector->state);

3089 3090 3091 3092 3093 3094 3095 3096 3097 3098
	kfree(state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);

	if (state) {
		state->scaling = RMX_OFF;
		state->underscan_enable = false;
		state->underscan_hborder = 0;
		state->underscan_vborder = 0;

3099
		__drm_atomic_helper_connector_reset(connector, &state->base);
3100 3101 3102
	}
}

3103 3104
struct drm_connector_state *
amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
3105 3106 3107 3108 3109 3110 3111
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

	struct dm_connector_state *new_state =
			kmemdup(state, sizeof(*state), GFP_KERNEL);

3112 3113
	if (!new_state)
		return NULL;
3114

3115 3116 3117 3118 3119 3120
	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);

	new_state->freesync_capable = state->freesync_capable;
	new_state->freesync_enable = state->freesync_enable;

	return &new_state->base;
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
}

static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
	.reset = amdgpu_dm_connector_funcs_reset,
	.detect = amdgpu_dm_connector_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = amdgpu_dm_connector_destroy,
	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
	.atomic_get_property = amdgpu_dm_connector_atomic_get_property
};

static int get_modes(struct drm_connector *connector)
{
	return amdgpu_dm_connector_get_modes(connector);
}

3139
static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
3140 3141 3142 3143 3144
{
	struct dc_sink_init_data init_params = {
			.link = aconnector->dc_link,
			.sink_signal = SIGNAL_TYPE_VIRTUAL
	};
3145
	struct edid *edid;
3146

3147
	if (!aconnector->base.edid_blob_ptr) {
3148 3149 3150 3151 3152 3153 3154 3155
		DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
				aconnector->base.name);

		aconnector->base.force = DRM_FORCE_OFF;
		aconnector->base.override_edid = false;
		return;
	}

3156 3157
	edid = (struct edid *) aconnector->base.edid_blob_ptr->data;

3158 3159 3160 3161 3162 3163 3164 3165
	aconnector->edid = edid;

	aconnector->dc_em_sink = dc_link_add_remote_sink(
		aconnector->dc_link,
		(uint8_t *)edid,
		(edid->extensions + 1) * EDID_LENGTH,
		&init_params);

3166
	if (aconnector->base.force == DRM_FORCE_ON)
3167 3168 3169 3170 3171
		aconnector->dc_sink = aconnector->dc_link->local_sink ?
		aconnector->dc_link->local_sink :
		aconnector->dc_em_sink;
}

3172
static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
3173 3174 3175
{
	struct dc_link *link = (struct dc_link *)aconnector->dc_link;

3176 3177
	/*
	 * In case of headless boot with force on for DP managed connector
3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
	 * Those settings have to be != 0 to get initial modeset
	 */
	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
	}


	aconnector->base.override_edid = true;
	create_eml_sink(aconnector);
}

3190
enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
3191
				   struct drm_display_mode *mode)
3192 3193 3194 3195 3196
{
	int result = MODE_ERROR;
	struct dc_sink *dc_sink;
	struct amdgpu_device *adev = connector->dev->dev_private;
	/* TODO: Unhardcode stream count */
3197
	struct dc_stream_state *stream;
3198
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
3199
	enum dc_status dc_result = DC_OK;
3200 3201 3202 3203 3204

	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
		return result;

3205 3206
	/*
	 * Only run this the first time mode_valid is called to initilialize
3207 3208 3209 3210 3211 3212
	 * EDID mgmt
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
		!aconnector->dc_em_sink)
		handle_edid_mgmt(aconnector);

3213
	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
3214

3215
	if (dc_sink == NULL) {
3216 3217 3218 3219
		DRM_ERROR("dc_sink is NULL!\n");
		goto fail;
	}

3220
	stream = create_stream_for_sink(aconnector, mode, NULL);
3221
	if (stream == NULL) {
3222 3223 3224 3225
		DRM_ERROR("Failed to create stream for sink!\n");
		goto fail;
	}

3226 3227 3228
	dc_result = dc_validate_stream(adev->dm.dc, stream);

	if (dc_result == DC_OK)
3229
		result = MODE_OK;
3230
	else
3231
		DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d\n",
3232 3233
			      mode->vdisplay,
			      mode->hdisplay,
3234 3235
			      mode->clock,
			      dc_result);
3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246

	dc_stream_release(stream);

fail:
	/* TODO: error handling*/
	return result;
}

static const struct drm_connector_helper_funcs
amdgpu_dm_connector_helper_funcs = {
	/*
3247
	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
3248
	 * modes will be filtered by drm_mode_validate_size(), and those modes
3249
	 * are missing after user start lightdm. So we need to renew modes list.
3250 3251
	 * in get_modes call back, not just return the modes count
	 */
3252 3253
	.get_modes = get_modes,
	.mode_valid = amdgpu_dm_connector_mode_valid,
3254
	.best_encoder = drm_atomic_helper_best_encoder
3255 3256 3257 3258 3259 3260
};

static void dm_crtc_helper_disable(struct drm_crtc *crtc)
{
}

3261 3262
static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
				       struct drm_crtc_state *state)
3263 3264 3265 3266 3267 3268
{
	struct amdgpu_device *adev = crtc->dev->dev_private;
	struct dc *dc = adev->dm.dc;
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
	int ret = -EINVAL;

3269 3270
	if (unlikely(!dm_crtc_state->stream &&
		     modeset_required(state, NULL, dm_crtc_state->stream))) {
3271 3272 3273 3274
		WARN_ON(1);
		return ret;
	}

3275
	/* In some use cases, like reset, no stream is attached */
3276 3277 3278
	if (!dm_crtc_state->stream)
		return 0;

3279
	if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
3280 3281 3282 3283 3284
		return 0;

	return ret;
}

3285 3286 3287
static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
				      const struct drm_display_mode *mode,
				      struct drm_display_mode *adjusted_mode)
3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302
{
	return true;
}

static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
	.disable = dm_crtc_helper_disable,
	.atomic_check = dm_crtc_helper_atomic_check,
	.mode_fixup = dm_crtc_helper_mode_fixup
};

static void dm_encoder_helper_disable(struct drm_encoder *encoder)
{

}

3303 3304 3305
static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
					  struct drm_crtc_state *crtc_state,
					  struct drm_connector_state *conn_state)
3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322
{
	return 0;
}

const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
	.disable = dm_encoder_helper_disable,
	.atomic_check = dm_encoder_helper_atomic_check
};

static void dm_drm_plane_reset(struct drm_plane *plane)
{
	struct dm_plane_state *amdgpu_state = NULL;

	if (plane->state)
		plane->funcs->atomic_destroy_state(plane, plane->state);

	amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
3323
	WARN_ON(amdgpu_state == NULL);
3324

3325 3326 3327 3328
	if (amdgpu_state) {
		plane->state = &amdgpu_state->base;
		plane->state->plane = plane;
		plane->state->rotation = DRM_MODE_ROTATE_0;
3329
	}
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343
}

static struct drm_plane_state *
dm_drm_plane_duplicate_state(struct drm_plane *plane)
{
	struct dm_plane_state *dm_plane_state, *old_dm_plane_state;

	old_dm_plane_state = to_dm_plane_state(plane->state);
	dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
	if (!dm_plane_state)
		return NULL;

	__drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);

3344 3345 3346
	if (old_dm_plane_state->dc_state) {
		dm_plane_state->dc_state = old_dm_plane_state->dc_state;
		dc_plane_state_retain(dm_plane_state->dc_state);
3347 3348 3349 3350 3351 3352
	}

	return &dm_plane_state->base;
}

void dm_drm_plane_destroy_state(struct drm_plane *plane,
3353
				struct drm_plane_state *state)
3354 3355 3356
{
	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);

3357 3358
	if (dm_plane_state->dc_state)
		dc_plane_state_release(dm_plane_state->dc_state);
3359

3360
	drm_atomic_helper_plane_destroy_state(plane, state);
3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371
}

static const struct drm_plane_funcs dm_plane_funcs = {
	.update_plane	= drm_atomic_helper_update_plane,
	.disable_plane	= drm_atomic_helper_disable_plane,
	.destroy	= drm_plane_cleanup,
	.reset = dm_drm_plane_reset,
	.atomic_duplicate_state = dm_drm_plane_duplicate_state,
	.atomic_destroy_state = dm_drm_plane_destroy_state,
};

3372 3373
static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
				      struct drm_plane_state *new_state)
3374 3375 3376
{
	struct amdgpu_framebuffer *afb;
	struct drm_gem_object *obj;
3377
	struct amdgpu_device *adev;
3378
	struct amdgpu_bo *rbo;
3379
	uint64_t chroma_addr = 0;
3380 3381
	struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
	unsigned int awidth;
3382 3383
	uint32_t domain;
	int r;
3384 3385 3386 3387 3388

	dm_plane_state_old = to_dm_plane_state(plane->state);
	dm_plane_state_new = to_dm_plane_state(new_state);

	if (!new_state->fb) {
3389
		DRM_DEBUG_DRIVER("No FB bound\n");
3390 3391 3392 3393
		return 0;
	}

	afb = to_amdgpu_framebuffer(new_state->fb);
3394
	obj = new_state->fb->obj[0];
3395
	rbo = gem_to_amdgpu_bo(obj);
3396
	adev = amdgpu_ttm_adev(rbo->tbo.bdev);
3397 3398 3399 3400
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r != 0))
		return r;

3401
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
3402
		domain = amdgpu_display_supported_domains(adev);
3403 3404
	else
		domain = AMDGPU_GEM_DOMAIN_VRAM;
3405

3406
	r = amdgpu_bo_pin(rbo, domain);
3407
	if (unlikely(r != 0)) {
3408 3409
		if (r != -ERESTARTSYS)
			DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
3410
		amdgpu_bo_unreserve(rbo);
3411 3412 3413
		return r;
	}

3414 3415 3416 3417 3418
	r = amdgpu_ttm_alloc_gart(&rbo->tbo);
	if (unlikely(r != 0)) {
		amdgpu_bo_unpin(rbo);
		amdgpu_bo_unreserve(rbo);
		DRM_ERROR("%p bind failed\n", rbo);
3419 3420
		return r;
	}
3421 3422
	amdgpu_bo_unreserve(rbo);

3423
	afb->address = amdgpu_bo_gpu_offset(rbo);
3424 3425 3426

	amdgpu_bo_ref(rbo);

3427 3428 3429
	if (dm_plane_state_new->dc_state &&
			dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
		struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
3430

3431 3432 3433
		if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
			plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
			plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
3434 3435
		} else {
			awidth = ALIGN(new_state->fb->width, 64);
3436
			plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
3437
			plane_state->address.video_progressive.luma_addr.low_part
3438
							= lower_32_bits(afb->address);
3439 3440
			plane_state->address.video_progressive.luma_addr.high_part
							= upper_32_bits(afb->address);
3441
			chroma_addr = afb->address + (u64)awidth * new_state->fb->height;
3442
			plane_state->address.video_progressive.chroma_addr.low_part
3443 3444 3445
							= lower_32_bits(chroma_addr);
			plane_state->address.video_progressive.chroma_addr.high_part
							= upper_32_bits(chroma_addr);
3446 3447 3448 3449 3450 3451
		}
	}

	return 0;
}

3452 3453
static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
				       struct drm_plane_state *old_state)
3454 3455 3456 3457 3458 3459 3460
{
	struct amdgpu_bo *rbo;
	int r;

	if (!old_state->fb)
		return;

3461
	rbo = gem_to_amdgpu_bo(old_state->fb->obj[0]);
3462 3463 3464 3465
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r)) {
		DRM_ERROR("failed to reserve rbo before unpin\n");
		return;
3466 3467 3468 3469 3470
	}

	amdgpu_bo_unpin(rbo);
	amdgpu_bo_unreserve(rbo);
	amdgpu_bo_unref(&rbo);
3471 3472
}

3473 3474
static int dm_plane_atomic_check(struct drm_plane *plane,
				 struct drm_plane_state *state)
3475 3476 3477 3478 3479
{
	struct amdgpu_device *adev = plane->dev->dev_private;
	struct dc *dc = adev->dm.dc;
	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);

3480
	if (!dm_plane_state->dc_state)
3481
		return 0;
3482

3483 3484 3485
	if (!fill_rects_from_plane_state(state, dm_plane_state->dc_state))
		return -EINVAL;

3486
	if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
3487 3488 3489 3490 3491
		return 0;

	return -EINVAL;
}

3492 3493 3494
static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
	.prepare_fb = dm_plane_helper_prepare_fb,
	.cleanup_fb = dm_plane_helper_cleanup_fb,
3495
	.atomic_check = dm_plane_atomic_check,
3496 3497 3498 3499 3500 3501
};

/*
 * TODO: these are currently initialized to rgb formats only.
 * For future use cases we should either initialize them dynamically based on
 * plane capabilities, or initialize this array to all formats, so internal drm
3502
 * check will succeed, and let DC implement proper check
3503
 */
D
Dave Airlie 已提交
3504
static const uint32_t rgb_formats[] = {
3505 3506 3507 3508 3509 3510 3511 3512
	DRM_FORMAT_RGB888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XRGB2101010,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ARGB2101010,
	DRM_FORMAT_ABGR2101010,
3513 3514
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
3515 3516
};

D
Dave Airlie 已提交
3517
static const uint32_t yuv_formats[] = {
3518 3519 3520 3521 3522 3523 3524 3525
	DRM_FORMAT_NV12,
	DRM_FORMAT_NV21,
};

static const u32 cursor_formats[] = {
	DRM_FORMAT_ARGB8888
};

3526 3527 3528
static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
				struct amdgpu_plane *aplane,
				unsigned long possible_crtcs)
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566
{
	int res = -EPERM;

	switch (aplane->base.type) {
	case DRM_PLANE_TYPE_PRIMARY:
		res = drm_universal_plane_init(
				dm->adev->ddev,
				&aplane->base,
				possible_crtcs,
				&dm_plane_funcs,
				rgb_formats,
				ARRAY_SIZE(rgb_formats),
				NULL, aplane->base.type, NULL);
		break;
	case DRM_PLANE_TYPE_OVERLAY:
		res = drm_universal_plane_init(
				dm->adev->ddev,
				&aplane->base,
				possible_crtcs,
				&dm_plane_funcs,
				yuv_formats,
				ARRAY_SIZE(yuv_formats),
				NULL, aplane->base.type, NULL);
		break;
	case DRM_PLANE_TYPE_CURSOR:
		res = drm_universal_plane_init(
				dm->adev->ddev,
				&aplane->base,
				possible_crtcs,
				&dm_plane_funcs,
				cursor_formats,
				ARRAY_SIZE(cursor_formats),
				NULL, aplane->base.type, NULL);
		break;
	}

	drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);

3567 3568 3569 3570 3571
	/* Create (reset) the plane state */
	if (aplane->base.funcs->reset)
		aplane->base.funcs->reset(&aplane->base);


3572 3573 3574
	return res;
}

3575 3576 3577
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t crtc_index)
3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
{
	struct amdgpu_crtc *acrtc = NULL;
	struct amdgpu_plane *cursor_plane;

	int res = -ENOMEM;

	cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
	if (!cursor_plane)
		goto fail;

	cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
	res = amdgpu_dm_plane_init(dm, cursor_plane, 0);

	acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
	if (!acrtc)
		goto fail;

	res = drm_crtc_init_with_planes(
			dm->ddev,
			&acrtc->base,
			plane,
			&cursor_plane->base,
			&amdgpu_dm_crtc_funcs, NULL);

	if (res)
		goto fail;

	drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);

3607 3608 3609 3610
	/* Create (reset) the plane state */
	if (acrtc->base.funcs->reset)
		acrtc->base.funcs->reset(&acrtc->base);

3611 3612 3613 3614 3615
	acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
	acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;

	acrtc->crtc_id = crtc_index;
	acrtc->base.enabled = false;
3616
	acrtc->otg_inst = -1;
3617 3618

	dm->adev->mode_info.crtcs[crtc_index] = acrtc;
3619 3620
	drm_crtc_enable_color_mgmt(&acrtc->base, MAX_COLOR_LUT_ENTRIES,
				   true, MAX_COLOR_LUT_ENTRIES);
3621
	drm_mode_crtc_set_gamma_size(&acrtc->base, MAX_COLOR_LEGACY_LUT_ENTRIES);
3622 3623 3624 3625

	return 0;

fail:
3626 3627
	kfree(acrtc);
	kfree(cursor_plane);
3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638
	return res;
}


static int to_drm_connector_type(enum signal_type st)
{
	switch (st) {
	case SIGNAL_TYPE_HDMI_TYPE_A:
		return DRM_MODE_CONNECTOR_HDMIA;
	case SIGNAL_TYPE_EDP:
		return DRM_MODE_CONNECTOR_eDP;
3639 3640
	case SIGNAL_TYPE_LVDS:
		return DRM_MODE_CONNECTOR_LVDS;
3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674
	case SIGNAL_TYPE_RGB:
		return DRM_MODE_CONNECTOR_VGA;
	case SIGNAL_TYPE_DISPLAY_PORT:
	case SIGNAL_TYPE_DISPLAY_PORT_MST:
		return DRM_MODE_CONNECTOR_DisplayPort;
	case SIGNAL_TYPE_DVI_DUAL_LINK:
	case SIGNAL_TYPE_DVI_SINGLE_LINK:
		return DRM_MODE_CONNECTOR_DVID;
	case SIGNAL_TYPE_VIRTUAL:
		return DRM_MODE_CONNECTOR_VIRTUAL;

	default:
		return DRM_MODE_CONNECTOR_Unknown;
	}
}

static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
{
	const struct drm_connector_helper_funcs *helper =
		connector->helper_private;
	struct drm_encoder *encoder;
	struct amdgpu_encoder *amdgpu_encoder;

	encoder = helper->best_encoder(connector);

	if (encoder == NULL)
		return;

	amdgpu_encoder = to_amdgpu_encoder(encoder);

	amdgpu_encoder->native_mode.clock = 0;

	if (!list_empty(&connector->probed_modes)) {
		struct drm_display_mode *preferred_mode = NULL;
3675

3676
		list_for_each_entry(preferred_mode,
3677 3678 3679 3680 3681
				    &connector->probed_modes,
				    head) {
			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
				amdgpu_encoder->native_mode = *preferred_mode;

3682 3683 3684 3685 3686 3687
			break;
		}

	}
}

3688 3689 3690 3691
static struct drm_display_mode *
amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
			     char *name,
			     int hdisplay, int vdisplay)
3692 3693 3694 3695 3696 3697 3698 3699
{
	struct drm_device *dev = encoder->dev;
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;

	mode = drm_mode_duplicate(dev, native_mode);

3700
	if (mode == NULL)
3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712
		return NULL;

	mode->hdisplay = hdisplay;
	mode->vdisplay = vdisplay;
	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
	strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);

	return mode;

}

static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
3713
						 struct drm_connector *connector)
3714 3715 3716 3717
{
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
3718 3719
	struct amdgpu_dm_connector *amdgpu_dm_connector =
				to_amdgpu_dm_connector(connector);
3720 3721 3722 3723 3724 3725
	int i;
	int n;
	struct mode_size {
		char name[DRM_DISPLAY_MODE_LEN];
		int w;
		int h;
3726
	} common_modes[] = {
3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739
		{  "640x480",  640,  480},
		{  "800x600",  800,  600},
		{ "1024x768", 1024,  768},
		{ "1280x720", 1280,  720},
		{ "1280x800", 1280,  800},
		{"1280x1024", 1280, 1024},
		{ "1440x900", 1440,  900},
		{"1680x1050", 1680, 1050},
		{"1600x1200", 1600, 1200},
		{"1920x1080", 1920, 1080},
		{"1920x1200", 1920, 1200}
	};

3740
	n = ARRAY_SIZE(common_modes);
3741 3742 3743 3744 3745 3746

	for (i = 0; i < n; i++) {
		struct drm_display_mode *curmode = NULL;
		bool mode_existed = false;

		if (common_modes[i].w > native_mode->hdisplay ||
3747 3748 3749 3750
		    common_modes[i].h > native_mode->vdisplay ||
		   (common_modes[i].w == native_mode->hdisplay &&
		    common_modes[i].h == native_mode->vdisplay))
			continue;
3751 3752 3753

		list_for_each_entry(curmode, &connector->probed_modes, head) {
			if (common_modes[i].w == curmode->hdisplay &&
3754
			    common_modes[i].h == curmode->vdisplay) {
3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766
				mode_existed = true;
				break;
			}
		}

		if (mode_existed)
			continue;

		mode = amdgpu_dm_create_common_mode(encoder,
				common_modes[i].name, common_modes[i].w,
				common_modes[i].h);
		drm_mode_probed_add(connector, mode);
3767
		amdgpu_dm_connector->num_modes++;
3768 3769 3770
	}
}

3771 3772
static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
					      struct edid *edid)
3773
{
3774 3775
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
3776 3777 3778 3779

	if (edid) {
		/* empty probed_modes */
		INIT_LIST_HEAD(&connector->probed_modes);
3780
		amdgpu_dm_connector->num_modes =
3781 3782 3783
				drm_add_edid_modes(connector, edid);

		amdgpu_dm_get_native_mode(connector);
3784
	} else {
3785
		amdgpu_dm_connector->num_modes = 0;
3786
	}
3787 3788
}

3789
static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
3790 3791 3792
{
	const struct drm_connector_helper_funcs *helper =
			connector->helper_private;
3793 3794
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
3795
	struct drm_encoder *encoder;
3796
	struct edid *edid = amdgpu_dm_connector->edid;
3797 3798

	encoder = helper->best_encoder(connector);
3799

3800
	if (!edid || !drm_edid_is_valid(edid)) {
3801 3802
		amdgpu_dm_connector->num_modes =
				drm_add_modes_noedid(connector, 640, 480);
3803 3804 3805 3806
	} else {
		amdgpu_dm_connector_ddc_get_modes(connector, edid);
		amdgpu_dm_connector_add_common_modes(encoder, connector);
	}
3807
	amdgpu_dm_fbc_init(connector);
3808

3809
	return amdgpu_dm_connector->num_modes;
3810 3811
}

3812 3813 3814 3815 3816
void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
				     struct amdgpu_dm_connector *aconnector,
				     int connector_type,
				     struct dc_link *link,
				     int link_index)
3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828
{
	struct amdgpu_device *adev = dm->ddev->dev_private;

	aconnector->connector_id = link_index;
	aconnector->dc_link = link;
	aconnector->base.interlace_allowed = false;
	aconnector->base.doublescan_allowed = false;
	aconnector->base.stereo_allowed = false;
	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
	mutex_init(&aconnector->hpd_lock);

3829 3830
	/*
	 * configure support HPD hot plug connector_>polled default value is 0
3831 3832
	 * which means HPD hot plug not supported
	 */
3833 3834 3835
	switch (connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
3836
		aconnector->base.ycbcr_420_allowed =
3837
			link->link_enc->features.hdmi_ycbcr420_supported ? true : false;
3838 3839 3840
		break;
	case DRM_MODE_CONNECTOR_DisplayPort:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
3841
		aconnector->base.ycbcr_420_allowed =
3842
			link->link_enc->features.dp_ycbcr420_supported ? true : false;
3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866
		break;
	case DRM_MODE_CONNECTOR_DVID:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
		break;
	default:
		break;
	}

	drm_object_attach_property(&aconnector->base.base,
				dm->ddev->mode_config.scaling_mode_property,
				DRM_MODE_SCALE_NONE);

	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_property,
				UNDERSCAN_OFF);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_hborder_property,
				0);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_vborder_property,
				0);

}

3867 3868
static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
			      struct i2c_msg *msgs, int num)
3869 3870 3871 3872 3873 3874 3875
{
	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
	struct ddc_service *ddc_service = i2c->ddc_service;
	struct i2c_command cmd;
	int i;
	int result = -EIO;

3876
	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891

	if (!cmd.payloads)
		return result;

	cmd.number_of_payloads = num;
	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
	cmd.speed = 100;

	for (i = 0; i < num; i++) {
		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
		cmd.payloads[i].address = msgs[i].addr;
		cmd.payloads[i].length = msgs[i].len;
		cmd.payloads[i].data = msgs[i].buf;
	}

3892 3893 3894
	if (dc_submit_i2c(
			ddc_service->ctx->dc,
			ddc_service->ddc_pin->hw_info.ddc_channel,
3895 3896 3897 3898 3899 3900 3901
			&cmd))
		result = num;

	kfree(cmd.payloads);
	return result;
}

3902
static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
3903 3904 3905 3906 3907 3908 3909 3910 3911
{
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
}

static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
	.master_xfer = amdgpu_dm_i2c_xfer,
	.functionality = amdgpu_dm_i2c_func,
};

3912 3913 3914 3915
static struct amdgpu_i2c_adapter *
create_i2c(struct ddc_service *ddc_service,
	   int link_index,
	   int *res)
3916 3917 3918 3919
{
	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
	struct amdgpu_i2c_adapter *i2c;

3920
	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
3921 3922
	if (!i2c)
		return NULL;
3923 3924 3925 3926
	i2c->base.owner = THIS_MODULE;
	i2c->base.class = I2C_CLASS_DDC;
	i2c->base.dev.parent = &adev->pdev->dev;
	i2c->base.algo = &amdgpu_dm_i2c_algo;
3927
	snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
3928 3929
	i2c_set_adapdata(&i2c->base, i2c);
	i2c->ddc_service = ddc_service;
3930
	i2c->ddc_service->ddc_pin->hw_info.ddc_channel = link_index;
3931 3932 3933 3934

	return i2c;
}

3935

3936 3937
/*
 * Note: this function assumes that dc_link_detect() was called for the
3938 3939
 * dc_link which will be represented by this aconnector.
 */
3940 3941 3942 3943
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *aconnector,
				    uint32_t link_index,
				    struct amdgpu_encoder *aencoder)
3944 3945 3946 3947 3948 3949
{
	int res = 0;
	int connector_type;
	struct dc *dc = dm->dc;
	struct dc_link *link = dc_get_link_at_index(dc, link_index);
	struct amdgpu_i2c_adapter *i2c;
3950 3951

	link->priv = aconnector;
3952

3953
	DRM_DEBUG_DRIVER("%s()\n", __func__);
3954 3955

	i2c = create_i2c(link->ddc, link->link_index, &res);
3956 3957 3958 3959 3960
	if (!i2c) {
		DRM_ERROR("Failed to create i2c adapter data\n");
		return -ENOMEM;
	}

3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986
	aconnector->i2c = i2c;
	res = i2c_add_adapter(&i2c->base);

	if (res) {
		DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
		goto out_free;
	}

	connector_type = to_drm_connector_type(link->connector_signal);

	res = drm_connector_init(
			dm->ddev,
			&aconnector->base,
			&amdgpu_dm_connector_funcs,
			connector_type);

	if (res) {
		DRM_ERROR("connector_init failed\n");
		aconnector->connector_id = -1;
		goto out_free;
	}

	drm_connector_helper_add(
			&aconnector->base,
			&amdgpu_dm_connector_helper_funcs);

3987 3988 3989
	if (aconnector->base.funcs->reset)
		aconnector->base.funcs->reset(&aconnector->base);

3990 3991 3992 3993 3994 3995 3996
	amdgpu_dm_connector_init_helper(
		dm,
		aconnector,
		connector_type,
		link,
		link_index);

3997
	drm_connector_attach_encoder(
3998 3999 4000
		&aconnector->base, &aencoder->base);

	drm_connector_register(&aconnector->base);
4001 4002 4003 4004 4005 4006 4007
#if defined(CONFIG_DEBUG_FS)
	res = connector_debugfs_init(aconnector);
	if (res) {
		DRM_ERROR("Failed to create debugfs for connector");
		goto out_free;
	}
#endif
4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039

	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
		|| connector_type == DRM_MODE_CONNECTOR_eDP)
		amdgpu_dm_initialize_dp_connector(dm, aconnector);

out_free:
	if (res) {
		kfree(i2c);
		aconnector->i2c = NULL;
	}
	return res;
}

int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
{
	switch (adev->mode_info.num_crtc) {
	case 1:
		return 0x1;
	case 2:
		return 0x3;
	case 3:
		return 0x7;
	case 4:
		return 0xf;
	case 5:
		return 0x1f;
	case 6:
	default:
		return 0x3f;
	}
}

4040 4041 4042
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index)
4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063
{
	struct amdgpu_device *adev = dev->dev_private;

	int res = drm_encoder_init(dev,
				   &aencoder->base,
				   &amdgpu_dm_encoder_funcs,
				   DRM_MODE_ENCODER_TMDS,
				   NULL);

	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);

	if (!res)
		aencoder->encoder_id = link_index;
	else
		aencoder->encoder_id = -1;

	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);

	return res;
}

4064 4065 4066
static void manage_dm_interrupts(struct amdgpu_device *adev,
				 struct amdgpu_crtc *acrtc,
				 bool enable)
4067 4068 4069 4070 4071 4072
{
	/*
	 * this is not correct translation but will work as soon as VBLANK
	 * constant is the same as PFLIP
	 */
	int irq_type =
4073
		amdgpu_display_crtc_idx_to_irq_type(
4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092
			adev,
			acrtc->crtc_id);

	if (enable) {
		drm_crtc_vblank_on(&acrtc->base);
		amdgpu_irq_get(
			adev,
			&adev->pageflip_irq,
			irq_type);
	} else {

		amdgpu_irq_put(
			adev,
			&adev->pageflip_irq,
			irq_type);
		drm_crtc_vblank_off(&acrtc->base);
	}
}

4093 4094 4095
static bool
is_scaling_state_different(const struct dm_connector_state *dm_state,
			   const struct dm_connector_state *old_dm_state)
4096 4097 4098 4099 4100 4101 4102 4103 4104
{
	if (dm_state->scaling != old_dm_state->scaling)
		return true;
	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
			return true;
	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
			return true;
4105 4106 4107
	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
		return true;
4108 4109 4110
	return false;
}

4111 4112 4113
static void remove_stream(struct amdgpu_device *adev,
			  struct amdgpu_crtc *acrtc,
			  struct dc_stream_state *stream)
4114 4115 4116 4117 4118 4119 4120
{
	/* this is the update mode case */

	acrtc->otg_inst = -1;
	acrtc->enabled = false;
}

4121 4122
static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
			       struct dc_cursor_position *position)
4123
{
4124
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165
	int x, y;
	int xorigin = 0, yorigin = 0;

	if (!crtc || !plane->state->fb) {
		position->enable = false;
		position->x = 0;
		position->y = 0;
		return 0;
	}

	if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
	    (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
		DRM_ERROR("%s: bad cursor width or height %d x %d\n",
			  __func__,
			  plane->state->crtc_w,
			  plane->state->crtc_h);
		return -EINVAL;
	}

	x = plane->state->crtc_x;
	y = plane->state->crtc_y;
	/* avivo cursor are offset into the total surface */
	x += crtc->primary->state->src_x >> 16;
	y += crtc->primary->state->src_y >> 16;
	if (x < 0) {
		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
		x = 0;
	}
	if (y < 0) {
		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
		y = 0;
	}
	position->enable = true;
	position->x = x;
	position->y = y;
	position->x_hotspot = xorigin;
	position->y_hotspot = yorigin;

	return 0;
}

4166 4167
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state)
4168
{
4169 4170 4171 4172 4173 4174 4175 4176 4177
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
	uint64_t address = afb ? afb->address : 0;
	struct dc_cursor_position position;
	struct dc_cursor_attributes attributes;
	int ret;

4178 4179 4180
	if (!plane->state->fb && !old_plane_state->fb)
		return;

4181
	DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
4182 4183 4184 4185
			 __func__,
			 amdgpu_crtc->crtc_id,
			 plane->state->crtc_w,
			 plane->state->crtc_h);
4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196

	ret = get_cursor_position(plane, crtc, &position);
	if (ret)
		return;

	if (!position.enable) {
		/* turn off cursor */
		if (crtc_state && crtc_state->stream)
			dc_stream_set_cursor_position(crtc_state->stream,
						      &position);
		return;
4197 4198
	}

4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211
	amdgpu_crtc->cursor_width = plane->state->crtc_w;
	amdgpu_crtc->cursor_height = plane->state->crtc_h;

	attributes.address.high_part = upper_32_bits(address);
	attributes.address.low_part  = lower_32_bits(address);
	attributes.width             = plane->state->crtc_w;
	attributes.height            = plane->state->crtc_h;
	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
	attributes.rotation_angle    = 0;
	attributes.attribute_flags.value = 0;

	attributes.pitch = attributes.width;

4212 4213 4214 4215
	if (crtc_state->stream) {
		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
							 &attributes))
			DRM_ERROR("DC failed to set cursor attributes\n");
4216 4217 4218 4219

		if (!dc_stream_set_cursor_position(crtc_state->stream,
						   &position))
			DRM_ERROR("DC failed to set cursor position\n");
4220
	}
4221
}
4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245

static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
{

	assert_spin_locked(&acrtc->base.dev->event_lock);
	WARN_ON(acrtc->event);

	acrtc->event = acrtc->base.state->event;

	/* Set the flip status */
	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;

	/* Mark this event as consumed */
	acrtc->base.state->event = NULL;

	DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
						 acrtc->crtc_id);
}

/*
 * Executes flip
 *
 * Waits on all BO's fences and for proper vblank count
 */
4246 4247
static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
			      struct drm_framebuffer *fb,
4248 4249
			      uint32_t target,
			      struct dc_state *state)
4250 4251 4252 4253 4254 4255
{
	unsigned long flags;
	uint32_t target_vblank;
	int r, vpos, hpos;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
4256
	struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]);
4257
	struct amdgpu_device *adev = crtc->dev->dev_private;
4258
	bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
4259
	struct dc_flip_addrs addr = { {0} };
4260
	/* TODO eliminate or rename surface_update */
4261 4262
	struct dc_surface_update surface_updates[1] = { {0} };
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
4263
	struct dc_stream_status *stream_status;
4264 4265 4266


	/* Prepare wait for target vblank early - before the fence-waits */
4267
	target_vblank = target - (uint32_t)drm_crtc_vblank_count(crtc) +
4268 4269
			amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);

4270 4271
	/*
	 * TODO This might fail and hence better not used, wait
4272 4273 4274
	 * explicitly on fences instead
	 * and in general should be called for
	 * blocking commit to as per framework helpers
4275
	 */
4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287
	r = amdgpu_bo_reserve(abo, true);
	if (unlikely(r != 0)) {
		DRM_ERROR("failed to reserve buffer before flip\n");
		WARN_ON(1);
	}

	/* Wait for all fences on this FB */
	WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
								    MAX_SCHEDULE_TIMEOUT) < 0);

	amdgpu_bo_unreserve(abo);

4288 4289
	/*
	 * Wait until we're out of the vertical blank period before the one
4290 4291 4292
	 * targeted by the flip
	 */
	while ((acrtc->enabled &&
4293 4294 4295
		(amdgpu_display_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id,
						    0, &vpos, &hpos, NULL,
						    NULL, &crtc->hwmode)
4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316
		 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
		(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
		(int)(target_vblank -
		  amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
		usleep_range(1000, 1100);
	}

	/* Flip */
	spin_lock_irqsave(&crtc->dev->event_lock, flags);

	WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
	WARN_ON(!acrtc_state->stream);

	addr.address.grph.addr.low_part = lower_32_bits(afb->address);
	addr.address.grph.addr.high_part = upper_32_bits(afb->address);
	addr.flip_immediate = async_flip;


	if (acrtc->base.state->event)
		prepare_flip_isr(acrtc);

4317 4318
	spin_unlock_irqrestore(&crtc->dev->event_lock, flags);

4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331
	stream_status = dc_stream_get_status(acrtc_state->stream);
	if (!stream_status) {
		DRM_ERROR("No stream status for CRTC: id=%d\n",
			acrtc->crtc_id);
		return;
	}

	surface_updates->surface = stream_status->plane_states[0];
	if (!surface_updates->surface) {
		DRM_ERROR("No surface for CRTC: id=%d\n",
			acrtc->crtc_id);
		return;
	}
4332 4333
	surface_updates->flip_addr = &addr;

4334 4335 4336 4337 4338 4339 4340
	dc_commit_updates_for_stream(adev->dm.dc,
					     surface_updates,
					     1,
					     acrtc_state->stream,
					     NULL,
					     &surface_updates->surface,
					     state);
4341 4342 4343 4344 4345 4346 4347

	DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
			 __func__,
			 addr.address.grph.addr.high_part,
			 addr.address.grph.addr.low_part);
}

4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397
/*
 * TODO this whole function needs to go
 *
 * dc_surface_update is needlessly complex. See if we can just replace this
 * with a dc_plane_state and follow the atomic model a bit more closely here.
 */
static bool commit_planes_to_stream(
		struct dc *dc,
		struct dc_plane_state **plane_states,
		uint8_t new_plane_count,
		struct dm_crtc_state *dm_new_crtc_state,
		struct dm_crtc_state *dm_old_crtc_state,
		struct dc_state *state)
{
	/* no need to dynamically allocate this. it's pretty small */
	struct dc_surface_update updates[MAX_SURFACES];
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
	int i;
	struct dc_stream_state *dc_stream = dm_new_crtc_state->stream;
	struct dc_stream_update *stream_update =
			kzalloc(sizeof(struct dc_stream_update), GFP_KERNEL);

	if (!stream_update) {
		BREAK_TO_DEBUGGER();
		return false;
	}

	flip_addr = kcalloc(MAX_SURFACES, sizeof(struct dc_flip_addrs),
			    GFP_KERNEL);
	plane_info = kcalloc(MAX_SURFACES, sizeof(struct dc_plane_info),
			     GFP_KERNEL);
	scaling_info = kcalloc(MAX_SURFACES, sizeof(struct dc_scaling_info),
			       GFP_KERNEL);

	if (!flip_addr || !plane_info || !scaling_info) {
		kfree(flip_addr);
		kfree(plane_info);
		kfree(scaling_info);
		kfree(stream_update);
		return false;
	}

	memset(updates, 0, sizeof(updates));

	stream_update->src = dc_stream->src;
	stream_update->dst = dc_stream->dst;
	stream_update->out_transfer_func = dc_stream->out_transfer_func;

4398 4399 4400 4401 4402
	if (dm_new_crtc_state->freesync_enabled != dm_old_crtc_state->freesync_enabled) {
		stream_update->vrr_infopacket = &dc_stream->vrr_infopacket;
		stream_update->adjust = &dc_stream->adjust;
	}

4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442
	for (i = 0; i < new_plane_count; i++) {
		updates[i].surface = plane_states[i];
		updates[i].gamma =
			(struct dc_gamma *)plane_states[i]->gamma_correction;
		updates[i].in_transfer_func = plane_states[i]->in_transfer_func;
		flip_addr[i].address = plane_states[i]->address;
		flip_addr[i].flip_immediate = plane_states[i]->flip_immediate;
		plane_info[i].color_space = plane_states[i]->color_space;
		plane_info[i].format = plane_states[i]->format;
		plane_info[i].plane_size = plane_states[i]->plane_size;
		plane_info[i].rotation = plane_states[i]->rotation;
		plane_info[i].horizontal_mirror = plane_states[i]->horizontal_mirror;
		plane_info[i].stereo_format = plane_states[i]->stereo_format;
		plane_info[i].tiling_info = plane_states[i]->tiling_info;
		plane_info[i].visible = plane_states[i]->visible;
		plane_info[i].per_pixel_alpha = plane_states[i]->per_pixel_alpha;
		plane_info[i].dcc = plane_states[i]->dcc;
		scaling_info[i].scaling_quality = plane_states[i]->scaling_quality;
		scaling_info[i].src_rect = plane_states[i]->src_rect;
		scaling_info[i].dst_rect = plane_states[i]->dst_rect;
		scaling_info[i].clip_rect = plane_states[i]->clip_rect;

		updates[i].flip_addr = &flip_addr[i];
		updates[i].plane_info = &plane_info[i];
		updates[i].scaling_info = &scaling_info[i];
	}

	dc_commit_updates_for_stream(
			dc,
			updates,
			new_plane_count,
			dc_stream, stream_update, plane_states, state);

	kfree(flip_addr);
	kfree(plane_info);
	kfree(scaling_info);
	kfree(stream_update);
	return true;
}

4443
static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
4444 4445 4446 4447
				    struct drm_device *dev,
				    struct amdgpu_display_manager *dm,
				    struct drm_crtc *pcrtc,
				    bool *wait_for_vblank)
4448 4449 4450
{
	uint32_t i;
	struct drm_plane *plane;
4451
	struct drm_plane_state *old_plane_state, *new_plane_state;
4452
	struct dc_stream_state *dc_stream_attach;
4453
	struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
4454
	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
4455 4456 4457
	struct drm_crtc_state *new_pcrtc_state =
			drm_atomic_get_new_crtc_state(state, pcrtc);
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
4458 4459
	struct dm_crtc_state *dm_old_crtc_state =
			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
4460
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4461 4462 4463 4464
	int planes_count = 0;
	unsigned long flags;

	/* update planes when needed */
4465 4466
	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
		struct drm_crtc *crtc = new_plane_state->crtc;
4467
		struct drm_crtc_state *new_crtc_state;
4468
		struct drm_framebuffer *fb = new_plane_state->fb;
4469
		bool pflip_needed;
4470
		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
4471 4472 4473 4474 4475 4476

		if (plane->type == DRM_PLANE_TYPE_CURSOR) {
			handle_cursor_update(plane, old_plane_state);
			continue;
		}

4477 4478 4479 4480 4481
		if (!fb || !crtc || pcrtc != crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
		if (!new_crtc_state->active)
4482 4483 4484 4485 4486 4487
			continue;

		pflip_needed = !state->allow_modeset;

		spin_lock_irqsave(&crtc->dev->event_lock, flags);
		if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
4488 4489 4490
			DRM_ERROR("%s: acrtc %d, already busy\n",
				  __func__,
				  acrtc_attach->crtc_id);
4491
			/* In commit tail framework this cannot happen */
4492 4493 4494 4495
			WARN_ON(1);
		}
		spin_unlock_irqrestore(&crtc->dev->event_lock, flags);

4496
		if (!pflip_needed || plane->type == DRM_PLANE_TYPE_OVERLAY) {
4497
			WARN_ON(!dm_new_plane_state->dc_state);
4498

4499
			plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
4500 4501 4502 4503

			dc_stream_attach = acrtc_state->stream;
			planes_count++;

4504
		} else if (new_crtc_state->planes_changed) {
4505 4506 4507 4508 4509
			/* Assume even ONE crtc with immediate flip means
			 * entire can't wait for VBLANK
			 * TODO Check if it's correct
			 */
			*wait_for_vblank =
4510
					new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
4511 4512 4513 4514 4515 4516 4517 4518 4519
				false : true;

			/* TODO: Needs rework for multiplane flip */
			if (plane->type == DRM_PLANE_TYPE_PRIMARY)
				drm_crtc_vblank_get(crtc);

			amdgpu_dm_do_flip(
				crtc,
				fb,
4520
				(uint32_t)drm_crtc_vblank_count(crtc) + *wait_for_vblank,
4521
				dm_state->context);
4522 4523 4524 4525 4526 4527 4528
		}

	}

	if (planes_count) {
		unsigned long flags;

4529
		if (new_pcrtc_state->event) {
4530 4531 4532 4533 4534 4535 4536 4537

			drm_crtc_vblank_get(pcrtc);

			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
			prepare_flip_isr(acrtc_attach);
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

4538 4539
		dc_stream_attach->adjust = acrtc_state->adjust;
		dc_stream_attach->vrr_infopacket = acrtc_state->vrr_infopacket;
4540 4541

		if (false == commit_planes_to_stream(dm->dc,
4542 4543
							plane_states_constructed,
							planes_count,
4544 4545
							acrtc_state,
							dm_old_crtc_state,
4546
							dm_state->context))
4547
			dm_error("%s: Failed to attach plane!\n", __func__);
4548 4549 4550 4551 4552
	} else {
		/*TODO BUG Here should go disable planes on CRTC. */
	}
}

4553
/*
4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
 * @crtc_state: the DRM CRTC state
 * @stream_state: the DC stream state.
 *
 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
 * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
 */
static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
						struct dc_stream_state *stream_state)
{
	stream_state->mode_changed = crtc_state->mode_changed;
}
4566

4567 4568 4569
static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock)
4570 4571
{
	struct drm_crtc *crtc;
4572
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
4573 4574 4575 4576 4577 4578 4579 4580 4581 4582
	struct amdgpu_device *adev = dev->dev_private;
	int i;

	/*
	 * We evade vblanks and pflips on crtc that
	 * should be changed. We do it here to flush & disable
	 * interrupts before drm_swap_state is called in drm_atomic_helper_commit
	 * it will update crtc->dm_crtc_state->stream pointer which is used in
	 * the ISRs.
	 */
4583
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
4584
		struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
4585 4586
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);

4587
		if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
4588 4589
			manage_dm_interrupts(adev, acrtc, false);
	}
4590 4591 4592 4593
	/*
	 * Add check here for SoC's that support hardware cursor plane, to
	 * unset legacy_cursor_update
	 */
4594 4595 4596 4597 4598 4599

	return drm_atomic_helper_commit(dev, state, nonblock);

	/*TODO Handle EINTR, reenable IRQ*/
}

4600 4601 4602 4603 4604 4605 4606 4607
/**
 * amdgpu_dm_atomic_commit_tail() - AMDgpu DM's commit tail implementation.
 * @state: The atomic state to commit
 *
 * This will tell DC to commit the constructed DC state from atomic_check,
 * programming the hardware. Any failures here implies a hardware failure, since
 * atomic check should have filtered anything non-kosher.
 */
4608
static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
4609 4610 4611 4612 4613 4614
{
	struct drm_device *dev = state->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct dm_atomic_state *dm_state;
	uint32_t i, j;
4615
	struct drm_crtc *crtc;
4616
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
4617 4618 4619
	unsigned long flags;
	bool wait_for_vblank = true;
	struct drm_connector *connector;
4620
	struct drm_connector_state *old_con_state, *new_con_state;
4621
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
4622
	int crtc_disable_count = 0;
4623 4624 4625 4626 4627 4628

	drm_atomic_helper_update_legacy_modeset_state(dev, state);

	dm_state = to_dm_atomic_state(state);

	/* update changed items */
4629
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
4630
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
4631

4632 4633
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
4634

4635
		DRM_DEBUG_DRIVER(
4636 4637 4638 4639
			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
			"connectors_changed:%d\n",
			acrtc->crtc_id,
4640 4641 4642 4643 4644 4645
			new_crtc_state->enable,
			new_crtc_state->active,
			new_crtc_state->planes_changed,
			new_crtc_state->mode_changed,
			new_crtc_state->active_changed,
			new_crtc_state->connectors_changed);
4646

4647 4648 4649 4650 4651 4652
		/* Copy all transient state flags into dc state */
		if (dm_new_crtc_state->stream) {
			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
							    dm_new_crtc_state->stream);
		}

4653 4654 4655 4656
		/* handles headless hotplug case, updating new_state and
		 * aconnector as needed
		 */

4657
		if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
4658

4659
			DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
4660

4661
			if (!dm_new_crtc_state->stream) {
4662
				/*
4663 4664 4665
				 * this could happen because of issues with
				 * userspace notifications delivery.
				 * In this case userspace tries to set mode on
4666 4667
				 * display which is disconnected in fact.
				 * dc_sink is NULL in this case on aconnector.
4668 4669 4670 4671 4672 4673 4674 4675 4676
				 * We expect reset mode will come soon.
				 *
				 * This can also happen when unplug is done
				 * during resume sequence ended
				 *
				 * In this case, we want to pretend we still
				 * have a sink to keep the pipe running so that
				 * hw state is consistent with the sw state
				 */
4677
				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
4678 4679 4680 4681
						__func__, acrtc->base.base.id);
				continue;
			}

4682 4683
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
4684

4685 4686
			pm_runtime_get_noresume(dev->dev);

4687
			acrtc->enabled = true;
4688 4689 4690
			acrtc->hw_mode = new_crtc_state->mode;
			crtc->hwmode = new_crtc_state->mode;
		} else if (modereset_required(new_crtc_state)) {
4691
			DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
4692 4693

			/* i.e. reset mode */
4694 4695
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
4696 4697 4698
		}
	} /* for_each_crtc_in_state() */

4699 4700
	if (dm_state->context) {
		dm_enable_per_frame_crtc_master_sync(dm_state->context);
4701
		WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
4702
	}
4703

4704
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
4705
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
4706

4707
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4708

4709
		if (dm_new_crtc_state->stream != NULL) {
4710
			const struct dc_stream_status *status =
4711
					dc_stream_get_status(dm_new_crtc_state->stream);
4712 4713

			if (!status)
4714
				DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
4715 4716 4717 4718 4719
			else
				acrtc->otg_inst = status->primary_otg_inst;
		}
	}

L
Leo (Sunpeng) Li 已提交
4720
	/* Handle scaling and underscan changes*/
4721
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
4722 4723 4724
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
4725 4726
		struct dc_stream_status *status = NULL;

4727
		if (acrtc) {
4728
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
4729 4730
			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
		}
4731

4732
		/* Skip any modesets/resets */
4733
		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
4734 4735
			continue;

4736
		/* Skip anything that is not scaling or underscan changes */
4737
		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
4738 4739
			continue;

4740
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4741

4742 4743
		update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
				dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
4744

4745 4746 4747
		if (!dm_new_crtc_state->stream)
			continue;

4748
		status = dc_stream_get_status(dm_new_crtc_state->stream);
4749
		WARN_ON(!status);
4750
		WARN_ON(!status->plane_count);
4751

4752 4753 4754
		dm_new_crtc_state->stream->adjust = dm_new_crtc_state->adjust;
		dm_new_crtc_state->stream->vrr_infopacket = dm_new_crtc_state->vrr_infopacket;

4755
		/*TODO How it works with MPO ?*/
4756
		if (!commit_planes_to_stream(
4757
				dm->dc,
4758 4759
				status->plane_states,
				status->plane_count,
4760 4761
				dm_new_crtc_state,
				to_dm_crtc_state(old_crtc_state),
4762
				dm_state->context))
4763 4764 4765
			dm_error("%s: Failed to update stream scaling!\n", __func__);
	}

4766 4767
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
			new_crtc_state, i) {
4768 4769 4770
		/*
		 * loop to enable interrupts on newly arrived crtc
		 */
4771 4772
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
		bool modeset_needed;
4773

4774 4775 4776
		if (old_crtc_state->active && !new_crtc_state->active)
			crtc_disable_count++;

4777
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4778 4779 4780 4781 4782 4783 4784 4785
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
		modeset_needed = modeset_required(
				new_crtc_state,
				dm_new_crtc_state->stream,
				dm_old_crtc_state->stream);

		if (dm_new_crtc_state->stream == NULL || !modeset_needed)
			continue;
4786 4787 4788 4789 4790

		manage_dm_interrupts(adev, acrtc, true);
	}

	/* update planes when needed per crtc*/
4791
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
4792
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4793

4794
		if (dm_new_crtc_state->stream)
4795
			amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
4796 4797 4798 4799 4800 4801 4802 4803
	}


	/*
	 * send vblank event on all events not handled in flip and
	 * mark consumed event for drm_atomic_helper_commit_hw_done
	 */
	spin_lock_irqsave(&adev->ddev->event_lock, flags);
4804
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
4805

4806 4807
		if (new_crtc_state->event)
			drm_send_event_locked(dev, &new_crtc_state->event->base);
4808

4809
		new_crtc_state->event = NULL;
4810 4811 4812 4813 4814
	}
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);


	if (wait_for_vblank)
4815
		drm_atomic_helper_wait_for_flip_done(dev, state);
4816

4817 4818 4819 4820 4821 4822 4823 4824
	/*
	 * FIXME:
	 * Delay hw_done() until flip_done() is signaled. This is to block
	 * another commit from freeing the CRTC state while we're still
	 * waiting on flip_done.
	 */
	drm_atomic_helper_commit_hw_done(state);

4825
	drm_atomic_helper_cleanup_planes(dev, state);
4826

4827 4828
	/*
	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
4829 4830 4831
	 * so we can put the GPU into runtime suspend if we're not driving any
	 * displays anymore
	 */
4832 4833
	for (i = 0; i < crtc_disable_count; i++)
		pm_runtime_put_autosuspend(dev->dev);
4834
	pm_runtime_mark_last_busy(dev->dev);
4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895
}


static int dm_force_atomic_commit(struct drm_connector *connector)
{
	int ret = 0;
	struct drm_device *ddev = connector->dev;
	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
	struct drm_plane *plane = disconnected_acrtc->base.primary;
	struct drm_connector_state *conn_state;
	struct drm_crtc_state *crtc_state;
	struct drm_plane_state *plane_state;

	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ddev->mode_config.acquire_ctx;

	/* Construct an atomic state to restore previous display setting */

	/*
	 * Attach connectors to drm_atomic_state
	 */
	conn_state = drm_atomic_get_connector_state(state, connector);

	ret = PTR_ERR_OR_ZERO(conn_state);
	if (ret)
		goto err;

	/* Attach crtc to drm_atomic_state*/
	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);

	ret = PTR_ERR_OR_ZERO(crtc_state);
	if (ret)
		goto err;

	/* force a restore */
	crtc_state->mode_changed = true;

	/* Attach plane to drm_atomic_state */
	plane_state = drm_atomic_get_plane_state(state, plane);

	ret = PTR_ERR_OR_ZERO(plane_state);
	if (ret)
		goto err;


	/* Call commit internally with the state we just constructed */
	ret = drm_atomic_commit(state);
	if (!ret)
		return 0;

err:
	DRM_ERROR("Restoring old state failed with %i\n", ret);
	drm_atomic_state_put(state);

	return ret;
}

/*
4896 4897 4898
 * This function handles all cases when set mode does not come upon hotplug.
 * This includes when a display is unplugged then plugged back into the
 * same port and when running without usermode desktop manager supprot
4899
 */
4900 4901
void dm_restore_drm_connector_state(struct drm_device *dev,
				    struct drm_connector *connector)
4902
{
4903
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
4904 4905 4906 4907 4908 4909 4910
	struct amdgpu_crtc *disconnected_acrtc;
	struct dm_crtc_state *acrtc_state;

	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
		return;

	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
4911 4912
	if (!disconnected_acrtc)
		return;
4913

4914 4915
	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
	if (!acrtc_state->stream)
4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926
		return;

	/*
	 * If the previous sink is not released and different from the current,
	 * we deduce we are in a state where we can not rely on usermode call
	 * to turn on the display, so we do it here
	 */
	if (acrtc_state->stream->sink != aconnector->dc_sink)
		dm_force_atomic_commit(&aconnector->base);
}

4927
/*
4928 4929 4930
 * Grabs all modesetting locks to serialize against any blocking commits,
 * Waits for completion of all non blocking commits.
 */
4931 4932
static int do_aquire_global_lock(struct drm_device *dev,
				 struct drm_atomic_state *state)
4933 4934 4935 4936 4937
{
	struct drm_crtc *crtc;
	struct drm_crtc_commit *commit;
	long ret;

4938 4939
	/*
	 * Adding all modeset locks to aquire_ctx will
4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957
	 * ensure that when the framework release it the
	 * extra locks we are locking here will get released to
	 */
	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
	if (ret)
		return ret;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		spin_lock(&crtc->commit_lock);
		commit = list_first_entry_or_null(&crtc->commit_list,
				struct drm_crtc_commit, commit_entry);
		if (commit)
			drm_crtc_commit_get(commit);
		spin_unlock(&crtc->commit_lock);

		if (!commit)
			continue;

4958 4959
		/*
		 * Make sure all pending HW programming completed and
4960 4961 4962 4963 4964 4965 4966 4967 4968 4969
		 * page flips done
		 */
		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);

		if (ret > 0)
			ret = wait_for_completion_interruptible_timeout(
					&commit->flip_done, 10*HZ);

		if (ret == 0)
			DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
4970
				  "timed out\n", crtc->base.id, crtc->name);
4971 4972 4973 4974 4975 4976 4977

		drm_crtc_commit_put(commit);
	}

	return ret < 0 ? ret : 0;
}

4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997
void set_freesync_on_stream(struct amdgpu_display_manager *dm,
			    struct dm_crtc_state *new_crtc_state,
			    struct dm_connector_state *new_con_state,
			    struct dc_stream_state *new_stream)
{
	struct mod_freesync_config config = {0};
	struct mod_vrr_params vrr = {0};
	struct dc_info_packet vrr_infopacket = {0};
	struct amdgpu_dm_connector *aconnector =
			to_amdgpu_dm_connector(new_con_state->base.connector);

	if (new_con_state->freesync_capable &&
	    new_con_state->freesync_enable) {
		config.state = new_crtc_state->freesync_enabled ?
				VRR_STATE_ACTIVE_VARIABLE :
				VRR_STATE_INACTIVE;
		config.min_refresh_in_uhz =
				aconnector->min_vfreq * 1000000;
		config.max_refresh_in_uhz =
				aconnector->max_vfreq * 1000000;
4998
		config.vsif_supported = true;
4999 5000 5001 5002 5003 5004 5005 5006 5007
	}

	mod_freesync_build_vrr_params(dm->freesync_module,
				      new_stream,
				      &config, &vrr);

	mod_freesync_build_vrr_infopacket(dm->freesync_module,
					  new_stream,
					  &vrr,
5008 5009
					  packet_type_fs1,
					  NULL,
5010 5011 5012 5013 5014 5015 5016
					  &vrr_infopacket);

	new_crtc_state->adjust = vrr.adjust;
	new_crtc_state->vrr_infopacket = vrr_infopacket;
}

static int dm_update_crtcs_state(struct amdgpu_display_manager *dm,
5017 5018 5019
				 struct drm_atomic_state *state,
				 bool enable,
				 bool *lock_and_validation_needed)
5020 5021
{
	struct drm_crtc *crtc;
5022
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
5023
	int i;
5024
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
5025
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
5026
	struct dc_stream_state *new_stream;
5027
	int ret = 0;
5028

5029 5030 5031 5032
	/*
	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
	 * update changed items
	 */
5033
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
5034
		struct amdgpu_crtc *acrtc = NULL;
5035
		struct amdgpu_dm_connector *aconnector = NULL;
5036 5037
		struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
		struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
5038
		struct drm_plane_state *new_plane_state = NULL;
5039

5040 5041
		new_stream = NULL;

5042 5043
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
5044
		acrtc = to_amdgpu_crtc(crtc);
5045

5046 5047 5048 5049 5050 5051 5052
		new_plane_state = drm_atomic_get_new_plane_state(state, new_crtc_state->crtc->primary);

		if (new_crtc_state->enable && new_plane_state && !new_plane_state->fb) {
			ret = -EINVAL;
			goto fail;
		}

5053
		aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
5054

5055
		/* TODO This hack should go away */
5056
		if (aconnector && enable) {
5057
			/* Make sure fake sink is created in plug-in scenario */
5058
			drm_new_conn_state = drm_atomic_get_new_connector_state(state,
5059
 								    &aconnector->base);
5060 5061
			drm_old_conn_state = drm_atomic_get_old_connector_state(state,
								    &aconnector->base);
5062

5063 5064
			if (IS_ERR(drm_new_conn_state)) {
				ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
5065 5066
				break;
			}
5067

5068 5069
			dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
			dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
5070

5071
			new_stream = create_stream_for_sink(aconnector,
5072
							     &new_crtc_state->mode,
5073
							    dm_new_conn_state);
5074

5075 5076
			/*
			 * we can have no stream on ACTION_SET if a display
5077
			 * was disconnected during S3, in this case it is not an
5078
			 * error, the OS will be updated after detection, and
5079
			 * will do the right thing on next atomic commit
5080
			 */
5081

5082
			if (!new_stream) {
5083
				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
5084 5085
						__func__, acrtc->base.base.id);
				break;
5086
			}
5087

5088 5089 5090
			set_freesync_on_stream(dm, dm_new_crtc_state,
					       dm_new_conn_state, new_stream);

5091 5092 5093 5094 5095 5096
			if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
			    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
				new_crtc_state->mode_changed = false;
				DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
						 new_crtc_state->mode_changed);
			}
5097
		}
5098

5099 5100 5101
		if (dm_old_crtc_state->freesync_enabled != dm_new_crtc_state->freesync_enabled)
			new_crtc_state->mode_changed = true;

5102
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
5103
			goto next_crtc;
5104

5105
		DRM_DEBUG_DRIVER(
5106 5107 5108 5109
			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
			"connectors_changed:%d\n",
			acrtc->crtc_id,
5110 5111 5112 5113 5114 5115
			new_crtc_state->enable,
			new_crtc_state->active,
			new_crtc_state->planes_changed,
			new_crtc_state->mode_changed,
			new_crtc_state->active_changed,
			new_crtc_state->connectors_changed);
5116

5117 5118 5119
		/* Remove stream for any changed/disabled CRTC */
		if (!enable) {

5120
			if (!dm_old_crtc_state->stream)
5121
				goto next_crtc;
5122

5123
			DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
5124
					crtc->base.id);
5125

5126
			/* i.e. reset mode */
5127
			if (dc_remove_stream_from_ctx(
5128
					dm->dc,
5129
					dm_state->context,
5130
					dm_old_crtc_state->stream) != DC_OK) {
5131
				ret = -EINVAL;
5132
				goto fail;
5133 5134
			}

5135 5136
			dc_stream_release(dm_old_crtc_state->stream);
			dm_new_crtc_state->stream = NULL;
5137 5138 5139 5140

			*lock_and_validation_needed = true;

		} else {/* Add stream for any updated/enabled CRTC */
5141 5142 5143 5144 5145 5146
			/*
			 * Quick fix to prevent NULL pointer on new_stream when
			 * added MST connectors not found in existing crtc_state in the chained mode
			 * TODO: need to dig out the root cause of that
			 */
			if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
5147
				goto next_crtc;
5148

5149
			if (modereset_required(new_crtc_state))
5150
				goto next_crtc;
5151

5152
			if (modeset_required(new_crtc_state, new_stream,
5153
					     dm_old_crtc_state->stream)) {
5154

5155
				WARN_ON(dm_new_crtc_state->stream);
5156

5157
				dm_new_crtc_state->stream = new_stream;
5158

5159 5160
				dc_stream_retain(new_stream);

5161
				DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
5162
							crtc->base.id);
5163

5164
				if (dc_add_stream_to_ctx(
5165
						dm->dc,
5166
						dm_state->context,
5167
						dm_new_crtc_state->stream) != DC_OK) {
5168
					ret = -EINVAL;
5169
					goto fail;
5170 5171
				}

5172
				*lock_and_validation_needed = true;
5173
			}
5174
		}
5175

5176
next_crtc:
5177 5178 5179
		/* Release extra reference */
		if (new_stream)
			 dc_stream_release(new_stream);
5180 5181 5182 5183 5184

		/*
		 * We want to do dc stream updates that do not require a
		 * full modeset below.
		 */
5185 5186
		if (!(enable && aconnector && new_crtc_state->enable &&
		      new_crtc_state->active))
5187 5188 5189
			continue;
		/*
		 * Given above conditions, the dc state cannot be NULL because:
5190 5191 5192 5193 5194
		 * 1. We're in the process of enabling CRTCs (just been added
		 *    to the dc context, or already is on the context)
		 * 2. Has a valid connector attached, and
		 * 3. Is currently active and enabled.
		 * => The dc stream state currently exists.
5195 5196 5197
		 */
		BUG_ON(dm_new_crtc_state->stream == NULL);

5198 5199 5200 5201 5202
		/* Scaling or underscan settings */
		if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state))
			update_stream_scaling_settings(
				&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);

5203 5204 5205 5206 5207 5208
		/*
		 * Color management settings. We also update color properties
		 * when a modeset is needed, to ensure it gets reprogrammed.
		 */
		if (dm_new_crtc_state->base.color_mgmt_changed ||
		    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
5209 5210 5211 5212 5213
			ret = amdgpu_dm_set_regamma_lut(dm_new_crtc_state);
			if (ret)
				goto fail;
			amdgpu_dm_set_ctm(dm_new_crtc_state);
		}
5214 5215


5216
	}
5217

5218
	return ret;
5219 5220 5221 5222 5223

fail:
	if (new_stream)
		dc_stream_release(new_stream);
	return ret;
5224
}
5225

5226 5227 5228 5229
static int dm_update_planes_state(struct dc *dc,
				  struct drm_atomic_state *state,
				  bool enable,
				  bool *lock_and_validation_needed)
5230 5231
{
	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
5232
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
5233 5234
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
5235
	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
5236
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
5237
	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
5238 5239 5240 5241
	int i ;
	/* TODO return page_flip_needed() function */
	bool pflip_needed  = !state->allow_modeset;
	int ret = 0;
5242

5243

5244 5245
	/* Add new planes, in reverse order as DC expectation */
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
5246 5247
		new_plane_crtc = new_plane_state->crtc;
		old_plane_crtc = old_plane_state->crtc;
5248 5249
		dm_new_plane_state = to_dm_plane_state(new_plane_state);
		dm_old_plane_state = to_dm_plane_state(old_plane_state);
5250 5251 5252 5253

		/*TODO Implement atomic check for cursor plane */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			continue;
5254

5255 5256
		/* Remove any changed/removed planes */
		if (!enable) {
5257 5258
			if (pflip_needed &&
			    plane->type != DRM_PLANE_TYPE_OVERLAY)
5259
				continue;
5260

5261 5262 5263
			if (!old_plane_crtc)
				continue;

5264 5265
			old_crtc_state = drm_atomic_get_old_crtc_state(
					state, old_plane_crtc);
5266
			dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
5267

5268
			if (!dm_old_crtc_state->stream)
5269 5270
				continue;

5271
			DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
5272
					plane->base.id, old_plane_crtc->base.id);
5273

5274 5275
			if (!dc_remove_plane_from_context(
					dc,
5276 5277
					dm_old_crtc_state->stream,
					dm_old_plane_state->dc_state,
5278 5279 5280 5281
					dm_state->context)) {

				ret = EINVAL;
				return ret;
5282 5283
			}

5284

5285 5286
			dc_plane_state_release(dm_old_plane_state->dc_state);
			dm_new_plane_state->dc_state = NULL;
5287

5288
			*lock_and_validation_needed = true;
5289

5290
		} else { /* Add new planes */
5291
			struct dc_plane_state *dc_new_plane_state;
5292

5293 5294
			if (drm_atomic_plane_disabling(plane->state, new_plane_state))
				continue;
5295

5296 5297
			if (!new_plane_crtc)
				continue;
5298

5299
			new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
5300
			dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
5301

5302
			if (!dm_new_crtc_state->stream)
5303 5304
				continue;

5305 5306
			if (pflip_needed &&
			    plane->type != DRM_PLANE_TYPE_OVERLAY)
5307
				continue;
5308

5309
			WARN_ON(dm_new_plane_state->dc_state);
5310

5311
			dc_new_plane_state = dc_create_plane_state(dc);
5312 5313
			if (!dc_new_plane_state)
				return -ENOMEM;
5314

5315 5316 5317
			DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
					plane->base.id, new_plane_crtc->base.id);

5318 5319
			ret = fill_plane_attributes(
				new_plane_crtc->dev->dev_private,
5320
				dc_new_plane_state,
5321
				new_plane_state,
5322
				new_crtc_state);
5323 5324
			if (ret) {
				dc_plane_state_release(dc_new_plane_state);
5325
				return ret;
5326
			}
5327

5328 5329 5330 5331 5332 5333 5334
			/*
			 * Any atomic check errors that occur after this will
			 * not need a release. The plane state will be attached
			 * to the stream, and therefore part of the atomic
			 * state. It'll be released when the atomic state is
			 * cleaned.
			 */
5335 5336
			if (!dc_add_plane_to_context(
					dc,
5337
					dm_new_crtc_state->stream,
5338
					dc_new_plane_state,
5339 5340
					dm_state->context)) {

5341
				dc_plane_state_release(dc_new_plane_state);
5342
				return -EINVAL;
5343
			}
5344

5345 5346
			dm_new_plane_state->dc_state = dc_new_plane_state;

5347 5348 5349 5350 5351
			/* Tell DC to do a full surface update every time there
			 * is a plane change. Inefficient, but works for now.
			 */
			dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;

5352
			*lock_and_validation_needed = true;
5353
		}
5354
	}
5355 5356


5357 5358
	return ret;
}
5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378
enum surface_update_type dm_determine_update_type_for_commit(struct dc *dc, struct drm_atomic_state *state)
{


	int i, j, num_plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
	struct dm_plane_state *new_dm_plane_state, *old_dm_plane_state;
	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
	struct drm_plane *plane;

	struct drm_crtc *crtc;
	struct drm_crtc_state *new_crtc_state, *old_crtc_state;
	struct dm_crtc_state *new_dm_crtc_state, *old_dm_crtc_state;
	struct dc_stream_status *status = NULL;

	struct dc_surface_update *updates = kzalloc(MAX_SURFACES * sizeof(struct dc_surface_update), GFP_KERNEL);
	struct dc_plane_state *surface = kzalloc(MAX_SURFACES * sizeof(struct dc_plane_state), GFP_KERNEL);
	struct dc_stream_update stream_update;
	enum surface_update_type update_type = UPDATE_TYPE_FAST;

5379 5380 5381 5382 5383 5384
	if (!updates || !surface) {
		DRM_ERROR("Plane or surface update failed to allocate");
		/* Set type to FULL to avoid crashing in DC*/
		update_type = UPDATE_TYPE_FULL;
		goto ret;
	}
5385 5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437 5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458

	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
		old_dm_crtc_state = to_dm_crtc_state(old_crtc_state);
		num_plane = 0;

		if (new_dm_crtc_state->stream) {

			for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, j) {
				new_plane_crtc = new_plane_state->crtc;
				old_plane_crtc = old_plane_state->crtc;
				new_dm_plane_state = to_dm_plane_state(new_plane_state);
				old_dm_plane_state = to_dm_plane_state(old_plane_state);

				if (plane->type == DRM_PLANE_TYPE_CURSOR)
					continue;

				if (!state->allow_modeset)
					continue;

				if (crtc == new_plane_crtc) {
					updates[num_plane].surface = &surface[num_plane];

					if (new_crtc_state->mode_changed) {
						updates[num_plane].surface->src_rect =
									new_dm_plane_state->dc_state->src_rect;
						updates[num_plane].surface->dst_rect =
									new_dm_plane_state->dc_state->dst_rect;
						updates[num_plane].surface->rotation =
									new_dm_plane_state->dc_state->rotation;
						updates[num_plane].surface->in_transfer_func =
									new_dm_plane_state->dc_state->in_transfer_func;
						stream_update.dst = new_dm_crtc_state->stream->dst;
						stream_update.src = new_dm_crtc_state->stream->src;
					}

					if (new_crtc_state->color_mgmt_changed) {
						updates[num_plane].gamma =
								new_dm_plane_state->dc_state->gamma_correction;
						updates[num_plane].in_transfer_func =
								new_dm_plane_state->dc_state->in_transfer_func;
						stream_update.gamut_remap =
								&new_dm_crtc_state->stream->gamut_remap_matrix;
						stream_update.out_transfer_func =
								new_dm_crtc_state->stream->out_transfer_func;
					}

					num_plane++;
				}
			}

			if (num_plane > 0) {
				status = dc_stream_get_status(new_dm_crtc_state->stream);
				update_type = dc_check_update_surfaces_for_stream(dc, updates, num_plane,
										  &stream_update, status);

				if (update_type > UPDATE_TYPE_MED) {
					update_type = UPDATE_TYPE_FULL;
					goto ret;
				}
			}

		} else if (!new_dm_crtc_state->stream && old_dm_crtc_state->stream) {
			update_type = UPDATE_TYPE_FULL;
			goto ret;
		}
	}

ret:
	kfree(updates);
	kfree(surface);

	return update_type;
}
5459

5460 5461 5462 5463 5464 5465 5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484
/**
 * amdgpu_dm_atomic_check() - Atomic check implementation for AMDgpu DM.
 * @dev: The DRM device
 * @state: The atomic state to commit
 *
 * Validate that the given atomic state is programmable by DC into hardware.
 * This involves constructing a &struct dc_state reflecting the new hardware
 * state we wish to commit, then querying DC to see if it is programmable. It's
 * important not to modify the existing DC state. Otherwise, atomic_check
 * may unexpectedly commit hardware changes.
 *
 * When validating the DC state, it's important that the right locks are
 * acquired. For full updates case which removes/adds/updates streams on one
 * CRTC while flipping on another CRTC, acquiring global lock will guarantee
 * that any such full update commit will wait for completion of any outstanding
 * flip using DRMs synchronization events. See
 * dm_determine_update_type_for_commit()
 *
 * Note that DM adds the affected connectors for all CRTCs in state, when that
 * might not seem necessary. This is because DC stream creation requires the
 * DC sink, which is tied to the DRM connector state. Cleaning this up should
 * be possible but non-trivial - a possible TODO item.
 *
 * Return: -Error code if validation failed.
 */
5485 5486
static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state)
5487 5488 5489 5490 5491
{
	struct amdgpu_device *adev = dev->dev_private;
	struct dc *dc = adev->dm.dc;
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
	struct drm_connector *connector;
5492
	struct drm_connector_state *old_con_state, *new_con_state;
5493
	struct drm_crtc *crtc;
5494
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
5495 5496 5497
	enum surface_update_type update_type = UPDATE_TYPE_FAST;
	enum surface_update_type overall_update_type = UPDATE_TYPE_FAST;

5498
	int ret, i;
5499

5500 5501 5502 5503 5504 5505 5506
	/*
	 * This bool will be set for true for any modeset/reset
	 * or plane update which implies non fast surface update.
	 */
	bool lock_and_validation_needed = false;

	ret = drm_atomic_helper_check_modeset(dev, state);
5507 5508
	if (ret)
		goto fail;
5509

5510
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
5511 5512 5513
		struct dm_crtc_state *dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		struct dm_crtc_state *dm_old_crtc_state  = to_dm_crtc_state(old_crtc_state);

5514
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
5515 5516
		    !new_crtc_state->color_mgmt_changed &&
		    (dm_old_crtc_state->freesync_enabled == dm_new_crtc_state->freesync_enabled))
5517
			continue;
5518

5519 5520
		if (!new_crtc_state->enable)
			continue;
5521

5522 5523 5524
		ret = drm_atomic_add_affected_connectors(state, crtc);
		if (ret)
			return ret;
5525

5526 5527 5528
		ret = drm_atomic_add_affected_planes(state, crtc);
		if (ret)
			goto fail;
5529 5530
	}

5531 5532
	dm_state->context = dc_create_state();
	ASSERT(dm_state->context);
5533
	dc_resource_state_copy_construct_current(dc, dm_state->context);
5534 5535 5536 5537 5538 5539 5540 5541

	/* Remove exiting planes if they are modified */
	ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
	if (ret) {
		goto fail;
	}

	/* Disable all crtcs which require disable */
5542
	ret = dm_update_crtcs_state(&adev->dm, state, false, &lock_and_validation_needed);
5543 5544 5545 5546 5547
	if (ret) {
		goto fail;
	}

	/* Enable all crtcs which require enable */
5548
	ret = dm_update_crtcs_state(&adev->dm, state, true, &lock_and_validation_needed);
5549 5550 5551 5552 5553 5554 5555 5556 5557 5558
	if (ret) {
		goto fail;
	}

	/* Add new/modified planes */
	ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
	if (ret) {
		goto fail;
	}

5559 5560 5561 5562
	/* Run this here since we want to validate the streams we created */
	ret = drm_atomic_helper_check_planes(dev, state);
	if (ret)
		goto fail;
5563

L
Leo (Sunpeng) Li 已提交
5564
	/* Check scaling and underscan changes*/
5565
	/* TODO Removed scaling changes validation due to inability to commit
5566 5567 5568
	 * new stream into context w\o causing full reset. Need to
	 * decide how to handle.
	 */
5569
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
5570 5571 5572
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
5573 5574

		/* Skip any modesets/resets */
5575 5576
		if (!acrtc || drm_atomic_crtc_needs_modeset(
				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
5577 5578
			continue;

5579
		/* Skip any thing not scale or underscan changes */
5580
		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
5581 5582
			continue;

5583
		overall_update_type = UPDATE_TYPE_FULL;
5584 5585 5586
		lock_and_validation_needed = true;
	}

5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601
	update_type = dm_determine_update_type_for_commit(dc, state);

	if (overall_update_type < update_type)
		overall_update_type = update_type;

	/*
	 * lock_and_validation_needed was an old way to determine if we need to set
	 * the global lock. Leaving it in to check if we broke any corner cases
	 * lock_and_validation_needed true = UPDATE_TYPE_FULL or UPDATE_TYPE_MED
	 * lock_and_validation_needed false = UPDATE_TYPE_FAST
	 */
	if (lock_and_validation_needed && overall_update_type <= UPDATE_TYPE_FAST)
		WARN(1, "Global lock should be Set, overall_update_type should be UPDATE_TYPE_MED or UPDATE_TYPE_FULL");
	else if (!lock_and_validation_needed && overall_update_type > UPDATE_TYPE_FAST)
		WARN(1, "Global lock should NOT be set, overall_update_type should be UPDATE_TYPE_FAST");
5602 5603


5604
	if (overall_update_type > UPDATE_TYPE_FAST) {
5605 5606 5607 5608

		ret = do_aquire_global_lock(dev, state);
		if (ret)
			goto fail;
5609

5610
		if (dc_validate_global_state(dc, dm_state->context) != DC_OK) {
5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621
			ret = -EINVAL;
			goto fail;
		}
	}

	/* Must be success */
	WARN_ON(ret);
	return ret;

fail:
	if (ret == -EDEADLK)
5622
		DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
5623
	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
5624
		DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
5625
	else
5626
		DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
5627 5628 5629 5630

	return ret;
}

5631 5632
static bool is_dp_capable_without_timing_msa(struct dc *dc,
					     struct amdgpu_dm_connector *amdgpu_dm_connector)
5633 5634 5635 5636
{
	uint8_t dpcd_data;
	bool capable = false;

5637
	if (amdgpu_dm_connector->dc_link &&
5638 5639
		dm_helpers_dp_read_dpcd(
				NULL,
5640
				amdgpu_dm_connector->dc_link,
5641 5642 5643 5644 5645 5646 5647 5648
				DP_DOWN_STREAM_PORT_COUNT,
				&dpcd_data,
				sizeof(dpcd_data))) {
		capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
	}

	return capable;
}
5649 5650
void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
					struct edid *edid)
5651 5652 5653 5654 5655 5656
{
	int i;
	bool edid_check_required;
	struct detailed_timing *timing;
	struct detailed_non_pixel *data;
	struct detailed_data_monitor_range *range;
5657 5658
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
5659
	struct dm_connector_state *dm_con_state;
5660 5661 5662

	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
5663

5664 5665 5666 5667 5668
	if (!connector->state) {
		DRM_ERROR("%s - Connector has no state", __func__);
		return;
	}

5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680
	if (!edid) {
		dm_con_state = to_dm_connector_state(connector->state);

		amdgpu_dm_connector->min_vfreq = 0;
		amdgpu_dm_connector->max_vfreq = 0;
		amdgpu_dm_connector->pixel_clock_mhz = 0;

		dm_con_state->freesync_capable = false;
		dm_con_state->freesync_enable = false;
		return;
	}

5681 5682
	dm_con_state = to_dm_connector_state(connector->state);

5683
	edid_check_required = false;
5684
	if (!amdgpu_dm_connector->dc_sink) {
5685 5686 5687 5688 5689 5690 5691 5692 5693
		DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
		return;
	}
	if (!adev->dm.freesync_module)
		return;
	/*
	 * if edid non zero restrict freesync only for dp and edp
	 */
	if (edid) {
5694 5695
		if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
			|| amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
5696 5697
			edid_check_required = is_dp_capable_without_timing_msa(
						adev->dm.dc,
5698
						amdgpu_dm_connector);
5699 5700
		}
	}
5701
	dm_con_state->freesync_capable = false;
5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722
	if (edid_check_required == true && (edid->version > 1 ||
	   (edid->version == 1 && edid->revision > 1))) {
		for (i = 0; i < 4; i++) {

			timing	= &edid->detailed_timings[i];
			data	= &timing->data.other_data;
			range	= &data->data.range;
			/*
			 * Check if monitor has continuous frequency mode
			 */
			if (data->type != EDID_DETAIL_MONITOR_RANGE)
				continue;
			/*
			 * Check for flag range limits only. If flag == 1 then
			 * no additional timing information provided.
			 * Default GTF, GTF Secondary curve and CVT are not
			 * supported
			 */
			if (range->flags != 1)
				continue;

5723 5724 5725
			amdgpu_dm_connector->min_vfreq = range->min_vfreq;
			amdgpu_dm_connector->max_vfreq = range->max_vfreq;
			amdgpu_dm_connector->pixel_clock_mhz =
5726 5727 5728 5729
				range->pixel_clock_mhz * 10;
			break;
		}

5730
		if (amdgpu_dm_connector->max_vfreq -
5731 5732
		    amdgpu_dm_connector->min_vfreq > 10) {

5733
			dm_con_state->freesync_capable = true;
5734 5735 5736 5737
		}
	}
}