amdgpu_dm.c 147.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2015 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

#include "dm_services_types.h"
#include "dc.h"
28
#include "dc/inc/core_types.h"
29 30 31

#include "vid.h"
#include "amdgpu.h"
32
#include "amdgpu_display.h"
33 34
#include "atom.h"
#include "amdgpu_dm.h"
35
#include "amdgpu_pm.h"
36 37 38 39

#include "amd_shared.h"
#include "amdgpu_dm_irq.h"
#include "dm_helpers.h"
40 41
#include "dm_services_types.h"
#include "amdgpu_dm_mst_types.h"
42 43 44
#if defined(CONFIG_DEBUG_FS)
#include "amdgpu_dm_debugfs.h"
#endif
45 46 47 48 49 50

#include "ivsrcid/ivsrcid_vislands30.h"

#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/version.h>
51
#include <linux/types.h>
52
#include <linux/pm_runtime.h>
53

54
#include <drm/drmP.h>
55 56 57
#include <drm/drm_atomic.h>
#include <drm/drm_atomic_helper.h>
#include <drm/drm_dp_mst_helper.h>
58 59
#include <drm/drm_fb_helper.h>
#include <drm/drm_edid.h>
60

61
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
62 63
#include "ivsrcid/irqsrcs_dcn_1_0.h"

64 65
#include "dcn/dcn_1_0_offset.h"
#include "dcn/dcn_1_0_sh_mask.h"
66 67
#include "soc15_hw_ip.h"
#include "vega10_ip_offset.h"
68 69 70 71

#include "soc15_common.h"
#endif

72 73
#include "modules/inc/mod_freesync.h"

74 75 76 77
/* basic init/fini API */
static int amdgpu_dm_init(struct amdgpu_device *adev);
static void amdgpu_dm_fini(struct amdgpu_device *adev);

78 79
/*
 * initializes drm_device display related structures, based on the information
80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
 * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
 * drm_encoder, drm_mode_config
 *
 * Returns 0 on success
 */
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
/* removes and deallocates the drm structures, created by the above function */
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);

static void
amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);

static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
				struct amdgpu_plane *aplane,
				unsigned long possible_crtcs);
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t link_index);
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *amdgpu_dm_connector,
				    uint32_t link_index,
				    struct amdgpu_encoder *amdgpu_encoder);
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index);

static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);

static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock);

static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);

static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state);



119

D
Dave Airlie 已提交
120
static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
121 122 123 124 125 126 127 128
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
};

D
Dave Airlie 已提交
129
static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
130 131 132 133 134 135
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
};

D
Dave Airlie 已提交
136
static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
137 138 139 140 141
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_PRIMARY,
	DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
};

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
/*
 * dm_vblank_get_counter
 *
 * @brief
 * Get counter for number of vertical blanks
 *
 * @param
 * struct amdgpu_device *adev - [in] desired amdgpu device
 * int disp_idx - [in] which CRTC to get the counter from
 *
 * @return
 * Counter for vertical blanks
 */
static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
{
	if (crtc >= adev->mode_info.num_crtc)
		return 0;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
161 162
		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
				acrtc->base.state);
163

164 165

		if (acrtc_state->stream == NULL) {
166 167
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
168 169 170
			return 0;
		}

171
		return dc_stream_get_vblank_counter(acrtc_state->stream);
172 173 174 175
	}
}

static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
176
				  u32 *vbl, u32 *position)
177
{
178 179
	uint32_t v_blank_start, v_blank_end, h_position, v_position;

180 181 182 183
	if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
		return -EINVAL;
	else {
		struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
184 185
		struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
						acrtc->base.state);
186

187
		if (acrtc_state->stream ==  NULL) {
188 189
			DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
				  crtc);
190 191 192
			return 0;
		}

193 194 195 196
		/*
		 * TODO rework base driver to use values directly.
		 * for now parse it back into reg-format
		 */
197
		dc_stream_get_scanoutpos(acrtc_state->stream,
198 199 200 201 202
					 &v_blank_start,
					 &v_blank_end,
					 &h_position,
					 &v_position);

203 204
		*position = v_position | (h_position << 16);
		*vbl = v_blank_start | (v_blank_end << 16);
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
	}

	return 0;
}

static bool dm_is_idle(void *handle)
{
	/* XXX todo */
	return true;
}

static int dm_wait_for_idle(void *handle)
{
	/* XXX todo */
	return 0;
}

static bool dm_check_soft_reset(void *handle)
{
	return false;
}

static int dm_soft_reset(void *handle)
{
	/* XXX todo */
	return 0;
}

233 234 235
static struct amdgpu_crtc *
get_crtc_by_otg_inst(struct amdgpu_device *adev,
		     int otg_inst)
236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265
{
	struct drm_device *dev = adev->ddev;
	struct drm_crtc *crtc;
	struct amdgpu_crtc *amdgpu_crtc;

	if (otg_inst == -1) {
		WARN_ON(1);
		return adev->mode_info.crtcs[0];
	}

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		amdgpu_crtc = to_amdgpu_crtc(crtc);

		if (amdgpu_crtc->otg_inst == otg_inst)
			return amdgpu_crtc;
	}

	return NULL;
}

static void dm_pflip_high_irq(void *interrupt_params)
{
	struct amdgpu_crtc *amdgpu_crtc;
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	unsigned long flags;

	amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);

	/* IRQ could occur when in initial stage */
266
	/* TODO work and BO cleanup */
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	if (amdgpu_crtc == NULL) {
		DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
		return;
	}

	spin_lock_irqsave(&adev->ddev->event_lock, flags);

	if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
		DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
						 amdgpu_crtc->pflip_status,
						 AMDGPU_FLIP_SUBMITTED,
						 amdgpu_crtc->crtc_id,
						 amdgpu_crtc);
		spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
		return;
	}


285
	/* wake up userspace */
286
	if (amdgpu_crtc->event) {
287
		/* Update to correct count(s) if racing with vblank irq */
288 289
		drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);

290
		drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
291

292 293
		/* page flip completed. clean up */
		amdgpu_crtc->event = NULL;
294

295 296
	} else
		WARN_ON(1);
297

298
	amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
299 300
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);

301 302
	DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
					__func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
303 304 305 306 307 308 309 310 311 312

	drm_crtc_vblank_put(&amdgpu_crtc->base);
}

static void dm_crtc_high_irq(void *interrupt_params)
{
	struct common_irq_params *irq_params = interrupt_params;
	struct amdgpu_device *adev = irq_params->adev;
	struct amdgpu_crtc *acrtc;

313
	acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
314

315 316 317 318
	if (acrtc) {
		drm_crtc_handle_vblank(&acrtc->base);
		amdgpu_dm_crtc_handle_crc_irq(&acrtc->base);
	}
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
}

static int dm_set_clockgating_state(void *handle,
		  enum amd_clockgating_state state)
{
	return 0;
}

static int dm_set_powergating_state(void *handle,
		  enum amd_powergating_state state)
{
	return 0;
}

/* Prototypes of private functions */
static int dm_early_init(void* handle);

static void hotplug_notify_work_func(struct work_struct *work)
{
	struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
	struct drm_device *dev = dm->ddev;

	drm_kms_helper_hotplug_event(dev);
}

344
/* Allocate memory for FBC compressed data  */
345
static void amdgpu_dm_fbc_init(struct drm_connector *connector)
346
{
347 348
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
349
	struct dm_comressor_info *compressor = &adev->dm.compressor;
350 351
	struct amdgpu_dm_connector *aconn = to_amdgpu_dm_connector(connector);
	struct drm_display_mode *mode;
352 353 354 355
	unsigned long max_size = 0;

	if (adev->dm.dc->fbc_compressor == NULL)
		return;
356

357
	if (aconn->dc_link->connector_signal != SIGNAL_TYPE_EDP)
358 359
		return;

360 361
	if (compressor->bo_ptr)
		return;
362 363


364 365 366
	list_for_each_entry(mode, &connector->modes, head) {
		if (max_size < mode->htotal * mode->vtotal)
			max_size = mode->htotal * mode->vtotal;
367 368 369 370
	}

	if (max_size) {
		int r = amdgpu_bo_create_kernel(adev, max_size * 4, PAGE_SIZE,
371
			    AMDGPU_GEM_DOMAIN_GTT, &compressor->bo_ptr,
372
			    &compressor->gpu_addr, &compressor->cpu_addr);
373 374

		if (r)
375 376 377 378 379 380
			DRM_ERROR("DM: Failed to initialize FBC\n");
		else {
			adev->dm.dc->ctx->fbc_gpu_addr = compressor->gpu_addr;
			DRM_INFO("DM: FBC alloc %lu\n", max_size*4);
		}

381 382 383 384
	}

}

385 386
/*
 * Init display KMS
387 388 389
 *
 * Returns 0 on success
 */
390
static int amdgpu_dm_init(struct amdgpu_device *adev)
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
{
	struct dc_init_data init_data;
	adev->dm.ddev = adev->ddev;
	adev->dm.adev = adev;

	/* Zero all the fields */
	memset(&init_data, 0, sizeof(init_data));

	if(amdgpu_dm_irq_init(adev)) {
		DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
		goto error;
	}

	init_data.asic_id.chip_family = adev->family;

	init_data.asic_id.pci_revision_id = adev->rev_id;
	init_data.asic_id.hw_internal_rev = adev->external_rev_id;

409
	init_data.asic_id.vram_width = adev->gmc.vram_width;
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
	/* TODO: initialize init_data.asic_id.vram_type here!!!! */
	init_data.asic_id.atombios_base_address =
		adev->mode_info.atom_context->bios;

	init_data.driver = adev;

	adev->dm.cgs_device = amdgpu_cgs_create_device(adev);

	if (!adev->dm.cgs_device) {
		DRM_ERROR("amdgpu: failed to create cgs device.\n");
		goto error;
	}

	init_data.cgs_device = adev->dm.cgs_device;

	adev->dm.dal = NULL;

	init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;

429 430 431 432 433 434 435 436
	/*
	 * TODO debug why this doesn't work on Raven
	 */
	if (adev->flags & AMD_IS_APU &&
	    adev->asic_type >= CHIP_CARRIZO &&
	    adev->asic_type < CHIP_RAVEN)
		init_data.flags.gpu_vm_support = true;

437 438 439
	/* Display Core create. */
	adev->dm.dc = dc_create(&init_data);

440
	if (adev->dm.dc) {
441
		DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
442
	} else {
443
		DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
444 445
		goto error;
	}
446 447 448 449 450 451 452 453

	INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);

	adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
	if (!adev->dm.freesync_module) {
		DRM_ERROR(
		"amdgpu: failed to initialize freesync_module.\n");
	} else
454
		DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
455 456
				adev->dm.freesync_module);

457 458
	amdgpu_dm_init_color_mod();

459 460 461 462 463 464 465 466 467 468 469 470
	if (amdgpu_dm_initialize_drm_device(adev)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

	/* Update the actual used number of crtc */
	adev->mode_info.num_crtc = adev->dm.display_indexes_num;

	/* TODO: Add_display_info? */

	/* TODO use dynamic cursor width */
471 472
	adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
	adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
473 474 475 476 477 478 479

	if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
		DRM_ERROR(
		"amdgpu: failed to initialize sw for display support.\n");
		goto error;
	}

480 481 482 483 484
#if defined(CONFIG_DEBUG_FS)
	if (dtn_debugfs_init(adev))
		DRM_ERROR("amdgpu: failed initialize dtn debugfs support.\n");
#endif

485
	DRM_DEBUG_DRIVER("KMS initialized.\n");
486 487 488 489 490 491 492 493

	return 0;
error:
	amdgpu_dm_fini(adev);

	return -1;
}

494
static void amdgpu_dm_fini(struct amdgpu_device *adev)
495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
{
	amdgpu_dm_destroy_drm_device(&adev->dm);
	/*
	 * TODO: pageflip, vlank interrupt
	 *
	 * amdgpu_dm_irq_fini(adev);
	 */

	if (adev->dm.cgs_device) {
		amdgpu_cgs_destroy_device(adev->dm.cgs_device);
		adev->dm.cgs_device = NULL;
	}
	if (adev->dm.freesync_module) {
		mod_freesync_destroy(adev->dm.freesync_module);
		adev->dm.freesync_module = NULL;
	}
	/* DC Destroy TODO: Replace destroy DAL */
512
	if (adev->dm.dc)
513 514 515 516 517 518 519 520 521 522 523 524 525 526
		dc_destroy(&adev->dm.dc);
	return;
}

static int dm_sw_init(void *handle)
{
	return 0;
}

static int dm_sw_fini(void *handle)
{
	return 0;
}

527
static int detect_mst_link_for_all_connectors(struct drm_device *dev)
528
{
529
	struct amdgpu_dm_connector *aconnector;
530
	struct drm_connector *connector;
531
	int ret = 0;
532 533 534 535

	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
536
		aconnector = to_amdgpu_dm_connector(connector);
537 538
		if (aconnector->dc_link->type == dc_connection_mst_branch &&
		    aconnector->mst_mgr.aux) {
539
			DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
540 541 542 543 544 545 546
					aconnector, aconnector->base.base.id);

			ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
			if (ret < 0) {
				DRM_ERROR("DM_MST: Failed to start MST\n");
				((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
				return ret;
547
				}
548
			}
549 550 551
	}

	drm_modeset_unlock(&dev->mode_config.connection_mutex);
552 553 554 555 556
	return ret;
}

static int dm_late_init(void *handle)
{
557
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
558

559
	return detect_mst_link_for_all_connectors(adev->ddev);
560 561 562 563
}

static void s3_handle_mst(struct drm_device *dev, bool suspend)
{
564
	struct amdgpu_dm_connector *aconnector;
565 566 567 568 569
	struct drm_connector *connector;

	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);

	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
570
		   aconnector = to_amdgpu_dm_connector(connector);
571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600
		   if (aconnector->dc_link->type == dc_connection_mst_branch &&
				   !aconnector->mst_port) {

			   if (suspend)
				   drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
			   else
				   drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
		   }
	}

	drm_modeset_unlock(&dev->mode_config.connection_mutex);
}

static int dm_hw_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
	/* Create DAL display manager */
	amdgpu_dm_init(adev);
	amdgpu_dm_hpd_init(adev);

	return 0;
}

static int dm_hw_fini(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	amdgpu_dm_hpd_fini(adev);

	amdgpu_dm_irq_fini(adev);
601
	amdgpu_dm_fini(adev);
602 603 604 605 606 607 608 609 610 611 612 613 614
	return 0;
}

static int dm_suspend(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct amdgpu_display_manager *dm = &adev->dm;
	int ret = 0;

	s3_handle_mst(adev->ddev, true);

	amdgpu_dm_irq_suspend(adev);

615
	WARN_ON(adev->dm.cached_state);
616 617
	adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);

618
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
619 620 621 622

	return ret;
}

623 624 625
static struct amdgpu_dm_connector *
amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
					     struct drm_crtc *crtc)
626 627
{
	uint32_t i;
628
	struct drm_connector_state *new_con_state;
629 630 631
	struct drm_connector *connector;
	struct drm_crtc *crtc_from_state;

632 633
	for_each_new_connector_in_state(state, connector, new_con_state, i) {
		crtc_from_state = new_con_state->crtc;
634 635

		if (crtc_from_state == crtc)
636
			return to_amdgpu_dm_connector(connector);
637 638 639 640 641 642 643 644 645 646
	}

	return NULL;
}

static int dm_resume(void *handle)
{
	struct amdgpu_device *adev = handle;
	struct drm_device *ddev = adev->ddev;
	struct amdgpu_display_manager *dm = &adev->dm;
647
	struct amdgpu_dm_connector *aconnector;
648 649
	struct drm_connector *connector;
	struct drm_crtc *crtc;
650
	struct drm_crtc_state *new_crtc_state;
651 652 653 654
	struct dm_crtc_state *dm_new_crtc_state;
	struct drm_plane *plane;
	struct drm_plane_state *new_plane_state;
	struct dm_plane_state *dm_new_plane_state;
655
	int ret;
656
	int i;
657

658 659 660
	/* power on hardware */
	dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);

661 662 663 664 665 666 667 668 669 670 671 672 673
	/* program HPD filter */
	dc_resume(dm->dc);

	/* On resume we need to  rewrite the MSTM control bits to enamble MST*/
	s3_handle_mst(ddev, false);

	/*
	 * early enable HPD Rx IRQ, should be done before set mode as short
	 * pulse interrupts are used for MST
	 */
	amdgpu_dm_irq_resume_early(adev);

	/* Do detection*/
674
	list_for_each_entry(connector, &ddev->mode_config.connector_list, head) {
675
		aconnector = to_amdgpu_dm_connector(connector);
676 677 678 679 680 681 682 683

		/*
		 * this is the case when traversing through already created
		 * MST connectors, should be skipped
		 */
		if (aconnector->mst_port)
			continue;

684
		mutex_lock(&aconnector->hpd_lock);
685
		dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
R
Roman Li 已提交
686 687 688 689

		if (aconnector->fake_enable && aconnector->dc_link->local_sink)
			aconnector->fake_enable = false;

690 691
		aconnector->dc_sink = NULL;
		amdgpu_dm_update_connector_after_detect(aconnector);
692
		mutex_unlock(&aconnector->hpd_lock);
693 694
	}

695
	/* Force mode set in atomic commit */
696
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i)
697
		new_crtc_state->active_changed = true;
698

699 700 701 702 703
	/*
	 * atomic_check is expected to create the dc states. We need to release
	 * them here, since they were duplicated as part of the suspend
	 * procedure.
	 */
704
	for_each_new_crtc_in_state(dm->cached_state, crtc, new_crtc_state, i) {
705 706 707 708 709 710 711 712
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		if (dm_new_crtc_state->stream) {
			WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
			dc_stream_release(dm_new_crtc_state->stream);
			dm_new_crtc_state->stream = NULL;
		}
	}

713
	for_each_new_plane_in_state(dm->cached_state, plane, new_plane_state, i) {
714 715 716 717 718 719 720 721
		dm_new_plane_state = to_dm_plane_state(new_plane_state);
		if (dm_new_plane_state->dc_state) {
			WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
			dc_plane_state_release(dm_new_plane_state->dc_state);
			dm_new_plane_state->dc_state = NULL;
		}
	}

722
	ret = drm_atomic_helper_resume(ddev, dm->cached_state);
723

724
	dm->cached_state = NULL;
725

726
	amdgpu_dm_irq_resume_late(adev);
727 728 729 730 731 732 733

	return ret;
}

static const struct amd_ip_funcs amdgpu_dm_funcs = {
	.name = "dm",
	.early_init = dm_early_init,
734
	.late_init = dm_late_init,
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
	.sw_init = dm_sw_init,
	.sw_fini = dm_sw_fini,
	.hw_init = dm_hw_init,
	.hw_fini = dm_hw_fini,
	.suspend = dm_suspend,
	.resume = dm_resume,
	.is_idle = dm_is_idle,
	.wait_for_idle = dm_wait_for_idle,
	.check_soft_reset = dm_check_soft_reset,
	.soft_reset = dm_soft_reset,
	.set_clockgating_state = dm_set_clockgating_state,
	.set_powergating_state = dm_set_powergating_state,
};

const struct amdgpu_ip_block_version dm_ip_block =
{
	.type = AMD_IP_BLOCK_TYPE_DCE,
	.major = 1,
	.minor = 0,
	.rev = 0,
	.funcs = &amdgpu_dm_funcs,
};

758

759
static struct drm_atomic_state *
760 761 762 763
dm_atomic_state_alloc(struct drm_device *dev)
{
	struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);

764
	if (!state)
765
		return NULL;
766 767 768 769

	if (drm_atomic_state_init(dev, &state->base) < 0)
		goto fail;

770
	return &state->base;
771 772 773 774

fail:
	kfree(state);
	return NULL;
775 776
}

777 778 779 780 781 782
static void
dm_atomic_state_clear(struct drm_atomic_state *state)
{
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);

	if (dm_state->context) {
783
		dc_release_state(dm_state->context);
784 785 786 787 788 789 790 791 792 793 794 795 796 797
		dm_state->context = NULL;
	}

	drm_atomic_state_default_clear(state);
}

static void
dm_atomic_state_alloc_free(struct drm_atomic_state *state)
{
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
	drm_atomic_state_default_release(state);
	kfree(dm_state);
}

798
static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
799
	.fb_create = amdgpu_display_user_framebuffer_create,
800
	.output_poll_changed = drm_fb_helper_output_poll_changed,
801
	.atomic_check = amdgpu_dm_atomic_check,
802
	.atomic_commit = amdgpu_dm_atomic_commit,
803
	.atomic_state_alloc = dm_atomic_state_alloc,
804 805
	.atomic_state_clear = dm_atomic_state_clear,
	.atomic_state_free = dm_atomic_state_alloc_free
806 807 808 809
};

static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
	.atomic_commit_tail = amdgpu_dm_atomic_commit_tail
810 811
};

812
static void
813
amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
814 815 816
{
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
817
	struct dc_sink *sink;
818 819 820 821 822 823 824 825

	/* MST handled by drm_mst framework */
	if (aconnector->mst_mgr.mst_state == true)
		return;


	sink = aconnector->dc_link->local_sink;

826 827
	/*
	 * Edid mgmt connector gets first update only in mode_valid hook and then
828
	 * the connector sink is set to either fake or physical sink depends on link status.
829
	 * Skip if already done during boot.
830 831 832 833
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
			&& aconnector->dc_em_sink) {

834 835 836
		/*
		 * For S3 resume with headless use eml_sink to fake stream
		 * because on resume connector->sink is set to NULL
837 838 839 840
		 */
		mutex_lock(&dev->mode_config.mutex);

		if (sink) {
841
			if (aconnector->dc_sink) {
842
				amdgpu_dm_update_freesync_caps(connector, NULL);
843 844 845 846
				/*
				 * retain and release below are used to
				 * bump up refcount for sink because the link doesn't point
				 * to it anymore after disconnect, so on next crtc to connector
847 848 849 850 851
				 * reshuffle by UMD we will get into unwanted dc_sink release
				 */
				if (aconnector->dc_sink != aconnector->dc_em_sink)
					dc_sink_release(aconnector->dc_sink);
			}
852
			aconnector->dc_sink = sink;
853 854
			amdgpu_dm_update_freesync_caps(connector,
					aconnector->edid);
855
		} else {
856
			amdgpu_dm_update_freesync_caps(connector, NULL);
857 858
			if (!aconnector->dc_sink)
				aconnector->dc_sink = aconnector->dc_em_sink;
859 860
			else if (aconnector->dc_sink != aconnector->dc_em_sink)
				dc_sink_retain(aconnector->dc_sink);
861 862 863 864 865 866 867 868 869 870 871 872 873 874
		}

		mutex_unlock(&dev->mode_config.mutex);
		return;
	}

	/*
	 * TODO: temporary guard to look for proper fix
	 * if this sink is MST sink, we should not do anything
	 */
	if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
		return;

	if (aconnector->dc_sink == sink) {
875 876 877 878
		/*
		 * We got a DP short pulse (Link Loss, DP CTS, etc...).
		 * Do nothing!!
		 */
879
		DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
880 881 882 883
				aconnector->connector_id);
		return;
	}

884
	DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
885 886 887 888
		aconnector->connector_id, aconnector->dc_sink, sink);

	mutex_lock(&dev->mode_config.mutex);

889 890 891 892
	/*
	 * 1. Update status of the drm connector
	 * 2. Send an event and let userspace tell us what to do
	 */
893
	if (sink) {
894 895 896 897
		/*
		 * TODO: check if we still need the S3 mode update workaround.
		 * If yes, put it here.
		 */
898
		if (aconnector->dc_sink)
899
			amdgpu_dm_update_freesync_caps(connector, NULL);
900 901

		aconnector->dc_sink = sink;
902
		if (sink->dc_edid.length == 0) {
903
			aconnector->edid = NULL;
904
		} else {
905 906 907 908
			aconnector->edid =
				(struct edid *) sink->dc_edid.raw_edid;


909
			drm_connector_update_edid_property(connector,
910 911
					aconnector->edid);
		}
912
		amdgpu_dm_update_freesync_caps(connector, aconnector->edid);
913 914

	} else {
915
		amdgpu_dm_update_freesync_caps(connector, NULL);
916
		drm_connector_update_edid_property(connector, NULL);
917 918
		aconnector->num_modes = 0;
		aconnector->dc_sink = NULL;
919
		aconnector->edid = NULL;
920 921 922 923 924 925 926
	}

	mutex_unlock(&dev->mode_config.mutex);
}

static void handle_hpd_irq(void *param)
{
927
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
928 929 930
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;

931 932 933
	/*
	 * In case of failure or MST no need to update connector status or notify the OS
	 * since (for MST case) MST does this in its own context.
934 935
	 */
	mutex_lock(&aconnector->hpd_lock);
936 937 938 939

	if (aconnector->fake_enable)
		aconnector->fake_enable = false;

940
	if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
941 942 943 944 945 946 947 948 949 950 951 952 953 954
		amdgpu_dm_update_connector_after_detect(aconnector);


		drm_modeset_lock_all(dev);
		dm_restore_drm_connector_state(dev, connector);
		drm_modeset_unlock_all(dev);

		if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
			drm_kms_helper_hotplug_event(dev);
	}
	mutex_unlock(&aconnector->hpd_lock);

}

955
static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990
{
	uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
	uint8_t dret;
	bool new_irq_handled = false;
	int dpcd_addr;
	int dpcd_bytes_to_read;

	const int max_process_count = 30;
	int process_count = 0;

	const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);

	if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
		dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
		/* DPCD 0x200 - 0x201 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT;
	} else {
		dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
		/* DPCD 0x2002 - 0x2005 for downstream IRQ */
		dpcd_addr = DP_SINK_COUNT_ESI;
	}

	dret = drm_dp_dpcd_read(
		&aconnector->dm_dp_aux.aux,
		dpcd_addr,
		esi,
		dpcd_bytes_to_read);

	while (dret == dpcd_bytes_to_read &&
		process_count < max_process_count) {
		uint8_t retry;
		dret = 0;

		process_count++;

991
		DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
		/* handle HPD short pulse irq */
		if (aconnector->mst_mgr.mst_state)
			drm_dp_mst_hpd_irq(
				&aconnector->mst_mgr,
				esi,
				&new_irq_handled);

		if (new_irq_handled) {
			/* ACK at DPCD to notify down stream */
			const int ack_dpcd_bytes_to_write =
				dpcd_bytes_to_read - 1;

			for (retry = 0; retry < 3; retry++) {
				uint8_t wret;

				wret = drm_dp_dpcd_write(
					&aconnector->dm_dp_aux.aux,
					dpcd_addr + 1,
					&esi[1],
					ack_dpcd_bytes_to_write);
				if (wret == ack_dpcd_bytes_to_write)
					break;
			}

1016
			/* check if there is new irq to be handled */
1017 1018 1019 1020 1021 1022 1023
			dret = drm_dp_dpcd_read(
				&aconnector->dm_dp_aux.aux,
				dpcd_addr,
				esi,
				dpcd_bytes_to_read);

			new_irq_handled = false;
1024
		} else {
1025
			break;
1026
		}
1027 1028 1029
	}

	if (process_count == max_process_count)
1030
		DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
1031 1032 1033 1034
}

static void handle_hpd_rx_irq(void *param)
{
1035
	struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
1036 1037
	struct drm_connector *connector = &aconnector->base;
	struct drm_device *dev = connector->dev;
1038
	struct dc_link *dc_link = aconnector->dc_link;
1039 1040
	bool is_mst_root_connector = aconnector->mst_mgr.mst_state;

1041 1042
	/*
	 * TODO:Temporary add mutex to protect hpd interrupt not have a gpio
1043 1044 1045
	 * conflict, after implement i2c helper, this mutex should be
	 * retired.
	 */
1046
	if (dc_link->type != dc_connection_mst_branch)
1047 1048
		mutex_lock(&aconnector->hpd_lock);

1049
	if (dc_link_handle_hpd_rx_irq(dc_link, NULL, NULL) &&
1050 1051
			!is_mst_root_connector) {
		/* Downstream Port status changed. */
1052
		if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
1053 1054 1055 1056

			if (aconnector->fake_enable)
				aconnector->fake_enable = false;

1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
			amdgpu_dm_update_connector_after_detect(aconnector);


			drm_modeset_lock_all(dev);
			dm_restore_drm_connector_state(dev, connector);
			drm_modeset_unlock_all(dev);

			drm_kms_helper_hotplug_event(dev);
		}
	}
	if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
1068
	    (dc_link->type == dc_connection_mst_branch))
1069 1070
		dm_handle_hpd_rx_irq(aconnector);

1071
	if (dc_link->type != dc_connection_mst_branch)
1072 1073 1074 1075 1076 1077 1078
		mutex_unlock(&aconnector->hpd_lock);
}

static void register_hpd_handlers(struct amdgpu_device *adev)
{
	struct drm_device *dev = adev->ddev;
	struct drm_connector *connector;
1079
	struct amdgpu_dm_connector *aconnector;
1080 1081 1082 1083 1084 1085 1086 1087 1088
	const struct dc_link *dc_link;
	struct dc_interrupt_params int_params = {0};

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

	list_for_each_entry(connector,
			&dev->mode_config.connector_list, head)	{

1089
		aconnector = to_amdgpu_dm_connector(connector);
1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
		dc_link = aconnector->dc_link;

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source = dc_link->irq_source_hpd;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_irq,
					(void *) aconnector);
		}

		if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {

			/* Also register for DP short pulse (hpd_rx). */
			int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
			int_params.irq_source =	dc_link->irq_source_hpd_rx;

			amdgpu_dm_irq_register_interrupt(adev, &int_params,
					handle_hpd_rx_irq,
					(void *) aconnector);
		}
	}
}

/* Register IRQ sources and initialize IRQ callbacks */
static int dce110_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;
1122 1123
	unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;

1124
	if (adev->asic_type == CHIP_VEGA10 ||
1125
	    adev->asic_type == CHIP_VEGA12 ||
1126
	    adev->asic_type == CHIP_VEGA20 ||
1127
	    adev->asic_type == CHIP_RAVEN)
1128
		client_id = SOC15_IH_CLIENTID_DCE;
1129 1130 1131 1132

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

1133 1134
	/*
	 * Actions of amdgpu_irq_add_id():
1135 1136 1137 1138 1139 1140 1141 1142 1143
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling. */

1144
	/* Use VBLANK interrupt */
1145
	for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
1146
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
1147 1148 1149 1150 1151 1152 1153
		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
1154
			dc_interrupt_to_irq_source(dc, i, 0);
1155

1156
		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
1157 1158 1159 1160 1161 1162 1163 1164

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

1165
	/* Use GRPH_PFLIP interrupt */
1166 1167
	for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
			i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
1168
		r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
1189 1190
	r = amdgpu_irq_add_id(adev, client_id,
			VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
1191 1192 1193 1194 1195 1196 1197 1198 1199 1200
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}

1201
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
/* Register IRQ sources and initialize IRQ callbacks */
static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
{
	struct dc *dc = adev->dm.dc;
	struct common_irq_params *c_irq_params;
	struct dc_interrupt_params int_params = {0};
	int r;
	int i;

	int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
	int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;

1214 1215
	/*
	 * Actions of amdgpu_irq_add_id():
1216 1217 1218 1219 1220 1221 1222 1223
	 * 1. Register a set() function with base driver.
	 *    Base driver will call set() function to enable/disable an
	 *    interrupt in DC hardware.
	 * 2. Register amdgpu_dm_irq_handler().
	 *    Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
	 *    coming from DC hardware.
	 *    amdgpu_dm_irq_handler() will re-direct the interrupt to DC
	 *    for acknowledging and handling.
1224
	 */
1225 1226 1227 1228 1229

	/* Use VSTARTUP interrupt */
	for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
			i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
			i++) {
1230
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->crtc_irq);
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253

		if (r) {
			DRM_ERROR("Failed to add crtc irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_crtc_high_irq, c_irq_params);
	}

	/* Use GRPH_PFLIP interrupt */
	for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
			i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
			i++) {
1254
		r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
		if (r) {
			DRM_ERROR("Failed to add page flip irq id!\n");
			return r;
		}

		int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
		int_params.irq_source =
			dc_interrupt_to_irq_source(dc, i, 0);

		c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];

		c_irq_params->adev = adev;
		c_irq_params->irq_src = int_params.irq_source;

		amdgpu_dm_irq_register_interrupt(adev, &int_params,
				dm_pflip_high_irq, c_irq_params);

	}

	/* HPD */
1275
	r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
			&adev->hpd_irq);
	if (r) {
		DRM_ERROR("Failed to add hpd irq id!\n");
		return r;
	}

	register_hpd_handlers(adev);

	return 0;
}
#endif

1288 1289 1290 1291 1292 1293 1294
static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
{
	int r;

	adev->mode_info.mode_config_initialized = true;

	adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
1295
	adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
1296 1297 1298 1299 1300 1301

	adev->ddev->mode_config.max_width = 16384;
	adev->ddev->mode_config.max_height = 16384;

	adev->ddev->mode_config.preferred_depth = 24;
	adev->ddev->mode_config.prefer_shadow = 1;
1302
	/* indicates support for immediate flip */
1303 1304
	adev->ddev->mode_config.async_page_flip = true;

1305
	adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
1306

1307
	r = amdgpu_display_modeset_create_props(adev);
1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
	if (r)
		return r;

	return 0;
}

#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
{
	struct amdgpu_display_manager *dm = bl_get_data(bd);

	if (dc_link_set_backlight_level(dm->backlight_link,
			bd->props.brightness, 0, 0))
		return 0;
	else
		return 1;
}

static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
{
1330 1331 1332 1333 1334 1335
	struct amdgpu_display_manager *dm = bl_get_data(bd);
	int ret = dc_link_get_backlight_level(dm->backlight_link);

	if (ret == DC_ERROR_UNEXPECTED)
		return bd->props.brightness;
	return ret;
1336 1337 1338 1339 1340 1341 1342
}

static const struct backlight_ops amdgpu_dm_backlight_ops = {
	.get_brightness = amdgpu_dm_backlight_get_brightness,
	.update_status	= amdgpu_dm_backlight_update_status,
};

1343 1344
static void
amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
1345 1346 1347 1348 1349
{
	char bl_name[16];
	struct backlight_properties props = { 0 };

	props.max_brightness = AMDGPU_MAX_BL_LEVEL;
1350
	props.brightness = AMDGPU_MAX_BL_LEVEL;
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
	props.type = BACKLIGHT_RAW;

	snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
			dm->adev->ddev->primary->index);

	dm->backlight_dev = backlight_device_register(bl_name,
			dm->adev->ddev->dev,
			dm,
			&amdgpu_dm_backlight_ops,
			&props);

1362
	if (IS_ERR(dm->backlight_dev))
1363 1364
		DRM_ERROR("DM: Backlight registration failed!\n");
	else
1365
		DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
1366 1367 1368 1369
}

#endif

1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
static int initialize_plane(struct amdgpu_display_manager *dm,
			     struct amdgpu_mode_info *mode_info,
			     int plane_id)
{
	struct amdgpu_plane *plane;
	unsigned long possible_crtcs;
	int ret = 0;

	plane = kzalloc(sizeof(struct amdgpu_plane), GFP_KERNEL);
	mode_info->planes[plane_id] = plane;

	if (!plane) {
		DRM_ERROR("KMS: Failed to allocate plane\n");
		return -ENOMEM;
	}
	plane->base.type = mode_info->plane_type[plane_id];

	/*
1388
	 * HACK: IGT tests expect that each plane can only have
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406
	 * one possible CRTC. For now, set one CRTC for each
	 * plane that is not an underlay, but still allow multiple
	 * CRTCs for underlay planes.
	 */
	possible_crtcs = 1 << plane_id;
	if (plane_id >= dm->dc->caps.max_streams)
		possible_crtcs = 0xff;

	ret = amdgpu_dm_plane_init(dm, mode_info->planes[plane_id], possible_crtcs);

	if (ret) {
		DRM_ERROR("KMS: Failed to initialize plane\n");
		return ret;
	}

	return ret;
}

1407 1408 1409 1410 1411 1412 1413 1414 1415

static void register_backlight_device(struct amdgpu_display_manager *dm,
				      struct dc_link *link)
{
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
	    link->type != dc_connection_none) {
1416 1417
		/*
		 * Event if registration failed, we should continue with
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
		 * DM initialization because not having a backlight control
		 * is better then a black screen.
		 */
		amdgpu_dm_register_backlight_device(dm);

		if (dm->backlight_dev)
			dm->backlight_link = link;
	}
#endif
}


1430 1431
/*
 * In this architecture, the association
1432 1433 1434 1435 1436 1437
 * connector -> encoder -> crtc
 * id not really requried. The crtc and connector will hold the
 * display_index as an abstraction to use with DAL component
 *
 * Returns 0 on success
 */
1438
static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
1439 1440
{
	struct amdgpu_display_manager *dm = &adev->dm;
1441
	int32_t i;
1442
	struct amdgpu_dm_connector *aconnector = NULL;
1443
	struct amdgpu_encoder *aencoder = NULL;
1444
	struct amdgpu_mode_info *mode_info = &adev->mode_info;
1445
	uint32_t link_cnt;
1446
	int32_t total_overlay_planes, total_primary_planes;
1447 1448 1449 1450

	link_cnt = dm->dc->caps.max_links;
	if (amdgpu_dm_mode_config_init(dm->adev)) {
		DRM_ERROR("DM: Failed to initialize mode config\n");
1451
		return -1;
1452 1453
	}

1454 1455 1456
	/* Identify the number of planes to be initialized */
	total_overlay_planes = dm->dc->caps.max_slave_planes;
	total_primary_planes = dm->dc->caps.max_planes - dm->dc->caps.max_slave_planes;
1457

1458 1459 1460 1461
	/* First initialize overlay planes, index starting after primary planes */
	for (i = (total_overlay_planes - 1); i >= 0; i--) {
		if (initialize_plane(dm, mode_info, (total_primary_planes + i))) {
			DRM_ERROR("KMS: Failed to initialize overlay plane\n");
1462
			goto fail;
1463
		}
1464
	}
1465

1466 1467 1468 1469
	/* Initialize primary planes */
	for (i = (total_primary_planes - 1); i >= 0; i--) {
		if (initialize_plane(dm, mode_info, i)) {
			DRM_ERROR("KMS: Failed to initialize primary plane\n");
1470
			goto fail;
1471 1472
		}
	}
1473

1474 1475
	for (i = 0; i < dm->dc->caps.max_streams; i++)
		if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
1476
			DRM_ERROR("KMS: Failed to initialize crtc\n");
1477
			goto fail;
1478 1479
		}

1480
	dm->display_indexes_num = dm->dc->caps.max_streams;
1481 1482 1483

	/* loops over all connectors on the board */
	for (i = 0; i < link_cnt; i++) {
1484
		struct dc_link *link = NULL;
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494

		if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
			DRM_ERROR(
				"KMS: Cannot support more than %d display indexes\n",
					AMDGPU_DM_MAX_DISPLAY_INDEX);
			continue;
		}

		aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
		if (!aconnector)
1495
			goto fail;
1496 1497

		aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
1498
		if (!aencoder)
1499
			goto fail;
1500 1501 1502

		if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
			DRM_ERROR("KMS: Failed to initialize encoder\n");
1503
			goto fail;
1504 1505 1506 1507
		}

		if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
			DRM_ERROR("KMS: Failed to initialize connector\n");
1508
			goto fail;
1509 1510
		}

1511 1512 1513
		link = dc_get_link_at_index(dm->dc, i);

		if (dc_link_detect(link, DETECT_REASON_BOOT)) {
1514
			amdgpu_dm_update_connector_after_detect(aconnector);
1515 1516 1517 1518
			register_backlight_device(dm, link);
		}


1519 1520 1521 1522 1523 1524
	}

	/* Software is initialized. Now we can register interrupt handlers. */
	switch (adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
1525 1526 1527
	case CHIP_KAVERI:
	case CHIP_KABINI:
	case CHIP_MULLINS:
1528 1529 1530 1531 1532 1533
	case CHIP_TONGA:
	case CHIP_FIJI:
	case CHIP_CARRIZO:
	case CHIP_STONEY:
	case CHIP_POLARIS11:
	case CHIP_POLARIS10:
1534
	case CHIP_POLARIS12:
1535
	case CHIP_VEGAM:
1536
	case CHIP_VEGA10:
1537
	case CHIP_VEGA12:
1538
	case CHIP_VEGA20:
1539 1540
		if (dce110_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
1541
			goto fail;
1542 1543
		}
		break;
1544
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
1545 1546 1547
	case CHIP_RAVEN:
		if (dcn10_register_irq_handlers(dm->adev)) {
			DRM_ERROR("DM: Failed to initialize IRQ\n");
1548
			goto fail;
1549 1550 1551
		}
		break;
#endif
1552
	default:
1553
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
1554
		goto fail;
1555 1556
	}

1557 1558 1559
	if (adev->asic_type != CHIP_CARRIZO && adev->asic_type != CHIP_STONEY)
		dm->dc->debug.disable_stutter = amdgpu_pp_feature_mask & PP_STUTTER_MODE ? false : true;

1560
	return 0;
1561
fail:
1562 1563
	kfree(aencoder);
	kfree(aconnector);
1564
	for (i = 0; i < dm->dc->caps.max_planes; i++)
1565
		kfree(mode_info->planes[i]);
1566 1567 1568
	return -1;
}

1569
static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
1570 1571 1572 1573 1574 1575 1576 1577 1578
{
	drm_mode_config_cleanup(dm->ddev);
	return;
}

/******************************************************************************
 * amdgpu_display_funcs functions
 *****************************************************************************/

1579
/*
1580 1581 1582 1583 1584 1585 1586 1587
 * dm_bandwidth_update - program display watermarks
 *
 * @adev: amdgpu_device pointer
 *
 * Calculate and program the display watermarks and line buffer allocation.
 */
static void dm_bandwidth_update(struct amdgpu_device *adev)
{
1588
	/* TODO: implement later */
1589 1590 1591 1592 1593
}

static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
				struct drm_file *filp)
{
1594 1595 1596 1597 1598 1599
	struct drm_atomic_state *state;
	struct drm_modeset_acquire_ctx ctx;
	struct drm_crtc *crtc;
	struct drm_connector *connector;
	struct drm_connector_state *old_con_state, *new_con_state;
	int ret = 0;
1600
	uint8_t i;
1601
	bool enable = false;
1602

1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
	drm_modeset_acquire_init(&ctx, 0);

	state = drm_atomic_state_alloc(dev);
	if (!state) {
		ret = -ENOMEM;
		goto out;
	}
	state->acquire_ctx = &ctx;

retry:
	drm_for_each_crtc(crtc, dev) {
		ret = drm_atomic_add_affected_connectors(state, crtc);
		if (ret)
			goto fail;

		/* TODO rework amdgpu_dm_commit_planes so we don't need this */
		ret = drm_atomic_add_affected_planes(state, crtc);
		if (ret)
			goto fail;
	}
1623

1624 1625 1626 1627 1628
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct drm_crtc_state *new_crtc_state;
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
		struct dm_crtc_state *dm_new_crtc_state;
1629

1630 1631 1632 1633
		if (!acrtc) {
			ASSERT(0);
			continue;
		}
1634

1635 1636
		new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
1637

1638
		dm_new_crtc_state->freesync_enabled = enable;
1639 1640
	}

1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
	ret = drm_atomic_commit(state);

fail:
	if (ret == -EDEADLK) {
		drm_atomic_state_clear(state);
		drm_modeset_backoff(&ctx);
		goto retry;
	}

	drm_atomic_state_put(state);

out:
	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);
	return ret;
1656 1657
}

1658
static const struct amdgpu_display_funcs dm_display_funcs = {
1659 1660
	.bandwidth_update = dm_bandwidth_update, /* called unconditionally */
	.vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
1661 1662
	.backlight_set_level = NULL, /* never called for DC */
	.backlight_get_level = NULL, /* never called for DC */
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
	.hpd_sense = NULL,/* called unconditionally */
	.hpd_set_polarity = NULL, /* called unconditionally */
	.hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
	.page_flip_get_scanoutpos =
		dm_crtc_get_scanoutpos,/* called unconditionally */
	.add_encoder = NULL, /* VBIOS parsing. DAL does it. */
	.add_connector = NULL, /* VBIOS parsing. DAL does it. */
	.notify_freesync = amdgpu_notify_freesync,

};

#if defined(CONFIG_DEBUG_KERNEL_DC)

1676 1677 1678 1679
static ssize_t s3_debug_store(struct device *device,
			      struct device_attribute *attr,
			      const char *buf,
			      size_t count)
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
{
	int ret;
	int s3_state;
	struct pci_dev *pdev = to_pci_dev(device);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	struct amdgpu_device *adev = drm_dev->dev_private;

	ret = kstrtoint(buf, 0, &s3_state);

	if (ret == 0) {
		if (s3_state) {
			dm_resume(adev);
			drm_kms_helper_hotplug_event(adev->ddev);
		} else
			dm_suspend(adev);
	}

	return ret == 0 ? count : 0;
}

DEVICE_ATTR_WO(s3_debug);

#endif

static int dm_early_init(void *handle)
{
	struct amdgpu_device *adev = (struct amdgpu_device *)handle;

	switch (adev->asic_type) {
	case CHIP_BONAIRE:
	case CHIP_HAWAII:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
1714
		adev->mode_info.plane_type = dm_plane_type_default;
1715
		break;
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
	case CHIP_KAVERI:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
		adev->mode_info.plane_type = dm_plane_type_default;
		break;
	case CHIP_KABINI:
	case CHIP_MULLINS:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
		adev->mode_info.plane_type = dm_plane_type_default;
		break;
1729 1730 1731 1732 1733
	case CHIP_FIJI:
	case CHIP_TONGA:
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 7;
1734
		adev->mode_info.plane_type = dm_plane_type_default;
1735 1736 1737 1738 1739
		break;
	case CHIP_CARRIZO:
		adev->mode_info.num_crtc = 3;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
1740
		adev->mode_info.plane_type = dm_plane_type_carizzo;
1741 1742 1743 1744 1745
		break;
	case CHIP_STONEY:
		adev->mode_info.num_crtc = 2;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 9;
1746
		adev->mode_info.plane_type = dm_plane_type_stoney;
1747 1748
		break;
	case CHIP_POLARIS11:
1749
	case CHIP_POLARIS12:
1750 1751 1752
		adev->mode_info.num_crtc = 5;
		adev->mode_info.num_hpd = 5;
		adev->mode_info.num_dig = 5;
1753
		adev->mode_info.plane_type = dm_plane_type_default;
1754 1755
		break;
	case CHIP_POLARIS10:
1756
	case CHIP_VEGAM:
1757 1758 1759
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
1760
		adev->mode_info.plane_type = dm_plane_type_default;
1761
		break;
1762
	case CHIP_VEGA10:
1763
	case CHIP_VEGA12:
1764
	case CHIP_VEGA20:
1765 1766 1767
		adev->mode_info.num_crtc = 6;
		adev->mode_info.num_hpd = 6;
		adev->mode_info.num_dig = 6;
1768
		adev->mode_info.plane_type = dm_plane_type_default;
1769
		break;
1770
#if defined(CONFIG_DRM_AMD_DC_DCN1_0)
1771 1772 1773 1774
	case CHIP_RAVEN:
		adev->mode_info.num_crtc = 4;
		adev->mode_info.num_hpd = 4;
		adev->mode_info.num_dig = 4;
1775
		adev->mode_info.plane_type = dm_plane_type_default;
1776 1777
		break;
#endif
1778
	default:
1779
		DRM_ERROR("Unsupported ASIC type: 0x%X\n", adev->asic_type);
1780 1781 1782
		return -EINVAL;
	}

1783 1784
	amdgpu_dm_set_irq_funcs(adev);

1785 1786 1787
	if (adev->mode_info.funcs == NULL)
		adev->mode_info.funcs = &dm_display_funcs;

1788 1789
	/*
	 * Note: Do NOT change adev->audio_endpt_rreg and
1790
	 * adev->audio_endpt_wreg because they are initialised in
1791 1792
	 * amdgpu_device_init()
	 */
1793 1794 1795 1796 1797 1798 1799 1800 1801
#if defined(CONFIG_DEBUG_KERNEL_DC)
	device_create_file(
		adev->ddev->dev,
		&dev_attr_s3_debug);
#endif

	return 0;
}

1802
static bool modeset_required(struct drm_crtc_state *crtc_state,
1803 1804
			     struct dc_stream_state *new_stream,
			     struct dc_stream_state *old_stream)
1805
{
1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822
	if (!drm_atomic_crtc_needs_modeset(crtc_state))
		return false;

	if (!crtc_state->enable)
		return false;

	return crtc_state->active;
}

static bool modereset_required(struct drm_crtc_state *crtc_state)
{
	if (!drm_atomic_crtc_needs_modeset(crtc_state))
		return false;

	return !crtc_state->enable || !crtc_state->active;
}

1823
static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
1824 1825 1826 1827 1828 1829 1830 1831 1832
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
	.destroy = amdgpu_dm_encoder_destroy,
};

1833 1834
static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
					struct dc_plane_state *plane_state)
1835
{
1836 1837
	plane_state->src_rect.x = state->src_x >> 16;
	plane_state->src_rect.y = state->src_y >> 16;
1838
	/* we ignore the mantissa for now and do not deal with floating pixels :( */
1839
	plane_state->src_rect.width = state->src_w >> 16;
1840

1841
	if (plane_state->src_rect.width == 0)
1842 1843
		return false;

1844 1845
	plane_state->src_rect.height = state->src_h >> 16;
	if (plane_state->src_rect.height == 0)
1846 1847
		return false;

1848 1849
	plane_state->dst_rect.x = state->crtc_x;
	plane_state->dst_rect.y = state->crtc_y;
1850 1851 1852 1853

	if (state->crtc_w == 0)
		return false;

1854
	plane_state->dst_rect.width = state->crtc_w;
1855 1856 1857 1858

	if (state->crtc_h == 0)
		return false;

1859
	plane_state->dst_rect.height = state->crtc_h;
1860

1861
	plane_state->clip_rect = plane_state->dst_rect;
1862 1863 1864

	switch (state->rotation & DRM_MODE_ROTATE_MASK) {
	case DRM_MODE_ROTATE_0:
1865
		plane_state->rotation = ROTATION_ANGLE_0;
1866 1867
		break;
	case DRM_MODE_ROTATE_90:
1868
		plane_state->rotation = ROTATION_ANGLE_90;
1869 1870
		break;
	case DRM_MODE_ROTATE_180:
1871
		plane_state->rotation = ROTATION_ANGLE_180;
1872 1873
		break;
	case DRM_MODE_ROTATE_270:
1874
		plane_state->rotation = ROTATION_ANGLE_270;
1875 1876
		break;
	default:
1877
		plane_state->rotation = ROTATION_ANGLE_0;
1878 1879 1880
		break;
	}

1881 1882
	return true;
}
1883
static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
1884
		       uint64_t *tiling_flags)
1885
{
1886
	struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->base.obj[0]);
1887
	int r = amdgpu_bo_reserve(rbo, false);
1888

1889
	if (unlikely(r)) {
1890
		/* Don't show error message when returning -ERESTARTSYS */
1891 1892
		if (r != -ERESTARTSYS)
			DRM_ERROR("Unable to reserve buffer: %d\n", r);
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
		return r;
	}

	if (tiling_flags)
		amdgpu_bo_get_tiling_flags(rbo, tiling_flags);

	amdgpu_bo_unreserve(rbo);

	return r;
}

1904 1905
static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
					 struct dc_plane_state *plane_state,
1906
					 const struct amdgpu_framebuffer *amdgpu_fb)
1907 1908 1909 1910 1911 1912 1913 1914 1915
{
	uint64_t tiling_flags;
	unsigned int awidth;
	const struct drm_framebuffer *fb = &amdgpu_fb->base;
	int ret = 0;
	struct drm_format_name_buf format_name;

	ret = get_fb_info(
		amdgpu_fb,
1916
		&tiling_flags);
1917 1918 1919 1920 1921 1922

	if (ret)
		return ret;

	switch (fb->format->format) {
	case DRM_FORMAT_C8:
1923
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
1924 1925
		break;
	case DRM_FORMAT_RGB565:
1926
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
1927 1928 1929
		break;
	case DRM_FORMAT_XRGB8888:
	case DRM_FORMAT_ARGB8888:
1930
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
1931 1932 1933
		break;
	case DRM_FORMAT_XRGB2101010:
	case DRM_FORMAT_ARGB2101010:
1934
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
1935 1936 1937
		break;
	case DRM_FORMAT_XBGR2101010:
	case DRM_FORMAT_ABGR2101010:
1938
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
1939
		break;
1940 1941 1942 1943
	case DRM_FORMAT_XBGR8888:
	case DRM_FORMAT_ABGR8888:
		plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR8888;
		break;
1944
	case DRM_FORMAT_NV21:
1945
		plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
1946 1947
		break;
	case DRM_FORMAT_NV12:
1948
		plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
1949 1950 1951
		break;
	default:
		DRM_ERROR("Unsupported screen format %s\n",
1952
			  drm_get_format_name(fb->format->format, &format_name));
1953 1954 1955
		return -EINVAL;
	}

1956 1957 1958 1959 1960 1961 1962
	if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
		plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
		plane_state->plane_size.grph.surface_size.x = 0;
		plane_state->plane_size.grph.surface_size.y = 0;
		plane_state->plane_size.grph.surface_size.width = fb->width;
		plane_state->plane_size.grph.surface_size.height = fb->height;
		plane_state->plane_size.grph.surface_pitch =
1963 1964
				fb->pitches[0] / fb->format->cpp[0];
		/* TODO: unhardcode */
1965
		plane_state->color_space = COLOR_SPACE_SRGB;
1966 1967 1968

	} else {
		awidth = ALIGN(fb->width, 64);
1969 1970 1971 1972 1973
		plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
		plane_state->plane_size.video.luma_size.x = 0;
		plane_state->plane_size.video.luma_size.y = 0;
		plane_state->plane_size.video.luma_size.width = awidth;
		plane_state->plane_size.video.luma_size.height = fb->height;
1974
		/* TODO: unhardcode */
1975
		plane_state->plane_size.video.luma_pitch = awidth;
1976

1977 1978 1979 1980 1981
		plane_state->plane_size.video.chroma_size.x = 0;
		plane_state->plane_size.video.chroma_size.y = 0;
		plane_state->plane_size.video.chroma_size.width = awidth;
		plane_state->plane_size.video.chroma_size.height = fb->height;
		plane_state->plane_size.video.chroma_pitch = awidth / 2;
1982 1983

		/* TODO: unhardcode */
1984
		plane_state->color_space = COLOR_SPACE_YCBCR709;
1985 1986
	}

1987
	memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
1988

1989 1990 1991
	/* Fill GFX8 params */
	if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
		unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
1992 1993 1994 1995 1996 1997 1998 1999

		bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
		bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
		mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
		tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
		num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);

		/* XXX fix me for VI */
2000 2001
		plane_state->tiling_info.gfx8.num_banks = num_banks;
		plane_state->tiling_info.gfx8.array_mode =
2002
				DC_ARRAY_2D_TILED_THIN1;
2003 2004 2005 2006 2007
		plane_state->tiling_info.gfx8.tile_split = tile_split;
		plane_state->tiling_info.gfx8.bank_width = bankw;
		plane_state->tiling_info.gfx8.bank_height = bankh;
		plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
		plane_state->tiling_info.gfx8.tile_mode =
2008 2009 2010
				DC_ADDR_SURF_MICRO_TILING_DISPLAY;
	} else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
			== DC_ARRAY_1D_TILED_THIN1) {
2011
		plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
2012 2013
	}

2014
	plane_state->tiling_info.gfx8.pipe_config =
2015 2016 2017
			AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);

	if (adev->asic_type == CHIP_VEGA10 ||
2018
	    adev->asic_type == CHIP_VEGA12 ||
2019
	    adev->asic_type == CHIP_VEGA20 ||
2020 2021
	    adev->asic_type == CHIP_RAVEN) {
		/* Fill GFX9 params */
2022
		plane_state->tiling_info.gfx9.num_pipes =
2023
			adev->gfx.config.gb_addr_config_fields.num_pipes;
2024
		plane_state->tiling_info.gfx9.num_banks =
2025
			adev->gfx.config.gb_addr_config_fields.num_banks;
2026
		plane_state->tiling_info.gfx9.pipe_interleave =
2027
			adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
2028
		plane_state->tiling_info.gfx9.num_shader_engines =
2029
			adev->gfx.config.gb_addr_config_fields.num_se;
2030
		plane_state->tiling_info.gfx9.max_compressed_frags =
2031
			adev->gfx.config.gb_addr_config_fields.max_compress_frags;
2032
		plane_state->tiling_info.gfx9.num_rb_per_se =
2033
			adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
2034
		plane_state->tiling_info.gfx9.swizzle =
2035
			AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
2036
		plane_state->tiling_info.gfx9.shaderEnable = 1;
2037 2038
	}

2039 2040 2041
	plane_state->visible = true;
	plane_state->scaling_quality.h_taps_c = 0;
	plane_state->scaling_quality.v_taps_c = 0;
2042

2043 2044 2045 2046
	/* is this needed? is plane_state zeroed at allocation? */
	plane_state->scaling_quality.h_taps = 0;
	plane_state->scaling_quality.v_taps = 0;
	plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
2047 2048 2049 2050 2051

	return ret;

}

2052 2053 2054
static int fill_plane_attributes(struct amdgpu_device *adev,
				 struct dc_plane_state *dc_plane_state,
				 struct drm_plane_state *plane_state,
2055
				 struct drm_crtc_state *crtc_state)
2056 2057 2058 2059 2060 2061
{
	const struct amdgpu_framebuffer *amdgpu_fb =
		to_amdgpu_framebuffer(plane_state->fb);
	const struct drm_crtc *crtc = plane_state->crtc;
	int ret = 0;

2062
	if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
2063 2064 2065 2066
		return -EINVAL;

	ret = fill_plane_attributes_from_fb(
		crtc->dev->dev_private,
2067
		dc_plane_state,
2068
		amdgpu_fb);
2069 2070 2071 2072

	if (ret)
		return ret;

2073 2074 2075 2076 2077
	/*
	 * Always set input transfer function, since plane state is refreshed
	 * every time.
	 */
	ret = amdgpu_dm_set_degamma_lut(crtc_state, dc_plane_state);
2078 2079 2080 2081
	if (ret) {
		dc_transfer_func_release(dc_plane_state->in_transfer_func);
		dc_plane_state->in_transfer_func = NULL;
	}
2082 2083 2084 2085

	return ret;
}

2086 2087 2088
static void update_stream_scaling_settings(const struct drm_display_mode *mode,
					   const struct dm_connector_state *dm_state,
					   struct dc_stream_state *stream)
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
{
	enum amdgpu_rmx_type rmx_type;

	struct rect src = { 0 }; /* viewport in composition space*/
	struct rect dst = { 0 }; /* stream addressable area */

	/* no mode. nothing to be done */
	if (!mode)
		return;

	/* Full screen scaling by default */
	src.width = mode->hdisplay;
	src.height = mode->vdisplay;
	dst.width = stream->timing.h_addressable;
	dst.height = stream->timing.v_addressable;

2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
	if (dm_state) {
		rmx_type = dm_state->scaling;
		if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
			if (src.width * dst.height <
					src.height * dst.width) {
				/* height needs less upscaling/more downscaling */
				dst.width = src.width *
						dst.height / src.height;
			} else {
				/* width needs less upscaling/more downscaling */
				dst.height = src.height *
						dst.width / src.width;
			}
		} else if (rmx_type == RMX_CENTER) {
			dst = src;
2120 2121
		}

2122 2123
		dst.x = (stream->timing.h_addressable - dst.width) / 2;
		dst.y = (stream->timing.v_addressable - dst.height) / 2;
2124

2125 2126 2127 2128 2129 2130
		if (dm_state->underscan_enable) {
			dst.x += dm_state->underscan_hborder / 2;
			dst.y += dm_state->underscan_vborder / 2;
			dst.width -= dm_state->underscan_hborder;
			dst.height -= dm_state->underscan_vborder;
		}
2131 2132 2133 2134 2135
	}

	stream->src = src;
	stream->dst = dst;

2136
	DRM_DEBUG_DRIVER("Destination Rectangle x:%d  y:%d  width:%d  height:%d\n",
2137 2138 2139 2140
			dst.x, dst.y, dst.width, dst.height);

}

2141 2142
static enum dc_color_depth
convert_color_depth_from_display_info(const struct drm_connector *connector)
2143 2144 2145 2146 2147
{
	uint32_t bpc = connector->display_info.bpc;

	switch (bpc) {
	case 0:
2148 2149
		/*
		 * Temporary Work around, DRM doesn't parse color depth for
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170
		 * EDID revision before 1.4
		 * TODO: Fix edid parsing
		 */
		return COLOR_DEPTH_888;
	case 6:
		return COLOR_DEPTH_666;
	case 8:
		return COLOR_DEPTH_888;
	case 10:
		return COLOR_DEPTH_101010;
	case 12:
		return COLOR_DEPTH_121212;
	case 14:
		return COLOR_DEPTH_141414;
	case 16:
		return COLOR_DEPTH_161616;
	default:
		return COLOR_DEPTH_UNDEFINED;
	}
}

2171 2172
static enum dc_aspect_ratio
get_aspect_ratio(const struct drm_display_mode *mode_in)
2173
{
2174 2175
	/* 1-1 mapping, since both enums follow the HDMI spec. */
	return (enum dc_aspect_ratio) mode_in->picture_aspect_ratio;
2176 2177
}

2178 2179
static enum dc_color_space
get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
{
	enum dc_color_space color_space = COLOR_SPACE_SRGB;

	switch (dc_crtc_timing->pixel_encoding)	{
	case PIXEL_ENCODING_YCBCR422:
	case PIXEL_ENCODING_YCBCR444:
	case PIXEL_ENCODING_YCBCR420:
	{
		/*
		 * 27030khz is the separation point between HDTV and SDTV
		 * according to HDMI spec, we use YCbCr709 and YCbCr601
		 * respectively
		 */
		if (dc_crtc_timing->pix_clk_khz > 27030) {
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR709_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR709;
		} else {
			if (dc_crtc_timing->flags.Y_ONLY)
				color_space =
					COLOR_SPACE_YCBCR601_LIMITED;
			else
				color_space = COLOR_SPACE_YCBCR601;
		}

	}
	break;
	case PIXEL_ENCODING_RGB:
		color_space = COLOR_SPACE_SRGB;
		break;

	default:
		WARN_ON(1);
		break;
	}

	return color_space;
}

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
static void reduce_mode_colour_depth(struct dc_crtc_timing *timing_out)
{
	if (timing_out->display_color_depth <= COLOR_DEPTH_888)
		return;

	timing_out->display_color_depth--;
}

static void adjust_colour_depth_from_display_info(struct dc_crtc_timing *timing_out,
						const struct drm_display_info *info)
{
	int normalized_clk;
	if (timing_out->display_color_depth <= COLOR_DEPTH_888)
		return;
	do {
		normalized_clk = timing_out->pix_clk_khz;
		/* YCbCr 4:2:0 requires additional adjustment of 1/2 */
		if (timing_out->pixel_encoding == PIXEL_ENCODING_YCBCR420)
			normalized_clk /= 2;
		/* Adjusting pix clock following on HDMI spec based on colour depth */
		switch (timing_out->display_color_depth) {
		case COLOR_DEPTH_101010:
			normalized_clk = (normalized_clk * 30) / 24;
			break;
		case COLOR_DEPTH_121212:
			normalized_clk = (normalized_clk * 36) / 24;
			break;
		case COLOR_DEPTH_161616:
			normalized_clk = (normalized_clk * 48) / 24;
			break;
		default:
			return;
		}
		if (normalized_clk <= info->max_tmds_clock)
			return;
		reduce_mode_colour_depth(timing_out);

	} while (timing_out->display_color_depth > COLOR_DEPTH_888);

}
2261

2262 2263 2264 2265
static void
fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
					     const struct drm_display_mode *mode_in,
					     const struct drm_connector *connector)
2266 2267
{
	struct dc_crtc_timing *timing_out = &stream->timing;
2268
	const struct drm_display_info *info = &connector->display_info;
2269

2270 2271 2272 2273 2274 2275 2276
	memset(timing_out, 0, sizeof(struct dc_crtc_timing));

	timing_out->h_border_left = 0;
	timing_out->h_border_right = 0;
	timing_out->v_border_top = 0;
	timing_out->v_border_bottom = 0;
	/* TODO: un-hardcode */
2277 2278 2279 2280
	if (drm_mode_is_420_only(info, mode_in)
			&& stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR420;
	else if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
			&& stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
		timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
	else
		timing_out->pixel_encoding = PIXEL_ENCODING_RGB;

	timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
	timing_out->display_color_depth = convert_color_depth_from_display_info(
			connector);
	timing_out->scan_type = SCANNING_TYPE_NODATA;
	timing_out->hdmi_vic = 0;
	timing_out->vic = drm_match_cea_mode(mode_in);

	timing_out->h_addressable = mode_in->crtc_hdisplay;
	timing_out->h_total = mode_in->crtc_htotal;
	timing_out->h_sync_width =
		mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
	timing_out->h_front_porch =
		mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
	timing_out->v_total = mode_in->crtc_vtotal;
	timing_out->v_addressable = mode_in->crtc_vdisplay;
	timing_out->v_front_porch =
		mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
	timing_out->v_sync_width =
		mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
	timing_out->pix_clk_khz = mode_in->crtc_clock;
	timing_out->aspect_ratio = get_aspect_ratio(mode_in);
	if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
		timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
	if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
		timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;

	stream->output_color_space = get_output_color_space(timing_out);

2314 2315
	stream->out_transfer_func->type = TF_TYPE_PREDEFINED;
	stream->out_transfer_func->tf = TRANSFER_FUNCTION_SRGB;
2316 2317
	if (stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
		adjust_colour_depth_from_display_info(timing_out, info);
2318 2319
}

2320 2321 2322
static void fill_audio_info(struct audio_info *audio_info,
			    const struct drm_connector *drm_connector,
			    const struct dc_sink *dc_sink)
2323 2324 2325 2326 2327 2328 2329 2330 2331 2332
{
	int i = 0;
	int cea_revision = 0;
	const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;

	audio_info->manufacture_id = edid_caps->manufacturer_id;
	audio_info->product_id = edid_caps->product_id;

	cea_revision = drm_connector->display_info.cea_rev;

2333 2334 2335
	strncpy(audio_info->display_name,
		edid_caps->display_name,
		AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS - 1);
2336

2337
	if (cea_revision >= 3) {
2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
		audio_info->mode_count = edid_caps->audio_mode_count;

		for (i = 0; i < audio_info->mode_count; ++i) {
			audio_info->modes[i].format_code =
					(enum audio_format_code)
					(edid_caps->audio_modes[i].format_code);
			audio_info->modes[i].channel_count =
					edid_caps->audio_modes[i].channel_count;
			audio_info->modes[i].sample_rates.all =
					edid_caps->audio_modes[i].sample_rate;
			audio_info->modes[i].sample_size =
					edid_caps->audio_modes[i].sample_size;
		}
	}

	audio_info->flags.all = edid_caps->speaker_flags;

	/* TODO: We only check for the progressive mode, check for interlace mode too */
2356
	if (drm_connector->latency_present[0]) {
2357 2358 2359 2360 2361 2362 2363 2364
		audio_info->video_latency = drm_connector->video_latency[0];
		audio_info->audio_latency = drm_connector->audio_latency[0];
	}

	/* TODO: For DP, video and audio latency should be calculated from DPCD caps */

}

2365 2366 2367
static void
copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
				      struct drm_display_mode *dst_mode)
2368 2369 2370 2371 2372 2373
{
	dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
	dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
	dst_mode->crtc_clock = src_mode->crtc_clock;
	dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
	dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
2374
	dst_mode->crtc_hsync_start =  src_mode->crtc_hsync_start;
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
	dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
	dst_mode->crtc_htotal = src_mode->crtc_htotal;
	dst_mode->crtc_hskew = src_mode->crtc_hskew;
	dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
	dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
	dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
	dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
	dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
}

2385 2386 2387 2388
static void
decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
					const struct drm_display_mode *native_mode,
					bool scale_enabled)
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
{
	if (scale_enabled) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else if (native_mode->clock == drm_mode->clock &&
			native_mode->htotal == drm_mode->htotal &&
			native_mode->vtotal == drm_mode->vtotal) {
		copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
	} else {
		/* no scaling nor amdgpu inserted, no need to patch */
	}
}

2401 2402
static struct dc_sink *
create_fake_sink(struct amdgpu_dm_connector *aconnector)
2403 2404
{
	struct dc_sink_init_data sink_init_data = { 0 };
2405
	struct dc_sink *sink = NULL;
2406 2407 2408 2409
	sink_init_data.link = aconnector->dc_link;
	sink_init_data.sink_signal = aconnector->dc_link->connector_signal;

	sink = dc_sink_create(&sink_init_data);
2410
	if (!sink) {
2411
		DRM_ERROR("Failed to create sink!\n");
2412
		return NULL;
2413
	}
2414
	sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
2415

2416
	return sink;
2417 2418
}

2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
static void set_multisync_trigger_params(
		struct dc_stream_state *stream)
{
	if (stream->triggered_crtc_reset.enabled) {
		stream->triggered_crtc_reset.event = CRTC_EVENT_VSYNC_RISING;
		stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_LINE;
	}
}

static void set_master_stream(struct dc_stream_state *stream_set[],
			      int stream_count)
{
	int j, highest_rfr = 0, master_stream = 0;

	for (j = 0;  j < stream_count; j++) {
		if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
			int refresh_rate = 0;

			refresh_rate = (stream_set[j]->timing.pix_clk_khz*1000)/
				(stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
			if (refresh_rate > highest_rfr) {
				highest_rfr = refresh_rate;
				master_stream = j;
			}
		}
	}
	for (j = 0;  j < stream_count; j++) {
2446
		if (stream_set[j])
2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
			stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
	}
}

static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
{
	int i = 0;

	if (context->stream_count < 2)
		return;
	for (i = 0; i < context->stream_count ; i++) {
		if (!context->streams[i])
			continue;
2460 2461
		/*
		 * TODO: add a function to read AMD VSDB bits and set
2462
		 * crtc_sync_master.multi_sync_enabled flag
2463
		 * For now it's set to false
2464 2465 2466 2467 2468 2469
		 */
		set_multisync_trigger_params(context->streams[i]);
	}
	set_master_stream(context->streams, context->stream_count);
}

2470 2471 2472 2473
static struct dc_stream_state *
create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
		       const struct drm_display_mode *drm_mode,
		       const struct dm_connector_state *dm_state)
2474 2475
{
	struct drm_display_mode *preferred_mode = NULL;
2476
	struct drm_connector *drm_connector;
2477
	struct dc_stream_state *stream = NULL;
2478 2479
	struct drm_display_mode mode = *drm_mode;
	bool native_mode_found = false;
2480
	struct dc_sink *sink = NULL;
2481
	if (aconnector == NULL) {
2482
		DRM_ERROR("aconnector is NULL!\n");
2483
		return stream;
2484 2485 2486
	}

	drm_connector = &aconnector->base;
2487

2488 2489
	if (!aconnector->dc_sink) {
		/*
2490 2491
		 * Create dc_sink when necessary to MST
		 * Don't apply fake_sink to MST
2492
		 */
2493 2494
		if (aconnector->mst_port) {
			dm_dp_mst_dc_sink_create(drm_connector);
2495
			return stream;
2496
		}
2497

2498 2499
		sink = create_fake_sink(aconnector);
		if (!sink)
2500
			return stream;
2501 2502
	} else {
		sink = aconnector->dc_sink;
2503
	}
2504

2505
	stream = dc_create_stream_for_sink(sink);
2506

2507
	if (stream == NULL) {
2508
		DRM_ERROR("Failed to create stream for sink!\n");
2509
		goto finish;
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524
	}

	list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
		/* Search for preferred mode */
		if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
			native_mode_found = true;
			break;
		}
	}
	if (!native_mode_found)
		preferred_mode = list_first_entry_or_null(
				&aconnector->base.modes,
				struct drm_display_mode,
				head);

2525
	if (preferred_mode == NULL) {
2526 2527
		/*
		 * This may not be an error, the use case is when we have no
2528 2529 2530 2531
		 * usermode calls to reset and set mode upon hotplug. In this
		 * case, we call set mode ourselves to restore the previous mode
		 * and the modelist may not be filled in in time.
		 */
2532
		DRM_DEBUG_DRIVER("No preferred mode found\n");
2533 2534 2535
	} else {
		decide_crtc_timing_for_drm_display_mode(
				&mode, preferred_mode,
2536
				dm_state ? (dm_state->scaling != RMX_OFF) : false);
2537 2538
	}

2539 2540 2541
	if (!dm_state)
		drm_mode_set_crtcinfo(&mode, 0);

2542 2543 2544 2545 2546 2547 2548
	fill_stream_properties_from_drm_display_mode(stream,
			&mode, &aconnector->base);
	update_stream_scaling_settings(&mode, dm_state, stream);

	fill_audio_info(
		&stream->audio_info,
		drm_connector,
2549
		sink);
2550

2551 2552
	update_stream_signal(stream);

2553 2554
	if (dm_state && dm_state->freesync_capable)
		stream->ignore_msa_timing_param = true;
2555 2556 2557
finish:
	if (sink && sink->sink_signal == SIGNAL_TYPE_VIRTUAL)
		dc_sink_release(sink);
2558

2559 2560 2561
	return stream;
}

2562
static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
2563 2564 2565 2566 2567 2568
{
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

static void dm_crtc_destroy_state(struct drm_crtc *crtc,
2569
				  struct drm_crtc_state *state)
2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
{
	struct dm_crtc_state *cur = to_dm_crtc_state(state);

	/* TODO Destroy dc_stream objects are stream object is flattened */
	if (cur->stream)
		dc_stream_release(cur->stream);


	__drm_atomic_helper_crtc_destroy_state(state);


	kfree(state);
}

static void dm_crtc_reset_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state;

	if (crtc->state)
		dm_crtc_destroy_state(crtc, crtc->state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);
	if (WARN_ON(!state))
		return;

	crtc->state = &state->base;
	crtc->state->crtc = crtc;

}

static struct drm_crtc_state *
dm_crtc_duplicate_state(struct drm_crtc *crtc)
{
	struct dm_crtc_state *state, *cur;

	cur = to_dm_crtc_state(crtc->state);

	if (WARN_ON(!crtc->state))
		return NULL;

2610
	state = kzalloc(sizeof(*state), GFP_KERNEL);
2611 2612
	if (!state)
		return NULL;
2613 2614 2615 2616 2617 2618 2619 2620

	__drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);

	if (cur->stream) {
		state->stream = cur->stream;
		dc_stream_retain(state->stream);
	}

2621 2622 2623 2624
	state->adjust = cur->adjust;
	state->vrr_infopacket = cur->vrr_infopacket;
	state->freesync_enabled = cur->freesync_enabled;

2625 2626 2627 2628 2629
	/* TODO Duplicate dc_stream after objects are stream object is flattened */

	return &state->base;
}

2630 2631 2632 2633 2634 2635 2636 2637

static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
{
	enum dc_irq_source irq_source;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
	struct amdgpu_device *adev = crtc->dev->dev_private;

	irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
2638
	return dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650
}

static int dm_enable_vblank(struct drm_crtc *crtc)
{
	return dm_set_vblank(crtc, true);
}

static void dm_disable_vblank(struct drm_crtc *crtc)
{
	dm_set_vblank(crtc, false);
}

2651 2652 2653 2654 2655 2656 2657 2658 2659
/* Implemented only the options currently availible for the driver */
static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
	.reset = dm_crtc_reset_state,
	.destroy = amdgpu_dm_crtc_destroy,
	.gamma_set = drm_atomic_helper_legacy_gamma_set,
	.set_config = drm_atomic_helper_set_config,
	.page_flip = drm_atomic_helper_page_flip,
	.atomic_duplicate_state = dm_crtc_duplicate_state,
	.atomic_destroy_state = dm_crtc_destroy_state,
2660
	.set_crc_source = amdgpu_dm_crtc_set_crc_source,
2661 2662
	.enable_vblank = dm_enable_vblank,
	.disable_vblank = dm_disable_vblank,
2663 2664 2665 2666 2667 2668
};

static enum drm_connector_status
amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
{
	bool connected;
2669
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
2670

2671 2672
	/*
	 * Notes:
2673 2674
	 * 1. This interface is NOT called in context of HPD irq.
	 * 2. This interface *is called* in context of user-mode ioctl. Which
2675 2676
	 * makes it a bad place for *any* MST-related activity.
	 */
2677

2678 2679
	if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
	    !aconnector->fake_enable)
2680 2681 2682 2683 2684 2685 2686 2687
		connected = (aconnector->dc_sink != NULL);
	else
		connected = (aconnector->base.force == DRM_FORCE_ON);

	return (connected ? connector_status_connected :
			connector_status_disconnected);
}

2688 2689 2690 2691
int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
					    struct drm_connector_state *connector_state,
					    struct drm_property *property,
					    uint64_t val)
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739
{
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct dm_connector_state *dm_old_state =
		to_dm_connector_state(connector->state);
	struct dm_connector_state *dm_new_state =
		to_dm_connector_state(connector_state);

	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		enum amdgpu_rmx_type rmx_type;

		switch (val) {
		case DRM_MODE_SCALE_CENTER:
			rmx_type = RMX_CENTER;
			break;
		case DRM_MODE_SCALE_ASPECT:
			rmx_type = RMX_ASPECT;
			break;
		case DRM_MODE_SCALE_FULLSCREEN:
			rmx_type = RMX_FULL;
			break;
		case DRM_MODE_SCALE_NONE:
		default:
			rmx_type = RMX_OFF;
			break;
		}

		if (dm_old_state->scaling == rmx_type)
			return 0;

		dm_new_state->scaling = rmx_type;
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		dm_new_state->underscan_hborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		dm_new_state->underscan_vborder = val;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		dm_new_state->underscan_enable = val;
		ret = 0;
	}

	return ret;
}

2740 2741 2742 2743
int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
					    const struct drm_connector_state *state,
					    struct drm_property *property,
					    uint64_t *val)
2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
{
	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct dm_connector_state *dm_state =
		to_dm_connector_state(state);
	int ret = -EINVAL;

	if (property == dev->mode_config.scaling_mode_property) {
		switch (dm_state->scaling) {
		case RMX_CENTER:
			*val = DRM_MODE_SCALE_CENTER;
			break;
		case RMX_ASPECT:
			*val = DRM_MODE_SCALE_ASPECT;
			break;
		case RMX_FULL:
			*val = DRM_MODE_SCALE_FULLSCREEN;
			break;
		case RMX_OFF:
		default:
			*val = DRM_MODE_SCALE_NONE;
			break;
		}
		ret = 0;
	} else if (property == adev->mode_info.underscan_hborder_property) {
		*val = dm_state->underscan_hborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_vborder_property) {
		*val = dm_state->underscan_vborder;
		ret = 0;
	} else if (property == adev->mode_info.underscan_property) {
		*val = dm_state->underscan_enable;
		ret = 0;
	}
	return ret;
}

2781
static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
2782
{
2783
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
2784 2785 2786
	const struct dc_link *link = aconnector->dc_link;
	struct amdgpu_device *adev = connector->dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
2787

2788 2789 2790
#if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
	defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)

2791
	if ((link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) &&
2792 2793 2794 2795
	    link->type != dc_connection_none &&
	    dm->backlight_dev) {
		backlight_device_unregister(dm->backlight_dev);
		dm->backlight_dev = NULL;
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
	}
#endif
	drm_connector_unregister(connector);
	drm_connector_cleanup(connector);
	kfree(connector);
}

void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

2808 2809 2810
	if (connector->state)
		__drm_atomic_helper_connector_destroy_state(connector->state);

2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
	kfree(state);

	state = kzalloc(sizeof(*state), GFP_KERNEL);

	if (state) {
		state->scaling = RMX_OFF;
		state->underscan_enable = false;
		state->underscan_hborder = 0;
		state->underscan_vborder = 0;

2821
		__drm_atomic_helper_connector_reset(connector, &state->base);
2822 2823 2824
	}
}

2825 2826
struct drm_connector_state *
amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
2827 2828 2829 2830 2831 2832 2833
{
	struct dm_connector_state *state =
		to_dm_connector_state(connector->state);

	struct dm_connector_state *new_state =
			kmemdup(state, sizeof(*state), GFP_KERNEL);

2834 2835
	if (!new_state)
		return NULL;
2836

2837 2838 2839 2840 2841 2842
	__drm_atomic_helper_connector_duplicate_state(connector, &new_state->base);

	new_state->freesync_capable = state->freesync_capable;
	new_state->freesync_enable = state->freesync_enable;

	return &new_state->base;
2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
}

static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
	.reset = amdgpu_dm_connector_funcs_reset,
	.detect = amdgpu_dm_connector_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = amdgpu_dm_connector_destroy,
	.atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
	.atomic_set_property = amdgpu_dm_connector_atomic_set_property,
	.atomic_get_property = amdgpu_dm_connector_atomic_get_property
};

static struct drm_encoder *best_encoder(struct drm_connector *connector)
{
	int enc_id = connector->encoder_ids[0];
	struct drm_mode_object *obj;
	struct drm_encoder *encoder;

2862
	DRM_DEBUG_DRIVER("Finding the best encoder\n");
2863 2864 2865

	/* pick the encoder ids */
	if (enc_id) {
2866
		obj = drm_mode_object_find(connector->dev, NULL, enc_id, DRM_MODE_OBJECT_ENCODER);
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882
		if (!obj) {
			DRM_ERROR("Couldn't find a matching encoder for our connector\n");
			return NULL;
		}
		encoder = obj_to_encoder(obj);
		return encoder;
	}
	DRM_ERROR("No encoder id\n");
	return NULL;
}

static int get_modes(struct drm_connector *connector)
{
	return amdgpu_dm_connector_get_modes(connector);
}

2883
static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
2884 2885 2886 2887 2888
{
	struct dc_sink_init_data init_params = {
			.link = aconnector->dc_link,
			.sink_signal = SIGNAL_TYPE_VIRTUAL
	};
2889
	struct edid *edid;
2890

2891
	if (!aconnector->base.edid_blob_ptr) {
2892 2893 2894 2895 2896 2897 2898 2899
		DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
				aconnector->base.name);

		aconnector->base.force = DRM_FORCE_OFF;
		aconnector->base.override_edid = false;
		return;
	}

2900 2901
	edid = (struct edid *) aconnector->base.edid_blob_ptr->data;

2902 2903 2904 2905 2906 2907 2908 2909
	aconnector->edid = edid;

	aconnector->dc_em_sink = dc_link_add_remote_sink(
		aconnector->dc_link,
		(uint8_t *)edid,
		(edid->extensions + 1) * EDID_LENGTH,
		&init_params);

2910
	if (aconnector->base.force == DRM_FORCE_ON)
2911 2912 2913 2914 2915
		aconnector->dc_sink = aconnector->dc_link->local_sink ?
		aconnector->dc_link->local_sink :
		aconnector->dc_em_sink;
}

2916
static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
2917 2918 2919
{
	struct dc_link *link = (struct dc_link *)aconnector->dc_link;

2920 2921
	/*
	 * In case of headless boot with force on for DP managed connector
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
	 * Those settings have to be != 0 to get initial modeset
	 */
	if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
		link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
		link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
	}


	aconnector->base.override_edid = true;
	create_eml_sink(aconnector);
}

2934
enum drm_mode_status amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
2935
				   struct drm_display_mode *mode)
2936 2937 2938 2939 2940
{
	int result = MODE_ERROR;
	struct dc_sink *dc_sink;
	struct amdgpu_device *adev = connector->dev->dev_private;
	/* TODO: Unhardcode stream count */
2941
	struct dc_stream_state *stream;
2942
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
2943
	enum dc_status dc_result = DC_OK;
2944 2945 2946 2947 2948

	if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
			(mode->flags & DRM_MODE_FLAG_DBLSCAN))
		return result;

2949 2950
	/*
	 * Only run this the first time mode_valid is called to initilialize
2951 2952 2953 2954 2955 2956
	 * EDID mgmt
	 */
	if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
		!aconnector->dc_em_sink)
		handle_edid_mgmt(aconnector);

2957
	dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
2958

2959
	if (dc_sink == NULL) {
2960 2961 2962 2963
		DRM_ERROR("dc_sink is NULL!\n");
		goto fail;
	}

2964
	stream = create_stream_for_sink(aconnector, mode, NULL);
2965
	if (stream == NULL) {
2966 2967 2968 2969
		DRM_ERROR("Failed to create stream for sink!\n");
		goto fail;
	}

2970 2971 2972
	dc_result = dc_validate_stream(adev->dm.dc, stream);

	if (dc_result == DC_OK)
2973
		result = MODE_OK;
2974
	else
2975
		DRM_DEBUG_KMS("Mode %dx%d (clk %d) failed DC validation with error %d\n",
2976 2977
			      mode->vdisplay,
			      mode->hdisplay,
2978 2979
			      mode->clock,
			      dc_result);
2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990

	dc_stream_release(stream);

fail:
	/* TODO: error handling*/
	return result;
}

static const struct drm_connector_helper_funcs
amdgpu_dm_connector_helper_funcs = {
	/*
2991
	 * If hotplugging a second bigger display in FB Con mode, bigger resolution
2992
	 * modes will be filtered by drm_mode_validate_size(), and those modes
2993
	 * are missing after user start lightdm. So we need to renew modes list.
2994 2995
	 * in get_modes call back, not just return the modes count
	 */
2996 2997 2998 2999 3000 3001 3002 3003 3004
	.get_modes = get_modes,
	.mode_valid = amdgpu_dm_connector_mode_valid,
	.best_encoder = best_encoder
};

static void dm_crtc_helper_disable(struct drm_crtc *crtc)
{
}

3005 3006
static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
				       struct drm_crtc_state *state)
3007 3008 3009 3010 3011 3012
{
	struct amdgpu_device *adev = crtc->dev->dev_private;
	struct dc *dc = adev->dm.dc;
	struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
	int ret = -EINVAL;

3013 3014
	if (unlikely(!dm_crtc_state->stream &&
		     modeset_required(state, NULL, dm_crtc_state->stream))) {
3015 3016 3017 3018
		WARN_ON(1);
		return ret;
	}

3019
	/* In some use cases, like reset, no stream is attached */
3020 3021 3022
	if (!dm_crtc_state->stream)
		return 0;

3023
	if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
3024 3025 3026 3027 3028
		return 0;

	return ret;
}

3029 3030 3031
static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
				      const struct drm_display_mode *mode,
				      struct drm_display_mode *adjusted_mode)
3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046
{
	return true;
}

static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
	.disable = dm_crtc_helper_disable,
	.atomic_check = dm_crtc_helper_atomic_check,
	.mode_fixup = dm_crtc_helper_mode_fixup
};

static void dm_encoder_helper_disable(struct drm_encoder *encoder)
{

}

3047 3048 3049
static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
					  struct drm_crtc_state *crtc_state,
					  struct drm_connector_state *conn_state)
3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
{
	return 0;
}

const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
	.disable = dm_encoder_helper_disable,
	.atomic_check = dm_encoder_helper_atomic_check
};

static void dm_drm_plane_reset(struct drm_plane *plane)
{
	struct dm_plane_state *amdgpu_state = NULL;

	if (plane->state)
		plane->funcs->atomic_destroy_state(plane, plane->state);

	amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
3067
	WARN_ON(amdgpu_state == NULL);
3068

3069 3070 3071 3072
	if (amdgpu_state) {
		plane->state = &amdgpu_state->base;
		plane->state->plane = plane;
		plane->state->rotation = DRM_MODE_ROTATE_0;
3073
	}
3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087
}

static struct drm_plane_state *
dm_drm_plane_duplicate_state(struct drm_plane *plane)
{
	struct dm_plane_state *dm_plane_state, *old_dm_plane_state;

	old_dm_plane_state = to_dm_plane_state(plane->state);
	dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
	if (!dm_plane_state)
		return NULL;

	__drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);

3088 3089 3090
	if (old_dm_plane_state->dc_state) {
		dm_plane_state->dc_state = old_dm_plane_state->dc_state;
		dc_plane_state_retain(dm_plane_state->dc_state);
3091 3092 3093 3094 3095 3096
	}

	return &dm_plane_state->base;
}

void dm_drm_plane_destroy_state(struct drm_plane *plane,
3097
				struct drm_plane_state *state)
3098 3099 3100
{
	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);

3101 3102
	if (dm_plane_state->dc_state)
		dc_plane_state_release(dm_plane_state->dc_state);
3103

3104
	drm_atomic_helper_plane_destroy_state(plane, state);
3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115
}

static const struct drm_plane_funcs dm_plane_funcs = {
	.update_plane	= drm_atomic_helper_update_plane,
	.disable_plane	= drm_atomic_helper_disable_plane,
	.destroy	= drm_plane_cleanup,
	.reset = dm_drm_plane_reset,
	.atomic_duplicate_state = dm_drm_plane_duplicate_state,
	.atomic_destroy_state = dm_drm_plane_destroy_state,
};

3116 3117
static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
				      struct drm_plane_state *new_state)
3118 3119 3120
{
	struct amdgpu_framebuffer *afb;
	struct drm_gem_object *obj;
3121
	struct amdgpu_device *adev;
3122
	struct amdgpu_bo *rbo;
3123
	uint64_t chroma_addr = 0;
3124 3125
	struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
	unsigned int awidth;
3126 3127
	uint32_t domain;
	int r;
3128 3129 3130 3131 3132

	dm_plane_state_old = to_dm_plane_state(plane->state);
	dm_plane_state_new = to_dm_plane_state(new_state);

	if (!new_state->fb) {
3133
		DRM_DEBUG_DRIVER("No FB bound\n");
3134 3135 3136 3137
		return 0;
	}

	afb = to_amdgpu_framebuffer(new_state->fb);
3138
	obj = new_state->fb->obj[0];
3139
	rbo = gem_to_amdgpu_bo(obj);
3140
	adev = amdgpu_ttm_adev(rbo->tbo.bdev);
3141 3142 3143 3144
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r != 0))
		return r;

3145
	if (plane->type != DRM_PLANE_TYPE_CURSOR)
3146
		domain = amdgpu_display_supported_domains(adev);
3147 3148
	else
		domain = AMDGPU_GEM_DOMAIN_VRAM;
3149

3150
	r = amdgpu_bo_pin(rbo, domain);
3151
	if (unlikely(r != 0)) {
3152 3153
		if (r != -ERESTARTSYS)
			DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
3154
		amdgpu_bo_unreserve(rbo);
3155 3156 3157
		return r;
	}

3158 3159 3160 3161 3162
	r = amdgpu_ttm_alloc_gart(&rbo->tbo);
	if (unlikely(r != 0)) {
		amdgpu_bo_unpin(rbo);
		amdgpu_bo_unreserve(rbo);
		DRM_ERROR("%p bind failed\n", rbo);
3163 3164
		return r;
	}
3165 3166
	amdgpu_bo_unreserve(rbo);

3167
	afb->address = amdgpu_bo_gpu_offset(rbo);
3168 3169 3170

	amdgpu_bo_ref(rbo);

3171 3172 3173
	if (dm_plane_state_new->dc_state &&
			dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
		struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
3174

3175 3176 3177
		if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
			plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
			plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
3178 3179
		} else {
			awidth = ALIGN(new_state->fb->width, 64);
3180
			plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
3181
			plane_state->address.video_progressive.luma_addr.low_part
3182
							= lower_32_bits(afb->address);
3183 3184
			plane_state->address.video_progressive.luma_addr.high_part
							= upper_32_bits(afb->address);
3185
			chroma_addr = afb->address + (u64)awidth * new_state->fb->height;
3186
			plane_state->address.video_progressive.chroma_addr.low_part
3187 3188 3189
							= lower_32_bits(chroma_addr);
			plane_state->address.video_progressive.chroma_addr.high_part
							= upper_32_bits(chroma_addr);
3190 3191 3192 3193 3194 3195
		}
	}

	return 0;
}

3196 3197
static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
				       struct drm_plane_state *old_state)
3198 3199 3200 3201 3202 3203 3204
{
	struct amdgpu_bo *rbo;
	int r;

	if (!old_state->fb)
		return;

3205
	rbo = gem_to_amdgpu_bo(old_state->fb->obj[0]);
3206 3207 3208 3209
	r = amdgpu_bo_reserve(rbo, false);
	if (unlikely(r)) {
		DRM_ERROR("failed to reserve rbo before unpin\n");
		return;
3210 3211 3212 3213 3214
	}

	amdgpu_bo_unpin(rbo);
	amdgpu_bo_unreserve(rbo);
	amdgpu_bo_unref(&rbo);
3215 3216
}

3217 3218
static int dm_plane_atomic_check(struct drm_plane *plane,
				 struct drm_plane_state *state)
3219 3220 3221 3222 3223
{
	struct amdgpu_device *adev = plane->dev->dev_private;
	struct dc *dc = adev->dm.dc;
	struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);

3224
	if (!dm_plane_state->dc_state)
3225
		return 0;
3226

3227 3228 3229
	if (!fill_rects_from_plane_state(state, dm_plane_state->dc_state))
		return -EINVAL;

3230
	if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
3231 3232 3233 3234 3235
		return 0;

	return -EINVAL;
}

3236 3237 3238
static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
	.prepare_fb = dm_plane_helper_prepare_fb,
	.cleanup_fb = dm_plane_helper_cleanup_fb,
3239
	.atomic_check = dm_plane_atomic_check,
3240 3241 3242 3243 3244 3245
};

/*
 * TODO: these are currently initialized to rgb formats only.
 * For future use cases we should either initialize them dynamically based on
 * plane capabilities, or initialize this array to all formats, so internal drm
3246
 * check will succeed, and let DC implement proper check
3247
 */
D
Dave Airlie 已提交
3248
static const uint32_t rgb_formats[] = {
3249 3250 3251 3252 3253 3254 3255 3256
	DRM_FORMAT_RGB888,
	DRM_FORMAT_XRGB8888,
	DRM_FORMAT_ARGB8888,
	DRM_FORMAT_RGBA8888,
	DRM_FORMAT_XRGB2101010,
	DRM_FORMAT_XBGR2101010,
	DRM_FORMAT_ARGB2101010,
	DRM_FORMAT_ABGR2101010,
3257 3258
	DRM_FORMAT_XBGR8888,
	DRM_FORMAT_ABGR8888,
3259 3260
};

D
Dave Airlie 已提交
3261
static const uint32_t yuv_formats[] = {
3262 3263 3264 3265 3266 3267 3268 3269
	DRM_FORMAT_NV12,
	DRM_FORMAT_NV21,
};

static const u32 cursor_formats[] = {
	DRM_FORMAT_ARGB8888
};

3270 3271 3272
static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
				struct amdgpu_plane *aplane,
				unsigned long possible_crtcs)
3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310
{
	int res = -EPERM;

	switch (aplane->base.type) {
	case DRM_PLANE_TYPE_PRIMARY:
		res = drm_universal_plane_init(
				dm->adev->ddev,
				&aplane->base,
				possible_crtcs,
				&dm_plane_funcs,
				rgb_formats,
				ARRAY_SIZE(rgb_formats),
				NULL, aplane->base.type, NULL);
		break;
	case DRM_PLANE_TYPE_OVERLAY:
		res = drm_universal_plane_init(
				dm->adev->ddev,
				&aplane->base,
				possible_crtcs,
				&dm_plane_funcs,
				yuv_formats,
				ARRAY_SIZE(yuv_formats),
				NULL, aplane->base.type, NULL);
		break;
	case DRM_PLANE_TYPE_CURSOR:
		res = drm_universal_plane_init(
				dm->adev->ddev,
				&aplane->base,
				possible_crtcs,
				&dm_plane_funcs,
				cursor_formats,
				ARRAY_SIZE(cursor_formats),
				NULL, aplane->base.type, NULL);
		break;
	}

	drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);

3311 3312 3313 3314 3315
	/* Create (reset) the plane state */
	if (aplane->base.funcs->reset)
		aplane->base.funcs->reset(&aplane->base);


3316 3317 3318
	return res;
}

3319 3320 3321
static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
			       struct drm_plane *plane,
			       uint32_t crtc_index)
3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350
{
	struct amdgpu_crtc *acrtc = NULL;
	struct amdgpu_plane *cursor_plane;

	int res = -ENOMEM;

	cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
	if (!cursor_plane)
		goto fail;

	cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
	res = amdgpu_dm_plane_init(dm, cursor_plane, 0);

	acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
	if (!acrtc)
		goto fail;

	res = drm_crtc_init_with_planes(
			dm->ddev,
			&acrtc->base,
			plane,
			&cursor_plane->base,
			&amdgpu_dm_crtc_funcs, NULL);

	if (res)
		goto fail;

	drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);

3351 3352 3353 3354
	/* Create (reset) the plane state */
	if (acrtc->base.funcs->reset)
		acrtc->base.funcs->reset(&acrtc->base);

3355 3356 3357 3358 3359 3360 3361
	acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
	acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;

	acrtc->crtc_id = crtc_index;
	acrtc->base.enabled = false;

	dm->adev->mode_info.crtcs[crtc_index] = acrtc;
3362 3363
	drm_crtc_enable_color_mgmt(&acrtc->base, MAX_COLOR_LUT_ENTRIES,
				   true, MAX_COLOR_LUT_ENTRIES);
3364
	drm_mode_crtc_set_gamma_size(&acrtc->base, MAX_COLOR_LEGACY_LUT_ENTRIES);
3365 3366 3367 3368

	return 0;

fail:
3369 3370
	kfree(acrtc);
	kfree(cursor_plane);
3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381
	return res;
}


static int to_drm_connector_type(enum signal_type st)
{
	switch (st) {
	case SIGNAL_TYPE_HDMI_TYPE_A:
		return DRM_MODE_CONNECTOR_HDMIA;
	case SIGNAL_TYPE_EDP:
		return DRM_MODE_CONNECTOR_eDP;
3382 3383
	case SIGNAL_TYPE_LVDS:
		return DRM_MODE_CONNECTOR_LVDS;
3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417
	case SIGNAL_TYPE_RGB:
		return DRM_MODE_CONNECTOR_VGA;
	case SIGNAL_TYPE_DISPLAY_PORT:
	case SIGNAL_TYPE_DISPLAY_PORT_MST:
		return DRM_MODE_CONNECTOR_DisplayPort;
	case SIGNAL_TYPE_DVI_DUAL_LINK:
	case SIGNAL_TYPE_DVI_SINGLE_LINK:
		return DRM_MODE_CONNECTOR_DVID;
	case SIGNAL_TYPE_VIRTUAL:
		return DRM_MODE_CONNECTOR_VIRTUAL;

	default:
		return DRM_MODE_CONNECTOR_Unknown;
	}
}

static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
{
	const struct drm_connector_helper_funcs *helper =
		connector->helper_private;
	struct drm_encoder *encoder;
	struct amdgpu_encoder *amdgpu_encoder;

	encoder = helper->best_encoder(connector);

	if (encoder == NULL)
		return;

	amdgpu_encoder = to_amdgpu_encoder(encoder);

	amdgpu_encoder->native_mode.clock = 0;

	if (!list_empty(&connector->probed_modes)) {
		struct drm_display_mode *preferred_mode = NULL;
3418

3419
		list_for_each_entry(preferred_mode,
3420 3421 3422 3423 3424
				    &connector->probed_modes,
				    head) {
			if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
				amdgpu_encoder->native_mode = *preferred_mode;

3425 3426 3427 3428 3429 3430
			break;
		}

	}
}

3431 3432 3433 3434
static struct drm_display_mode *
amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
			     char *name,
			     int hdisplay, int vdisplay)
3435 3436 3437 3438 3439 3440 3441 3442
{
	struct drm_device *dev = encoder->dev;
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;

	mode = drm_mode_duplicate(dev, native_mode);

3443
	if (mode == NULL)
3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455
		return NULL;

	mode->hdisplay = hdisplay;
	mode->vdisplay = vdisplay;
	mode->type &= ~DRM_MODE_TYPE_PREFERRED;
	strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);

	return mode;

}

static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
3456
						 struct drm_connector *connector)
3457 3458 3459 3460
{
	struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
	struct drm_display_mode *mode = NULL;
	struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
3461 3462
	struct amdgpu_dm_connector *amdgpu_dm_connector =
				to_amdgpu_dm_connector(connector);
3463 3464 3465 3466 3467 3468
	int i;
	int n;
	struct mode_size {
		char name[DRM_DISPLAY_MODE_LEN];
		int w;
		int h;
3469
	} common_modes[] = {
3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
		{  "640x480",  640,  480},
		{  "800x600",  800,  600},
		{ "1024x768", 1024,  768},
		{ "1280x720", 1280,  720},
		{ "1280x800", 1280,  800},
		{"1280x1024", 1280, 1024},
		{ "1440x900", 1440,  900},
		{"1680x1050", 1680, 1050},
		{"1600x1200", 1600, 1200},
		{"1920x1080", 1920, 1080},
		{"1920x1200", 1920, 1200}
	};

3483
	n = ARRAY_SIZE(common_modes);
3484 3485 3486 3487 3488 3489

	for (i = 0; i < n; i++) {
		struct drm_display_mode *curmode = NULL;
		bool mode_existed = false;

		if (common_modes[i].w > native_mode->hdisplay ||
3490 3491 3492 3493
		    common_modes[i].h > native_mode->vdisplay ||
		   (common_modes[i].w == native_mode->hdisplay &&
		    common_modes[i].h == native_mode->vdisplay))
			continue;
3494 3495 3496

		list_for_each_entry(curmode, &connector->probed_modes, head) {
			if (common_modes[i].w == curmode->hdisplay &&
3497
			    common_modes[i].h == curmode->vdisplay) {
3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509
				mode_existed = true;
				break;
			}
		}

		if (mode_existed)
			continue;

		mode = amdgpu_dm_create_common_mode(encoder,
				common_modes[i].name, common_modes[i].w,
				common_modes[i].h);
		drm_mode_probed_add(connector, mode);
3510
		amdgpu_dm_connector->num_modes++;
3511 3512 3513
	}
}

3514 3515
static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
					      struct edid *edid)
3516
{
3517 3518
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
3519 3520 3521 3522

	if (edid) {
		/* empty probed_modes */
		INIT_LIST_HEAD(&connector->probed_modes);
3523
		amdgpu_dm_connector->num_modes =
3524 3525 3526
				drm_add_edid_modes(connector, edid);

		amdgpu_dm_get_native_mode(connector);
3527
	} else {
3528
		amdgpu_dm_connector->num_modes = 0;
3529
	}
3530 3531
}

3532
static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
3533 3534 3535
{
	const struct drm_connector_helper_funcs *helper =
			connector->helper_private;
3536 3537
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
3538
	struct drm_encoder *encoder;
3539
	struct edid *edid = amdgpu_dm_connector->edid;
3540 3541

	encoder = helper->best_encoder(connector);
3542

3543
	if (!edid || !drm_edid_is_valid(edid)) {
3544 3545
		amdgpu_dm_connector->num_modes =
				drm_add_modes_noedid(connector, 640, 480);
3546 3547 3548 3549
	} else {
		amdgpu_dm_connector_ddc_get_modes(connector, edid);
		amdgpu_dm_connector_add_common_modes(encoder, connector);
	}
3550
	amdgpu_dm_fbc_init(connector);
3551

3552
	return amdgpu_dm_connector->num_modes;
3553 3554
}

3555 3556 3557 3558 3559
void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
				     struct amdgpu_dm_connector *aconnector,
				     int connector_type,
				     struct dc_link *link,
				     int link_index)
3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571
{
	struct amdgpu_device *adev = dm->ddev->dev_private;

	aconnector->connector_id = link_index;
	aconnector->dc_link = link;
	aconnector->base.interlace_allowed = false;
	aconnector->base.doublescan_allowed = false;
	aconnector->base.stereo_allowed = false;
	aconnector->base.dpms = DRM_MODE_DPMS_OFF;
	aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
	mutex_init(&aconnector->hpd_lock);

3572 3573
	/*
	 * configure support HPD hot plug connector_>polled default value is 0
3574 3575
	 * which means HPD hot plug not supported
	 */
3576 3577 3578
	switch (connector_type) {
	case DRM_MODE_CONNECTOR_HDMIA:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
3579 3580
		aconnector->base.ycbcr_420_allowed =
			link->link_enc->features.ycbcr420_supported ? true : false;
3581 3582 3583
		break;
	case DRM_MODE_CONNECTOR_DisplayPort:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
3584 3585
		aconnector->base.ycbcr_420_allowed =
			link->link_enc->features.ycbcr420_supported ? true : false;
3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609
		break;
	case DRM_MODE_CONNECTOR_DVID:
		aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
		break;
	default:
		break;
	}

	drm_object_attach_property(&aconnector->base.base,
				dm->ddev->mode_config.scaling_mode_property,
				DRM_MODE_SCALE_NONE);

	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_property,
				UNDERSCAN_OFF);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_hborder_property,
				0);
	drm_object_attach_property(&aconnector->base.base,
				adev->mode_info.underscan_vborder_property,
				0);

}

3610 3611
static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
			      struct i2c_msg *msgs, int num)
3612 3613 3614 3615 3616 3617 3618
{
	struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
	struct ddc_service *ddc_service = i2c->ddc_service;
	struct i2c_command cmd;
	int i;
	int result = -EIO;

3619
	cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634

	if (!cmd.payloads)
		return result;

	cmd.number_of_payloads = num;
	cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
	cmd.speed = 100;

	for (i = 0; i < num; i++) {
		cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
		cmd.payloads[i].address = msgs[i].addr;
		cmd.payloads[i].length = msgs[i].len;
		cmd.payloads[i].data = msgs[i].buf;
	}

3635 3636 3637
	if (dc_submit_i2c(
			ddc_service->ctx->dc,
			ddc_service->ddc_pin->hw_info.ddc_channel,
3638 3639 3640 3641 3642 3643 3644
			&cmd))
		result = num;

	kfree(cmd.payloads);
	return result;
}

3645
static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
3646 3647 3648 3649 3650 3651 3652 3653 3654
{
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
}

static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
	.master_xfer = amdgpu_dm_i2c_xfer,
	.functionality = amdgpu_dm_i2c_func,
};

3655 3656 3657 3658
static struct amdgpu_i2c_adapter *
create_i2c(struct ddc_service *ddc_service,
	   int link_index,
	   int *res)
3659 3660 3661 3662
{
	struct amdgpu_device *adev = ddc_service->ctx->driver_context;
	struct amdgpu_i2c_adapter *i2c;

3663
	i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
3664 3665
	if (!i2c)
		return NULL;
3666 3667 3668 3669
	i2c->base.owner = THIS_MODULE;
	i2c->base.class = I2C_CLASS_DDC;
	i2c->base.dev.parent = &adev->pdev->dev;
	i2c->base.algo = &amdgpu_dm_i2c_algo;
3670
	snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
3671 3672
	i2c_set_adapdata(&i2c->base, i2c);
	i2c->ddc_service = ddc_service;
3673
	i2c->ddc_service->ddc_pin->hw_info.ddc_channel = link_index;
3674 3675 3676 3677

	return i2c;
}

3678

3679 3680
/*
 * Note: this function assumes that dc_link_detect() was called for the
3681 3682
 * dc_link which will be represented by this aconnector.
 */
3683 3684 3685 3686
static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
				    struct amdgpu_dm_connector *aconnector,
				    uint32_t link_index,
				    struct amdgpu_encoder *aencoder)
3687 3688 3689 3690 3691 3692
{
	int res = 0;
	int connector_type;
	struct dc *dc = dm->dc;
	struct dc_link *link = dc_get_link_at_index(dc, link_index);
	struct amdgpu_i2c_adapter *i2c;
3693 3694

	link->priv = aconnector;
3695

3696
	DRM_DEBUG_DRIVER("%s()\n", __func__);
3697 3698

	i2c = create_i2c(link->ddc, link->link_index, &res);
3699 3700 3701 3702 3703
	if (!i2c) {
		DRM_ERROR("Failed to create i2c adapter data\n");
		return -ENOMEM;
	}

3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729
	aconnector->i2c = i2c;
	res = i2c_add_adapter(&i2c->base);

	if (res) {
		DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
		goto out_free;
	}

	connector_type = to_drm_connector_type(link->connector_signal);

	res = drm_connector_init(
			dm->ddev,
			&aconnector->base,
			&amdgpu_dm_connector_funcs,
			connector_type);

	if (res) {
		DRM_ERROR("connector_init failed\n");
		aconnector->connector_id = -1;
		goto out_free;
	}

	drm_connector_helper_add(
			&aconnector->base,
			&amdgpu_dm_connector_helper_funcs);

3730 3731 3732
	if (aconnector->base.funcs->reset)
		aconnector->base.funcs->reset(&aconnector->base);

3733 3734 3735 3736 3737 3738 3739
	amdgpu_dm_connector_init_helper(
		dm,
		aconnector,
		connector_type,
		link,
		link_index);

3740
	drm_connector_attach_encoder(
3741 3742 3743
		&aconnector->base, &aencoder->base);

	drm_connector_register(&aconnector->base);
3744 3745 3746 3747 3748 3749 3750
#if defined(CONFIG_DEBUG_FS)
	res = connector_debugfs_init(aconnector);
	if (res) {
		DRM_ERROR("Failed to create debugfs for connector");
		goto out_free;
	}
#endif
3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782

	if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
		|| connector_type == DRM_MODE_CONNECTOR_eDP)
		amdgpu_dm_initialize_dp_connector(dm, aconnector);

out_free:
	if (res) {
		kfree(i2c);
		aconnector->i2c = NULL;
	}
	return res;
}

int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
{
	switch (adev->mode_info.num_crtc) {
	case 1:
		return 0x1;
	case 2:
		return 0x3;
	case 3:
		return 0x7;
	case 4:
		return 0xf;
	case 5:
		return 0x1f;
	case 6:
	default:
		return 0x3f;
	}
}

3783 3784 3785
static int amdgpu_dm_encoder_init(struct drm_device *dev,
				  struct amdgpu_encoder *aencoder,
				  uint32_t link_index)
3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806
{
	struct amdgpu_device *adev = dev->dev_private;

	int res = drm_encoder_init(dev,
				   &aencoder->base,
				   &amdgpu_dm_encoder_funcs,
				   DRM_MODE_ENCODER_TMDS,
				   NULL);

	aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);

	if (!res)
		aencoder->encoder_id = link_index;
	else
		aencoder->encoder_id = -1;

	drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);

	return res;
}

3807 3808 3809
static void manage_dm_interrupts(struct amdgpu_device *adev,
				 struct amdgpu_crtc *acrtc,
				 bool enable)
3810 3811 3812 3813 3814 3815
{
	/*
	 * this is not correct translation but will work as soon as VBLANK
	 * constant is the same as PFLIP
	 */
	int irq_type =
3816
		amdgpu_display_crtc_idx_to_irq_type(
3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835
			adev,
			acrtc->crtc_id);

	if (enable) {
		drm_crtc_vblank_on(&acrtc->base);
		amdgpu_irq_get(
			adev,
			&adev->pageflip_irq,
			irq_type);
	} else {

		amdgpu_irq_put(
			adev,
			&adev->pageflip_irq,
			irq_type);
		drm_crtc_vblank_off(&acrtc->base);
	}
}

3836 3837 3838
static bool
is_scaling_state_different(const struct dm_connector_state *dm_state,
			   const struct dm_connector_state *old_dm_state)
3839 3840 3841 3842 3843 3844 3845 3846 3847
{
	if (dm_state->scaling != old_dm_state->scaling)
		return true;
	if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
		if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
			return true;
	} else  if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
		if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
			return true;
3848 3849 3850
	} else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
		   dm_state->underscan_vborder != old_dm_state->underscan_vborder)
		return true;
3851 3852 3853
	return false;
}

3854 3855 3856
static void remove_stream(struct amdgpu_device *adev,
			  struct amdgpu_crtc *acrtc,
			  struct dc_stream_state *stream)
3857 3858 3859 3860 3861 3862 3863
{
	/* this is the update mode case */

	acrtc->otg_inst = -1;
	acrtc->enabled = false;
}

3864 3865
static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
			       struct dc_cursor_position *position)
3866
{
3867
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908
	int x, y;
	int xorigin = 0, yorigin = 0;

	if (!crtc || !plane->state->fb) {
		position->enable = false;
		position->x = 0;
		position->y = 0;
		return 0;
	}

	if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
	    (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
		DRM_ERROR("%s: bad cursor width or height %d x %d\n",
			  __func__,
			  plane->state->crtc_w,
			  plane->state->crtc_h);
		return -EINVAL;
	}

	x = plane->state->crtc_x;
	y = plane->state->crtc_y;
	/* avivo cursor are offset into the total surface */
	x += crtc->primary->state->src_x >> 16;
	y += crtc->primary->state->src_y >> 16;
	if (x < 0) {
		xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
		x = 0;
	}
	if (y < 0) {
		yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
		y = 0;
	}
	position->enable = true;
	position->x = x;
	position->y = y;
	position->x_hotspot = xorigin;
	position->y_hotspot = yorigin;

	return 0;
}

3909 3910
static void handle_cursor_update(struct drm_plane *plane,
				 struct drm_plane_state *old_plane_state)
3911
{
3912 3913 3914 3915 3916 3917 3918 3919 3920
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
	struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
	struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
	struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
	uint64_t address = afb ? afb->address : 0;
	struct dc_cursor_position position;
	struct dc_cursor_attributes attributes;
	int ret;

3921 3922 3923
	if (!plane->state->fb && !old_plane_state->fb)
		return;

3924
	DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
3925 3926 3927 3928
			 __func__,
			 amdgpu_crtc->crtc_id,
			 plane->state->crtc_w,
			 plane->state->crtc_h);
3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939

	ret = get_cursor_position(plane, crtc, &position);
	if (ret)
		return;

	if (!position.enable) {
		/* turn off cursor */
		if (crtc_state && crtc_state->stream)
			dc_stream_set_cursor_position(crtc_state->stream,
						      &position);
		return;
3940 3941
	}

3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954
	amdgpu_crtc->cursor_width = plane->state->crtc_w;
	amdgpu_crtc->cursor_height = plane->state->crtc_h;

	attributes.address.high_part = upper_32_bits(address);
	attributes.address.low_part  = lower_32_bits(address);
	attributes.width             = plane->state->crtc_w;
	attributes.height            = plane->state->crtc_h;
	attributes.color_format      = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
	attributes.rotation_angle    = 0;
	attributes.attribute_flags.value = 0;

	attributes.pitch = attributes.width;

3955 3956 3957 3958
	if (crtc_state->stream) {
		if (!dc_stream_set_cursor_attributes(crtc_state->stream,
							 &attributes))
			DRM_ERROR("DC failed to set cursor attributes\n");
3959 3960 3961 3962

		if (!dc_stream_set_cursor_position(crtc_state->stream,
						   &position))
			DRM_ERROR("DC failed to set cursor position\n");
3963
	}
3964
}
3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988

static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
{

	assert_spin_locked(&acrtc->base.dev->event_lock);
	WARN_ON(acrtc->event);

	acrtc->event = acrtc->base.state->event;

	/* Set the flip status */
	acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;

	/* Mark this event as consumed */
	acrtc->base.state->event = NULL;

	DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
						 acrtc->crtc_id);
}

/*
 * Executes flip
 *
 * Waits on all BO's fences and for proper vblank count
 */
3989 3990
static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
			      struct drm_framebuffer *fb,
3991 3992
			      uint32_t target,
			      struct dc_state *state)
3993 3994 3995 3996 3997 3998
{
	unsigned long flags;
	uint32_t target_vblank;
	int r, vpos, hpos;
	struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
	struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
3999
	struct amdgpu_bo *abo = gem_to_amdgpu_bo(fb->obj[0]);
4000
	struct amdgpu_device *adev = crtc->dev->dev_private;
4001
	bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
4002
	struct dc_flip_addrs addr = { {0} };
4003
	/* TODO eliminate or rename surface_update */
4004 4005 4006 4007 4008
	struct dc_surface_update surface_updates[1] = { {0} };
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);


	/* Prepare wait for target vblank early - before the fence-waits */
4009
	target_vblank = target - (uint32_t)drm_crtc_vblank_count(crtc) +
4010 4011
			amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);

4012 4013
	/*
	 * TODO This might fail and hence better not used, wait
4014 4015 4016
	 * explicitly on fences instead
	 * and in general should be called for
	 * blocking commit to as per framework helpers
4017
	 */
4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
	r = amdgpu_bo_reserve(abo, true);
	if (unlikely(r != 0)) {
		DRM_ERROR("failed to reserve buffer before flip\n");
		WARN_ON(1);
	}

	/* Wait for all fences on this FB */
	WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
								    MAX_SCHEDULE_TIMEOUT) < 0);

	amdgpu_bo_unreserve(abo);

4030 4031
	/*
	 * Wait until we're out of the vertical blank period before the one
4032 4033 4034
	 * targeted by the flip
	 */
	while ((acrtc->enabled &&
4035 4036 4037
		(amdgpu_display_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id,
						    0, &vpos, &hpos, NULL,
						    NULL, &crtc->hwmode)
4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058
		 & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
		(DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
		(int)(target_vblank -
		  amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
		usleep_range(1000, 1100);
	}

	/* Flip */
	spin_lock_irqsave(&crtc->dev->event_lock, flags);

	WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
	WARN_ON(!acrtc_state->stream);

	addr.address.grph.addr.low_part = lower_32_bits(afb->address);
	addr.address.grph.addr.high_part = upper_32_bits(afb->address);
	addr.flip_immediate = async_flip;


	if (acrtc->base.state->event)
		prepare_flip_isr(acrtc);

4059 4060
	spin_unlock_irqrestore(&crtc->dev->event_lock, flags);

4061
	surface_updates->surface = dc_stream_get_status(acrtc_state->stream)->plane_states[0];
4062 4063
	surface_updates->flip_addr = &addr;

4064 4065 4066 4067 4068 4069 4070
	dc_commit_updates_for_stream(adev->dm.dc,
					     surface_updates,
					     1,
					     acrtc_state->stream,
					     NULL,
					     &surface_updates->surface,
					     state);
4071 4072 4073 4074 4075 4076 4077

	DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
			 __func__,
			 addr.address.grph.addr.high_part,
			 addr.address.grph.addr.low_part);
}

4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127
/*
 * TODO this whole function needs to go
 *
 * dc_surface_update is needlessly complex. See if we can just replace this
 * with a dc_plane_state and follow the atomic model a bit more closely here.
 */
static bool commit_planes_to_stream(
		struct dc *dc,
		struct dc_plane_state **plane_states,
		uint8_t new_plane_count,
		struct dm_crtc_state *dm_new_crtc_state,
		struct dm_crtc_state *dm_old_crtc_state,
		struct dc_state *state)
{
	/* no need to dynamically allocate this. it's pretty small */
	struct dc_surface_update updates[MAX_SURFACES];
	struct dc_flip_addrs *flip_addr;
	struct dc_plane_info *plane_info;
	struct dc_scaling_info *scaling_info;
	int i;
	struct dc_stream_state *dc_stream = dm_new_crtc_state->stream;
	struct dc_stream_update *stream_update =
			kzalloc(sizeof(struct dc_stream_update), GFP_KERNEL);

	if (!stream_update) {
		BREAK_TO_DEBUGGER();
		return false;
	}

	flip_addr = kcalloc(MAX_SURFACES, sizeof(struct dc_flip_addrs),
			    GFP_KERNEL);
	plane_info = kcalloc(MAX_SURFACES, sizeof(struct dc_plane_info),
			     GFP_KERNEL);
	scaling_info = kcalloc(MAX_SURFACES, sizeof(struct dc_scaling_info),
			       GFP_KERNEL);

	if (!flip_addr || !plane_info || !scaling_info) {
		kfree(flip_addr);
		kfree(plane_info);
		kfree(scaling_info);
		kfree(stream_update);
		return false;
	}

	memset(updates, 0, sizeof(updates));

	stream_update->src = dc_stream->src;
	stream_update->dst = dc_stream->dst;
	stream_update->out_transfer_func = dc_stream->out_transfer_func;

4128 4129 4130 4131 4132
	if (dm_new_crtc_state->freesync_enabled != dm_old_crtc_state->freesync_enabled) {
		stream_update->vrr_infopacket = &dc_stream->vrr_infopacket;
		stream_update->adjust = &dc_stream->adjust;
	}

4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172
	for (i = 0; i < new_plane_count; i++) {
		updates[i].surface = plane_states[i];
		updates[i].gamma =
			(struct dc_gamma *)plane_states[i]->gamma_correction;
		updates[i].in_transfer_func = plane_states[i]->in_transfer_func;
		flip_addr[i].address = plane_states[i]->address;
		flip_addr[i].flip_immediate = plane_states[i]->flip_immediate;
		plane_info[i].color_space = plane_states[i]->color_space;
		plane_info[i].format = plane_states[i]->format;
		plane_info[i].plane_size = plane_states[i]->plane_size;
		plane_info[i].rotation = plane_states[i]->rotation;
		plane_info[i].horizontal_mirror = plane_states[i]->horizontal_mirror;
		plane_info[i].stereo_format = plane_states[i]->stereo_format;
		plane_info[i].tiling_info = plane_states[i]->tiling_info;
		plane_info[i].visible = plane_states[i]->visible;
		plane_info[i].per_pixel_alpha = plane_states[i]->per_pixel_alpha;
		plane_info[i].dcc = plane_states[i]->dcc;
		scaling_info[i].scaling_quality = plane_states[i]->scaling_quality;
		scaling_info[i].src_rect = plane_states[i]->src_rect;
		scaling_info[i].dst_rect = plane_states[i]->dst_rect;
		scaling_info[i].clip_rect = plane_states[i]->clip_rect;

		updates[i].flip_addr = &flip_addr[i];
		updates[i].plane_info = &plane_info[i];
		updates[i].scaling_info = &scaling_info[i];
	}

	dc_commit_updates_for_stream(
			dc,
			updates,
			new_plane_count,
			dc_stream, stream_update, plane_states, state);

	kfree(flip_addr);
	kfree(plane_info);
	kfree(scaling_info);
	kfree(stream_update);
	return true;
}

4173
static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
4174 4175 4176 4177
				    struct drm_device *dev,
				    struct amdgpu_display_manager *dm,
				    struct drm_crtc *pcrtc,
				    bool *wait_for_vblank)
4178 4179 4180
{
	uint32_t i;
	struct drm_plane *plane;
4181
	struct drm_plane_state *old_plane_state, *new_plane_state;
4182
	struct dc_stream_state *dc_stream_attach;
4183
	struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
4184
	struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
4185 4186 4187
	struct drm_crtc_state *new_pcrtc_state =
			drm_atomic_get_new_crtc_state(state, pcrtc);
	struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
4188 4189
	struct dm_crtc_state *dm_old_crtc_state =
			to_dm_crtc_state(drm_atomic_get_old_crtc_state(state, pcrtc));
4190
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4191 4192 4193 4194
	int planes_count = 0;
	unsigned long flags;

	/* update planes when needed */
4195 4196
	for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
		struct drm_crtc *crtc = new_plane_state->crtc;
4197
		struct drm_crtc_state *new_crtc_state;
4198
		struct drm_framebuffer *fb = new_plane_state->fb;
4199
		bool pflip_needed;
4200
		struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
4201 4202 4203 4204 4205 4206

		if (plane->type == DRM_PLANE_TYPE_CURSOR) {
			handle_cursor_update(plane, old_plane_state);
			continue;
		}

4207 4208 4209 4210 4211
		if (!fb || !crtc || pcrtc != crtc)
			continue;

		new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
		if (!new_crtc_state->active)
4212 4213 4214 4215 4216 4217
			continue;

		pflip_needed = !state->allow_modeset;

		spin_lock_irqsave(&crtc->dev->event_lock, flags);
		if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
4218 4219 4220
			DRM_ERROR("%s: acrtc %d, already busy\n",
				  __func__,
				  acrtc_attach->crtc_id);
4221
			/* In commit tail framework this cannot happen */
4222 4223 4224 4225
			WARN_ON(1);
		}
		spin_unlock_irqrestore(&crtc->dev->event_lock, flags);

4226
		if (!pflip_needed || plane->type == DRM_PLANE_TYPE_OVERLAY) {
4227
			WARN_ON(!dm_new_plane_state->dc_state);
4228

4229
			plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
4230 4231 4232 4233

			dc_stream_attach = acrtc_state->stream;
			planes_count++;

4234
		} else if (new_crtc_state->planes_changed) {
4235 4236 4237 4238 4239
			/* Assume even ONE crtc with immediate flip means
			 * entire can't wait for VBLANK
			 * TODO Check if it's correct
			 */
			*wait_for_vblank =
4240
					new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
4241 4242 4243 4244 4245 4246 4247 4248 4249
				false : true;

			/* TODO: Needs rework for multiplane flip */
			if (plane->type == DRM_PLANE_TYPE_PRIMARY)
				drm_crtc_vblank_get(crtc);

			amdgpu_dm_do_flip(
				crtc,
				fb,
4250
				(uint32_t)drm_crtc_vblank_count(crtc) + *wait_for_vblank,
4251
				dm_state->context);
4252 4253 4254 4255 4256 4257 4258
		}

	}

	if (planes_count) {
		unsigned long flags;

4259
		if (new_pcrtc_state->event) {
4260 4261 4262 4263 4264 4265 4266 4267

			drm_crtc_vblank_get(pcrtc);

			spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
			prepare_flip_isr(acrtc_attach);
			spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
		}

4268 4269
		dc_stream_attach->adjust = acrtc_state->adjust;
		dc_stream_attach->vrr_infopacket = acrtc_state->vrr_infopacket;
4270 4271

		if (false == commit_planes_to_stream(dm->dc,
4272 4273
							plane_states_constructed,
							planes_count,
4274 4275
							acrtc_state,
							dm_old_crtc_state,
4276
							dm_state->context))
4277
			dm_error("%s: Failed to attach plane!\n", __func__);
4278 4279 4280 4281 4282
	} else {
		/*TODO BUG Here should go disable planes on CRTC. */
	}
}

4283
/*
4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295
 * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
 * @crtc_state: the DRM CRTC state
 * @stream_state: the DC stream state.
 *
 * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
 * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
 */
static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
						struct dc_stream_state *stream_state)
{
	stream_state->mode_changed = crtc_state->mode_changed;
}
4296

4297 4298 4299
static int amdgpu_dm_atomic_commit(struct drm_device *dev,
				   struct drm_atomic_state *state,
				   bool nonblock)
4300 4301
{
	struct drm_crtc *crtc;
4302
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
4303 4304 4305 4306 4307 4308 4309 4310 4311 4312
	struct amdgpu_device *adev = dev->dev_private;
	int i;

	/*
	 * We evade vblanks and pflips on crtc that
	 * should be changed. We do it here to flush & disable
	 * interrupts before drm_swap_state is called in drm_atomic_helper_commit
	 * it will update crtc->dm_crtc_state->stream pointer which is used in
	 * the ISRs.
	 */
4313
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
4314
		struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
4315 4316
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);

4317
		if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
4318 4319
			manage_dm_interrupts(adev, acrtc, false);
	}
4320 4321 4322 4323
	/*
	 * Add check here for SoC's that support hardware cursor plane, to
	 * unset legacy_cursor_update
	 */
4324 4325 4326 4327 4328 4329

	return drm_atomic_helper_commit(dev, state, nonblock);

	/*TODO Handle EINTR, reenable IRQ*/
}

4330
static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
4331 4332 4333 4334 4335 4336
{
	struct drm_device *dev = state->dev;
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_display_manager *dm = &adev->dm;
	struct dm_atomic_state *dm_state;
	uint32_t i, j;
4337
	struct drm_crtc *crtc;
4338
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
4339 4340 4341
	unsigned long flags;
	bool wait_for_vblank = true;
	struct drm_connector *connector;
4342
	struct drm_connector_state *old_con_state, *new_con_state;
4343
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
4344
	int crtc_disable_count = 0;
4345 4346 4347 4348 4349 4350

	drm_atomic_helper_update_legacy_modeset_state(dev, state);

	dm_state = to_dm_atomic_state(state);

	/* update changed items */
4351
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
4352
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
4353

4354 4355
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
4356

4357
		DRM_DEBUG_DRIVER(
4358 4359 4360 4361
			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
			"connectors_changed:%d\n",
			acrtc->crtc_id,
4362 4363 4364 4365 4366 4367
			new_crtc_state->enable,
			new_crtc_state->active,
			new_crtc_state->planes_changed,
			new_crtc_state->mode_changed,
			new_crtc_state->active_changed,
			new_crtc_state->connectors_changed);
4368

4369 4370 4371 4372 4373 4374
		/* Copy all transient state flags into dc state */
		if (dm_new_crtc_state->stream) {
			amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
							    dm_new_crtc_state->stream);
		}

4375 4376 4377 4378
		/* handles headless hotplug case, updating new_state and
		 * aconnector as needed
		 */

4379
		if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
4380

4381
			DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
4382

4383
			if (!dm_new_crtc_state->stream) {
4384
				/*
4385 4386 4387
				 * this could happen because of issues with
				 * userspace notifications delivery.
				 * In this case userspace tries to set mode on
4388 4389
				 * display which is disconnected in fact.
				 * dc_sink is NULL in this case on aconnector.
4390 4391 4392 4393 4394 4395 4396 4397 4398
				 * We expect reset mode will come soon.
				 *
				 * This can also happen when unplug is done
				 * during resume sequence ended
				 *
				 * In this case, we want to pretend we still
				 * have a sink to keep the pipe running so that
				 * hw state is consistent with the sw state
				 */
4399
				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
4400 4401 4402 4403
						__func__, acrtc->base.base.id);
				continue;
			}

4404 4405
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
4406

4407 4408
			pm_runtime_get_noresume(dev->dev);

4409
			acrtc->enabled = true;
4410 4411 4412
			acrtc->hw_mode = new_crtc_state->mode;
			crtc->hwmode = new_crtc_state->mode;
		} else if (modereset_required(new_crtc_state)) {
4413
			DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
4414 4415

			/* i.e. reset mode */
4416 4417
			if (dm_old_crtc_state->stream)
				remove_stream(adev, acrtc, dm_old_crtc_state->stream);
4418 4419 4420
		}
	} /* for_each_crtc_in_state() */

4421 4422
	if (dm_state->context) {
		dm_enable_per_frame_crtc_master_sync(dm_state->context);
4423
		WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
4424
	}
4425

4426
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
4427
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
4428

4429
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4430

4431
		if (dm_new_crtc_state->stream != NULL) {
4432
			const struct dc_stream_status *status =
4433
					dc_stream_get_status(dm_new_crtc_state->stream);
4434 4435

			if (!status)
4436
				DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
4437 4438 4439 4440 4441
			else
				acrtc->otg_inst = status->primary_otg_inst;
		}
	}

L
Leo (Sunpeng) Li 已提交
4442
	/* Handle scaling and underscan changes*/
4443
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
4444 4445 4446
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
4447 4448
		struct dc_stream_status *status = NULL;

4449
		if (acrtc) {
4450
			new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
4451 4452
			old_crtc_state = drm_atomic_get_old_crtc_state(state, &acrtc->base);
		}
4453

4454
		/* Skip any modesets/resets */
4455
		if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
4456 4457
			continue;

4458
		/* Skip anything that is not scaling or underscan changes */
4459
		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
4460 4461
			continue;

4462
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4463

4464 4465
		update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
				dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
4466

4467 4468 4469
		if (!dm_new_crtc_state->stream)
			continue;

4470
		status = dc_stream_get_status(dm_new_crtc_state->stream);
4471
		WARN_ON(!status);
4472
		WARN_ON(!status->plane_count);
4473

4474 4475 4476
		dm_new_crtc_state->stream->adjust = dm_new_crtc_state->adjust;
		dm_new_crtc_state->stream->vrr_infopacket = dm_new_crtc_state->vrr_infopacket;

4477
		/*TODO How it works with MPO ?*/
4478
		if (!commit_planes_to_stream(
4479
				dm->dc,
4480 4481
				status->plane_states,
				status->plane_count,
4482 4483
				dm_new_crtc_state,
				to_dm_crtc_state(old_crtc_state),
4484
				dm_state->context))
4485 4486 4487
			dm_error("%s: Failed to update stream scaling!\n", __func__);
	}

4488 4489
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
			new_crtc_state, i) {
4490 4491 4492
		/*
		 * loop to enable interrupts on newly arrived crtc
		 */
4493 4494
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
		bool modeset_needed;
4495

4496 4497 4498
		if (old_crtc_state->active && !new_crtc_state->active)
			crtc_disable_count++;

4499
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4500 4501 4502 4503 4504 4505 4506 4507
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
		modeset_needed = modeset_required(
				new_crtc_state,
				dm_new_crtc_state->stream,
				dm_old_crtc_state->stream);

		if (dm_new_crtc_state->stream == NULL || !modeset_needed)
			continue;
4508 4509 4510 4511 4512

		manage_dm_interrupts(adev, acrtc, true);
	}

	/* update planes when needed per crtc*/
4513
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
4514
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4515

4516
		if (dm_new_crtc_state->stream)
4517
			amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
4518 4519 4520 4521 4522 4523 4524 4525
	}


	/*
	 * send vblank event on all events not handled in flip and
	 * mark consumed event for drm_atomic_helper_commit_hw_done
	 */
	spin_lock_irqsave(&adev->ddev->event_lock, flags);
4526
	for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
4527

4528 4529
		if (new_crtc_state->event)
			drm_send_event_locked(dev, &new_crtc_state->event->base);
4530

4531
		new_crtc_state->event = NULL;
4532 4533 4534 4535 4536 4537 4538
	}
	spin_unlock_irqrestore(&adev->ddev->event_lock, flags);

	/* Signal HW programming completion */
	drm_atomic_helper_commit_hw_done(state);

	if (wait_for_vblank)
4539
		drm_atomic_helper_wait_for_flip_done(dev, state);
4540 4541

	drm_atomic_helper_cleanup_planes(dev, state);
4542

4543 4544
	/*
	 * Finally, drop a runtime PM reference for each newly disabled CRTC,
4545 4546 4547
	 * so we can put the GPU into runtime suspend if we're not driving any
	 * displays anymore
	 */
4548 4549
	for (i = 0; i < crtc_disable_count; i++)
		pm_runtime_put_autosuspend(dev->dev);
4550
	pm_runtime_mark_last_busy(dev->dev);
4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611
}


static int dm_force_atomic_commit(struct drm_connector *connector)
{
	int ret = 0;
	struct drm_device *ddev = connector->dev;
	struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
	struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
	struct drm_plane *plane = disconnected_acrtc->base.primary;
	struct drm_connector_state *conn_state;
	struct drm_crtc_state *crtc_state;
	struct drm_plane_state *plane_state;

	if (!state)
		return -ENOMEM;

	state->acquire_ctx = ddev->mode_config.acquire_ctx;

	/* Construct an atomic state to restore previous display setting */

	/*
	 * Attach connectors to drm_atomic_state
	 */
	conn_state = drm_atomic_get_connector_state(state, connector);

	ret = PTR_ERR_OR_ZERO(conn_state);
	if (ret)
		goto err;

	/* Attach crtc to drm_atomic_state*/
	crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);

	ret = PTR_ERR_OR_ZERO(crtc_state);
	if (ret)
		goto err;

	/* force a restore */
	crtc_state->mode_changed = true;

	/* Attach plane to drm_atomic_state */
	plane_state = drm_atomic_get_plane_state(state, plane);

	ret = PTR_ERR_OR_ZERO(plane_state);
	if (ret)
		goto err;


	/* Call commit internally with the state we just constructed */
	ret = drm_atomic_commit(state);
	if (!ret)
		return 0;

err:
	DRM_ERROR("Restoring old state failed with %i\n", ret);
	drm_atomic_state_put(state);

	return ret;
}

/*
4612 4613 4614
 * This function handles all cases when set mode does not come upon hotplug.
 * This includes when a display is unplugged then plugged back into the
 * same port and when running without usermode desktop manager supprot
4615
 */
4616 4617
void dm_restore_drm_connector_state(struct drm_device *dev,
				    struct drm_connector *connector)
4618
{
4619
	struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
4620 4621 4622 4623 4624 4625 4626
	struct amdgpu_crtc *disconnected_acrtc;
	struct dm_crtc_state *acrtc_state;

	if (!aconnector->dc_sink || !connector->state || !connector->encoder)
		return;

	disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
4627 4628
	if (!disconnected_acrtc)
		return;
4629

4630 4631
	acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
	if (!acrtc_state->stream)
4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642
		return;

	/*
	 * If the previous sink is not released and different from the current,
	 * we deduce we are in a state where we can not rely on usermode call
	 * to turn on the display, so we do it here
	 */
	if (acrtc_state->stream->sink != aconnector->dc_sink)
		dm_force_atomic_commit(&aconnector->base);
}

4643
/*
4644 4645 4646
 * Grabs all modesetting locks to serialize against any blocking commits,
 * Waits for completion of all non blocking commits.
 */
4647 4648
static int do_aquire_global_lock(struct drm_device *dev,
				 struct drm_atomic_state *state)
4649 4650 4651 4652 4653
{
	struct drm_crtc *crtc;
	struct drm_crtc_commit *commit;
	long ret;

4654 4655
	/*
	 * Adding all modeset locks to aquire_ctx will
4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673
	 * ensure that when the framework release it the
	 * extra locks we are locking here will get released to
	 */
	ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
	if (ret)
		return ret;

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		spin_lock(&crtc->commit_lock);
		commit = list_first_entry_or_null(&crtc->commit_list,
				struct drm_crtc_commit, commit_entry);
		if (commit)
			drm_crtc_commit_get(commit);
		spin_unlock(&crtc->commit_lock);

		if (!commit)
			continue;

4674 4675
		/*
		 * Make sure all pending HW programming completed and
4676 4677 4678 4679 4680 4681 4682 4683 4684 4685
		 * page flips done
		 */
		ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);

		if (ret > 0)
			ret = wait_for_completion_interruptible_timeout(
					&commit->flip_done, 10*HZ);

		if (ret == 0)
			DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
4686
				  "timed out\n", crtc->base.id, crtc->name);
4687 4688 4689 4690 4691 4692 4693

		drm_crtc_commit_put(commit);
	}

	return ret < 0 ? ret : 0;
}

4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713
void set_freesync_on_stream(struct amdgpu_display_manager *dm,
			    struct dm_crtc_state *new_crtc_state,
			    struct dm_connector_state *new_con_state,
			    struct dc_stream_state *new_stream)
{
	struct mod_freesync_config config = {0};
	struct mod_vrr_params vrr = {0};
	struct dc_info_packet vrr_infopacket = {0};
	struct amdgpu_dm_connector *aconnector =
			to_amdgpu_dm_connector(new_con_state->base.connector);

	if (new_con_state->freesync_capable &&
	    new_con_state->freesync_enable) {
		config.state = new_crtc_state->freesync_enabled ?
				VRR_STATE_ACTIVE_VARIABLE :
				VRR_STATE_INACTIVE;
		config.min_refresh_in_uhz =
				aconnector->min_vfreq * 1000000;
		config.max_refresh_in_uhz =
				aconnector->max_vfreq * 1000000;
4714
		config.vsif_supported = true;
4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730
	}

	mod_freesync_build_vrr_params(dm->freesync_module,
				      new_stream,
				      &config, &vrr);

	mod_freesync_build_vrr_infopacket(dm->freesync_module,
					  new_stream,
					  &vrr,
					  &vrr_infopacket);

	new_crtc_state->adjust = vrr.adjust;
	new_crtc_state->vrr_infopacket = vrr_infopacket;
}

static int dm_update_crtcs_state(struct amdgpu_display_manager *dm,
4731 4732 4733
				 struct drm_atomic_state *state,
				 bool enable,
				 bool *lock_and_validation_needed)
4734 4735
{
	struct drm_crtc *crtc;
4736
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
4737
	int i;
4738
	struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
4739
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4740
	struct dc_stream_state *new_stream;
4741
	int ret = 0;
4742

4743 4744 4745 4746
	/*
	 * TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set
	 * update changed items
	 */
4747
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
4748
		struct amdgpu_crtc *acrtc = NULL;
4749
		struct amdgpu_dm_connector *aconnector = NULL;
4750 4751
		struct drm_connector_state *drm_new_conn_state = NULL, *drm_old_conn_state = NULL;
		struct dm_connector_state *dm_new_conn_state = NULL, *dm_old_conn_state = NULL;
4752
		struct drm_plane_state *new_plane_state = NULL;
4753

4754 4755
		new_stream = NULL;

4756 4757
		dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
		dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
4758
		acrtc = to_amdgpu_crtc(crtc);
4759

4760 4761 4762 4763 4764 4765 4766
		new_plane_state = drm_atomic_get_new_plane_state(state, new_crtc_state->crtc->primary);

		if (new_crtc_state->enable && new_plane_state && !new_plane_state->fb) {
			ret = -EINVAL;
			goto fail;
		}

4767
		aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
4768

4769
		/* TODO This hack should go away */
4770
		if (aconnector && enable) {
4771
			/* Make sure fake sink is created in plug-in scenario */
4772
			drm_new_conn_state = drm_atomic_get_new_connector_state(state,
4773
 								    &aconnector->base);
4774 4775
			drm_old_conn_state = drm_atomic_get_old_connector_state(state,
								    &aconnector->base);
4776

4777 4778
			if (IS_ERR(drm_new_conn_state)) {
				ret = PTR_ERR_OR_ZERO(drm_new_conn_state);
4779 4780
				break;
			}
4781

4782 4783
			dm_new_conn_state = to_dm_connector_state(drm_new_conn_state);
			dm_old_conn_state = to_dm_connector_state(drm_old_conn_state);
4784

4785
			new_stream = create_stream_for_sink(aconnector,
4786
							     &new_crtc_state->mode,
4787
							    dm_new_conn_state);
4788

4789 4790
			/*
			 * we can have no stream on ACTION_SET if a display
4791
			 * was disconnected during S3, in this case it is not an
4792
			 * error, the OS will be updated after detection, and
4793
			 * will do the right thing on next atomic commit
4794
			 */
4795

4796
			if (!new_stream) {
4797
				DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
4798 4799
						__func__, acrtc->base.base.id);
				break;
4800
			}
4801

4802 4803 4804
			set_freesync_on_stream(dm, dm_new_crtc_state,
					       dm_new_conn_state, new_stream);

4805 4806 4807 4808 4809 4810
			if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
			    dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
				new_crtc_state->mode_changed = false;
				DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
						 new_crtc_state->mode_changed);
			}
4811
		}
4812

4813 4814 4815
		if (dm_old_crtc_state->freesync_enabled != dm_new_crtc_state->freesync_enabled)
			new_crtc_state->mode_changed = true;

4816
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
4817
			goto next_crtc;
4818

4819
		DRM_DEBUG_DRIVER(
4820 4821 4822 4823
			"amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
			"planes_changed:%d, mode_changed:%d,active_changed:%d,"
			"connectors_changed:%d\n",
			acrtc->crtc_id,
4824 4825 4826 4827 4828 4829
			new_crtc_state->enable,
			new_crtc_state->active,
			new_crtc_state->planes_changed,
			new_crtc_state->mode_changed,
			new_crtc_state->active_changed,
			new_crtc_state->connectors_changed);
4830

4831 4832 4833
		/* Remove stream for any changed/disabled CRTC */
		if (!enable) {

4834
			if (!dm_old_crtc_state->stream)
4835
				goto next_crtc;
4836

4837
			DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
4838
					crtc->base.id);
4839

4840
			/* i.e. reset mode */
4841
			if (dc_remove_stream_from_ctx(
4842
					dm->dc,
4843
					dm_state->context,
4844
					dm_old_crtc_state->stream) != DC_OK) {
4845
				ret = -EINVAL;
4846
				goto fail;
4847 4848
			}

4849 4850
			dc_stream_release(dm_old_crtc_state->stream);
			dm_new_crtc_state->stream = NULL;
4851 4852 4853 4854

			*lock_and_validation_needed = true;

		} else {/* Add stream for any updated/enabled CRTC */
4855 4856 4857 4858 4859 4860
			/*
			 * Quick fix to prevent NULL pointer on new_stream when
			 * added MST connectors not found in existing crtc_state in the chained mode
			 * TODO: need to dig out the root cause of that
			 */
			if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
4861
				goto next_crtc;
4862

4863
			if (modereset_required(new_crtc_state))
4864
				goto next_crtc;
4865

4866
			if (modeset_required(new_crtc_state, new_stream,
4867
					     dm_old_crtc_state->stream)) {
4868

4869
				WARN_ON(dm_new_crtc_state->stream);
4870

4871
				dm_new_crtc_state->stream = new_stream;
4872

4873 4874
				dc_stream_retain(new_stream);

4875
				DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
4876
							crtc->base.id);
4877

4878
				if (dc_add_stream_to_ctx(
4879
						dm->dc,
4880
						dm_state->context,
4881
						dm_new_crtc_state->stream) != DC_OK) {
4882
					ret = -EINVAL;
4883
					goto fail;
4884 4885
				}

4886
				*lock_and_validation_needed = true;
4887
			}
4888
		}
4889

4890
next_crtc:
4891 4892 4893
		/* Release extra reference */
		if (new_stream)
			 dc_stream_release(new_stream);
4894 4895 4896 4897 4898

		/*
		 * We want to do dc stream updates that do not require a
		 * full modeset below.
		 */
4899 4900
		if (!(enable && aconnector && new_crtc_state->enable &&
		      new_crtc_state->active))
4901 4902 4903
			continue;
		/*
		 * Given above conditions, the dc state cannot be NULL because:
4904 4905 4906 4907 4908
		 * 1. We're in the process of enabling CRTCs (just been added
		 *    to the dc context, or already is on the context)
		 * 2. Has a valid connector attached, and
		 * 3. Is currently active and enabled.
		 * => The dc stream state currently exists.
4909 4910 4911
		 */
		BUG_ON(dm_new_crtc_state->stream == NULL);

4912 4913 4914 4915 4916
		/* Scaling or underscan settings */
		if (is_scaling_state_different(dm_old_conn_state, dm_new_conn_state))
			update_stream_scaling_settings(
				&new_crtc_state->mode, dm_new_conn_state, dm_new_crtc_state->stream);

4917 4918 4919 4920 4921 4922
		/*
		 * Color management settings. We also update color properties
		 * when a modeset is needed, to ensure it gets reprogrammed.
		 */
		if (dm_new_crtc_state->base.color_mgmt_changed ||
		    drm_atomic_crtc_needs_modeset(new_crtc_state)) {
4923 4924 4925 4926 4927
			ret = amdgpu_dm_set_regamma_lut(dm_new_crtc_state);
			if (ret)
				goto fail;
			amdgpu_dm_set_ctm(dm_new_crtc_state);
		}
4928 4929


4930
	}
4931

4932
	return ret;
4933 4934 4935 4936 4937

fail:
	if (new_stream)
		dc_stream_release(new_stream);
	return ret;
4938
}
4939

4940 4941 4942 4943
static int dm_update_planes_state(struct dc *dc,
				  struct drm_atomic_state *state,
				  bool enable,
				  bool *lock_and_validation_needed)
4944 4945
{
	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
4946
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
4947 4948
	struct drm_plane *plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
4949
	struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
4950
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
4951
	struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
4952 4953 4954 4955
	int i ;
	/* TODO return page_flip_needed() function */
	bool pflip_needed  = !state->allow_modeset;
	int ret = 0;
4956

4957

4958 4959
	/* Add new planes, in reverse order as DC expectation */
	for_each_oldnew_plane_in_state_reverse(state, plane, old_plane_state, new_plane_state, i) {
4960 4961
		new_plane_crtc = new_plane_state->crtc;
		old_plane_crtc = old_plane_state->crtc;
4962 4963
		dm_new_plane_state = to_dm_plane_state(new_plane_state);
		dm_old_plane_state = to_dm_plane_state(old_plane_state);
4964 4965 4966 4967

		/*TODO Implement atomic check for cursor plane */
		if (plane->type == DRM_PLANE_TYPE_CURSOR)
			continue;
4968

4969 4970
		/* Remove any changed/removed planes */
		if (!enable) {
4971 4972
			if (pflip_needed &&
			    plane->type != DRM_PLANE_TYPE_OVERLAY)
4973
				continue;
4974

4975 4976 4977
			if (!old_plane_crtc)
				continue;

4978 4979
			old_crtc_state = drm_atomic_get_old_crtc_state(
					state, old_plane_crtc);
4980
			dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
4981

4982
			if (!dm_old_crtc_state->stream)
4983 4984
				continue;

4985
			DRM_DEBUG_ATOMIC("Disabling DRM plane: %d on DRM crtc %d\n",
4986
					plane->base.id, old_plane_crtc->base.id);
4987

4988 4989
			if (!dc_remove_plane_from_context(
					dc,
4990 4991
					dm_old_crtc_state->stream,
					dm_old_plane_state->dc_state,
4992 4993 4994 4995
					dm_state->context)) {

				ret = EINVAL;
				return ret;
4996 4997
			}

4998

4999 5000
			dc_plane_state_release(dm_old_plane_state->dc_state);
			dm_new_plane_state->dc_state = NULL;
5001

5002
			*lock_and_validation_needed = true;
5003

5004
		} else { /* Add new planes */
5005
			struct dc_plane_state *dc_new_plane_state;
5006

5007 5008
			if (drm_atomic_plane_disabling(plane->state, new_plane_state))
				continue;
5009

5010 5011
			if (!new_plane_crtc)
				continue;
5012

5013
			new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
5014
			dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
5015

5016
			if (!dm_new_crtc_state->stream)
5017 5018
				continue;

5019 5020
			if (pflip_needed &&
			    plane->type != DRM_PLANE_TYPE_OVERLAY)
5021
				continue;
5022

5023
			WARN_ON(dm_new_plane_state->dc_state);
5024

5025
			dc_new_plane_state = dc_create_plane_state(dc);
5026 5027
			if (!dc_new_plane_state)
				return -ENOMEM;
5028

5029 5030 5031
			DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
					plane->base.id, new_plane_crtc->base.id);

5032 5033
			ret = fill_plane_attributes(
				new_plane_crtc->dev->dev_private,
5034
				dc_new_plane_state,
5035
				new_plane_state,
5036
				new_crtc_state);
5037 5038
			if (ret) {
				dc_plane_state_release(dc_new_plane_state);
5039
				return ret;
5040
			}
5041

5042 5043 5044 5045 5046 5047 5048
			/*
			 * Any atomic check errors that occur after this will
			 * not need a release. The plane state will be attached
			 * to the stream, and therefore part of the atomic
			 * state. It'll be released when the atomic state is
			 * cleaned.
			 */
5049 5050
			if (!dc_add_plane_to_context(
					dc,
5051
					dm_new_crtc_state->stream,
5052
					dc_new_plane_state,
5053 5054
					dm_state->context)) {

5055
				dc_plane_state_release(dc_new_plane_state);
5056
				return -EINVAL;
5057
			}
5058

5059 5060
			dm_new_plane_state->dc_state = dc_new_plane_state;

5061 5062 5063 5064 5065
			/* Tell DC to do a full surface update every time there
			 * is a plane change. Inefficient, but works for now.
			 */
			dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;

5066
			*lock_and_validation_needed = true;
5067
		}
5068
	}
5069 5070


5071 5072
	return ret;
}
5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138 5139 5140 5141 5142 5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166
enum surface_update_type dm_determine_update_type_for_commit(struct dc *dc, struct drm_atomic_state *state)
{


	int i, j, num_plane;
	struct drm_plane_state *old_plane_state, *new_plane_state;
	struct dm_plane_state *new_dm_plane_state, *old_dm_plane_state;
	struct drm_crtc *new_plane_crtc, *old_plane_crtc;
	struct drm_plane *plane;

	struct drm_crtc *crtc;
	struct drm_crtc_state *new_crtc_state, *old_crtc_state;
	struct dm_crtc_state *new_dm_crtc_state, *old_dm_crtc_state;
	struct dc_stream_status *status = NULL;

	struct dc_surface_update *updates = kzalloc(MAX_SURFACES * sizeof(struct dc_surface_update), GFP_KERNEL);
	struct dc_plane_state *surface = kzalloc(MAX_SURFACES * sizeof(struct dc_plane_state), GFP_KERNEL);
	struct dc_stream_update stream_update;
	enum surface_update_type update_type = UPDATE_TYPE_FAST;


	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
		new_dm_crtc_state = to_dm_crtc_state(new_crtc_state);
		old_dm_crtc_state = to_dm_crtc_state(old_crtc_state);
		num_plane = 0;

		if (new_dm_crtc_state->stream) {

			for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, j) {
				new_plane_crtc = new_plane_state->crtc;
				old_plane_crtc = old_plane_state->crtc;
				new_dm_plane_state = to_dm_plane_state(new_plane_state);
				old_dm_plane_state = to_dm_plane_state(old_plane_state);

				if (plane->type == DRM_PLANE_TYPE_CURSOR)
					continue;

				if (!state->allow_modeset)
					continue;

				if (crtc == new_plane_crtc) {
					updates[num_plane].surface = &surface[num_plane];

					if (new_crtc_state->mode_changed) {
						updates[num_plane].surface->src_rect =
									new_dm_plane_state->dc_state->src_rect;
						updates[num_plane].surface->dst_rect =
									new_dm_plane_state->dc_state->dst_rect;
						updates[num_plane].surface->rotation =
									new_dm_plane_state->dc_state->rotation;
						updates[num_plane].surface->in_transfer_func =
									new_dm_plane_state->dc_state->in_transfer_func;
						stream_update.dst = new_dm_crtc_state->stream->dst;
						stream_update.src = new_dm_crtc_state->stream->src;
					}

					if (new_crtc_state->color_mgmt_changed) {
						updates[num_plane].gamma =
								new_dm_plane_state->dc_state->gamma_correction;
						updates[num_plane].in_transfer_func =
								new_dm_plane_state->dc_state->in_transfer_func;
						stream_update.gamut_remap =
								&new_dm_crtc_state->stream->gamut_remap_matrix;
						stream_update.out_transfer_func =
								new_dm_crtc_state->stream->out_transfer_func;
					}

					num_plane++;
				}
			}

			if (num_plane > 0) {
				status = dc_stream_get_status(new_dm_crtc_state->stream);
				update_type = dc_check_update_surfaces_for_stream(dc, updates, num_plane,
										  &stream_update, status);

				if (update_type > UPDATE_TYPE_MED) {
					update_type = UPDATE_TYPE_FULL;
					goto ret;
				}
			}

		} else if (!new_dm_crtc_state->stream && old_dm_crtc_state->stream) {
			update_type = UPDATE_TYPE_FULL;
			goto ret;
		}
	}

ret:
	kfree(updates);
	kfree(surface);

	return update_type;
}
5167

5168 5169
static int amdgpu_dm_atomic_check(struct drm_device *dev,
				  struct drm_atomic_state *state)
5170 5171 5172 5173 5174
{
	struct amdgpu_device *adev = dev->dev_private;
	struct dc *dc = adev->dm.dc;
	struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
	struct drm_connector *connector;
5175
	struct drm_connector_state *old_con_state, *new_con_state;
5176
	struct drm_crtc *crtc;
5177
	struct drm_crtc_state *old_crtc_state, *new_crtc_state;
5178 5179 5180
	enum surface_update_type update_type = UPDATE_TYPE_FAST;
	enum surface_update_type overall_update_type = UPDATE_TYPE_FAST;

5181
	int ret, i;
5182

5183 5184 5185 5186 5187 5188 5189
	/*
	 * This bool will be set for true for any modeset/reset
	 * or plane update which implies non fast surface update.
	 */
	bool lock_and_validation_needed = false;

	ret = drm_atomic_helper_check_modeset(dev, state);
5190 5191
	if (ret)
		goto fail;
5192

5193
	for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
5194 5195 5196
		struct dm_crtc_state *dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
		struct dm_crtc_state *dm_old_crtc_state  = to_dm_crtc_state(old_crtc_state);

5197
		if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
5198 5199
		    !new_crtc_state->color_mgmt_changed &&
		    (dm_old_crtc_state->freesync_enabled == dm_new_crtc_state->freesync_enabled))
5200
			continue;
5201

5202 5203
		if (!new_crtc_state->enable)
			continue;
5204

5205 5206 5207
		ret = drm_atomic_add_affected_connectors(state, crtc);
		if (ret)
			return ret;
5208

5209 5210 5211
		ret = drm_atomic_add_affected_planes(state, crtc);
		if (ret)
			goto fail;
5212 5213
	}

5214 5215
	dm_state->context = dc_create_state();
	ASSERT(dm_state->context);
5216
	dc_resource_state_copy_construct_current(dc, dm_state->context);
5217 5218 5219 5220 5221 5222 5223 5224

	/* Remove exiting planes if they are modified */
	ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
	if (ret) {
		goto fail;
	}

	/* Disable all crtcs which require disable */
5225
	ret = dm_update_crtcs_state(&adev->dm, state, false, &lock_and_validation_needed);
5226 5227 5228 5229 5230
	if (ret) {
		goto fail;
	}

	/* Enable all crtcs which require enable */
5231
	ret = dm_update_crtcs_state(&adev->dm, state, true, &lock_and_validation_needed);
5232 5233 5234 5235 5236 5237 5238 5239 5240 5241
	if (ret) {
		goto fail;
	}

	/* Add new/modified planes */
	ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
	if (ret) {
		goto fail;
	}

5242 5243 5244 5245
	/* Run this here since we want to validate the streams we created */
	ret = drm_atomic_helper_check_planes(dev, state);
	if (ret)
		goto fail;
5246

L
Leo (Sunpeng) Li 已提交
5247
	/* Check scaling and underscan changes*/
5248
	/* TODO Removed scaling changes validation due to inability to commit
5249 5250 5251
	 * new stream into context w\o causing full reset. Need to
	 * decide how to handle.
	 */
5252
	for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
5253 5254 5255
		struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
		struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
		struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
5256 5257

		/* Skip any modesets/resets */
5258 5259
		if (!acrtc || drm_atomic_crtc_needs_modeset(
				drm_atomic_get_new_crtc_state(state, &acrtc->base)))
5260 5261
			continue;

5262
		/* Skip any thing not scale or underscan changes */
5263
		if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
5264 5265
			continue;

5266
		overall_update_type = UPDATE_TYPE_FULL;
5267 5268 5269 5270 5271
		lock_and_validation_needed = true;
	}

	/*
	 * For full updates case when
5272
	 * removing/adding/updating streams on one CRTC while flipping
5273 5274 5275 5276 5277 5278
	 * on another CRTC,
	 * acquiring global lock  will guarantee that any such full
	 * update commit
	 * will wait for completion of any outstanding flip using DRMs
	 * synchronization events.
	 */
5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294
	update_type = dm_determine_update_type_for_commit(dc, state);

	if (overall_update_type < update_type)
		overall_update_type = update_type;

	/*
	 * lock_and_validation_needed was an old way to determine if we need to set
	 * the global lock. Leaving it in to check if we broke any corner cases
	 * lock_and_validation_needed true = UPDATE_TYPE_FULL or UPDATE_TYPE_MED
	 * lock_and_validation_needed false = UPDATE_TYPE_FAST
	 */
	if (lock_and_validation_needed && overall_update_type <= UPDATE_TYPE_FAST)
		WARN(1, "Global lock should be Set, overall_update_type should be UPDATE_TYPE_MED or UPDATE_TYPE_FULL");
	else if (!lock_and_validation_needed && overall_update_type > UPDATE_TYPE_FAST)
		WARN(1, "Global lock should NOT be set, overall_update_type should be UPDATE_TYPE_FAST");

5295

5296
	if (overall_update_type > UPDATE_TYPE_FAST) {
5297 5298 5299 5300

		ret = do_aquire_global_lock(dev, state);
		if (ret)
			goto fail;
5301

5302
		if (dc_validate_global_state(dc, dm_state->context) != DC_OK) {
5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313
			ret = -EINVAL;
			goto fail;
		}
	}

	/* Must be success */
	WARN_ON(ret);
	return ret;

fail:
	if (ret == -EDEADLK)
5314
		DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
5315
	else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
5316
		DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
5317
	else
5318
		DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
5319 5320 5321 5322

	return ret;
}

5323 5324
static bool is_dp_capable_without_timing_msa(struct dc *dc,
					     struct amdgpu_dm_connector *amdgpu_dm_connector)
5325 5326 5327 5328
{
	uint8_t dpcd_data;
	bool capable = false;

5329
	if (amdgpu_dm_connector->dc_link &&
5330 5331
		dm_helpers_dp_read_dpcd(
				NULL,
5332
				amdgpu_dm_connector->dc_link,
5333 5334 5335 5336 5337 5338 5339 5340
				DP_DOWN_STREAM_PORT_COUNT,
				&dpcd_data,
				sizeof(dpcd_data))) {
		capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
	}

	return capable;
}
5341 5342
void amdgpu_dm_update_freesync_caps(struct drm_connector *connector,
					struct edid *edid)
5343 5344 5345 5346 5347 5348
{
	int i;
	bool edid_check_required;
	struct detailed_timing *timing;
	struct detailed_non_pixel *data;
	struct detailed_data_monitor_range *range;
5349 5350
	struct amdgpu_dm_connector *amdgpu_dm_connector =
			to_amdgpu_dm_connector(connector);
5351
	struct dm_connector_state *dm_con_state;
5352 5353 5354

	struct drm_device *dev = connector->dev;
	struct amdgpu_device *adev = dev->dev_private;
5355

5356 5357 5358 5359 5360
	if (!connector->state) {
		DRM_ERROR("%s - Connector has no state", __func__);
		return;
	}

5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372
	if (!edid) {
		dm_con_state = to_dm_connector_state(connector->state);

		amdgpu_dm_connector->min_vfreq = 0;
		amdgpu_dm_connector->max_vfreq = 0;
		amdgpu_dm_connector->pixel_clock_mhz = 0;

		dm_con_state->freesync_capable = false;
		dm_con_state->freesync_enable = false;
		return;
	}

5373 5374
	dm_con_state = to_dm_connector_state(connector->state);

5375
	edid_check_required = false;
5376
	if (!amdgpu_dm_connector->dc_sink) {
5377 5378 5379 5380 5381 5382 5383 5384 5385
		DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
		return;
	}
	if (!adev->dm.freesync_module)
		return;
	/*
	 * if edid non zero restrict freesync only for dp and edp
	 */
	if (edid) {
5386 5387
		if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
			|| amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
5388 5389
			edid_check_required = is_dp_capable_without_timing_msa(
						adev->dm.dc,
5390
						amdgpu_dm_connector);
5391 5392
		}
	}
5393
	dm_con_state->freesync_capable = false;
5394 5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414
	if (edid_check_required == true && (edid->version > 1 ||
	   (edid->version == 1 && edid->revision > 1))) {
		for (i = 0; i < 4; i++) {

			timing	= &edid->detailed_timings[i];
			data	= &timing->data.other_data;
			range	= &data->data.range;
			/*
			 * Check if monitor has continuous frequency mode
			 */
			if (data->type != EDID_DETAIL_MONITOR_RANGE)
				continue;
			/*
			 * Check for flag range limits only. If flag == 1 then
			 * no additional timing information provided.
			 * Default GTF, GTF Secondary curve and CVT are not
			 * supported
			 */
			if (range->flags != 1)
				continue;

5415 5416 5417
			amdgpu_dm_connector->min_vfreq = range->min_vfreq;
			amdgpu_dm_connector->max_vfreq = range->max_vfreq;
			amdgpu_dm_connector->pixel_clock_mhz =
5418 5419 5420 5421
				range->pixel_clock_mhz * 10;
			break;
		}

5422
		if (amdgpu_dm_connector->max_vfreq -
5423 5424
		    amdgpu_dm_connector->min_vfreq > 10) {

5425
			dm_con_state->freesync_capable = true;
5426 5427 5428 5429
		}
	}
}