sata_mv.c 62.8 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
4
 * Copyright 2005: EMC Corporation, all rights reserved.
5
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
32
#include <linux/device.h>
33
#include <scsi/scsi_host.h>
34
#include <scsi/scsi_cmnd.h>
35 36 37
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
J
Jeff Garzik 已提交
38
#define DRV_VERSION	"0.8"
39 40 41 42 43 44 45 46 47 48 49 50

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
51 52 53 54 55 56
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

57
	MV_SATAHC0_REG_BASE	= 0x20000,
58
	MV_FLASH_CTL		= 0x1046c,
59 60
	MV_GPIO_PORT_CTL	= 0x104f0,
	MV_RESET_CFG		= 0x180d8,
61 62 63 64 65 66

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

67
	MV_USE_Q_DEPTH		= ATA_DEF_QUEUE,
68

69 70 71 72 73 74 75 76 77 78 79 80 81 82
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
	MV_MAX_SG_CT		= 176,
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),
	MV_PORT_PRIV_DMA_SZ	= (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),

83 84 85
	MV_PORTS_PER_HC		= 4,
	/* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
	MV_PORT_HC_SHIFT	= 2,
86
	/* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
87 88 89 90 91
	MV_PORT_MASK		= 3,

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
92
	MV_COMMON_FLAGS		= (ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
93
				   ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
94
				   ATA_FLAG_NO_ATAPI | ATA_FLAG_PIO_POLLING),
95
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
96

97 98 99 100 101 102 103 104 105 106
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

107 108
	/* PCI interface registers */

109 110
	PCI_COMMAND_OFS		= 0xc00,

111 112 113 114 115
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

116 117 118 119 120 121 122 123 124 125 126 127 128
	MV_PCI_MODE		= 0xd00,
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
	MV_PCI_XBAR_TMOUT	= 0x1d04,
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

	PCI_IRQ_CAUSE_OFS		= 0x1d58,
	PCI_IRQ_MASK_OFS		= 0x1d5c,
129 130 131 132 133 134 135 136 137 138 139
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

	HC_MAIN_IRQ_CAUSE_OFS	= 0x1d60,
	HC_MAIN_IRQ_MASK_OFS	= 0x1d64,
	PORT0_ERR		= (1 << 0),	/* shift by port # */
	PORT0_DONE		= (1 << 1),	/* shift by port # */
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
140 141
	PORTS_0_3_COAL_DONE	= (1 << 8),
	PORTS_4_7_COAL_DONE	= (1 << 17),
142 143 144 145 146
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
147
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
148
	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
149 150
				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
				   HC_MAIN_RSVD),
151 152
	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
				   HC_MAIN_RSVD_5),
153 154 155 156 157

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
158
	CRPB_DMA_DONE		= (1 << 0),	/* shift by port # */
159 160 161 162
	HC_IRQ_COAL		= (1 << 4),	/* IRQ coalescing */
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
163 164
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
165 166 167 168

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
169
	PHY_MODE3		= 0x310,
170 171
	PHY_MODE4		= 0x314,
	PHY_MODE2		= 0x330,
172 173 174
	MV5_PHY_MODE		= 0x74,
	MV5_LT_MODE		= 0x30,
	MV5_PHY_CTL		= 0x0C,
175 176 177
	SATA_INTERFACE_CTL	= 0x050,

	MV_M2_PREAMP_MASK	= 0x7e0,
178 179 180

	/* Port registers */
	EDMA_CFG_OFS		= 0,
181 182 183 184 185
	EDMA_CFG_Q_DEPTH	= 0,			/* queueing disabled */
	EDMA_CFG_NCQ		= (1 << 5),
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),		/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),		/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),		/* write buffer 512B */
186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
	EDMA_ERR_D_PAR		= (1 << 0),
	EDMA_ERR_PRD_PAR	= (1 << 1),
	EDMA_ERR_DEV		= (1 << 2),
	EDMA_ERR_DEV_DCON	= (1 << 3),
	EDMA_ERR_DEV_CON	= (1 << 4),
	EDMA_ERR_SERR		= (1 << 5),
	EDMA_ERR_SELF_DIS	= (1 << 7),
	EDMA_ERR_BIST_ASYNC	= (1 << 8),
	EDMA_ERR_CRBQ_PAR	= (1 << 9),
	EDMA_ERR_CRPB_PAR	= (1 << 10),
	EDMA_ERR_INTRL_PAR	= (1 << 11),
	EDMA_ERR_IORDY		= (1 << 12),
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),
	EDMA_ERR_TRANS_PROTO	= (1 << 31),
207
	EDMA_ERR_FATAL		= (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
208 209
				   EDMA_ERR_DEV_DCON | EDMA_ERR_CRBQ_PAR |
				   EDMA_ERR_CRPB_PAR | EDMA_ERR_INTRL_PAR |
210
				   EDMA_ERR_IORDY | EDMA_ERR_LNK_CTRL_RX_2 |
211
				   EDMA_ERR_LNK_DATA_RX |
212
				   EDMA_ERR_LNK_DATA_TX |
213 214
				   EDMA_ERR_TRANS_PROTO),

215 216 217 218 219 220 221 222 223 224 225
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

226 227 228 229 230
	EDMA_CMD_OFS		= 0x28,
	EDMA_EN			= (1 << 0),
	EDMA_DS			= (1 << 1),
	ATA_RST			= (1 << 2),

231
	EDMA_IORDY_TMOUT	= 0x34,
232 233
	EDMA_ARB_CFG		= 0x38,

234 235
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
236 237 238 239
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
240 241 242
	MV_HP_ERRATA_XX42A0	= (1 << 5),
	MV_HP_50XX		= (1 << 6),
	MV_HP_GEN_IIE		= (1 << 7),
243

244 245 246
	/* Port private flags (pp_flags) */
	MV_PP_FLAG_EDMA_EN	= (1 << 0),
	MV_PP_FLAG_EDMA_DS_ACT	= (1 << 1),
247 248
};

249
#define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX)
250
#define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0)
251 252 253
#define IS_GEN_I(hpriv) IS_50XX(hpriv)
#define IS_GEN_II(hpriv) IS_60XX(hpriv)
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
254

J
Jeff Garzik 已提交
255
enum {
256
	MV_DMA_BOUNDARY		= 0xffffffffU,
J
Jeff Garzik 已提交
257 258 259 260 261 262

	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

263 264 265 266 267 268
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
269 270
	chip_6042,
	chip_7042,
271 272
};

273 274
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
275 276 277 278
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
279
};
280

281
struct mv_crqb_iie {
M
Mark Lord 已提交
282 283 284 285 286
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
287 288
};

289 290
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
291 292 293
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
294 295
};

296 297
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
298 299 300 301
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
302
};
303

304 305 306 307 308 309 310 311 312 313
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
	struct mv_sg		*sg_tbl;
	dma_addr_t		sg_tbl_dma;
	u32			pp_flags;
};

314 315 316 317 318
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

319 320
struct mv_host_priv;
struct mv_hw_ops {
321 322
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
323 324 325
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
326 327
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
328 329
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
330 331
};

332 333
struct mv_host_priv {
	u32			hp_flags;
334
	struct mv_port_signal	signal[8];
335
	const struct mv_hw_ops	*ops;
336 337 338 339 340
};

static void mv_irq_clear(struct ata_port *ap);
static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
341 342
static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
343
static void mv_phy_reset(struct ata_port *ap);
344
static void __mv_phy_reset(struct ata_port *ap, int can_sleep);
345 346 347
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
static void mv_qc_prep(struct ata_queued_cmd *qc);
348
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
349
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
350
static void mv_eng_timeout(struct ata_port *ap);
351 352
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);

353 354
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
355 356 357
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
358 359
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
360 361
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
362

363 364
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
365 366 367
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
368 369
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
370 371
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
372 373 374
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no);
static void mv_stop_and_reset(struct ata_port *ap);
375

376
static struct scsi_host_template mv_sht = {
377 378 379 380
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
381
	.can_queue		= MV_USE_Q_DEPTH,
382
	.this_id		= ATA_SHT_THIS_ID,
383
	.sg_tablesize		= MV_MAX_SG_CT,
384 385
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
386
	.use_clustering		= 1,
387 388 389
	.proc_name		= DRV_NAME,
	.dma_boundary		= MV_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
390
	.slave_destroy		= ata_scsi_slave_destroy,
391 392 393
	.bios_param		= ata_std_bios_param,
};

394 395 396 397 398 399 400 401 402 403
static const struct ata_port_operations mv5_ops = {
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,
404
	.cable_detect		= ata_cable_sata,
405 406 407

	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
408
	.data_xfer		= ata_data_xfer,
409 410 411 412

	.eng_timeout		= mv_eng_timeout,

	.irq_clear		= mv_irq_clear,
413 414
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
415 416 417 418 419 420 421 422 423

	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

static const struct ata_port_operations mv6_ops = {
424 425 426 427 428 429 430 431 432
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,
433
	.cable_detect		= ata_cable_sata,
434

435 436
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
437
	.data_xfer		= ata_data_xfer,
438

439
	.eng_timeout		= mv_eng_timeout,
440 441

	.irq_clear		= mv_irq_clear,
442 443
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
444 445 446 447

	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

448 449
	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
450 451
};

452 453 454 455 456 457 458 459 460 461
static const struct ata_port_operations mv_iie_ops = {
	.port_disable		= ata_port_disable,

	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

	.phy_reset		= mv_phy_reset,
462
	.cable_detect		= ata_cable_sata,
463 464 465

	.qc_prep		= mv_qc_prep_iie,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
466
	.data_xfer		= ata_data_xfer,
467 468 469 470

	.eng_timeout		= mv_eng_timeout,

	.irq_clear		= mv_irq_clear,
471 472
	.irq_on			= ata_irq_on,
	.irq_ack		= ata_irq_ack,
473 474 475 476 477 478 479 480

	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

481
static const struct ata_port_info mv_port_info[] = {
482
	{  /* chip_504x */
J
Jeff Garzik 已提交
483
		.flags		= MV_COMMON_FLAGS,
484
		.pio_mask	= 0x1f,	/* pio0-4 */
485 486
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv5_ops,
487 488
	},
	{  /* chip_508x */
J
Jeff Garzik 已提交
489
		.flags		= (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
490
		.pio_mask	= 0x1f,	/* pio0-4 */
491 492
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv5_ops,
493
	},
494
	{  /* chip_5080 */
J
Jeff Garzik 已提交
495
		.flags		= (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
496
		.pio_mask	= 0x1f,	/* pio0-4 */
497 498
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv5_ops,
499
	},
500
	{  /* chip_604x */
J
Jeff Garzik 已提交
501
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
502 503
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
504
		.port_ops	= &mv6_ops,
505 506
	},
	{  /* chip_608x */
J
Jeff Garzik 已提交
507
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
508 509 510
				   MV_FLAG_DUAL_HC),
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
511
		.port_ops	= &mv6_ops,
512
	},
513
	{  /* chip_6042 */
J
Jeff Garzik 已提交
514
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
515 516 517 518 519
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
520
		.flags		= (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
521 522 523 524
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= 0x7f,	/* udma0-6 */
		.port_ops	= &mv_iie_ops,
	},
525 526
};

527
static const struct pci_device_id mv_pci_tbl[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

541 542
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

M
Morrison, Tom 已提交
543 544 545
	/* add Marvell 7042 support */
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

546
	{ }			/* terminate list */
547 548 549 550 551 552 553 554 555
};

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
	.probe			= mv_init_one,
	.remove			= ata_pci_remove_one,
};

556 557 558 559 560
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
561 562
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
563 564 565 566 567 568 569
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
570 571
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
572 573
};

574 575 576 577 578 579
/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

644 645
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
646
	return  mv_hc_base_from_port(base, port) +
647
		MV_SATAHC_ARBTR_REG_SZ +
648
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
649 650 651 652
}

static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
T
Tejun Heo 已提交
653
	return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no);
654 655
}

J
Jeff Garzik 已提交
656
static inline int mv_get_hc_count(unsigned long port_flags)
657
{
J
Jeff Garzik 已提交
658
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
659 660 661
}

static void mv_irq_clear(struct ata_port *ap)
662 663 664
{
}

665 666 667 668 669
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
670 671
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
672 673 674 675
 *
 *      LOCKING:
 *      Inherited from caller.
 */
676
static void mv_start_dma(void __iomem *base, struct mv_port_priv *pp)
677
{
678 679 680 681
	if (!(MV_PP_FLAG_EDMA_EN & pp->pp_flags)) {
		writelfl(EDMA_EN, base + EDMA_CMD_OFS);
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
682
	WARN_ON(!(EDMA_EN & readl(base + EDMA_CMD_OFS)));
683 684
}

685 686 687 688
/**
 *      mv_stop_dma - Disable eDMA engine
 *      @ap: ATA channel to manipulate
 *
689 690
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
691 692 693 694
 *
 *      LOCKING:
 *      Inherited from caller.
 */
695
static void mv_stop_dma(struct ata_port *ap)
696
{
697 698 699 700 701
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp	= ap->private_data;
	u32 reg;
	int i;

702 703
	if (MV_PP_FLAG_EDMA_EN & pp->pp_flags) {
		/* Disable EDMA if active.   The disable bit auto clears.
704 705 706
		 */
		writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
707
	} else {
708
		WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS));
709
  	}
710

711 712 713 714 715 716 717 718 719 720
	/* now properly wait for the eDMA to stop */
	for (i = 1000; i > 0; i--) {
		reg = readl(port_mmio + EDMA_CMD_OFS);
		if (!(EDMA_EN & reg)) {
			break;
		}
		udelay(100);
	}

	if (EDMA_EN & reg) {
721
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
722
		/* FIXME: Consider doing a reset here to recover */
723
	}
724 725
}

J
Jeff Garzik 已提交
726
#ifdef ATA_DEBUG
727
static void mv_dump_mem(void __iomem *start, unsigned bytes)
728
{
729 730 731 732 733 734 735 736 737 738
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
			printk("%08x ",readl(start + b));
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
739 740
#endif

741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
			(void) pci_read_config_dword(pdev,b,&dw);
			printk("%08x ",dw);
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
761
	void __iomem *hc_base = mv_hc_base(mmio_base,
762 763 764 765 766 767 768 769 770 771 772 773 774
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
775
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
776 777 778 779 780 781 782 783 784 785 786 787
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
788
		hc_base = mv_hc_base(mmio_base, hc);
789 790 791 792 793 794 795 796 797 798 799
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
		DPRINTK("EDMA regs (port %i):\n",p);
		mv_dump_mem(port_base, 0x54);
		DPRINTK("SATA regs (port %i):\n",p);
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

826
	if (0xffffffffU != ofs)
827
		return readl(mv_ap_base(ap) + ofs);
828
	else
829 830 831 832 833 834 835
		return (u32) ofs;
}

static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

836
	if (0xffffffffU != ofs)
837 838 839
		writelfl(val, mv_ap_base(ap) + ofs);
}

840 841 842 843 844 845 846
static void mv_edma_cfg(struct mv_host_priv *hpriv, void __iomem *port_mmio)
{
	u32 cfg = readl(port_mmio + EDMA_CFG_OFS);

	/* set up non-NCQ EDMA configuration */
	cfg &= ~(1 << 9);	/* disable equeue */

847 848
	if (IS_GEN_I(hpriv)) {
		cfg &= ~0x1f;		/* clear queue depth */
849
		cfg |= (1 << 8);	/* enab config burst size mask */
850
	}
851

852 853
	else if (IS_GEN_II(hpriv)) {
		cfg &= ~0x1f;		/* clear queue depth */
854
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
855 856
		cfg &= ~(EDMA_CFG_NCQ | EDMA_CFG_NCQ_GO_ON_ERR); /* clear NCQ */
	}
857 858

	else if (IS_GEN_IIE(hpriv)) {
859 860
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
861 862
		cfg &= ~(1 << 19);	/* dis 128-entry queue (for now?) */
		cfg |= (1 << 18);	/* enab early completion */
863 864 865
		cfg |= (1 << 17);	/* enab cut-through (dis stor&forwrd) */
		cfg &= ~(1 << 16);	/* dis FIS-based switching (for now) */
		cfg &= ~(EDMA_CFG_NCQ | EDMA_CFG_NCQ_GO_ON_ERR); /* clear NCQ */
866 867 868 869 870
	}

	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

871 872 873 874 875 876 877 878 879 880
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
881 882
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
883 884
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
885 886 887 888
	struct mv_port_priv *pp;
	void __iomem *port_mmio = mv_ap_base(ap);
	void *mem;
	dma_addr_t mem_dma;
889
	int rc;
890

891
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
892
	if (!pp)
893
		return -ENOMEM;
894

895 896
	mem = dmam_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
897
	if (!mem)
898
		return -ENOMEM;
899 900
	memset(mem, 0, MV_PORT_PRIV_DMA_SZ);

901 902
	rc = ata_pad_alloc(ap, dev);
	if (rc)
903
		return rc;
904

905
	/* First item in chunk of DMA memory:
906 907 908 909 910 911 912
	 * 32-slot command request table (CRQB), 32 bytes each in size
	 */
	pp->crqb = mem;
	pp->crqb_dma = mem_dma;
	mem += MV_CRQB_Q_SZ;
	mem_dma += MV_CRQB_Q_SZ;

913
	/* Second item:
914 915 916 917 918 919 920 921 922 923 924 925 926
	 * 32-slot command response table (CRPB), 8 bytes each in size
	 */
	pp->crpb = mem;
	pp->crpb_dma = mem_dma;
	mem += MV_CRPB_Q_SZ;
	mem_dma += MV_CRPB_Q_SZ;

	/* Third item:
	 * Table of scatter-gather descriptors (ePRD), 16 bytes each
	 */
	pp->sg_tbl = mem;
	pp->sg_tbl_dma = mem_dma;

927
	mv_edma_cfg(hpriv, port_mmio);
928 929

	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
930
	writelfl(pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK,
931 932
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

933 934 935 936 937
	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
		writelfl(pp->crqb_dma & 0xffffffff,
			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
	else
		writelfl(0, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
938 939

	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
940 941 942 943 944 945 946

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
		writelfl(pp->crpb_dma & 0xffffffff,
			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
	else
		writelfl(0, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);

947
	writelfl(pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK,
948 949 950 951 952 953 954 955 956 957
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);

	/* Don't turn on EDMA here...do it before DMA commands only.  Else
	 * we'll be unable to send non-data, PIO, etc due to restricted access
	 * to shadow regs.
	 */
	ap->private_data = pp;
	return 0;
}

958 959 960 961 962 963 964
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
965
 *      This routine uses the host lock to protect the DMA stop.
966
 */
967 968
static void mv_port_stop(struct ata_port *ap)
{
969
	unsigned long flags;
970

J
Jeff Garzik 已提交
971
	spin_lock_irqsave(&ap->host->lock, flags);
972
	mv_stop_dma(ap);
J
Jeff Garzik 已提交
973
	spin_unlock_irqrestore(&ap->host->lock, flags);
974 975
}

976 977 978 979 980 981 982 983 984
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
985
static unsigned int mv_fill_sg(struct ata_queued_cmd *qc)
986 987
{
	struct mv_port_priv *pp = qc->ap->private_data;
988
	unsigned int n_sg = 0;
989
	struct scatterlist *sg;
990
	struct mv_sg *mv_sg;
991

992
	mv_sg = pp->sg_tbl;
993
	ata_for_each_sg(sg, qc) {
994 995
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
996

997 998 999
		mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
		mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
		mv_sg->flags_size = cpu_to_le32(sg_len & 0xffff);
1000

1001 1002
		if (ata_sg_is_last(sg, qc))
			mv_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1003

1004 1005
		mv_sg++;
		n_sg++;
1006
	}
1007 1008

	return n_sg;
1009 1010
}

1011
static inline unsigned mv_inc_q_index(unsigned index)
1012
{
1013
	return (index + 1) & MV_MAX_Q_DEPTH_MASK;
1014 1015
}

M
Mark Lord 已提交
1016
static inline void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1017
{
M
Mark Lord 已提交
1018
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1019
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1020
	*cmdw = cpu_to_le16(tmp);
1021 1022
}

1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1035 1036 1037 1038
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1039
	__le16 *cw;
1040 1041
	struct ata_taskfile *tf;
	u16 flags = 0;
1042
	unsigned in_index;
1043

1044
 	if (ATA_PROT_DMA != qc->tf.protocol)
1045
		return;
1046

1047 1048
	/* Fill in command request block
	 */
1049
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1050
		flags |= CRQB_FLAG_READ;
1051
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1052 1053
	flags |= qc->tag << CRQB_TAG_SHIFT;

1054 1055 1056 1057 1058
	/* get current queue index from hardware */
	in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	pp->crqb[in_index].sg_addr =
1059
		cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1060
	pp->crqb[in_index].sg_addr_hi =
1061
		cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1062
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1063

1064
	cw = &pp->crqb[in_index].ata_cmd[0];
1065 1066 1067 1068 1069 1070 1071
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
	 * NCQ.  NCQ will drop hob_nsect.
1072
	 */
1073 1074 1075 1076 1077
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1078
	case ATA_CMD_WRITE_FUA_EXT:
1079 1080 1081 1082 1083
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
#ifdef LIBATA_NCQ		/* FIXME: remove this line when NCQ added */
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1084
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
#endif				/* FIXME: remove this line when NCQ added */
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1133
	unsigned in_index;
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
	u32 flags = 0;

 	if (ATA_PROT_DMA != qc->tf.protocol)
		return;

	/* Fill in Gen IIE command request block
	 */
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1144
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1145 1146
	flags |= qc->tag << CRQB_TAG_SHIFT;

1147 1148 1149 1150 1151
	/* get current queue index from hardware */
	in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
			>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1179 1180 1181 1182
		return;
	mv_fill_sg(qc);
}

1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1195
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1196 1197 1198
{
	void __iomem *port_mmio = mv_ap_base(qc->ap);
	struct mv_port_priv *pp = qc->ap->private_data;
1199
	unsigned in_index;
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	u32 in_ptr;

	if (ATA_PROT_DMA != qc->tf.protocol) {
		/* We're about to send a non-EDMA capable command to the
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
		mv_stop_dma(qc->ap);
		return ata_qc_issue_prot(qc);
	}

1211 1212
	in_ptr   = readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
	in_index = (in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1213 1214

	/* until we do queuing, the queue should be empty at this point */
1215 1216
	WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
		>> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
1217

1218
	in_index = mv_inc_q_index(in_index);	/* now incr producer index */
1219

1220
	mv_start_dma(port_mmio, pp);
1221 1222 1223

	/* and write the request in pointer to kick the EDMA to life */
	in_ptr &= EDMA_REQ_Q_BASE_LO_MASK;
1224
	in_ptr |= in_index << EDMA_REQ_Q_PTR_SHIFT;
1225 1226 1227 1228 1229
	writelfl(in_ptr, port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	return 0;
}

1230 1231 1232 1233 1234 1235
/**
 *      mv_get_crpb_status - get status from most recently completed cmd
 *      @ap: ATA channel to manipulate
 *
 *      This routine is for use when the port is in DMA mode, when it
 *      will be using the CRPB (command response block) method of
1236
 *      returning command completion information.  We check indices
1237 1238 1239 1240 1241 1242
 *      are good, grab status, and bump the response consumer index to
 *      prove that we're up to date.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1243 1244 1245 1246
static u8 mv_get_crpb_status(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
1247
	unsigned out_index;
1248
	u32 out_ptr;
M
Mark Lord 已提交
1249
	u8 ata_status;
1250

1251 1252
	out_ptr   = readl(port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
	out_index = (out_ptr >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1253

1254 1255
	ata_status = le16_to_cpu(pp->crpb[out_index].flags)
					>> CRPB_FLAG_STATUS_SHIFT;
M
Mark Lord 已提交
1256

1257
	/* increment our consumer index... */
1258
	out_index = mv_inc_q_index(out_index);
1259

1260
	/* and, until we do NCQ, there should only be 1 CRPB waiting */
1261 1262
	WARN_ON(out_index != ((readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
		>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
1263 1264 1265

	/* write out our inc'd consumer index so EDMA knows we're caught up */
	out_ptr &= EDMA_RSP_Q_BASE_LO_MASK;
1266
	out_ptr |= out_index << EDMA_RSP_Q_PTR_SHIFT;
1267 1268 1269
	writelfl(out_ptr, port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);

	/* Return ATA status register for completed CRPB */
M
Mark Lord 已提交
1270
	return ata_status;
1271 1272
}

1273 1274 1275
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
1276
 *      @reset_allowed: bool: 0 == don't trigger from reset here
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
 *
 *      In most cases, just clear the interrupt and move on.  However,
 *      some cases require an eDMA reset, which is done right before
 *      the COMRESET in mv_phy_reset().  The SERR case requires a
 *      clear of pending errors in the SATA SERROR register.  Finally,
 *      if the port disabled DMA, update our cached copy to match.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1287
static void mv_err_intr(struct ata_port *ap, int reset_allowed)
1288 1289 1290
{
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 edma_err_cause, serr = 0;
1291 1292 1293 1294

	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	if (EDMA_ERR_SERR & edma_err_cause) {
1295 1296
		sata_scr_read(ap, SCR_ERROR, &serr);
		sata_scr_write_flush(ap, SCR_ERROR, serr);
1297
	}
1298 1299 1300 1301 1302
	if (EDMA_ERR_SELF_DIS & edma_err_cause) {
		struct mv_port_priv *pp	= ap->private_data;
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
	}
	DPRINTK(KERN_ERR "ata%u: port error; EDMA err cause: 0x%08x "
T
Tejun Heo 已提交
1303
		"SERR: 0x%08x\n", ap->print_id, edma_err_cause, serr);
1304 1305 1306 1307 1308

	/* Clear EDMA now that SERR cleanup done */
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* check for fatal here and recover if needed */
1309
	if (reset_allowed && (EDMA_ERR_FATAL & edma_err_cause))
1310
		mv_stop_and_reset(ap);
1311 1312
}

1313 1314
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
1315
 *      @host: host specific structure
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
 *      @relevant: port error bits relevant to this host controller
 *      @hc: which host controller we're to look at
 *
 *      Read then write clear the HC interrupt status then walk each
 *      port connected to the HC and see if it needs servicing.  Port
 *      success ints are reported in the HC interrupt status reg, the
 *      port error ints are reported in the higher level main
 *      interrupt status register and thus are passed in via the
 *      'relevant' argument.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1329
static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
1330
{
T
Tejun Heo 已提交
1331
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
1332 1333 1334
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	struct ata_queued_cmd *qc;
	u32 hc_irq_cause;
1335
	int shift, port, port0, hard_port, handled;
1336
	unsigned int err_mask;
1337

1338
	if (hc == 0)
1339
		port0 = 0;
1340
	else
1341 1342 1343 1344
		port0 = MV_PORTS_PER_HC;

	/* we'll need the HC success int register in most cases */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1345
	if (hc_irq_cause)
1346
		writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1347 1348 1349 1350 1351

	VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
		hc,relevant,hc_irq_cause);

	for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
1352
		u8 ata_status = 0;
J
Jeff Garzik 已提交
1353
		struct ata_port *ap = host->ports[port];
M
Mark Lord 已提交
1354
		struct mv_port_priv *pp = ap->private_data;
J
Jeff Garzik 已提交
1355

1356
		hard_port = mv_hardport_from_port(port); /* range 0..3 */
1357
		handled = 0;	/* ensure ata_status is set if handled++ */
1358

M
Mark Lord 已提交
1359
		/* Note that DEV_IRQ might happen spuriously during EDMA,
1360 1361
		 * and should be ignored in such cases.
		 * The cause of this is still under investigation.
1362
		 */
M
Mark Lord 已提交
1363 1364 1365 1366 1367 1368 1369 1370 1371
		if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
			/* EDMA: check for response queue interrupt */
			if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) {
				ata_status = mv_get_crpb_status(ap);
				handled = 1;
			}
		} else {
			/* PIO: check for device (drive) interrupt */
			if ((DEV_IRQ << hard_port) & hc_irq_cause) {
T
Tejun Heo 已提交
1372
				ata_status = readb(ap->ioaddr.status_addr);
M
Mark Lord 已提交
1373
				handled = 1;
1374 1375 1376 1377 1378
				/* ignore spurious intr if drive still BUSY */
				if (ata_status & ATA_BUSY) {
					ata_status = 0;
					handled = 0;
				}
M
Mark Lord 已提交
1379
			}
1380 1381
		}

J
Jeff Garzik 已提交
1382
		if (ap && (ap->flags & ATA_FLAG_DISABLED))
1383 1384
			continue;

1385 1386
		err_mask = ac_err_mask(ata_status);

1387
		shift = port << 1;		/* (port * 2) */
1388 1389 1390 1391
		if (port >= MV_PORTS_PER_HC) {
			shift++;	/* skip bit 8 in the HC Main IRQ reg */
		}
		if ((PORT0_ERR << shift) & relevant) {
1392
			mv_err_intr(ap, 1);
1393
			err_mask |= AC_ERR_OTHER;
M
Mark Lord 已提交
1394
			handled = 1;
1395
		}
1396

M
Mark Lord 已提交
1397
		if (handled) {
1398
			qc = ata_qc_from_tag(ap, ap->active_tag);
M
Mark Lord 已提交
1399
			if (qc && (qc->flags & ATA_QCFLAG_ACTIVE)) {
1400 1401 1402
				VPRINTK("port %u IRQ found for qc, "
					"ata_status 0x%x\n", port,ata_status);
				/* mark qc status appropriately */
J
Jeff Garzik 已提交
1403
				if (!(qc->tf.flags & ATA_TFLAG_POLLING)) {
1404 1405 1406
					qc->err_mask |= err_mask;
					ata_qc_complete(qc);
				}
1407 1408 1409 1410 1411 1412
			}
		}
	}
	VPRINTK("EXIT\n");
}

1413
/**
1414
 *      mv_interrupt -
1415 1416 1417 1418 1419 1420 1421 1422 1423
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *      @regs: unused
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
1424
 *      LOCKING:
J
Jeff Garzik 已提交
1425
 *      This routine holds the host lock while processing pending
1426 1427
 *      interrupts.
 */
1428
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1429
{
J
Jeff Garzik 已提交
1430
	struct ata_host *host = dev_instance;
1431
	unsigned int hc, handled = 0, n_hcs;
T
Tejun Heo 已提交
1432
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
1433
	struct mv_host_priv *hpriv;
1434 1435 1436 1437 1438 1439 1440
	u32 irq_stat;

	irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);

	/* check the cases where we either have nothing pending or have read
	 * a bogus register value which can indicate HW removal or PCI fault
	 */
1441
	if (!irq_stat || (0xffffffffU == irq_stat))
1442 1443
		return IRQ_NONE;

J
Jeff Garzik 已提交
1444 1445
	n_hcs = mv_get_hc_count(host->ports[0]->flags);
	spin_lock(&host->lock);
1446 1447 1448 1449

	for (hc = 0; hc < n_hcs; hc++) {
		u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
		if (relevant) {
J
Jeff Garzik 已提交
1450
			mv_host_intr(host, relevant, hc);
1451
			handled++;
1452 1453
		}
	}
1454

J
Jeff Garzik 已提交
1455
	hpriv = host->private_data;
1456 1457 1458 1459 1460 1461 1462 1463 1464
	if (IS_60XX(hpriv)) {
		/* deal with the interrupt coalescing bits */
		if (irq_stat & (TRAN_LO_DONE | TRAN_HI_DONE | PORTS_0_7_COAL_DONE)) {
			writelfl(0, mmio + MV_IRQ_COAL_CAUSE_LO);
			writelfl(0, mmio + MV_IRQ_COAL_CAUSE_HI);
			writelfl(0, mmio + MV_IRQ_COAL_CAUSE);
		}
	}

1465
	if (PCI_ERR & irq_stat) {
1466 1467 1468
		printk(KERN_ERR DRV_NAME ": PCI ERROR; PCI IRQ cause=0x%08x\n",
		       readl(mmio + PCI_IRQ_CAUSE_OFS));

1469
		DPRINTK("All regs @ PCI error\n");
J
Jeff Garzik 已提交
1470
		mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
1471

1472 1473 1474
		writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
		handled++;
	}
J
Jeff Garzik 已提交
1475
	spin_unlock(&host->lock);
1476 1477 1478 1479

	return IRQ_RETVAL(handled);
}

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
{
T
Tejun Heo 已提交
1507 1508
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1509 1510 1511
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

	if (ofs != 0xffffffffU)
T
Tejun Heo 已提交
1512
		return readl(addr + ofs);
1513 1514 1515 1516 1517 1518
	else
		return (u32) ofs;
}

static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
{
T
Tejun Heo 已提交
1519 1520
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1521 1522 1523
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

	if (ofs != 0xffffffffU)
T
Tejun Heo 已提交
1524
		writelfl(val, addr + ofs);
1525 1526
}

1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	u8 rev_id;
	int early_5080;

	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	early_5080 = (pdev->device == 0x5080) && (rev_id == 0);

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

	mv_reset_pci_bus(pdev, mmio);
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	writel(0x0fcfffff, mmio + MV_FLASH_CTL);
}

1550
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1551 1552
			   void __iomem *mmio)
{
1553 1554 1555 1556 1557 1558 1559
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
1560 1561
}

1562
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1563
{
1564 1565 1566 1567 1568 1569 1570 1571 1572
	u32 tmp;

	writel(0, mmio + MV_GPIO_PORT_CTL);

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
1573 1574
}

1575 1576
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
1577
{
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
		tmp = readl(phy_mmio + MV5_LT_MODE);
		tmp |= (1 << 19);
		writel(tmp, phy_mmio + MV5_LT_MODE);

		tmp = readl(phy_mmio + MV5_PHY_CTL);
		tmp &= ~0x3;
		tmp |= 0x1;
		writel(tmp, phy_mmio + MV5_PHY_CTL);
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
1599 1600
}

1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);

	mv_channel_reset(hpriv, mmio, port);

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
1632
{
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
1662 1663
}

J
Jeff Garzik 已提交
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	u32 tmp;

	tmp = readl(mmio + MV_PCI_MODE);
	tmp &= 0xff00ffff;
	writel(tmp, mmio + MV_PCI_MODE);

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
	ZERO(HC_MAIN_IRQ_MASK_OFS);
	ZERO(MV_PCI_SERR_MASK);
	ZERO(PCI_IRQ_CAUSE_OFS);
	ZERO(PCI_IRQ_MASK_OFS);
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

	tmp = readl(mmio + MV_GPIO_PORT_CTL);
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
	writel(tmp, mmio + MV_GPIO_PORT_CTL);
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1709 1710
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
		if (PCI_MASTER_EMPTY & t) {
			break;
		}
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

1765
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1766 1767 1768 1769 1770 1771 1772
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	tmp = readl(mmio + MV_RESET_CFG);
	if ((tmp & (1 << 0)) == 0) {
1773
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

1785
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1786
{
1787
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
J
Jeff Garzik 已提交
1788 1789
}

1790
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1791
			   unsigned int port)
1792
{
1793 1794
	void __iomem *port_mmio = mv_port_base(mmio, port);

1795
	u32 hp_flags = hpriv->hp_flags;
1796 1797
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
1798
	int fix_phy_mode4 =
1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
	u32 m2, tmp;

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

	/* who knows what this magic does */
	tmp = readl(port_mmio + PHY_MODE3);
	tmp &= ~0x7F800000;
	tmp |= 0x2A800000;
	writel(tmp, port_mmio + PHY_MODE3);
1822 1823

	if (fix_phy_mode4) {
1824
		u32 m4;
1825 1826

		m4 = readl(port_mmio + PHY_MODE4);
1827 1828 1829

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			tmp = readl(port_mmio + 0x310);
1830 1831 1832 1833

		m4 = (m4 & ~(1 << 1)) | (1 << 0);

		writel(m4, port_mmio + PHY_MODE4);
1834 1835 1836

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			writel(tmp, port_mmio + 0x310);
1837 1838 1839 1840 1841 1842
	}

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
1843 1844
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
1845
	m2 &= ~(1 << 16);
1846

1847 1848 1849 1850 1851 1852
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

1853 1854 1855
	writel(m2, port_mmio + PHY_MODE2);
}

1856 1857 1858 1859 1860 1861 1862 1863 1864
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);

	if (IS_60XX(hpriv)) {
		u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
1865 1866
		ifctl |= (1 << 7);		/* enable gen2i speed */
		ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
		writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
	}

	udelay(25);		/* allow reset propagation */

	/* Spec never mentions clearing the bit.  Marvell's driver does
	 * clear the bit, however.
	 */
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

	if (IS_50XX(hpriv))
		mdelay(1);
}

static void mv_stop_and_reset(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1885
	struct mv_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
1886
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
1887 1888 1889 1890 1891

	mv_stop_dma(ap);

	mv_channel_reset(hpriv, mmio, ap->port_no);

1892 1893 1894 1895 1896 1897 1898 1899 1900
	__mv_phy_reset(ap, 0);
}

static inline void __msleep(unsigned int msec, int can_sleep)
{
	if (can_sleep)
		msleep(msec);
	else
		mdelay(msec);
1901 1902
}

1903
/**
1904
 *      __mv_phy_reset - Perform eDMA reset followed by COMRESET
1905 1906 1907 1908 1909 1910 1911 1912
 *      @ap: ATA channel to manipulate
 *
 *      Part of this is taken from __sata_phy_reset and modified to
 *      not sleep since this routine gets called from interrupt level.
 *
 *      LOCKING:
 *      Inherited from caller.  This is coded to safe to call at
 *      interrupt level, i.e. it does not sleep.
1913
 */
1914
static void __mv_phy_reset(struct ata_port *ap, int can_sleep)
1915
{
J
Jeff Garzik 已提交
1916
	struct mv_port_priv *pp	= ap->private_data;
J
Jeff Garzik 已提交
1917
	struct mv_host_priv *hpriv = ap->host->private_data;
1918 1919 1920
	void __iomem *port_mmio = mv_ap_base(ap);
	struct ata_taskfile tf;
	struct ata_device *dev = &ap->device[0];
1921
	unsigned long timeout;
1922 1923
	int retry = 5;
	u32 sstatus;
1924 1925 1926

	VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);

J
Jeff Garzik 已提交
1927
	DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
1928 1929
		"SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
		mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
1930

1931 1932
	/* Issue COMRESET via SControl */
comreset_retry:
1933
	sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
1934 1935
	__msleep(1, can_sleep);

1936
	sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
1937 1938 1939
	__msleep(20, can_sleep);

	timeout = jiffies + msecs_to_jiffies(200);
1940
	do {
1941
		sata_scr_read(ap, SCR_STATUS, &sstatus);
1942
		if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0))
1943
			break;
1944 1945

		__msleep(1, can_sleep);
1946
	} while (time_before(jiffies, timeout));
1947

1948 1949 1950 1951 1952
	/* work around errata */
	if (IS_60XX(hpriv) &&
	    (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
	    (retry-- > 0))
		goto comreset_retry;
J
Jeff Garzik 已提交
1953 1954

	DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
1955 1956 1957
		"SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
		mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));

1958
	if (ata_port_online(ap)) {
1959 1960
		ata_port_probe(ap);
	} else {
1961
		sata_scr_read(ap, SCR_STATUS, &sstatus);
1962 1963
		ata_port_printk(ap, KERN_INFO,
				"no device found (phy stat %08x)\n", sstatus);
1964
		ata_port_disable(ap);
1965 1966 1967
		return;
	}

1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
	/* even after SStatus reflects that device is ready,
	 * it seems to take a while for link to be fully
	 * established (and thus Status no longer 0x80/0x7F),
	 * so we poll a bit for that, here.
	 */
	retry = 20;
	while (1) {
		u8 drv_stat = ata_check_status(ap);
		if ((drv_stat != 0x80) && (drv_stat != 0x7f))
			break;
		__msleep(500, can_sleep);
		if (retry-- <= 0)
			break;
	}

T
Tejun Heo 已提交
1983 1984 1985 1986
	tf.lbah = readb(ap->ioaddr.lbah_addr);
	tf.lbam = readb(ap->ioaddr.lbam_addr);
	tf.lbal = readb(ap->ioaddr.lbal_addr);
	tf.nsect = readb(ap->ioaddr.nsect_addr);
1987 1988

	dev->class = ata_dev_classify(&tf);
1989
	if (!ata_dev_enabled(dev)) {
1990 1991 1992
		VPRINTK("Port disabled post-sig: No device present.\n");
		ata_port_disable(ap);
	}
J
Jeff Garzik 已提交
1993 1994 1995 1996 1997

	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;

1998
	VPRINTK("EXIT\n");
1999 2000
}

2001 2002 2003 2004 2005
static void mv_phy_reset(struct ata_port *ap)
{
	__mv_phy_reset(ap, 1);
}

2006 2007 2008 2009 2010 2011 2012 2013
/**
 *      mv_eng_timeout - Routine called by libata when SCSI times out I/O
 *      @ap: ATA channel to manipulate
 *
 *      Intent is to clear all pending error conditions, reset the
 *      chip/bus, fail the command, and move on.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
2014
 *      This routine holds the host lock while failing the command.
2015
 */
2016 2017
static void mv_eng_timeout(struct ata_port *ap)
{
T
Tejun Heo 已提交
2018
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
2019
	struct ata_queued_cmd *qc;
2020
	unsigned long flags;
2021

2022
	ata_port_printk(ap, KERN_ERR, "Entering mv_eng_timeout\n");
2023
	DPRINTK("All regs @ start of eng_timeout\n");
T
Tejun Heo 已提交
2024
	mv_dump_all_regs(mmio, ap->port_no, to_pci_dev(ap->host->dev));
2025 2026 2027

	qc = ata_qc_from_tag(ap, ap->active_tag);
        printk(KERN_ERR "mmio_base %p ap %p qc %p scsi_cmnd %p &cmnd %p\n",
T
Tejun Heo 已提交
2028
	       mmio, ap, qc, qc->scsicmd, &qc->scsicmd->cmnd);
2029

J
Jeff Garzik 已提交
2030
	spin_lock_irqsave(&ap->host->lock, flags);
2031
	mv_err_intr(ap, 0);
2032
	mv_stop_and_reset(ap);
J
Jeff Garzik 已提交
2033
	spin_unlock_irqrestore(&ap->host->lock, flags);
2034

2035 2036 2037 2038 2039
	WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
	if (qc->flags & ATA_QCFLAG_ACTIVE) {
		qc->err_mask |= AC_ERR_TIMEOUT;
		ata_eh_qc_complete(qc);
	}
2040 2041
}

2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2054
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2055
{
T
Tejun Heo 已提交
2056
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2057 2058
	unsigned serr_ofs;

2059
	/* PIO related setup
2060 2061
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2062
	port->error_addr =
2063 2064 2065 2066 2067 2068
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2069
	port->status_addr =
2070 2071 2072 2073 2074
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
2075
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2076

2077 2078 2079 2080 2081
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

2082
	/* unmask all EDMA error interrupts */
2083
	writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2084

2085
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2086 2087 2088
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2089 2090
}

2091
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2092
{
2093 2094
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2095 2096 2097 2098 2099 2100
	u8 rev_id;
	u32 hp_flags = hpriv->hp_flags;

	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	switch(board_idx) {
2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
		hp_flags |= MV_HP_50XX;

		switch (rev_id) {
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2120 2121
	case chip_504x:
	case chip_508x:
2122
		hpriv->ops = &mv5xxx_ops;
2123 2124
		hp_flags |= MV_HP_50XX;

2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
		switch (rev_id) {
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2137 2138 2139 2140 2141
		}
		break;

	case chip_604x:
	case chip_608x:
2142 2143
		hpriv->ops = &mv6xxx_ops;

2144
		switch (rev_id) {
2145 2146 2147 2148 2149
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2150 2151 2152
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2153 2154
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2155 2156 2157 2158
			break;
		}
		break;

2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
	case chip_7042:
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;

		hp_flags |= MV_HP_GEN_IIE;

		switch (rev_id) {
		case 0x0:
			hp_flags |= MV_HP_ERRATA_XX42A0;
			break;
		case 0x1:
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;

2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
	default:
		printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
		return 1;
	}

	hpriv->hp_flags = hp_flags;

	return 0;
}

2190
/**
2191
 *      mv_init_host - Perform some early initialization of the host.
2192 2193
 *	@host: ATA host to initialize
 *      @board_idx: controller index
2194 2195 2196 2197 2198 2199 2200
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2201
static int mv_init_host(struct ata_host *host, unsigned int board_idx)
2202 2203
{
	int rc = 0, n_hc, port, hc;
2204 2205 2206
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
	struct mv_host_priv *hpriv = host->private_data;
2207

2208 2209 2210
	/* global interrupt mask */
	writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);

2211
	rc = mv_chip_id(host, board_idx);
2212 2213 2214
	if (rc)
		goto done;

2215
	n_hc = mv_get_hc_count(host->ports[0]->flags);
2216

2217
	for (port = 0; port < host->n_ports; port++)
2218
		hpriv->ops->read_preamp(hpriv, port, mmio);
2219

2220
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2221
	if (rc)
2222 2223
		goto done;

2224 2225
	hpriv->ops->reset_flash(hpriv, mmio);
	hpriv->ops->reset_bus(pdev, mmio);
2226
	hpriv->ops->enable_leds(hpriv, mmio);
2227

2228
	for (port = 0; port < host->n_ports; port++) {
2229
		if (IS_60XX(hpriv)) {
2230 2231
			void __iomem *port_mmio = mv_port_base(mmio, port);

2232
			u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2233 2234
			ifctl |= (1 << 7);		/* enable gen2i speed */
			ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2235 2236 2237
			writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
		}

2238
		hpriv->ops->phy_errata(hpriv, mmio, port);
2239 2240
	}

2241
	for (port = 0; port < host->n_ports; port++) {
2242
		void __iomem *port_mmio = mv_port_base(mmio, port);
2243
		mv_port_init(&host->ports[port]->ioaddr, port_mmio);
2244 2245 2246
	}

	for (hc = 0; hc < n_hc; hc++) {
2247 2248 2249 2250 2251 2252 2253 2254 2255
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2256 2257
	}

2258 2259 2260 2261 2262
	/* Clear any currently outstanding host interrupt conditions */
	writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);

	/* and unmask interrupt generation for host regs */
	writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
2263 2264 2265 2266 2267

	if (IS_50XX(hpriv))
		writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS);
	else
		writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
2268 2269

	VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2270
		"PCI int cause/mask=0x%08x/0x%08x\n",
2271 2272 2273 2274
		readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
		readl(mmio + HC_MAIN_IRQ_MASK_OFS),
		readl(mmio + PCI_IRQ_CAUSE_OFS),
		readl(mmio + PCI_IRQ_MASK_OFS));
2275

2276
done:
2277 2278 2279
	return rc;
}

2280 2281
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
2282
 *      @host: ATA host to print info about
2283 2284 2285 2286 2287 2288
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2289
static void mv_print_info(struct ata_host *host)
2290
{
2291 2292
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
	u8 rev_id, scc;
	const char *scc_s;

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);

	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
		scc_s = "unknown";

2309 2310
	dev_printk(KERN_INFO, &pdev->dev,
	       "%u slots %u ports %s mode IRQ via %s\n",
2311
	       (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
2312 2313 2314
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

2315 2316 2317 2318 2319 2320 2321 2322
/**
 *      mv_init_one - handle a positive probe of a Marvell host
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2323 2324 2325 2326
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	static int printed_version = 0;
	unsigned int board_idx = (unsigned int)ent->driver_data;
2327 2328 2329 2330
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	int n_ports, rc;
2331

2332 2333
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2334

2335 2336 2337 2338 2339 2340 2341 2342 2343 2344
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;

	/* acquire resources */
2345 2346
	rc = pcim_enable_device(pdev);
	if (rc)
2347 2348
		return rc;

T
Tejun Heo 已提交
2349 2350
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
2351
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
2352
	if (rc)
2353
		return rc;
2354
	host->iomap = pcim_iomap_table(pdev);
2355

2356 2357 2358 2359
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

2360
	/* initialize adapter */
2361
	rc = mv_init_host(host, board_idx);
2362 2363
	if (rc)
		return rc;
2364

2365
	/* Enable interrupts */
2366
	if (msi && pci_enable_msi(pdev))
2367
		pci_intx(pdev, 1);
2368

2369
	mv_dump_pci_cfg(pdev, 0x68);
2370
	mv_print_info(host);
2371

2372 2373 2374
	pci_set_master(pdev);
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
				 &mv_sht);
2375 2376 2377 2378
}

static int __init mv_init(void)
{
2379
	return pci_register_driver(&mv_pci_driver);
2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
}

static void __exit mv_exit(void)
{
	pci_unregister_driver(&mv_pci_driver);
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);

2393 2394 2395
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");

2396 2397
module_init(mv_init);
module_exit(mv_exit);