bnx2x.h 76.9 KB
Newer Older
1
/* bnx2x.h: QLogic Everest network driver.
E
Eliezer Tamir 已提交
2
 *
3
 * Copyright (c) 2007-2013 Broadcom Corporation
4 5
 * Copyright (c) 2014 QLogic Corporation
 * All rights reserved
E
Eliezer Tamir 已提交
6 7 8 9 10
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation.
 *
11
 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
12
 * Written by: Eliezer Tamir
E
Eliezer Tamir 已提交
13 14 15 16 17
 * Based on code from Michael Chan's bnx2 driver
 */

#ifndef BNX2X_H
#define BNX2X_H
18 19

#include <linux/pci.h>
V
Vladislav Zolotarov 已提交
20
#include <linux/netdevice.h>
21
#include <linux/dma-mapping.h>
V
Vladislav Zolotarov 已提交
22
#include <linux/types.h>
23
#include <linux/pci_regs.h>
E
Eliezer Tamir 已提交
24

25 26
#include <linux/ptp_clock_kernel.h>
#include <linux/net_tstamp.h>
27
#include <linux/timecounter.h>
28

29 30 31 32 33 34
/* compilation time flags */

/* define this to make the driver freeze on error to allow getting debug info
 * (you will need to reboot afterwards) */
/* #define BNX2X_STOP_ON_ERROR */

35 36 37 38 39 40 41
/* FIXME: Delete the DRV_MODULE_VERSION below, but please be warned
 * that it is not an easy task because such change has all chances
 * to break this driver due to amount of abuse of in-kernel interfaces
 * between modules and FW.
 *
 * DO NOT UPDATE DRV_MODULE_VERSION below.
 */
42
#define DRV_MODULE_VERSION      "1.713.36-0"
43 44
#define BNX2X_BC_VER            0x040200

S
Shmulik Ravid 已提交
45
#if defined(CONFIG_DCB)
46
#define BCM_DCBNL
S
Shmulik Ravid 已提交
47
#endif
48 49 50

#include "bnx2x_hsi.h"

51
#include "../cnic_if.h"
52

53
#define BNX2X_MIN_MSIX_VEC_CNT(bp)		((bp)->min_msix_vec_cnt)
E
Eilon Greenstein 已提交
54 55

#include <linux/mdio.h>
56

E
Eilon Greenstein 已提交
57 58
#include "bnx2x_reg.h"
#include "bnx2x_fw_defs.h"
59
#include "bnx2x_mfw_req.h"
E
Eilon Greenstein 已提交
60
#include "bnx2x_link.h"
61
#include "bnx2x_sp.h"
V
Vladislav Zolotarov 已提交
62
#include "bnx2x_dcb.h"
63
#include "bnx2x_stats.h"
64
#include "bnx2x_vfpf.h"
E
Eilon Greenstein 已提交
65

66 67 68 69 70 71
enum bnx2x_int_mode {
	BNX2X_INT_MODE_MSIX,
	BNX2X_INT_MODE_INTX,
	BNX2X_INT_MODE_MSI
};

E
Eliezer Tamir 已提交
72 73
/* error/debug prints */

74
#define DRV_MODULE_NAME		"bnx2x"
E
Eliezer Tamir 已提交
75 76

/* for messages that are currently off */
M
Merav Sicron 已提交
77 78 79 80 81 82 83 84
#define BNX2X_MSG_OFF			0x0
#define BNX2X_MSG_MCP			0x0010000 /* was: NETIF_MSG_HW */
#define BNX2X_MSG_STATS			0x0020000 /* was: NETIF_MSG_TIMER */
#define BNX2X_MSG_NVM			0x0040000 /* was: NETIF_MSG_HW */
#define BNX2X_MSG_DMAE			0x0080000 /* was: NETIF_MSG_HW */
#define BNX2X_MSG_SP			0x0100000 /* was: NETIF_MSG_INTR */
#define BNX2X_MSG_FP			0x0200000 /* was: NETIF_MSG_INTR */
#define BNX2X_MSG_IOV			0x0800000
85
#define BNX2X_MSG_PTP			0x1000000
M
Merav Sicron 已提交
86 87 88
#define BNX2X_MSG_IDLE			0x2000000 /* used for idle check*/
#define BNX2X_MSG_ETHTOOL		0x4000000
#define BNX2X_MSG_DCB			0x8000000
E
Eliezer Tamir 已提交
89 90

/* regular debug print */
91 92 93 94 95 96
#define DP_INNER(fmt, ...)					\
	pr_notice("[%s:%d(%s)]" fmt,				\
		  __func__, __LINE__,				\
		  bp->dev ? (bp->dev->name) : "?",		\
		  ##__VA_ARGS__);

97
#define DP(__mask, fmt, ...)					\
98
do {								\
M
Merav Sicron 已提交
99
	if (unlikely(bp->msg_enable & (__mask)))		\
100 101 102 103 104 105 106
		DP_INNER(fmt, ##__VA_ARGS__);			\
} while (0)

#define DP_AND(__mask, fmt, ...)				\
do {								\
	if (unlikely((bp->msg_enable & (__mask)) == __mask))	\
		DP_INNER(fmt, ##__VA_ARGS__);			\
107
} while (0)
E
Eliezer Tamir 已提交
108

109
#define DP_CONT(__mask, fmt, ...)				\
110
do {								\
M
Merav Sicron 已提交
111
	if (unlikely(bp->msg_enable & (__mask)))		\
112
		pr_cont(fmt, ##__VA_ARGS__);			\
113 114
} while (0)

115
/* errors debug print */
116
#define BNX2X_DBG_ERR(fmt, ...)					\
117
do {								\
M
Merav Sicron 已提交
118
	if (unlikely(netif_msg_probe(bp)))			\
119
		pr_err("[%s:%d(%s)]" fmt,			\
120 121
		       __func__, __LINE__,			\
		       bp->dev ? (bp->dev->name) : "?",		\
122
		       ##__VA_ARGS__);				\
123
} while (0)
E
Eliezer Tamir 已提交
124

125
/* for errors (never masked) */
126
#define BNX2X_ERR(fmt, ...)					\
127
do {								\
128
	pr_err("[%s:%d(%s)]" fmt,				\
129 130
	       __func__, __LINE__,				\
	       bp->dev ? (bp->dev->name) : "?",			\
131 132
	       ##__VA_ARGS__);					\
} while (0)
V
Vladislav Zolotarov 已提交
133

134 135
#define BNX2X_ERROR(fmt, ...)					\
	pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
V
Vladislav Zolotarov 已提交
136

E
Eliezer Tamir 已提交
137
/* before we have a dev->name use dev_info() */
138
#define BNX2X_DEV_INFO(fmt, ...)				 \
139
do {								 \
M
Merav Sicron 已提交
140
	if (unlikely(netif_msg_probe(bp)))			 \
141
		dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__);	 \
142
} while (0)
E
Eliezer Tamir 已提交
143

144 145
/* Error handling */
void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int);
E
Eliezer Tamir 已提交
146
#ifdef BNX2X_STOP_ON_ERROR
147 148 149 150
#define bnx2x_panic()				\
do {						\
	bp->panic = 1;				\
	BNX2X_ERR("driver assert\n");		\
Y
Yuval Mintz 已提交
151
	bnx2x_panic_dump(bp, true);		\
152
} while (0)
E
Eliezer Tamir 已提交
153
#else
154 155 156 157
#define bnx2x_panic()				\
do {						\
	bp->panic = 1;				\
	BNX2X_ERR("driver assert\n");		\
Y
Yuval Mintz 已提交
158
	bnx2x_panic_dump(bp, false);		\
159
} while (0)
E
Eliezer Tamir 已提交
160 161
#endif

162
#define bnx2x_mc_addr(ha)      ((ha)->addr)
163
#define bnx2x_uc_addr(ha)      ((ha)->addr)
E
Eliezer Tamir 已提交
164

Y
Yuval Mintz 已提交
165 166
#define U64_LO(x)			((u32)(((u64)(x)) & 0xffffffff))
#define U64_HI(x)			((u32)(((u64)(x)) >> 32))
167
#define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
E
Eliezer Tamir 已提交
168

169
#define REG_ADDR(bp, offset)		((bp->regview) + (offset))
E
Eliezer Tamir 已提交
170

171 172
#define REG_RD(bp, offset)		readl(REG_ADDR(bp, offset))
#define REG_RD8(bp, offset)		readb(REG_ADDR(bp, offset))
173
#define REG_RD16(bp, offset)		readw(REG_ADDR(bp, offset))
174

175 176 177 178 179 180
#define REG_WR_RELAXED(bp, offset, val)	\
	writel_relaxed((u32)val, REG_ADDR(bp, offset))

#define REG_WR16_RELAXED(bp, offset, val) \
	writew_relaxed((u16)val, REG_ADDR(bp, offset))

181
#define REG_WR(bp, offset, val)		writel((u32)val, REG_ADDR(bp, offset))
E
Eliezer Tamir 已提交
182
#define REG_WR8(bp, offset, val)	writeb((u8)val, REG_ADDR(bp, offset))
183
#define REG_WR16(bp, offset, val)	writew((u16)val, REG_ADDR(bp, offset))
E
Eliezer Tamir 已提交
184

185 186
#define REG_RD_IND(bp, offset)		bnx2x_reg_rd_ind(bp, offset)
#define REG_WR_IND(bp, offset, val)	bnx2x_reg_wr_ind(bp, offset, val)
E
Eliezer Tamir 已提交
187

Y
Yaniv Rosner 已提交
188 189 190
#define REG_RD_DMAE(bp, offset, valp, len32) \
	do { \
		bnx2x_read_dmae(bp, offset, len32);\
191
		memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Y
Yaniv Rosner 已提交
192 193
	} while (0)

194
#define REG_WR_DMAE(bp, offset, valp, len32) \
E
Eliezer Tamir 已提交
195
	do { \
196
		memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
E
Eliezer Tamir 已提交
197 198 199 200
		bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
				 offset, len32); \
	} while (0)

201 202 203
#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
	REG_WR_DMAE(bp, offset, valp, len32)

V
Vladislav Zolotarov 已提交
204
#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
205 206 207 208 209
	do { \
		memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
		bnx2x_write_big_buf_wb(bp, addr, len32); \
	} while (0)

210 211 212 213
#define SHMEM_ADDR(bp, field)		(bp->common.shmem_base + \
					 offsetof(struct shmem_region, field))
#define SHMEM_RD(bp, field)		REG_RD(bp, SHMEM_ADDR(bp, field))
#define SHMEM_WR(bp, field, val)	REG_WR(bp, SHMEM_ADDR(bp, field), val)
E
Eliezer Tamir 已提交
214

215 216 217 218
#define SHMEM2_ADDR(bp, field)		(bp->common.shmem2_base + \
					 offsetof(struct shmem2_region, field))
#define SHMEM2_RD(bp, field)		REG_RD(bp, SHMEM2_ADDR(bp, field))
#define SHMEM2_WR(bp, field, val)	REG_WR(bp, SHMEM2_ADDR(bp, field), val)
219 220
#define MF_CFG_ADDR(bp, field)		(bp->common.mf_cfg_base + \
					 offsetof(struct mf_cfg, field))
D
Dmitry Kravkov 已提交
221
#define MF2_CFG_ADDR(bp, field)		(bp->common.mf2_cfg_base + \
D
Dmitry Kravkov 已提交
222
					 offsetof(struct mf2_cfg, field))
223

224 225 226
#define MF_CFG_RD(bp, field)		REG_RD(bp, MF_CFG_ADDR(bp, field))
#define MF_CFG_WR(bp, field, val)	REG_WR(bp,\
					       MF_CFG_ADDR(bp, field), (val))
D
Dmitry Kravkov 已提交
227
#define MF2_CFG_RD(bp, field)		REG_RD(bp, MF2_CFG_ADDR(bp, field))
D
Dmitry Kravkov 已提交
228

D
Dmitry Kravkov 已提交
229 230 231
#define SHMEM2_HAS(bp, field)		((bp)->common.shmem2_base &&	\
					 (SHMEM2_RD((bp), size) >	\
					 offsetof(struct shmem2_region, field)))
232

233
#define EMAC_RD(bp, reg)		REG_RD(bp, emac_base + reg)
234
#define EMAC_WR(bp, reg, val)		REG_WR(bp, emac_base + reg, val)
E
Eliezer Tamir 已提交
235

236 237 238 239 240 241 242 243
/* SP SB indices */

/* General SP events - stats query, cfc delete, etc  */
#define HC_SP_INDEX_ETH_DEF_CONS		3

/* EQ completions */
#define HC_SP_INDEX_EQ_CONS			7

V
Vladislav Zolotarov 已提交
244 245 246
/* FCoE L2 connection completions */
#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS		6
#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS		4
247 248 249 250
/* iSCSI L2 */
#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS		5
#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS	1

V
Vladislav Zolotarov 已提交
251 252 253 254 255 256 257 258 259 260 261 262
/* Special clients parameters */

/* SB indices */
/* FCoE L2 */
#define BNX2X_FCOE_L2_RX_INDEX \
	(&bp->def_status_blk->sp_sb.\
	index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])

#define BNX2X_FCOE_L2_TX_INDEX \
	(&bp->def_status_blk->sp_sb.\
	index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])

263 264 265 266 267 268 269 270
/**
 *  CIDs and CLIDs:
 *  CLIDs below is a CLID for func 0, then the CLID for other
 *  functions will be calculated by the formula:
 *
 *  FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
 *
 */
271 272 273 274 275 276
enum {
	BNX2X_ISCSI_ETH_CL_ID_IDX,
	BNX2X_FCOE_ETH_CL_ID_IDX,
	BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
};

277 278 279 280 281 282 283 284 285 286 287
/* use a value high enough to be above all the PFs, which has least significant
 * nibble as 8, so when cnic needs to come up with a CID for UIO to use to
 * calculate doorbell address according to old doorbell configuration scheme
 * (db_msg_sz 1 << 7 * cid + 0x40 DPM offset) it can come up with a valid number
 * We must avoid coming up with cid 8 for iscsi since according to this method
 * the designated UIO cid will come out 0 and it has a special handling for that
 * case which doesn't suit us. Therefore will will cieling to closes cid which
 * has least signigifcant nibble 8 and if it is 8 we will move forward to 0x18.
 */

#define BNX2X_1st_NON_L2_ETH_CID(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) * \
288
					 (bp)->max_cos)
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
/* amount of cids traversed by UIO's DPM addition to doorbell */
#define UIO_DPM				8
/* roundup to DPM offset */
#define UIO_ROUNDUP(bp)			(roundup(BNX2X_1st_NON_L2_ETH_CID(bp), \
					 UIO_DPM))
/* offset to nearest value which has lsb nibble matching DPM */
#define UIO_CID_OFFSET(bp)		((UIO_ROUNDUP(bp) + UIO_DPM) % \
					 (UIO_DPM * 2))
/* add offset to rounded-up cid to get a value which could be used with UIO */
#define UIO_DPM_ALIGN(bp)		(UIO_ROUNDUP(bp) + UIO_CID_OFFSET(bp))
/* but wait - avoid UIO special case for cid 0 */
#define UIO_DPM_CID0_OFFSET(bp)		((UIO_DPM * 2) * \
					 (UIO_DPM_ALIGN(bp) == UIO_DPM))
/* Properly DPM aligned CID dajusted to cid 0 secal case */
#define BNX2X_CNIC_START_ETH_CID(bp)	(UIO_DPM_ALIGN(bp) + \
					 (UIO_DPM_CID0_OFFSET(bp)))
/* how many cids were wasted  - need this value for cid allocation */
#define UIO_CID_PAD(bp)			(BNX2X_CNIC_START_ETH_CID(bp) - \
					 BNX2X_1st_NON_L2_ETH_CID(bp))
308
	/* iSCSI L2 */
309
#define	BNX2X_ISCSI_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp))
310
	/* FCoE L2 */
311
#define	BNX2X_FCOE_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp) + 1)
V
Vladislav Zolotarov 已提交
312

313 314 315 316
#define CNIC_SUPPORT(bp)		((bp)->cnic_support)
#define CNIC_ENABLED(bp)		((bp)->cnic_enabled)
#define CNIC_LOADED(bp)			((bp)->cnic_loaded)
#define FCOE_INIT(bp)			((bp)->fcoe_init)
317

318 319 320
#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
	AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR

321 322
#define SM_RX_ID			0
#define SM_TX_ID			1
E
Eliezer Tamir 已提交
323

324 325 326 327 328
/* defines for multiple tx priority indices */
#define FIRST_TX_ONLY_COS_INDEX		1
#define FIRST_TX_COS_INDEX		0

/* rules for calculating the cids of tx-only connections */
329 330 331
#define CID_TO_FP(cid, bp)		((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
#define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
				(cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
332 333

/* fp index inside class of service range */
334 335 336 337 338 339 340 341
#define FP_COS_TO_TXQ(fp, cos, bp) \
			((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))

/* Indexes for transmission queues array:
 * txdata for RSS i CoS j is at location i + (j * num of RSS)
 * txdata for FCoE (if exist) is at location max cos * num of RSS
 * txdata for FWD (if exist) is one location after FCoE
 * txdata for OOO (if exist) is one location after FWD
342
 */
343 344 345 346 347 348 349
enum {
	FCOE_TXQ_IDX_OFFSET,
	FWD_TXQ_IDX_OFFSET,
	OOO_TXQ_IDX_OFFSET,
};
#define MAX_ETH_TXQ_IDX(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
#define FCOE_TXQ_IDX(bp)	(MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
E
Eliezer Tamir 已提交
350

351
/* fast path */
352 353 354 355 356
/*
 * This driver uses new build_skb() API :
 * RX ring buffer contains pointer to kmalloc() data only,
 * skb are built only after Hardware filled the frame.
 */
E
Eliezer Tamir 已提交
357
struct sw_rx_bd {
358
	u8		*data;
359
	DEFINE_DMA_UNMAP_ADDR(mapping);
E
Eliezer Tamir 已提交
360 361 362
};

struct sw_tx_bd {
363 364
	struct sk_buff	*skb;
	u16		first_bd;
E
Eilon Greenstein 已提交
365 366 367
	u8		flags;
/* Set on the first BD descriptor when there is a split BD */
#define BNX2X_TSO_SPLIT_BD		(1<<0)
368
#define BNX2X_HAS_SECOND_PBD		(1<<1)
E
Eliezer Tamir 已提交
369 370
};

371 372
struct sw_rx_page {
	struct page	*page;
373
	DEFINE_DMA_UNMAP_ADDR(mapping);
374
	unsigned int	offset;
375 376
};

E
Eilon Greenstein 已提交
377 378 379 380 381
union db_prod {
	struct doorbell_set_prod data;
	u32		raw;
};

382 383 384 385 386 387 388 389
/* dropless fc FW/HW related params */
#define BRB_SIZE(bp)		(CHIP_IS_E3(bp) ? 1024 : 512)
#define MAX_AGG_QS(bp)		(CHIP_IS_E1(bp) ? \
					ETH_MAX_AGGREGATION_QUEUES_E1 :\
					ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
#define FW_DROP_LEVEL(bp)	(3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
#define FW_PREFETCH_CNT		16
#define DROPLESS_FC_HEADROOM	100
390 391

/* MC hsi */
392 393 394
#define BCM_PAGE_SHIFT		12
#define BCM_PAGE_SIZE		(1 << BCM_PAGE_SHIFT)
#define BCM_PAGE_MASK		(~(BCM_PAGE_SIZE - 1))
395 396
#define BCM_PAGE_ALIGN(addr)	(((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)

397 398
#define PAGES_PER_SGE_SHIFT	0
#define PAGES_PER_SGE		(1 << PAGES_PER_SGE_SHIFT)
399 400 401 402
#define SGE_PAGE_SHIFT		12
#define SGE_PAGE_SIZE		(1 << SGE_PAGE_SHIFT)
#define SGE_PAGE_MASK		(~(SGE_PAGE_SIZE - 1))
#define SGE_PAGE_ALIGN(addr)	(((addr) + SGE_PAGE_SIZE - 1) & SGE_PAGE_MASK)
403 404 405
#define SGE_PAGES		(SGE_PAGE_SIZE * PAGES_PER_SGE)
#define TPA_AGG_SIZE		min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
					    SGE_PAGES), 0xffff)
406 407

/* SGE ring related macros */
408
#define NUM_RX_SGE_PAGES	2
409
#define RX_SGE_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
410 411
#define NEXT_PAGE_SGE_DESC_CNT	2
#define MAX_RX_SGE_CNT		(RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
E
Eilon Greenstein 已提交
412
/* RX_SGE_CNT is promised to be a power of 2 */
413 414 415
#define RX_SGE_MASK		(RX_SGE_CNT - 1)
#define NUM_RX_SGE		(RX_SGE_CNT * NUM_RX_SGE_PAGES)
#define MAX_RX_SGE		(NUM_RX_SGE - 1)
416
#define NEXT_SGE_IDX(x)		((((x) & RX_SGE_MASK) == \
417 418 419
				  (MAX_RX_SGE_CNT - 1)) ? \
					(x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
					(x) + 1)
420 421
#define RX_SGE(x)		((x) & MAX_RX_SGE)

422 423 424
/*
 * Number of required  SGEs is the sum of two:
 * 1. Number of possible opened aggregations (next packet for
425
 *    these aggregations will probably consume SGE immediately)
426 427 428 429 430 431 432 433 434 435 436 437 438
 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
 *    after placement on BD for new TPA aggregation)
 *
 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
 */
#define NUM_SGE_REQ		(MAX_AGG_QS(bp) + \
					(BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
#define NUM_SGE_PG_REQ		((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
						MAX_RX_SGE_CNT)
#define SGE_TH_LO(bp)		(NUM_SGE_REQ + \
				 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
#define SGE_TH_HI(bp)		(SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)

439
/* Manipulate a bit vector defined as an array of u64 */
440 441

/* Number of bits in one sge_mask array element */
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466
#define BIT_VEC64_ELEM_SZ		64
#define BIT_VEC64_ELEM_SHIFT		6
#define BIT_VEC64_ELEM_MASK		((u64)BIT_VEC64_ELEM_SZ - 1)

#define __BIT_VEC64_SET_BIT(el, bit) \
	do { \
		el = ((el) | ((u64)0x1 << (bit))); \
	} while (0)

#define __BIT_VEC64_CLEAR_BIT(el, bit) \
	do { \
		el = ((el) & (~((u64)0x1 << (bit)))); \
	} while (0)

#define BIT_VEC64_SET_BIT(vec64, idx) \
	__BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
			   (idx) & BIT_VEC64_ELEM_MASK)

#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
	__BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
			     (idx) & BIT_VEC64_ELEM_MASK)

#define BIT_VEC64_TEST_BIT(vec64, idx) \
	(((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
	((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
467 468 469

/* Creates a bitmask of all ones in less significant bits.
   idx - index of the most significant bit in the created mask */
470 471 472 473 474 475
#define BIT_VEC64_ONES_MASK(idx) \
		(((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
#define BIT_VEC64_ELEM_ONE_MASK	((u64)(~0))

/*******************************************************/

476
/* Number of u64 elements in SGE mask array */
477
#define RX_SGE_MASK_LEN			(NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
478 479 480
#define RX_SGE_MASK_LEN_MASK		(RX_SGE_MASK_LEN - 1)
#define NEXT_SGE_MASK_ELEM(el)		(((el) + 1) & RX_SGE_MASK_LEN_MASK)

481 482 483
union host_hc_status_block {
	/* pointer to fp status block e1x */
	struct host_hc_status_block_e1x *e1x_sb;
D
Dmitry Kravkov 已提交
484 485
	/* pointer to fp status block e2 */
	struct host_hc_status_block_e2  *e2_sb;
486
};
487

488 489
struct bnx2x_agg_info {
	/*
490 491
	 * First aggregation buffer is a data buffer, the following - are pages.
	 * We will preallocate the data buffer for each aggregation when
492 493 494 495 496 497 498 499 500 501 502 503 504
	 * we open the interface and will replace the BD at the consumer
	 * with this one when we receive the TPA_START CQE in order to
	 * keep the Rx BD ring consistent.
	 */
	struct sw_rx_bd		first_buf;
	u8			tpa_state;
#define BNX2X_TPA_START			1
#define BNX2X_TPA_STOP			2
#define BNX2X_TPA_ERROR			3
	u8			placement_offset;
	u16			parsing_flags;
	u16			vlan_tag;
	u16			len_on_bd;
505
	u32			rxhash;
T
Tom Herbert 已提交
506
	enum pkt_hash_types	rxhash_type;
D
Dmitry Kravkov 已提交
507 508
	u16			gro_size;
	u16			full_page;
509 510 511 512 513
};

#define Q_STATS_OFFSET32(stat_name) \
			(offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)

514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534
struct bnx2x_fp_txdata {

	struct sw_tx_bd		*tx_buf_ring;

	union eth_tx_bd_types	*tx_desc_ring;
	dma_addr_t		tx_desc_mapping;

	u32			cid;

	union db_prod		tx_db;

	u16			tx_pkt_prod;
	u16			tx_pkt_cons;
	u16			tx_bd_prod;
	u16			tx_bd_cons;

	unsigned long		tx_pkt;

	__le16			*tx_cons_sb;

	int			txq_index;
535 536
	struct bnx2x_fastpath	*parent_fp;
	int			tx_ring_size;
537 538
};

D
Dmitry Kravkov 已提交
539
enum bnx2x_tpa_mode_t {
540
	TPA_MODE_DISABLED,
D
Dmitry Kravkov 已提交
541 542 543 544
	TPA_MODE_LRO,
	TPA_MODE_GRO
};

545 546 547 548 549
struct bnx2x_alloc_pool {
	struct page	*page;
	unsigned int	offset;
};

E
Eliezer Tamir 已提交
550
struct bnx2x_fastpath {
551
	struct bnx2x		*bp; /* parent */
E
Eliezer Tamir 已提交
552

553
	struct napi_struct	napi;
554

D
Dmitry Kravkov 已提交
555
	union host_hc_status_block	status_blk;
556
	/* chip independent shortcuts into sb structure */
557 558
	__le16			*sb_index_values;
	__le16			*sb_running_index;
559
	/* chip independent shortcut into rx_prods_offset memory */
560 561
	u32			ustorm_rx_prods_offset;

562
	u32			rx_buf_size;
E
Eric Dumazet 已提交
563
	u32			rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
564
	dma_addr_t		status_blk_mapping;
E
Eliezer Tamir 已提交
565

D
Dmitry Kravkov 已提交
566 567
	enum bnx2x_tpa_mode_t	mode;

568
	u8			max_cos; /* actual number of active tx coses */
569
	struct bnx2x_fp_txdata	*txdata_ptr[BNX2X_MULTI_TX_COS];
E
Eliezer Tamir 已提交
570

571 572
	struct sw_rx_bd		*rx_buf_ring;	/* BDs mappings ring */
	struct sw_rx_page	*rx_page_ring;	/* SGE pages mappings ring */
E
Eliezer Tamir 已提交
573 574

	struct eth_rx_bd	*rx_desc_ring;
575
	dma_addr_t		rx_desc_mapping;
E
Eliezer Tamir 已提交
576 577

	union eth_rx_cqe	*rx_comp_ring;
578 579
	dma_addr_t		rx_comp_mapping;

580 581 582 583 584 585
	/* SGE ring */
	struct eth_rx_sge	*rx_sge_ring;
	dma_addr_t		rx_sge_mapping;

	u64			sge_mask[RX_SGE_MASK_LEN];

586
	u32			cid;
587

588 589
	__le16			fp_hc_idx;

D
Dmitry Kravkov 已提交
590
	u8			index;		/* number in fp array */
591
	u8			rx_queue;	/* index for skb_record */
D
Dmitry Kravkov 已提交
592
	u8			cl_id;		/* eth client id */
593 594 595
	u8			cl_qzone_id;
	u8			fw_sb_id;	/* status block number in FW */
	u8			igu_sb_id;	/* status block number in HW */
596 597 598 599 600

	u16			rx_bd_prod;
	u16			rx_bd_cons;
	u16			rx_comp_prod;
	u16			rx_comp_cons;
601 602 603
	u16			rx_sge_prod;
	/* The last maximal completed SGE */
	u16			last_max_sge;
604
	__le16			*rx_cons_sb;
605

606
	/* TPA related */
B
Barak Witkowski 已提交
607
	struct bnx2x_agg_info	*tpa_info;
608 609 610
#ifdef BNX2X_STOP_ON_ERROR
	u64			tpa_queue_used;
#endif
E
Eilon Greenstein 已提交
611 612 613 614 615 616
	/* The size is calculated using the following:
	     sizeof name field from netdev structure +
	     4 ('-Xx-' string) +
	     4 (for the digits and to make it DWORD aligned) */
#define FP_NAME_SIZE		(sizeof(((struct net_device *)0)->name) + 8)
	char			name[FP_NAME_SIZE];
617 618

	struct bnx2x_alloc_pool	page_pool;
E
Eliezer Tamir 已提交
619 620
};

B
Barak Witkowski 已提交
621 622 623 624
#define bnx2x_fp(bp, nr, var)	((bp)->fp[(nr)].var)
#define bnx2x_sp_obj(bp, fp)	((bp)->sp_objs[(fp)->index])
#define bnx2x_fp_stats(bp, fp)	(&((bp)->fp_stats[(fp)->index]))
#define bnx2x_fp_qstats(bp, fp)	(&((bp)->fp_stats[(fp)->index].eth_q_stats))
625 626 627 628

/* Use 2500 as a mini-jumbo MTU for FCoE */
#define BNX2X_FCOE_MINI_JUMBO_MTU	2500

629 630 631 632 633 634
#define	FCOE_IDX_OFFSET		0

#define FCOE_IDX(bp)		(BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
				 FCOE_IDX_OFFSET)
#define bnx2x_fcoe_fp(bp)	(&bp->fp[FCOE_IDX(bp)])
#define bnx2x_fcoe(bp, var)	(bnx2x_fcoe_fp(bp)->var)
B
Barak Witkowski 已提交
635 636
#define bnx2x_fcoe_inner_sp_obj(bp)	(&bp->sp_objs[FCOE_IDX(bp)])
#define bnx2x_fcoe_sp_obj(bp, var)	(bnx2x_fcoe_inner_sp_obj(bp)->var)
637 638 639
#define bnx2x_fcoe_tx(bp, var)	(bnx2x_fcoe_fp(bp)-> \
						txdata_ptr[FIRST_TX_COS_INDEX] \
						->var)
640

641 642 643
#define IS_ETH_FP(fp)		((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
#define IS_FCOE_FP(fp)		((fp)->index == FCOE_IDX((fp)->bp))
#define IS_FCOE_IDX(idx)	((idx) == FCOE_IDX(bp))
644 645

/* MC hsi */
646 647
#define MAX_FETCH_BD		13	/* HW max BDs per packet */
#define RX_COPY_THRESH		92
648

649
#define NUM_TX_RINGS		16
E
Eilon Greenstein 已提交
650
#define TX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
651 652
#define NEXT_PAGE_TX_DESC_CNT	1
#define MAX_TX_DESC_CNT		(TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
653 654 655
#define NUM_TX_BD		(TX_DESC_CNT * NUM_TX_RINGS)
#define MAX_TX_BD		(NUM_TX_BD - 1)
#define MAX_TX_AVAIL		(MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
656
#define NEXT_TX_IDX(x)		((((x) & MAX_TX_DESC_CNT) == \
657 658 659
				  (MAX_TX_DESC_CNT - 1)) ? \
					(x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
					(x) + 1)
660 661
#define TX_BD(x)		((x) & MAX_TX_BD)
#define TX_BD_POFF(x)		((x) & MAX_TX_DESC_CNT)
662

663 664 665 666 667 668 669 670
/* number of NEXT_PAGE descriptors may be required during placement */
#define NEXT_CNT_PER_TX_PKT(bds)	\
				(((bds) + MAX_TX_DESC_CNT - 1) / \
				 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
/* max BDs per tx packet w/o next_pages:
 * START_BD		- describes packed
 * START_BD(splitted)	- includes unpaged data segment for GSO
 * PARSING_BD		- for TSO and CSUM data
671
 * PARSING_BD2		- for encapsulation data
672
 * Frag BDs		- describes pages for frags
673
 */
674
#define BDS_PER_TX_PKT		4
675 676 677 678 679
#define MAX_BDS_PER_TX_PKT	(MAX_SKB_FRAGS + BDS_PER_TX_PKT)
/* max BDs per tx packet including next pages */
#define MAX_DESC_PER_TX_PKT	(MAX_BDS_PER_TX_PKT + \
				 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))

680
/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
681
#define NUM_RX_RINGS		8
682
#define RX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
683 684
#define NEXT_PAGE_RX_DESC_CNT	2
#define MAX_RX_DESC_CNT		(RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
685 686 687 688
#define RX_DESC_MASK		(RX_DESC_CNT - 1)
#define NUM_RX_BD		(RX_DESC_CNT * NUM_RX_RINGS)
#define MAX_RX_BD		(NUM_RX_BD - 1)
#define MAX_RX_AVAIL		(MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704

/* dropless fc calculations for BDs
 *
 * Number of BDs should as number of buffers in BRB:
 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
 * "next" elements on each page
 */
#define NUM_BD_REQ		BRB_SIZE(bp)
#define NUM_BD_PG_REQ		((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
					      MAX_RX_DESC_CNT)
#define BD_TH_LO(bp)		(NUM_BD_REQ + \
				 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
				 FW_DROP_LEVEL(bp))
#define BD_TH_HI(bp)		(BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)

#define MIN_RX_AVAIL		((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
705 706 707 708 709 710 711 712 713

#define MIN_RX_SIZE_TPA_HW	(CHIP_IS_E1(bp) ? \
					ETH_MIN_RX_CQES_WITH_TPA_E1 : \
					ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
#define MIN_RX_SIZE_NONTPA_HW   ETH_MIN_RX_CQES_WITHOUT_TPA
#define MIN_RX_SIZE_TPA		(max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
#define MIN_RX_SIZE_NONTPA	(max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
								MIN_RX_AVAIL))

714
#define NEXT_RX_IDX(x)		((((x) & RX_DESC_MASK) == \
715 716 717
				  (MAX_RX_DESC_CNT - 1)) ? \
					(x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
					(x) + 1)
718
#define RX_BD(x)		((x) & MAX_RX_BD)
719

720 721 722 723 724 725
/*
 * As long as CQE is X times bigger than BD entry we have to allocate X times
 * more pages for CQ ring in order to keep it balanced with BD ring
 */
#define CQE_BD_REL	(sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
#define NUM_RCQ_RINGS		(NUM_RX_RINGS * CQE_BD_REL)
726
#define RCQ_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
727 728
#define NEXT_PAGE_RCQ_DESC_CNT	1
#define MAX_RCQ_DESC_CNT	(RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
729 730 731
#define NUM_RCQ_BD		(RCQ_DESC_CNT * NUM_RCQ_RINGS)
#define MAX_RCQ_BD		(NUM_RCQ_BD - 1)
#define MAX_RCQ_AVAIL		(MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
732
#define NEXT_RCQ_IDX(x)		((((x) & MAX_RCQ_DESC_CNT) == \
733 734 735
				  (MAX_RCQ_DESC_CNT - 1)) ? \
					(x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
					(x) + 1)
736
#define RCQ_BD(x)		((x) & MAX_RCQ_BD)
737

738 739 740 741 742 743 744 745 746 747 748 749 750 751
/* dropless fc calculations for RCQs
 *
 * Number of RCQs should be as number of buffers in BRB:
 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
 * "next" elements on each page
 */
#define NUM_RCQ_REQ		BRB_SIZE(bp)
#define NUM_RCQ_PG_REQ		((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
					      MAX_RCQ_DESC_CNT)
#define RCQ_TH_LO(bp)		(NUM_RCQ_REQ + \
				 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
				 FW_DROP_LEVEL(bp))
#define RCQ_TH_HI(bp)		(RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)

E
Eilon Greenstein 已提交
752
/* This is needed for determining of last_max */
753 754
#define SUB_S16(a, b)		(s16)((s16)(a) - (s16)(b))
#define SUB_S32(a, b)		(s32)((s32)(a) - (s32)(b))
755

756 757
#define BNX2X_SWCID_SHIFT	17
#define BNX2X_SWCID_MASK	((0x1 << BNX2X_SWCID_SHIFT) - 1)
758 759

/* used on a CID received from the HW */
760
#define SW_CID(x)			(le32_to_cpu(x) & BNX2X_SWCID_MASK)
761 762 763
#define CQE_CMD(x)			(le32_to_cpu(x) >> \
					COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)

Y
Yitchak Gertner 已提交
764 765 766 767
#define BD_UNMAP_ADDR(bd)		HILO_U64(le32_to_cpu((bd)->addr_hi), \
						 le32_to_cpu((bd)->addr_lo))
#define BD_UNMAP_LEN(bd)		(le16_to_cpu((bd)->nbytes))

768
#define BNX2X_DB_MIN_SHIFT		3	/* 8 bytes */
A
Ariel Elior 已提交
769
#define BNX2X_DB_SHIFT			3	/* 8 bytes*/
770 771 772
#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
#error "Min DB doorbell stride is 8"
#endif
773 774
#define DOORBELL_RELAXED(bp, cid, val) \
	writel_relaxed((u32)(val), (bp)->doorbells + ((bp)->db_size * (cid)))
775 776 777 778 779 780 781

/* TX CSUM helpers */
#define SKB_CS_OFF(skb)		(offsetof(struct tcphdr, check) - \
				 skb->csum_offset)
#define SKB_CS(skb)		(*(u16 *)(skb_transport_header(skb) + \
					  skb->csum_offset))

D
Dmitry Kravkov 已提交
782
#define pbd_tcp_flags(tcp_hdr)	(ntohl(tcp_flag_word(tcp_hdr))>>16 & 0xff)
783

784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
#define XMIT_PLAIN		0
#define XMIT_CSUM_V4		(1 << 0)
#define XMIT_CSUM_V6		(1 << 1)
#define XMIT_CSUM_TCP		(1 << 2)
#define XMIT_GSO_V4		(1 << 3)
#define XMIT_GSO_V6		(1 << 4)
#define XMIT_CSUM_ENC_V4	(1 << 5)
#define XMIT_CSUM_ENC_V6	(1 << 6)
#define XMIT_GSO_ENC_V4		(1 << 7)
#define XMIT_GSO_ENC_V6		(1 << 8)

#define XMIT_CSUM_ENC		(XMIT_CSUM_ENC_V4 | XMIT_CSUM_ENC_V6)
#define XMIT_GSO_ENC		(XMIT_GSO_ENC_V4 | XMIT_GSO_ENC_V6)

#define XMIT_CSUM		(XMIT_CSUM_V4 | XMIT_CSUM_V6 | XMIT_CSUM_ENC)
#define XMIT_GSO		(XMIT_GSO_V4 | XMIT_GSO_V6 | XMIT_GSO_ENC)
800

801
/* stuff added to make the code fit 80Col */
802 803 804 805 806
#define CQE_TYPE(cqe_fp_flags)	 ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
#define CQE_TYPE_STOP(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
#define CQE_TYPE_SLOW(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
#define CQE_TYPE_FAST(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
807

808 809
#define ETH_RX_ERROR_FALGS		ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG

E
Eilon Greenstein 已提交
810 811 812 813 814
#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
				(((le16_to_cpu(flags) & \
				   PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
				  PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
				 == PRS_FLAG_OVERETH_IPV4)
815
#define BNX2X_RX_SUM_FIX(cqe) \
E
Eilon Greenstein 已提交
816
	BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
817

818 819 820 821 822
#define FP_USB_FUNC_OFF	\
			offsetof(struct cstorm_status_block_u, func)
#define FP_CSB_FUNC_OFF	\
			offsetof(struct cstorm_status_block_c, func)

823
#define HC_INDEX_ETH_RX_CQ_CONS		1
824

825
#define HC_INDEX_OOO_TX_CQ_CONS		4
826

827 828 829
#define HC_INDEX_ETH_TX_CQ_CONS_COS0	5

#define HC_INDEX_ETH_TX_CQ_CONS_COS1	6
830

831 832 833
#define HC_INDEX_ETH_TX_CQ_CONS_COS2	7

#define HC_INDEX_ETH_FIRST_TX_CQ_CONS	HC_INDEX_ETH_TX_CQ_CONS_COS0
E
Eliezer Tamir 已提交
834

835
#define BNX2X_RX_SB_INDEX \
836
	(&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
E
Eliezer Tamir 已提交
837

838 839 840 841
#define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0

#define BNX2X_TX_SB_INDEX_COS0 \
	(&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
842 843 844

/* end of fast path */

845
/* common */
E
Eliezer Tamir 已提交
846

847
struct bnx2x_common {
E
Eliezer Tamir 已提交
848

849
	u32			chip_id;
E
Eliezer Tamir 已提交
850
/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
851
#define CHIP_ID(bp)			(bp->common.chip_id & 0xfffffff0)
852

853
#define CHIP_NUM(bp)			(bp->common.chip_id >> 16)
854 855 856
#define CHIP_NUM_57710			0x164e
#define CHIP_NUM_57711			0x164f
#define CHIP_NUM_57711E			0x1650
D
Dmitry Kravkov 已提交
857
#define CHIP_NUM_57712			0x1662
858
#define CHIP_NUM_57712_MF		0x1663
859
#define CHIP_NUM_57712_VF		0x166f
860 861 862 863
#define CHIP_NUM_57713			0x1651
#define CHIP_NUM_57713E			0x1652
#define CHIP_NUM_57800			0x168a
#define CHIP_NUM_57800_MF		0x16a5
864
#define CHIP_NUM_57800_VF		0x16a9
865 866
#define CHIP_NUM_57810			0x168e
#define CHIP_NUM_57810_MF		0x16ae
867
#define CHIP_NUM_57810_VF		0x16af
868 869
#define CHIP_NUM_57811			0x163d
#define CHIP_NUM_57811_MF		0x163e
870
#define CHIP_NUM_57811_VF		0x163f
Y
Yuval Mintz 已提交
871
#define CHIP_NUM_57840_OBSOLETE		0x168d
Y
Yuval Mintz 已提交
872 873 874 875
#define CHIP_NUM_57840_MF_OBSOLETE	0x16ab
#define CHIP_NUM_57840_4_10		0x16a1
#define CHIP_NUM_57840_2_20		0x16a2
#define CHIP_NUM_57840_MF		0x16a4
876
#define CHIP_NUM_57840_VF		0x16ad
877 878 879
#define CHIP_IS_E1(bp)			(CHIP_NUM(bp) == CHIP_NUM_57710)
#define CHIP_IS_57711(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711)
#define CHIP_IS_57711E(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711E)
D
Dmitry Kravkov 已提交
880
#define CHIP_IS_57712(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712)
881
#define CHIP_IS_57712_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_VF)
882 883 884
#define CHIP_IS_57712_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_MF)
#define CHIP_IS_57800(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800)
#define CHIP_IS_57800_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_MF)
885
#define CHIP_IS_57800_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_VF)
886 887
#define CHIP_IS_57810(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810)
#define CHIP_IS_57810_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_MF)
888
#define CHIP_IS_57810_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_VF)
889 890
#define CHIP_IS_57811(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811)
#define CHIP_IS_57811_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_MF)
891
#define CHIP_IS_57811_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_VF)
Y
Yuval Mintz 已提交
892 893 894 895 896 897
#define CHIP_IS_57840(bp)		\
		((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
		 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
		 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
#define CHIP_IS_57840_MF(bp)	((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
				 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
898
#define CHIP_IS_57840_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57840_VF)
899 900
#define CHIP_IS_E1H(bp)			(CHIP_IS_57711(bp) || \
					 CHIP_IS_57711E(bp))
901 902 903
#define CHIP_IS_57811xx(bp)		(CHIP_IS_57811(bp) || \
					 CHIP_IS_57811_MF(bp) || \
					 CHIP_IS_57811_VF(bp))
D
Dmitry Kravkov 已提交
904
#define CHIP_IS_E2(bp)			(CHIP_IS_57712(bp) || \
905 906
					 CHIP_IS_57712_MF(bp) || \
					 CHIP_IS_57712_VF(bp))
907 908
#define CHIP_IS_E3(bp)			(CHIP_IS_57800(bp) || \
					 CHIP_IS_57800_MF(bp) || \
909
					 CHIP_IS_57800_VF(bp) || \
910 911
					 CHIP_IS_57810(bp) || \
					 CHIP_IS_57810_MF(bp) || \
912
					 CHIP_IS_57810_VF(bp) || \
913
					 CHIP_IS_57811xx(bp) || \
914
					 CHIP_IS_57840(bp) || \
915 916
					 CHIP_IS_57840_MF(bp) || \
					 CHIP_IS_57840_VF(bp))
D
Dmitry Kravkov 已提交
917
#define CHIP_IS_E1x(bp)			(CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
918 919 920 921 922 923 924 925
#define USES_WARPCORE(bp)		(CHIP_IS_E3(bp))
#define IS_E1H_OFFSET			(!CHIP_IS_E1(bp))

#define CHIP_REV_SHIFT			12
#define CHIP_REV_MASK			(0xF << CHIP_REV_SHIFT)
#define CHIP_REV_VAL(bp)		(bp->common.chip_id & CHIP_REV_MASK)
#define CHIP_REV_Ax			(0x0 << CHIP_REV_SHIFT)
#define CHIP_REV_Bx			(0x1 << CHIP_REV_SHIFT)
926
/* assume maximum 5 revisions */
927
#define CHIP_REV_IS_SLOW(bp)		(CHIP_REV_VAL(bp) > 0x00005000)
928 929
/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
#define CHIP_REV_IS_EMUL(bp)		((CHIP_REV_IS_SLOW(bp)) && \
930
					 !(CHIP_REV_VAL(bp) & 0x00001000))
931 932
/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
#define CHIP_REV_IS_FPGA(bp)		((CHIP_REV_IS_SLOW(bp)) && \
933
					 (CHIP_REV_VAL(bp) & 0x00001000))
934 935 936 937

#define CHIP_TIME(bp)			((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
					((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))

938 939
#define CHIP_METAL(bp)			(bp->common.chip_id & 0x00000ff0)
#define CHIP_BOND_ID(bp)		(bp->common.chip_id & 0x0000000f)
940 941 942 943 944 945 946 947 948 949
#define CHIP_REV_SIM(bp)		(((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
					   (CHIP_REV_SHIFT + 1)) \
						<< CHIP_REV_SHIFT)
#define CHIP_REV(bp)			(CHIP_REV_IS_SLOW(bp) ? \
						CHIP_REV_SIM(bp) :\
						CHIP_REV_VAL(bp))
#define CHIP_IS_E3B0(bp)		(CHIP_IS_E3(bp) && \
					 (CHIP_REV(bp) == CHIP_REV_Bx))
#define CHIP_IS_E3A0(bp)		(CHIP_IS_E3(bp) && \
					 (CHIP_REV(bp) == CHIP_REV_Ax))
950
/* This define is used in two main places:
951
 * 1. In the early stages of nic_load, to know if to configure Parser / Searcher
952 953 954 955
 * to nic-only mode or to offload mode. Offload mode is configured if either the
 * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
 * registered for this port (which means that the user wants storage services).
 * 2. During cnic-related load, to know if offload mode is already configured in
956
 * the HW or needs to be configured.
957
 * Since the transition from nic-mode to offload-mode in HW causes traffic
958
 * corruption, nic-mode is configured only in ports on which storage services
959 960 961
 * where never requested.
 */
#define CONFIGURE_NIC_MODE(bp)		(!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
E
Eliezer Tamir 已提交
962

963
	int			flash_size;
D
Dmitry Kravkov 已提交
964 965 966
#define BNX2X_NVRAM_1MB_SIZE			0x20000	/* 1M bit in bytes */
#define BNX2X_NVRAM_TIMEOUT_COUNT		30000
#define BNX2X_NVRAM_PAGE_SIZE			256
E
Eliezer Tamir 已提交
967

968
	u32			shmem_base;
969
	u32			shmem2_base;
970
	u32			mf_cfg_base;
D
Dmitry Kravkov 已提交
971
	u32			mf2_cfg_base;
972 973

	u32			hw_config;
Y
Yaniv Rosner 已提交
974

975
	u32			bc_ver;
976 977 978

	u8			int_block;
#define INT_BLOCK_HC			0
D
Dmitry Kravkov 已提交
979 980 981 982
#define INT_BLOCK_IGU			1
#define INT_BLOCK_MODE_NORMAL		0
#define INT_BLOCK_MODE_BW_COMP		2
#define CHIP_INT_MODE_IS_NBC(bp)		\
983
			(!CHIP_IS_E1x(bp) &&	\
D
Dmitry Kravkov 已提交
984 985 986
			!((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))

987
	u8			chip_port_mode;
D
Dmitry Kravkov 已提交
988 989
#define CHIP_4_PORT_MODE			0x0
#define CHIP_2_PORT_MODE			0x1
990
#define CHIP_PORT_MODE_NONE			0x2
D
Dmitry Kravkov 已提交
991 992
#define CHIP_MODE(bp)			(bp->common.chip_port_mode)
#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
993 994

	u32			boot_mode;
995
};
Y
Yaniv Rosner 已提交
996

D
Dmitry Kravkov 已提交
997 998 999
/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
#define BNX2X_IGU_STAS_MSG_VF_CNT 64
#define BNX2X_IGU_STAS_MSG_PF_CNT 4
1000

1001
#define MAX_IGU_ATTN_ACK_TO       100
1002 1003 1004 1005 1006 1007
/* end of common */

/* port */

struct bnx2x_port {
	u32			pmf;
Y
Yaniv Rosner 已提交
1008

Y
Yaniv Rosner 已提交
1009
	u32			link_config[LINK_CONFIG_SIZE];
E
Eliezer Tamir 已提交
1010

Y
Yaniv Rosner 已提交
1011
	u32			supported[LINK_CONFIG_SIZE];
1012

Y
Yaniv Rosner 已提交
1013
	u32			advertising[LINK_CONFIG_SIZE];
E
Eliezer Tamir 已提交
1014

1015
	u32			phy_addr;
Y
Yaniv Rosner 已提交
1016 1017 1018 1019

	/* used to synchronize phy accesses */
	struct mutex		phy_mutex;

1020
	u32			port_stx;
E
Eliezer Tamir 已提交
1021

1022 1023
	struct nig_stats	old_nig_stats;
};
E
Eliezer Tamir 已提交
1024

1025 1026
/* end of port */

1027 1028
#define STATS_OFFSET32(stat_name) \
			(offsetof(struct bnx2x_eth_stats, stat_name) / 4)
Y
Yitchak Gertner 已提交
1029

1030 1031
/* slow path */
#define BNX2X_MAX_NUM_OF_VFS	64
A
Ariel Elior 已提交
1032
#define BNX2X_VF_CID_WND	4 /* log num of queues per VF. HW config. */
1033
#define BNX2X_CIDS_PER_VF	(1 << BNX2X_VF_CID_WND)
A
Ariel Elior 已提交
1034 1035

/* We need to reserve doorbell addresses for all VF and queue combinations */
1036
#define BNX2X_VF_CIDS		(BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
A
Ariel Elior 已提交
1037 1038 1039 1040 1041 1042

/* The doorbell is configured to have the same number of CIDs for PFs and for
 * VFs. For this reason the PF CID zone is as large as the VF zone.
 */
#define BNX2X_FIRST_VF_CID	BNX2X_VF_CIDS
#define BNX2X_MAX_NUM_VF_QUEUES	64
1043
#define BNX2X_VF_ID_INVALID	0xFF
1044

A
Ariel Elior 已提交
1045 1046 1047 1048 1049 1050 1051 1052
/* the number of VF CIDS multiplied by the amount of bytes reserved for each
 * cid must not exceed the size of the VF doorbell
 */
#define BNX2X_VF_BAR_SIZE	512
#if (BNX2X_VF_BAR_SIZE < BNX2X_CIDS_PER_VF * (1 << BNX2X_DB_SHIFT))
#error "VF doorbell bar size is 512"
#endif

1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064
/*
 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
 * control by the number of fast-path status blocks supported by the
 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
 * status block represents an independent interrupts context that can
 * serve a regular L2 networking queue. However special L2 queues such
 * as the FCoE queue do not require a FP-SB and other components like
 * the CNIC may consume FP-SB reducing the number of possible L2 queues
 *
 * If the maximum number of FP-SB available is X then:
 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
 *    regular L2 queues is Y=X-1
1065
 * b. In MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
1066 1067 1068 1069 1070 1071
 * c. If the FCoE L2 queue is supported the actual number of L2 queues
 *    is Y+1
 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
 *    slow-path interrupts) or Y+2 if CNIC is supported (one additional
 *    FP interrupt context for the CNIC).
 * e. The number of HW context (CID count) is always X or X+1 if FCoE
1072
 *    L2 queue is supported. The cid for the FCoE L2 queue is always X.
1073 1074
 */

1075 1076 1077 1078
/* fast-path interrupt contexts E1x */
#define FP_SB_MAX_E1x		16
/* fast-path interrupt contexts E2 */
#define FP_SB_MAX_E2		HC_SB_MAX_SB_E2
1079

1080 1081 1082 1083 1084
union cdu_context {
	struct eth_context eth;
	char pad[1024];
};

1085
/* CDU host DB constants */
M
Merav Sicron 已提交
1086 1087
#define CDU_ILT_PAGE_SZ_HW	2
#define CDU_ILT_PAGE_SZ		(8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
1088 1089 1090
#define ILT_PAGE_CIDS		(CDU_ILT_PAGE_SZ / sizeof(union cdu_context))

#define CNIC_ISCSI_CID_MAX	256
V
Vladislav Zolotarov 已提交
1091 1092
#define CNIC_FCOE_CID_MAX	2048
#define CNIC_CID_MAX		(CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
1093 1094
#define CNIC_ILT_LINES		DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)

1095 1096
#define QM_ILT_PAGE_SZ_HW	0
#define QM_ILT_PAGE_SZ		(4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
1097 1098 1099
#define QM_CID_ROUND		1024

/* TM (timers) host DB constants */
1100 1101
#define TM_ILT_PAGE_SZ_HW	0
#define TM_ILT_PAGE_SZ		(4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
1102 1103 1104
#define TM_CONN_NUM		(BNX2X_FIRST_VF_CID + \
				 BNX2X_VF_CIDS + \
				 CNIC_ISCSI_CID_MAX)
1105 1106 1107 1108
#define TM_ILT_SZ		(8 * TM_CONN_NUM)
#define TM_ILT_LINES		DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)

/* SRC (Searcher) host DB constants */
1109 1110
#define SRC_ILT_PAGE_SZ_HW	0
#define SRC_ILT_PAGE_SZ		(4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
1111 1112 1113 1114 1115
#define SRC_HASH_BITS		10
#define SRC_CONN_NUM		(1 << SRC_HASH_BITS) /* 1024 */
#define SRC_ILT_SZ		(sizeof(struct src_ent) * SRC_CONN_NUM)
#define SRC_T2_SZ		SRC_ILT_SZ
#define SRC_ILT_LINES		DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
1116 1117

#define MAX_DMAE_C		8
1118 1119 1120

/* DMA memory not used in fastpath */
struct bnx2x_slowpath {
1121 1122 1123 1124 1125
	union {
		struct mac_configuration_cmd		e1x;
		struct eth_classify_rules_ramrod_data	e2;
	} mac_rdata;

Y
Yuval Mintz 已提交
1126 1127 1128 1129
	union {
		struct eth_classify_rules_ramrod_data	e2;
	} vlan_rdata;

1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
	union {
		struct tstorm_eth_mac_filter_config	e1x;
		struct eth_filter_rules_ramrod_data	e2;
	} rx_mode_rdata;

	union {
		struct mac_configuration_cmd		e1;
		struct eth_multicast_rules_ramrod_data  e2;
	} mcast_rdata;

	struct eth_rss_update_ramrod_data	rss_rdata;

	/* Queue State related ramrods are always sent under rtnl_lock */
	union {
		struct client_init_ramrod_data  init_data;
		struct client_update_ramrod_data update_data;
1146
		struct tpa_update_ramrod_data tpa_data;
1147 1148 1149 1150
	} q_rdata;

	union {
		struct function_start_data	func_start;
D
Dmitry Kravkov 已提交
1151 1152
		/* pfc configuration for DCBX ramrod */
		struct flow_control_configuration pfc_config;
1153
	} func_rdata;
1154

B
Barak Witkowski 已提交
1155 1156 1157 1158 1159
	/* afex ramrod can not be a part of func_rdata union because these
	 * events might arrive in parallel to other events from func_rdata.
	 * Therefore, if they would have been defined in the same union,
	 * data can get corrupted.
	 */
Y
Yuval Mintz 已提交
1160 1161 1162 1163
	union {
		struct afex_vif_list_ramrod_data	viflist_data;
		struct function_update_data		func_update;
	} func_afex_rdata;
B
Barak Witkowski 已提交
1164

1165 1166 1167
	/* used by dmae command executer */
	struct dmae_command		dmae[MAX_DMAE_C];

Y
Yitchak Gertner 已提交
1168 1169 1170 1171 1172
	u32				stats_comp;
	union mac_stats			mac_stats;
	struct nig_stats		nig_stats;
	struct host_port_stats		port_stats;
	struct host_func_stats		func_stats;
1173 1174 1175

	u32				wb_comp;
	u32				wb_data[4];
1176 1177

	union drv_info_to_mcp		drv_info_to_mcp;
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
};

#define bnx2x_sp(bp, var)		(&bp->slowpath->var)
#define bnx2x_sp_mapping(bp, var) \
		(bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))

/* attn group wiring */
#define MAX_DYNAMIC_ATTN_GRPS		8

struct attn_route {
1188
	u32 sig[5];
1189 1190
};

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
struct iro {
	u32 base;
	u16 m1;
	u16 m2;
	u16 m3;
	u16 size;
};

struct hw_context {
	union cdu_context *vcxt;
	dma_addr_t cxt_mapping;
	size_t size;
};

/* forward */
struct bnx2x_ilt;

1208
struct bnx2x_vfdb;
1209 1210

enum bnx2x_recovery_state {
1211 1212 1213
	BNX2X_RECOVERY_DONE,
	BNX2X_RECOVERY_INIT,
	BNX2X_RECOVERY_WAIT,
A
Ariel Elior 已提交
1214 1215
	BNX2X_RECOVERY_FAILED,
	BNX2X_RECOVERY_NIC_LOADING
1216
};
1217

1218
/*
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239
 * Event queue (EQ or event ring) MC hsi
 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
 */
#define NUM_EQ_PAGES		1
#define EQ_DESC_CNT_PAGE	(BCM_PAGE_SIZE / sizeof(union event_ring_elem))
#define EQ_DESC_MAX_PAGE	(EQ_DESC_CNT_PAGE - 1)
#define NUM_EQ_DESC		(EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
#define EQ_DESC_MASK		(NUM_EQ_DESC - 1)
#define MAX_EQ_AVAIL		(EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)

/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
#define NEXT_EQ_IDX(x)		((((x) & EQ_DESC_MAX_PAGE) == \
				  (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)

/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
#define EQ_DESC(x)		((x) & EQ_DESC_MASK)

#define BNX2X_EQ_INDEX \
	(&bp->def_status_blk->sp_sb.\
	index_values[HC_SP_INDEX_EQ_CONS])

1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
/* This is a data that will be used to create a link report message.
 * We will keep the data used for the last link report in order
 * to prevent reporting the same link parameters twice.
 */
struct bnx2x_link_report_data {
	u16 line_speed;			/* Effective line speed */
	unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
};

enum {
	BNX2X_LINK_REPORT_FD,		/* Full DUPLEX */
	BNX2X_LINK_REPORT_LINK_DOWN,
	BNX2X_LINK_REPORT_RX_FC_ON,
	BNX2X_LINK_REPORT_TX_FC_ON,
};

1256 1257 1258
enum {
	BNX2X_PORT_QUERY_IDX,
	BNX2X_PF_QUERY_IDX,
B
Barak Witkowski 已提交
1259
	BNX2X_FCOE_QUERY_IDX,
1260 1261 1262 1263 1264
	BNX2X_FIRST_QUEUE_QUERY_IDX,
};

struct bnx2x_fw_stats_req {
	struct stats_query_header hdr;
B
Barak Witkowski 已提交
1265 1266
	struct stats_query_entry query[FP_SB_MAX_E1x+
		BNX2X_FIRST_QUEUE_QUERY_IDX];
1267 1268 1269
};

struct bnx2x_fw_stats_data {
Y
Yuval Mintz 已提交
1270 1271 1272
	struct stats_counter		storm_counters;
	struct per_port_stats		port;
	struct per_pf_stats		pf;
B
Barak Witkowski 已提交
1273
	struct fcoe_statistics_params	fcoe;
Y
Yuval Mintz 已提交
1274
	struct per_queue_stats		queue_stats[1];
1275 1276
};

1277
/* Public slow path states */
1278
enum sp_rtnl_flag {
1279
	BNX2X_SP_RTNL_SETUP_TC,
1280
	BNX2X_SP_RTNL_TX_TIMEOUT,
1281
	BNX2X_SP_RTNL_FAN_FAILURE,
1282 1283
	BNX2X_SP_RTNL_AFEX_F_UPDATE,
	BNX2X_SP_RTNL_ENABLE_SRIOV,
1284
	BNX2X_SP_RTNL_VFPF_MCAST,
1285
	BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
1286
	BNX2X_SP_RTNL_RX_MODE,
1287
	BNX2X_SP_RTNL_HYPERVISOR_VLAN,
1288
	BNX2X_SP_RTNL_TX_STOP,
1289
	BNX2X_SP_RTNL_GET_DRV_VERSION,
1290
	BNX2X_SP_RTNL_UPDATE_SVID,
1291 1292
};

1293 1294 1295 1296 1297
enum bnx2x_iov_flag {
	BNX2X_IOV_HANDLE_VF_MSG,
	BNX2X_IOV_HANDLE_FLR,
};

1298
struct bnx2x_prev_path_list {
Y
Yuval Mintz 已提交
1299
	struct list_head list;
1300 1301 1302
	u8 bus;
	u8 slot;
	u8 path;
Y
Yuval Mintz 已提交
1303
	u8 aer;
1304
	u8 undi;
1305 1306
};

B
Barak Witkowski 已提交
1307 1308 1309 1310 1311 1312
struct bnx2x_sp_objs {
	/* MACs object */
	struct bnx2x_vlan_mac_obj mac_obj;

	/* Queue State object */
	struct bnx2x_queue_sp_obj q_obj;
Y
Yuval Mintz 已提交
1313 1314 1315

	/* VLANs object */
	struct bnx2x_vlan_mac_obj vlan_obj;
B
Barak Witkowski 已提交
1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
};

struct bnx2x_fp_stats {
	struct tstorm_per_queue_stats old_tclient;
	struct ustorm_per_queue_stats old_uclient;
	struct xstorm_per_queue_stats old_xclient;
	struct bnx2x_eth_q_stats eth_q_stats;
	struct bnx2x_eth_q_stats_old eth_q_stats_old;
};

1326 1327 1328
enum {
	SUB_MF_MODE_UNKNOWN = 0,
	SUB_MF_MODE_UFP,
1329
	SUB_MF_MODE_NPAR1_DOT_5,
1330
	SUB_MF_MODE_BD,
1331 1332
};

Y
Yuval Mintz 已提交
1333 1334 1335 1336 1337 1338
struct bnx2x_vlan_entry {
	struct list_head link;
	u16 vid;
	bool hw;
};

1339 1340 1341 1342 1343 1344
enum bnx2x_udp_port_type {
	BNX2X_UDP_PORT_VXLAN,
	BNX2X_UDP_PORT_GENEVE,
	BNX2X_UDP_PORT_MAX,
};

1345 1346 1347 1348
struct bnx2x {
	/* Fields used in the tx and intr/napi performance paths
	 * are grouped together in the beginning of the structure
	 */
1349
	struct bnx2x_fastpath	*fp;
B
Barak Witkowski 已提交
1350 1351
	struct bnx2x_sp_objs	*sp_objs;
	struct bnx2x_fp_stats	*fp_stats;
1352
	struct bnx2x_fp_txdata	*bnx2x_txq;
1353 1354
	void __iomem		*regview;
	void __iomem		*doorbells;
1355
	u16			db_size;
1356

1357 1358 1359 1360 1361 1362 1363
	u8			pf_num;	/* absolute PF number */
	u8			pfid;	/* per-path PF number */
	int			base_fw_ndsb; /**/
#define BP_PATH(bp)			(CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
#define BP_PORT(bp)			(bp->pfid & 1)
#define BP_FUNC(bp)			(bp->pfid)
#define BP_ABS_FUNC(bp)			(bp->pf_num)
1364 1365 1366 1367 1368 1369
#define BP_VN(bp)			((bp)->pfid >> 1)
#define BP_MAX_VN_NUM(bp)		(CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
#define BP_L_ID(bp)			(BP_VN(bp) << 2)
#define BP_FW_MB_IDX_VN(bp, vn)		(BP_PORT(bp) +\
	  (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2  : 1))
#define BP_FW_MB_IDX(bp)		BP_FW_MB_IDX_VN(bp, BP_VN(bp))
1370

A
Ariel Elior 已提交
1371
#ifdef CONFIG_BNX2X_SRIOV
D
Dmitry Kravkov 已提交
1372 1373
	/* protects vf2pf mailbox from simultaneous access */
	struct mutex		vf2pf_mutex;
1374 1375 1376 1377
	/* vf pf channel mailbox contains request and response buffers */
	struct bnx2x_vf_mbx_msg	*vf2pf_mbox;
	dma_addr_t		vf2pf_mbox_mapping;

1378 1379 1380
	/* we set aside a copy of the acquire response */
	struct pfvf_acquire_resp_tlv acquire_resp;

1381 1382 1383 1384
	/* bulletin board for messages from pf to vf */
	union pf_vf_bulletin   *pf2vf_bulletin;
	dma_addr_t		pf2vf_bulletin_mapping;

D
Dmitry Kravkov 已提交
1385
	union pf_vf_bulletin		shadow_bulletin;
1386
	struct pf_vf_bulletin_content	old_bulletin;
1387 1388

	u16 requested_nr_virtfn;
A
Ariel Elior 已提交
1389
#endif /* CONFIG_BNX2X_SRIOV */
1390

1391 1392 1393
	struct net_device	*dev;
	struct pci_dev		*pdev;

1394
	const struct iro	*iro_arr;
1395 1396
#define IRO (bp->iro_arr)

1397
	enum bnx2x_recovery_state recovery_state;
1398
	int			is_leader;
1399
	struct msix_entry	*msix_table;
1400 1401 1402

	int			tx_ring_size;

1403
/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1404 1405 1406
#define ETH_OVERHEAD		(ETH_HLEN + 8 + 8)
#define ETH_MIN_PACKET_SIZE		(ETH_ZLEN - ETH_HLEN)
#define ETH_MAX_PACKET_SIZE		ETH_DATA_LEN
1407
#define ETH_MAX_JUMBO_PACKET_SIZE	9600
D
Dmitry Kravkov 已提交
1408 1409
/* TCP with Timestamp Option (32) + IPv6 (40) */
#define ETH_MAX_TPA_HEADER_SIZE		72
E
Eliezer Tamir 已提交
1410

1411 1412 1413 1414
	/* Max supported alignment is 256 (8 shift)
	 * minimal alignment shift 6 is optimal for 57xxx HW performance
	 */
#define BNX2X_RX_ALIGN_SHIFT		max(6, min(8, L1_CACHE_SHIFT))
1415 1416 1417 1418 1419 1420 1421 1422 1423 1424

	/* FW uses 2 Cache lines Alignment for start packet and size
	 *
	 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
	 * at the end of skb->data, to avoid wasting a full cache line.
	 * This reduces memory use (skb->truesize).
	 */
#define BNX2X_FW_RX_ALIGN_START	(1UL << BNX2X_RX_ALIGN_SHIFT)

#define BNX2X_FW_RX_ALIGN_END					\
J
Joren Van Onder 已提交
1425
	max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT,			\
1426 1427
	    SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))

1428
#define BNX2X_PXP_DRAM_ALIGN		(BNX2X_RX_ALIGN_SHIFT - 5)
E
Eilon Greenstein 已提交
1429

1430 1431 1432 1433
	struct host_sp_status_block *def_status_blk;
#define DEF_SB_IGU_ID			16
#define DEF_SB_ID			HC_SP_SB_ID
	__le16			def_idx;
1434
	__le16			def_att_idx;
1435 1436 1437 1438 1439 1440 1441 1442 1443
	u32			attn_state;
	struct attn_route	attn_group[MAX_DYNAMIC_ATTN_GRPS];

	/* slow path ring */
	struct eth_spe		*spq;
	dma_addr_t		spq_mapping;
	u16			spq_prod_idx;
	struct eth_spe		*spq_prod_bd;
	struct eth_spe		*spq_last_bd;
1444
	__le16			*dsb_sp_prod;
1445
	atomic_t		cq_spq_left; /* ETH_XXX ramrods credit */
1446 1447 1448
	/* used to synchronize spq accesses */
	spinlock_t		spq_lock;

1449 1450 1451 1452 1453 1454
	/* event queue */
	union event_ring_elem	*eq_ring;
	dma_addr_t		eq_mapping;
	u16			eq_prod;
	u16			eq_cons;
	__le16			*eq_cons_sb;
1455
	atomic_t		eq_spq_left; /* COMMON_XXX ramrods credit */
1456

1457 1458 1459 1460
	/* Counter for marking that there is a STAT_QUERY ramrod pending */
	u16			stats_pending;
	/*  Counter for completed statistics ramrods */
	u16			stats_comp;
1461

E
Eilon Greenstein 已提交
1462
	/* End of fields used in the performance code paths */
1463 1464

	int			panic;
1465
	int			msg_enable;
1466 1467

	u32			flags;
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
#define PCIX_FLAG			(1 << 0)
#define PCI_32BIT_FLAG			(1 << 1)
#define ONE_PORT_FLAG			(1 << 2)
#define NO_WOL_FLAG			(1 << 3)
#define USING_MSIX_FLAG			(1 << 5)
#define USING_MSI_FLAG			(1 << 6)
#define DISABLE_MSI_FLAG		(1 << 7)
#define NO_MCP_FLAG			(1 << 9)
#define MF_FUNC_DIS			(1 << 11)
#define OWN_CNIC_IRQ			(1 << 12)
#define NO_ISCSI_OOO_FLAG		(1 << 13)
#define NO_ISCSI_FLAG			(1 << 14)
#define NO_FCOE_FLAG			(1 << 15)
B
Barak Witkowski 已提交
1481
#define BC_SUPPORTS_PFC_STATS		(1 << 17)
1482
#define TX_SWITCHING			(1 << 18)
1483
#define BC_SUPPORTS_FCOE_FEATURES	(1 << 19)
1484
#define USING_SINGLE_MSIX_FLAG		(1 << 20)
1485
#define BC_SUPPORTS_DCBX_MSG_NON_PMF	(1 << 21)
1486
#define IS_VF_FLAG			(1 << 22)
Y
Yuval Mintz 已提交
1487 1488 1489 1490 1491
#define BC_SUPPORTS_RMMOD_CMD		(1 << 23)
#define HAS_PHYS_PORT_ID		(1 << 24)
#define AER_ENABLED			(1 << 25)
#define PTP_SUPPORTED			(1 << 26)
#define TX_TIMESTAMPING_EN		(1 << 27)
1492 1493

#define BP_NOMCP(bp)			((bp)->flags & NO_MCP_FLAG)
A
Ariel Elior 已提交
1494 1495

#ifdef CONFIG_BNX2X_SRIOV
1496 1497
#define IS_VF(bp)			((bp)->flags & IS_VF_FLAG)
#define IS_PF(bp)			(!((bp)->flags & IS_VF_FLAG))
A
Ariel Elior 已提交
1498 1499 1500 1501
#else
#define IS_VF(bp)			false
#define IS_PF(bp)			true
#endif
V
Vladislav Zolotarov 已提交
1502

1503 1504
#define NO_ISCSI(bp)		((bp)->flags & NO_ISCSI_FLAG)
#define NO_ISCSI_OOO(bp)	((bp)->flags & NO_ISCSI_OOO_FLAG)
1505
#define NO_FCOE(bp)		((bp)->flags & NO_FCOE_FLAG)
1506

1507 1508 1509
	u8			cnic_support;
	bool			cnic_enabled;
	bool			cnic_loaded;
1510
	struct cnic_eth_dev	*(*cnic_probe)(struct net_device *);
1511 1512 1513 1514 1515 1516

	/* Flag that indicates that we can start looking for FCoE L2 queue
	 * completions in the default status block.
	 */
	bool			fcoe_init;

1517
	int			mrrs;
1518

1519
	struct delayed_work	sp_task;
1520 1521
	struct delayed_work	iov_task;

1522
	atomic_t		interrupt_occurred;
1523
	struct delayed_work	sp_rtnl_task;
1524 1525

	struct delayed_work	period_task;
1526 1527 1528 1529 1530 1531 1532 1533 1534
	struct timer_list	timer;
	int			current_interval;

	u16			fw_seq;
	u16			fw_drv_pulse_wr_seq;
	u32			func_stx;

	struct link_params	link_params;
	struct link_vars	link_vars;
1535 1536
	u32			link_cnt;
	struct bnx2x_link_report_data last_reported_link;
1537
	bool			force_link_down;
1538

E
Eilon Greenstein 已提交
1539
	struct mdio_if_info	mdio;
E
Eliezer Tamir 已提交
1540

1541 1542 1543
	struct bnx2x_common	common;
	struct bnx2x_port	port;

1544 1545
	struct cmng_init	cmng;

D
Dmitry Kravkov 已提交
1546
	u32			mf_config[E1HVN_MAX];
B
Barak Witkowski 已提交
1547
	u32			mf_ext_config;
1548
	u32			path_has_ovlan; /* E3 */
D
Dmitry Kravkov 已提交
1549 1550
	u16			mf_ov;
	u8			mf_mode;
D
Dmitry Kravkov 已提交
1551
#define IS_MF(bp)		(bp->mf_mode != 0)
1552 1553
#define IS_MF_SI(bp)		(bp->mf_mode == MULTI_FUNCTION_SI)
#define IS_MF_SD(bp)		(bp->mf_mode == MULTI_FUNCTION_SD)
B
Barak Witkowski 已提交
1554
#define IS_MF_AFEX(bp)		(bp->mf_mode == MULTI_FUNCTION_AFEX)
1555 1556 1557
	u8			mf_sub_mode;
#define IS_MF_UFP(bp)		(IS_MF_SD(bp) && \
				 bp->mf_sub_mode == SUB_MF_MODE_UFP)
1558 1559
#define IS_MF_BD(bp)		(IS_MF_SD(bp) && \
				 bp->mf_sub_mode == SUB_MF_MODE_BD)
E
Eliezer Tamir 已提交
1560

E
Eliezer Tamir 已提交
1561 1562
	u8			wol;

1563
	int			rx_ring_size;
E
Eliezer Tamir 已提交
1564

1565 1566 1567 1568
	u16			tx_quick_cons_trip_int;
	u16			tx_quick_cons_trip;
	u16			tx_ticks_int;
	u16			tx_ticks;
E
Eliezer Tamir 已提交
1569

1570 1571 1572 1573
	u16			rx_quick_cons_trip_int;
	u16			rx_quick_cons_trip;
	u16			rx_ticks_int;
	u16			rx_ticks;
V
Vladislav Zolotarov 已提交
1574
/* Maximal coalescing timeout in us */
1575
#define BNX2X_MAX_COALESCE_TOUT		(0xff*BNX2X_BTR)
E
Eliezer Tamir 已提交
1576

1577
	u32			lin_cnt;
E
Eliezer Tamir 已提交
1578

1579
	u16			state;
E
Eilon Greenstein 已提交
1580
#define BNX2X_STATE_CLOSED		0
1581 1582
#define BNX2X_STATE_OPENING_WAIT4_LOAD	0x1000
#define BNX2X_STATE_OPENING_WAIT4_PORT	0x2000
E
Eliezer Tamir 已提交
1583
#define BNX2X_STATE_OPEN		0x3000
1584
#define BNX2X_STATE_CLOSING_WAIT4_HALT	0x4000
E
Eliezer Tamir 已提交
1585
#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1586

1587 1588
#define BNX2X_STATE_DIAG		0xe000
#define BNX2X_STATE_ERROR		0xf000
E
Eliezer Tamir 已提交
1589

1590
#define BNX2X_MAX_PRIORITY		8
1591
	int			num_queues;
1592 1593
	uint			num_ethernet_queues;
	uint			num_cnic_queues;
1594
	int			disable_tpa;
1595

1596 1597 1598 1599 1600 1601
	u32			rx_mode;
#define BNX2X_RX_MODE_NONE		0
#define BNX2X_RX_MODE_NORMAL		1
#define BNX2X_RX_MODE_ALLMULTI		2
#define BNX2X_RX_MODE_PROMISC		3
#define BNX2X_MAX_MULTICAST		64
E
Eliezer Tamir 已提交
1602

1603 1604 1605
	u8			igu_dsb_id;
	u8			igu_base_sb;
	u8			igu_sb_cnt;
1606
	u8			min_msix_vec_cnt;
1607

1608
	u32			igu_base_addr;
1609
	dma_addr_t		def_status_blk_mapping;
E
Eliezer Tamir 已提交
1610

1611 1612
	struct bnx2x_slowpath	*slowpath;
	dma_addr_t		slowpath_mapping;
1613

1614 1615 1616 1617
	/* Mechanism protecting the drv_info_to_mcp */
	struct mutex		drv_info_mutex;
	bool			drv_info_mng_owner;

1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
	/* Total number of FW statistics requests */
	u8			fw_stats_num;

	/*
	 * This is a memory buffer that will contain both statistics
	 * ramrod request and data.
	 */
	void			*fw_stats;
	dma_addr_t		fw_stats_mapping;

	/*
	 * FW statistics request shortcut (points at the
	 * beginning of fw_stats buffer).
	 */
	struct bnx2x_fw_stats_req	*fw_stats_req;
	dma_addr_t			fw_stats_req_mapping;
	int				fw_stats_req_sz;

	/*
1637
	 * FW statistics data shortcut (points at the beginning of
1638 1639 1640 1641 1642 1643
	 * fw_stats buffer + fw_stats_req_sz).
	 */
	struct bnx2x_fw_stats_data	*fw_stats_data;
	dma_addr_t			fw_stats_data_mapping;
	int				fw_stats_data_sz;

A
Ariel Elior 已提交
1644
	/* For max 1024 cids (VF RSS), 32KB ILT page size and 1KB
M
Merav Sicron 已提交
1645 1646
	 * context size we need 8 ILT entries.
	 */
A
Ariel Elior 已提交
1647
#define ILT_MAX_L2_LINES	32
M
Merav Sicron 已提交
1648
	struct hw_context	context[ILT_MAX_L2_LINES];
1649 1650 1651

	struct bnx2x_ilt	*ilt;
#define BP_ILT(bp)		((bp)->ilt)
1652
#define ILT_MAX_LINES		256
1653 1654 1655 1656
/*
 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
 * to CNIC.
 */
1657
#define BNX2X_MAX_RSS_COUNT(bp)	((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
1658

1659 1660
/*
 * Maximum CID count that might be required by the bnx2x:
1661
 * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
1662
 */
1663

1664
#define BNX2X_L2_CID_COUNT(bp)	(BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
1665
				+ CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
1666
#define BNX2X_L2_MAX_CID(bp)	(BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
1667
				+ CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
1668 1669
#define L2_ILT_LINES(bp)	(DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
					ILT_PAGE_CIDS))
1670 1671

	int			qm_cid_count;
E
Eliezer Tamir 已提交
1672

1673
	bool			dropless_fc;
1674

1675 1676
	void			*t2;
	dma_addr_t		t2_mapping;
1677
	struct cnic_ops	__rcu	*cnic_ops;
1678 1679 1680
	void			*cnic_data;
	u32			cnic_tag;
	struct cnic_eth_dev	cnic_eth_dev;
1681
	union host_hc_status_block cnic_sb;
1682 1683 1684 1685 1686 1687 1688
	dma_addr_t		cnic_sb_mapping;
	struct eth_spe		*cnic_kwq;
	struct eth_spe		*cnic_kwq_prod;
	struct eth_spe		*cnic_kwq_cons;
	struct eth_spe		*cnic_kwq_last;
	u16			cnic_kwq_pending;
	u16			cnic_spq_pending;
V
Vladislav Zolotarov 已提交
1689
	u8			fip_mac[ETH_ALEN];
1690 1691 1692
	struct mutex		cnic_mutex;
	struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;

1693
	/* Start index of the "special" (CNIC related) L2 clients */
1694
	u8				cnic_base_cl_id;
1695

1696 1697
	int			dmae_ready;
	/* used to synchronize dmae accesses */
1698
	spinlock_t		dmae_lock;
1699

E
Eilon Greenstein 已提交
1700 1701 1702
	/* used to protect the FW mail box */
	struct mutex		fw_mb_mutex;

Y
Yitchak Gertner 已提交
1703 1704
	/* used to synchronize stats collecting */
	int			stats_state;
1705 1706

	/* used for synchronization of concurrent threads statistics handling */
1707
	struct semaphore	stats_lock;
1708

Y
Yitchak Gertner 已提交
1709 1710 1711
	/* used by dmae command loader */
	struct dmae_command	stats_dmae;
	int			executer_idx;
1712

Y
Yitchak Gertner 已提交
1713 1714
	u16			stats_counter;
	struct bnx2x_eth_stats	eth_stats;
1715
	struct host_func_stats		func_stats;
1716 1717 1718 1719
	struct bnx2x_eth_stats_old	eth_stats_old;
	struct bnx2x_net_stats_old	net_stats_old;
	struct bnx2x_fw_port_stats_old	fw_stats_old;
	bool			stats_init;
Y
Yitchak Gertner 已提交
1720 1721 1722 1723 1724

	struct z_stream_s	*strm;
	void			*gunzip_buf;
	dma_addr_t		gunzip_mapping;
	int			gunzip_outlen;
1725
#define FW_BUF_SIZE			0x8000
1726 1727 1728
#define GUNZIP_BUF(bp)			(bp->gunzip_buf)
#define GUNZIP_PHYS(bp)			(bp->gunzip_mapping)
#define GUNZIP_OUTLEN(bp)		(bp->gunzip_outlen)
E
Eliezer Tamir 已提交
1729

1730
	struct raw_op		*init_ops;
1731
	/* Init blocks offsets inside init_ops */
1732
	u16			*init_ops_offsets;
1733
	/* Data blob - has 32 bit granularity */
1734
	u32			*init_data;
1735 1736
	u32			init_mode_flags;
#define INIT_MODE_FLAGS(bp)	(bp->init_mode_flags)
1737
	/* Zipped PRAM blobs - raw data */
1738 1739 1740 1741 1742 1743 1744 1745
	const u8		*tsem_int_table_data;
	const u8		*tsem_pram_data;
	const u8		*usem_int_table_data;
	const u8		*usem_pram_data;
	const u8		*xsem_int_table_data;
	const u8		*xsem_pram_data;
	const u8		*csem_int_table_data;
	const u8		*csem_pram_data;
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
#define INIT_OPS(bp)			(bp->init_ops)
#define INIT_OPS_OFFSETS(bp)		(bp->init_ops_offsets)
#define INIT_DATA(bp)			(bp->init_data)
#define INIT_TSEM_INT_TABLE_DATA(bp)	(bp->tsem_int_table_data)
#define INIT_TSEM_PRAM_DATA(bp)		(bp->tsem_pram_data)
#define INIT_USEM_INT_TABLE_DATA(bp)	(bp->usem_int_table_data)
#define INIT_USEM_PRAM_DATA(bp)		(bp->usem_pram_data)
#define INIT_XSEM_INT_TABLE_DATA(bp)	(bp->xsem_int_table_data)
#define INIT_XSEM_PRAM_DATA(bp)		(bp->xsem_pram_data)
#define INIT_CSEM_INT_TABLE_DATA(bp)	(bp->csem_int_table_data)
#define INIT_CSEM_PRAM_DATA(bp)		(bp->csem_pram_data)

1758
#define PHY_FW_VER_LEN			20
1759
	char			fw_ver[32];
1760
	const struct firmware	*firmware;
1761

1762 1763 1764
	struct bnx2x_vfdb	*vfdb;
#define IS_SRIOV(bp)		((bp)->vfdb)

S
Shmulik Ravid 已提交
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	/* DCB support on/off */
	u16 dcb_state;
#define BNX2X_DCB_STATE_OFF			0
#define BNX2X_DCB_STATE_ON			1

	/* DCBX engine mode */
	int dcbx_enabled;
#define BNX2X_DCBX_ENABLED_OFF			0
#define BNX2X_DCBX_ENABLED_ON_NEG_OFF		1
#define BNX2X_DCBX_ENABLED_ON_NEG_ON		2
#define BNX2X_DCBX_ENABLED_INVALID		(-1)

	bool dcbx_mode_uset;

V
Vladislav Zolotarov 已提交
1779 1780 1781 1782
	struct bnx2x_config_dcbx_params		dcbx_config_params;
	struct bnx2x_dcbx_port_params		dcbx_port_params;
	int					dcb_version;

1783
	/* CAM credit pools */
1784 1785
	struct bnx2x_credit_pool_obj		vlans_pool;

1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
	struct bnx2x_credit_pool_obj		macs_pool;

	/* RX_MODE object */
	struct bnx2x_rx_mode_obj		rx_mode_obj;

	/* MCAST object */
	struct bnx2x_mcast_obj			mcast_obj;

	/* RSS configuration object */
	struct bnx2x_rss_config_obj		rss_conf_obj;

	/* Function State controlling object */
	struct bnx2x_func_sp_obj		func_obj;

	unsigned long				sp_state;

1802 1803
	/* operation indication for the sp_rtnl task */
	unsigned long				sp_rtnl_state;
1804 1805 1806

	/* Indication of the IOV tasks */
	unsigned long				iov_task_state;
1807

1808
	/* DCBX Negotiation results */
V
Vladislav Zolotarov 已提交
1809 1810
	struct dcbx_features			dcbx_local_feat;
	u32					dcbx_error;
1811

1812 1813 1814 1815
#ifdef BCM_DCBNL
	struct dcbx_features			dcbx_remote_feat;
	u32					dcbx_remote_flags;
#endif
B
Barak Witkowski 已提交
1816 1817 1818
	/* AFEX: store default vlan used */
	int					afex_def_vlan_tag;
	enum mf_cfg_afex_vlan_mode		afex_vlan_mode;
1819
	u32					pending_max;
1820 1821 1822 1823 1824 1825

	/* multiple tx classes of service */
	u8					max_cos;

	/* priority to cos mapping */
	u8					prio_to_cos[8];
1826 1827

	int fp_array_size;
1828
	u32 dump_preset_idx;
1829 1830

	u8					phys_port_id[ETH_ALEN];
D
Dmitry Kravkov 已提交
1831

1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
	/* PTP related context */
	struct ptp_clock *ptp_clock;
	struct ptp_clock_info ptp_clock_info;
	struct work_struct ptp_task;
	struct cyclecounter cyclecounter;
	struct timecounter timecounter;
	bool timecounter_init_done;
	struct sk_buff *ptp_tx_skb;
	unsigned long ptp_tx_start;
	bool hwtstamp_ioctl_called;
	u16 tx_type;
	u16 rx_filter;

D
Dmitry Kravkov 已提交
1845
	struct bnx2x_link_report_data		vf_link_vars;
Y
Yuval Mintz 已提交
1846 1847 1848 1849
	struct list_head vlan_reg;
	u16 vlan_cnt;
	u16 vlan_credit;
	bool accept_any_vlan;
1850 1851

	/* Vxlan/Geneve related information */
1852
	u16 udp_tunnel_ports[BNX2X_UDP_PORT_MAX];
M
Manish Chopra 已提交
1853 1854 1855 1856 1857 1858 1859 1860

#define FW_CAP_INVALIDATE_VF_FP_HSI	BIT(0)
	u32 fw_cap;

	u32 fw_major;
	u32 fw_minor;
	u32 fw_rev;
	u32 fw_eng;
E
Eliezer Tamir 已提交
1861 1862
};

1863 1864
/* Tx queues may be less or equal to Rx queues */
extern int num_queues;
1865
#define BNX2X_NUM_QUEUES(bp)	(bp->num_queues)
1866
#define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
1867
#define BNX2X_NUM_NON_CNIC_QUEUES(bp)	(BNX2X_NUM_QUEUES(bp) - \
1868
					 (bp)->num_cnic_queues)
1869
#define BNX2X_NUM_RX_QUEUES(bp)	BNX2X_NUM_QUEUES(bp)
V
Vladislav Zolotarov 已提交
1870

1871
#define is_multi(bp)		(BNX2X_NUM_QUEUES(bp) > 1)
1872

1873 1874
#define BNX2X_MAX_QUEUES(bp)	BNX2X_MAX_RSS_COUNT(bp)
/* #define is_eth_multi(bp)	(BNX2X_NUM_ETH_QUEUES(bp) > 1) */
1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889

#define RSS_IPV4_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY

#define RSS_IPV4_TCP_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY

#define RSS_IPV6_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY

#define RSS_IPV6_TCP_CAP_MASK						\
	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY

struct bnx2x_func_init_params {
	/* dma */
Y
Yuval Mintz 已提交
1890 1891 1892
	bool		spq_active;
	dma_addr_t	spq_map;
	u16		spq_prod;
1893 1894 1895 1896 1897

	u16		func_id;	/* abs fid */
	u16		pf_id;
};

1898 1899 1900 1901 1902 1903 1904
#define for_each_cnic_queue(bp, var) \
	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
	     (var)++) \
		if (skip_queue(bp, var))	\
			continue;		\
		else

V
Vladislav Zolotarov 已提交
1905
#define for_each_eth_queue(bp, var) \
1906
	for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
V
Vladislav Zolotarov 已提交
1907 1908

#define for_each_nondefault_eth_queue(bp, var) \
1909
	for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
V
Vladislav Zolotarov 已提交
1910

E
Eilon Greenstein 已提交
1911
#define for_each_queue(bp, var) \
1912
	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
V
Vladislav Zolotarov 已提交
1913 1914 1915 1916
		if (skip_queue(bp, var))	\
			continue;		\
		else

1917
/* Skip forwarding FP */
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933
#define for_each_valid_rx_queue(bp, var)			\
	for ((var) = 0;						\
	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
		      BNX2X_NUM_ETH_QUEUES(bp));		\
	     (var)++)						\
		if (skip_rx_queue(bp, var))			\
			continue;				\
		else

#define for_each_rx_queue_cnic(bp, var) \
	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
	     (var)++) \
		if (skip_rx_queue(bp, var))	\
			continue;		\
		else

V
Vladislav Zolotarov 已提交
1934
#define for_each_rx_queue(bp, var) \
1935
	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
V
Vladislav Zolotarov 已提交
1936 1937 1938 1939
		if (skip_rx_queue(bp, var))	\
			continue;		\
		else

1940
/* Skip OOO FP */
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
#define for_each_valid_tx_queue(bp, var)			\
	for ((var) = 0;						\
	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
		      BNX2X_NUM_ETH_QUEUES(bp));		\
	     (var)++)						\
		if (skip_tx_queue(bp, var))			\
			continue;				\
		else

#define for_each_tx_queue_cnic(bp, var) \
	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
	     (var)++) \
		if (skip_tx_queue(bp, var))	\
			continue;		\
		else

V
Vladislav Zolotarov 已提交
1957
#define for_each_tx_queue(bp, var) \
1958
	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
V
Vladislav Zolotarov 已提交
1959 1960 1961 1962
		if (skip_tx_queue(bp, var))	\
			continue;		\
		else

1963
#define for_each_nondefault_queue(bp, var) \
1964
	for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
V
Vladislav Zolotarov 已提交
1965 1966 1967
		if (skip_queue(bp, var))	\
			continue;		\
		else
1968

1969 1970 1971
#define for_each_cos_in_tx_queue(fp, var) \
	for ((var) = 0; (var) < (fp)->max_cos; (var)++)

V
Vladislav Zolotarov 已提交
1972
/* skip rx queue
1973
 * if FCOE l2 support is disabled and this is the fcoe L2 queue
V
Vladislav Zolotarov 已提交
1974 1975 1976 1977
 */
#define skip_rx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))

/* skip tx queue
1978
 * if FCOE l2 support is disabled and this is the fcoe L2 queue
V
Vladislav Zolotarov 已提交
1979 1980 1981 1982
 */
#define skip_tx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))

#define skip_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1983

1984 1985 1986
/*self test*/
int bnx2x_idle_chk(struct bnx2x *bp);

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
/**
 * bnx2x_set_mac_one - configure a single MAC address
 *
 * @bp:			driver handle
 * @mac:		MAC to configure
 * @obj:		MAC object handle
 * @set:		if 'true' add a new MAC, otherwise - delete
 * @mac_type:		the type of the MAC to configure (e.g. ETH, UC list)
 * @ramrod_flags:	RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
 *
 * Configures one MAC according to provided parameters or continues the
 * execution of previously scheduled commands if RAMROD_CONT is set in
 * ramrod_flags.
 *
 * Returns zero if operation has successfully completed, a positive value if the
 * operation has been successfully scheduled and a negative - if a requested
 * operations has failed.
 */
2005
int bnx2x_set_mac_one(struct bnx2x *bp, const u8 *mac,
2006 2007
		      struct bnx2x_vlan_mac_obj *obj, bool set,
		      int mac_type, unsigned long *ramrod_flags);
Y
Yuval Mintz 已提交
2008 2009 2010 2011 2012

int bnx2x_set_vlan_one(struct bnx2x *bp, u16 vlan,
		       struct bnx2x_vlan_mac_obj *obj, bool set,
		       unsigned long *ramrod_flags);

2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
/**
 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
 *
 * @bp:			driver handle
 * @mac_obj:		MAC object handle
 * @mac_type:		type of the MACs to clear (BNX2X_XXX_MAC)
 * @wait_for_comp:	if 'true' block until completion
 *
 * Deletes all MACs of the specific type (e.g. ETH, UC list).
 *
 * Returns zero if operation has successfully completed, a positive value if the
 * operation has been successfully scheduled and a negative - if a requested
 * operations has failed.
 */
int bnx2x_del_all_macs(struct bnx2x *bp,
		       struct bnx2x_vlan_mac_obj *mac_obj,
		       int mac_type, bool wait_for_comp);

/* Init Function API  */
void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
2033 2034
void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
		    u8 vf_valid, int fw_sb_id, int igu_sb_id);
2035 2036 2037 2038
int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
2039 2040
void bnx2x_read_mf_cfg(struct bnx2x *bp);

2041
int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
2042

D
Dmitry Kravkov 已提交
2043
/* dmae */
Y
Yaniv Rosner 已提交
2044 2045 2046
void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
		      u32 len32);
D
Dmitry Kravkov 已提交
2047 2048 2049 2050 2051 2052
void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
		      bool with_comp, u8 comp_type);

2053 2054
void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
			       u8 src_type, u8 dst_type);
2055 2056
int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
			       u32 *comp);
2057

A
Ariel Elior 已提交
2058 2059 2060 2061
/* FLR related routines */
u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
2062
u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
A
Ariel Elior 已提交
2063 2064
int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
				    char *msg, u32 poll_cnt);
D
Dmitry Kravkov 已提交
2065

2066 2067
void bnx2x_calc_fc_adv(struct bnx2x *bp);
int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2068
		  u32 data_hi, u32 data_lo, int cmd_type);
2069
void bnx2x_update_coalesce(struct bnx2x *bp);
Y
Yaniv Rosner 已提交
2070
int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
D
Dmitry Kravkov 已提交
2071

2072 2073
bool bnx2x_port_after_undi(struct bnx2x *bp);

2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
			   int wait)
{
	u32 val;

	do {
		val = REG_RD(bp, reg);
		if (val == expected)
			break;
		ms -= wait;
		msleep(wait);

	} while (ms > 0);

	return val;
}
D
Dmitry Kravkov 已提交
2090

2091 2092 2093
void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
			    bool is_pf);

2094
#define BNX2X_ILT_ZALLOC(x, y, size)					\
2095
	x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL)
2096 2097 2098 2099

#define BNX2X_ILT_FREE(x, y, size) \
	do { \
		if (x) { \
2100
			dma_free_coherent(&bp->pdev->dev, size, x, y); \
2101 2102 2103 2104 2105 2106 2107 2108 2109
			x = NULL; \
			y = 0; \
		} \
	} while (0)

#define ILOG2(x)	(ilog2((x)))

#define ILT_NUM_PAGE_ENTRIES	(3072)
/* In 57710/11 we use whole table since we have 8 func
D
Dmitry Kravkov 已提交
2110 2111
 * In 57712 we have only 4 func, but use same size per func, then only half of
 * the table in use
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123
 */
#define ILT_PER_FUNC		(ILT_NUM_PAGE_ENTRIES/8)

#define FUNC_ILT_BASE(func)	(func * ILT_PER_FUNC)
/*
 * the phys address is shifted right 12 bits and has an added
 * 1=valid bit added to the 53rd bit
 * then since this is a wide register(TM)
 * we split it into two 32 bit writes
 */
#define ONCHIP_ADDR1(x)		((u32)(((u64)x >> 12) & 0xFFFFFFFF))
#define ONCHIP_ADDR2(x)		((u32)((1 << 20) | ((u64)x >> 44)))
2124 2125 2126 2127 2128

/* load/unload mode */
#define LOAD_NORMAL			0
#define LOAD_OPEN			1
#define LOAD_DIAG			2
2129
#define LOAD_LOOPBACK_EXT		3
2130 2131
#define UNLOAD_NORMAL			0
#define UNLOAD_CLOSE			1
D
Dmitry Kravkov 已提交
2132
#define UNLOAD_RECOVERY			2
2133

2134
/* DMAE command defines */
D
Dmitry Kravkov 已提交
2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
#define DMAE_TIMEOUT			-1
#define DMAE_PCI_ERROR			-2	/* E2 and onward */
#define DMAE_NOT_RDY			-3
#define DMAE_PCI_ERR_FLAG		0x80000000

#define DMAE_SRC_PCI			0
#define DMAE_SRC_GRC			1

#define DMAE_DST_NONE			0
#define DMAE_DST_PCI			1
#define DMAE_DST_GRC			2

#define DMAE_COMP_PCI			0
#define DMAE_COMP_GRC			1

/* E2 and onward - PCI error handling in the completion */

#define DMAE_COMP_REGULAR		0
#define DMAE_COM_SET_ERR		1
2154

D
Dmitry Kravkov 已提交
2155 2156 2157 2158
#define DMAE_CMD_SRC_PCI		(DMAE_SRC_PCI << \
						DMAE_COMMAND_SRC_SHIFT)
#define DMAE_CMD_SRC_GRC		(DMAE_SRC_GRC << \
						DMAE_COMMAND_SRC_SHIFT)
2159

D
Dmitry Kravkov 已提交
2160 2161 2162 2163 2164 2165 2166 2167 2168
#define DMAE_CMD_DST_PCI		(DMAE_DST_PCI << \
						DMAE_COMMAND_DST_SHIFT)
#define DMAE_CMD_DST_GRC		(DMAE_DST_GRC << \
						DMAE_COMMAND_DST_SHIFT)

#define DMAE_CMD_C_DST_PCI		(DMAE_COMP_PCI << \
						DMAE_COMMAND_C_DST_SHIFT)
#define DMAE_CMD_C_DST_GRC		(DMAE_COMP_GRC << \
						DMAE_COMMAND_C_DST_SHIFT)
2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183

#define DMAE_CMD_C_ENABLE		DMAE_COMMAND_C_TYPE_ENABLE

#define DMAE_CMD_ENDIANITY_NO_SWAP	(0 << DMAE_COMMAND_ENDIANITY_SHIFT)
#define DMAE_CMD_ENDIANITY_B_SWAP	(1 << DMAE_COMMAND_ENDIANITY_SHIFT)
#define DMAE_CMD_ENDIANITY_DW_SWAP	(2 << DMAE_COMMAND_ENDIANITY_SHIFT)
#define DMAE_CMD_ENDIANITY_B_DW_SWAP	(3 << DMAE_COMMAND_ENDIANITY_SHIFT)

#define DMAE_CMD_PORT_0			0
#define DMAE_CMD_PORT_1			DMAE_COMMAND_PORT

#define DMAE_CMD_SRC_RESET		DMAE_COMMAND_SRC_RESET
#define DMAE_CMD_DST_RESET		DMAE_COMMAND_DST_RESET
#define DMAE_CMD_E1HVN_SHIFT		DMAE_COMMAND_E1HVN_SHIFT

D
Dmitry Kravkov 已提交
2184 2185 2186 2187 2188 2189 2190 2191 2192
#define DMAE_SRC_PF			0
#define DMAE_SRC_VF			1

#define DMAE_DST_PF			0
#define DMAE_DST_VF			1

#define DMAE_C_SRC			0
#define DMAE_C_DST			1

2193
#define DMAE_LEN32_RD_MAX		0x80
2194
#define DMAE_LEN32_WR_MAX(bp)		(CHIP_IS_E1(bp) ? 0x400 : 0x2000)
2195

D
Dmitry Kravkov 已提交
2196
#define DMAE_COMP_VAL			0x60d0d0ae /* E2 and on - upper bit
2197 2198
						    * indicates error
						    */
2199 2200

#define MAX_DMAE_C_PER_PORT		8
2201
#define INIT_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
2202
					 BP_VN(bp))
2203
#define PMF_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
2204 2205
					 E1HVN_MAX)

2206 2207 2208 2209 2210 2211 2212
/* Following is the DMAE channel number allocation for the clients.
 *   MFW: OCBB/OCSD implementations use DMAE channels 14/15 respectively.
 *   Driver: 0-3 and 8-11 (for PF dmae operations)
 *           4 and 12 (for stats requests)
 */
#define BNX2X_FW_DMAE_C                 13 /* Channel for FW DMAE operations */

E
Eliezer Tamir 已提交
2213 2214 2215 2216 2217
/* PCIE link and speed */
#define PCICFG_LINK_WIDTH		0x1f00000
#define PCICFG_LINK_WIDTH_SHIFT		20
#define PCICFG_LINK_SPEED		0xf0000
#define PCICFG_LINK_SPEED_SHIFT		16
E
Eliezer Tamir 已提交
2218

2219 2220 2221
#define BNX2X_NUM_TESTS_SF		7
#define BNX2X_NUM_TESTS_MF		3
#define BNX2X_NUM_TESTS(bp)		(IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
Y
Yuval Mintz 已提交
2222
					     IS_VF(bp) ? 0 : BNX2X_NUM_TESTS_SF)
Y
Yitchak Gertner 已提交
2223

E
Eilon Greenstein 已提交
2224 2225
#define BNX2X_PHY_LOOPBACK		0
#define BNX2X_MAC_LOOPBACK		1
2226
#define BNX2X_EXT_LOOPBACK		2
E
Eilon Greenstein 已提交
2227 2228
#define BNX2X_PHY_LOOPBACK_FAILED	1
#define BNX2X_MAC_LOOPBACK_FAILED	2
2229
#define BNX2X_EXT_LOOPBACK_FAILED	3
Y
Yitchak Gertner 已提交
2230 2231
#define BNX2X_LOOPBACK_FAILED		(BNX2X_MAC_LOOPBACK_FAILED | \
					 BNX2X_PHY_LOOPBACK_FAILED)
E
Eliezer Tamir 已提交
2232

2233 2234
#define STROM_ASSERT_ARRAY_SIZE		50

2235
/* must be used on a CID before placing it on a HW ring */
2236
#define HW_CID(bp, x)			((BP_PORT(bp) << 23) | \
2237
					 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
2238
					 (x))
2239 2240 2241 2242

#define SP_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_spe))
#define MAX_SP_DESC_CNT			(SP_DESC_CNT - 1)

2243
#define BNX2X_BTR			4
2244
#define MAX_SPQ_PENDING			8
E
Eliezer Tamir 已提交
2245

2246 2247 2248
/* CMNG constants, as derived from system spec calculations */
/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
#define DEF_MIN_RATE					100
D
Dmitry Kravkov 已提交
2249 2250
/* resolution of the rate shaping timer - 400 usec */
#define RS_PERIODIC_TIMEOUT_USEC			400
2251
/* number of bytes in single QM arbitration cycle -
2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
 * coefficient for calculating the fairness timer */
#define QM_ARB_BYTES					160000
/* resolution of Min algorithm 1:100 */
#define MIN_RES						100
/* how many bytes above threshold for the minimal credit of Min algorithm*/
#define MIN_ABOVE_THRESH				32768
/* Fairness algorithm integration time coefficient -
 * for calculating the actual Tfair */
#define T_FAIR_COEF	((MIN_ABOVE_THRESH +  QM_ARB_BYTES) * 8 * MIN_RES)
/* Memory of fairness algorithm . 2 cycles */
#define FAIR_MEM					2
2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277

#define ATTN_NIG_FOR_FUNC		(1L << 8)
#define ATTN_SW_TIMER_4_FUNC		(1L << 9)
#define GPIO_2_FUNC			(1L << 10)
#define GPIO_3_FUNC			(1L << 11)
#define GPIO_4_FUNC			(1L << 12)
#define ATTN_GENERAL_ATTN_1		(1L << 13)
#define ATTN_GENERAL_ATTN_2		(1L << 14)
#define ATTN_GENERAL_ATTN_3		(1L << 15)
#define ATTN_GENERAL_ATTN_4		(1L << 13)
#define ATTN_GENERAL_ATTN_5		(1L << 14)
#define ATTN_GENERAL_ATTN_6		(1L << 15)

#define ATTN_HARD_WIRED_MASK		0xff00
#define ATTENTION_ID			4
E
Eliezer Tamir 已提交
2278

2279
#define IS_MF_STORAGE_ONLY(bp) (IS_MF_STORAGE_PERSONALITY_ONLY(bp) || \
Y
Yuval Mintz 已提交
2280
				 IS_MF_FCOE_AFEX(bp))
E
Eliezer Tamir 已提交
2281

2282 2283 2284 2285 2286
/* stuff added to make the code fit 80Col */

#define BNX2X_PMF_LINK_ASSERT \
	GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))

E
Eliezer Tamir 已提交
2287 2288 2289 2290 2291 2292 2293 2294 2295
#define BNX2X_MC_ASSERT_BITS \
	(GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
	 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
	 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
	 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))

#define BNX2X_MCP_ASSERT \
	GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)

2296 2297 2298 2299 2300 2301 2302 2303
#define BNX2X_GRC_TIMEOUT	GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
#define BNX2X_GRC_RSV		(GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))

2304
#define HW_INTERRUPT_ASSERT_SET_0 \
E
Eliezer Tamir 已提交
2305 2306 2307
				(AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
2308
				 AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
2309
				 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
2310
#define HW_PRTY_ASSERT_SET_0	(AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
E
Eliezer Tamir 已提交
2311 2312 2313
				 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
2314 2315 2316
				 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
2317
#define HW_INTERRUPT_ASSERT_SET_1 \
E
Eliezer Tamir 已提交
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
				(AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
2329
#define HW_PRTY_ASSERT_SET_1	(AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2330
				 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
2331
				 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2332
				 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
2333
				 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2334
				 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
2335
				 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
2336
				 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
2337
			     AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2338 2339
				 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
2340
				 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2341 2342
				 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
2343 2344
				 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
2345
#define HW_INTERRUPT_ASSERT_SET_2 \
E
Eliezer Tamir 已提交
2346 2347 2348 2349 2350
				(AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
				 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
				 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
2351
#define HW_PRTY_ASSERT_SET_2	(AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
E
Eliezer Tamir 已提交
2352 2353 2354 2355
				 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
				 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
2356
				 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
E
Eliezer Tamir 已提交
2357 2358 2359
				 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
				 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)

2360 2361 2362 2363 2364 2365 2366
#define HW_PRTY_ASSERT_SET_3_WITHOUT_SCPAD \
		(AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
		 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
		 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY)

#define HW_PRTY_ASSERT_SET_3 (HW_PRTY_ASSERT_SET_3_WITHOUT_SCPAD | \
			      AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
E
Eliezer Tamir 已提交
2367

2368 2369 2370
#define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
			      AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)

2371
#define MULTI_MASK			0x7f
E
Eliezer Tamir 已提交
2372

2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
#define DEF_USB_FUNC_OFF	offsetof(struct cstorm_def_status_block_u, func)
#define DEF_CSB_FUNC_OFF	offsetof(struct cstorm_def_status_block_c, func)
#define DEF_XSB_FUNC_OFF	offsetof(struct xstorm_def_status_block, func)
#define DEF_TSB_FUNC_OFF	offsetof(struct tstorm_def_status_block, func)

#define DEF_USB_IGU_INDEX_OFF \
			offsetof(struct cstorm_def_status_block_u, igu_index)
#define DEF_CSB_IGU_INDEX_OFF \
			offsetof(struct cstorm_def_status_block_c, igu_index)
#define DEF_XSB_IGU_INDEX_OFF \
			offsetof(struct xstorm_def_status_block, igu_index)
#define DEF_TSB_IGU_INDEX_OFF \
			offsetof(struct tstorm_def_status_block, igu_index)

#define DEF_USB_SEGMENT_OFF \
			offsetof(struct cstorm_def_status_block_u, segment)
#define DEF_CSB_SEGMENT_OFF \
			offsetof(struct cstorm_def_status_block_c, segment)
#define DEF_XSB_SEGMENT_OFF \
			offsetof(struct xstorm_def_status_block, segment)
#define DEF_TSB_SEGMENT_OFF \
			offsetof(struct tstorm_def_status_block, segment)

E
Eliezer Tamir 已提交
2396
#define BNX2X_SP_DSB_INDEX \
2397 2398
		(&bp->def_status_blk->sp_sb.\
					index_values[HC_SP_INDEX_ETH_DEF_CONS])
D
Dmitry Kravkov 已提交
2399

E
Eliezer Tamir 已提交
2400
#define CAM_IS_INVALID(x) \
2401 2402 2403
	(GET_FLAG(x.flags, \
	MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
	(T_ETH_MAC_COMMAND_INVALIDATE))
E
Eliezer Tamir 已提交
2404

2405 2406 2407 2408
/* Number of u32 elements in MC hash array */
#define MC_HASH_SIZE			8
#define MC_HASH_OFFSET(bp, i)		(BAR_TSTRORM_INTMEM + \
	TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
E
Eliezer Tamir 已提交
2409

2410 2411 2412 2413
#ifndef PXP2_REG_PXP2_INT_STS
#define PXP2_REG_PXP2_INT_STS		PXP2_REG_PXP2_INT_STS_0
#endif

D
Dmitry Kravkov 已提交
2414 2415 2416
#ifndef ETH_MAX_RX_CLIENTS_E2
#define ETH_MAX_RX_CLIENTS_E2		ETH_MAX_RX_CLIENTS_E1H
#endif
D
Dmitry Kravkov 已提交
2417

2418 2419
#define VENDOR_ID_LEN			4

2420 2421 2422
#define VF_ACQUIRE_THRESH		3
#define VF_ACQUIRE_MAC_FILTERS		1
#define VF_ACQUIRE_MC_FILTERS		10
Y
Yuval Mintz 已提交
2423
#define VF_ACQUIRE_VLAN_FILTERS		2 /* VLAN0 + 'real' VLAN */
2424 2425 2426

#define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
			    (!((me_reg) & ME_REG_VF_ERR)))
2427 2428
int bnx2x_compare_fw_ver(struct bnx2x *bp, u32 load_code, bool print_err);

2429
/* Congestion management fairness mode */
Y
Yuval Mintz 已提交
2430 2431
#define CMNG_FNS_NONE			0
#define CMNG_FNS_MINMAX			1
2432 2433 2434 2435 2436

#define HC_SEG_ACCESS_DEF		0   /*Driver decision 0-3*/
#define HC_SEG_ACCESS_ATTN		4
#define HC_SEG_ACCESS_NORM		0   /*Driver decision 0-1*/

A
Ariel Elior 已提交
2437
void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev);
2438
void bnx2x_notify_link_changed(struct bnx2x *bp);
D
Dmitry Kravkov 已提交
2439

2440
#define BNX2X_MF_SD_PROTOCOL(bp) \
D
Dmitry Kravkov 已提交
2441 2442
	((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)

2443 2444
#define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
D
Dmitry Kravkov 已提交
2445

2446 2447 2448 2449 2450
#define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)

#define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
#define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
2451
#define IS_MF_ISCSI_SI(bp) (IS_MF_SI(bp) && BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp))
2452

2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
#define IS_MF_ISCSI_ONLY(bp)    (IS_MF_ISCSI_SD(bp) ||  IS_MF_ISCSI_SI(bp))

#define BNX2X_MF_EXT_PROTOCOL_MASK					\
				(MACP_FUNC_CFG_FLAGS_ETHERNET |		\
				 MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD |	\
				 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)

#define BNX2X_MF_EXT_PROT(bp)	((bp)->mf_ext_config &			\
				 BNX2X_MF_EXT_PROTOCOL_MASK)

#define BNX2X_HAS_MF_EXT_PROTOCOL_FCOE(bp)				\
		(BNX2X_MF_EXT_PROT(bp) & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)

#define BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp)				\
		(BNX2X_MF_EXT_PROT(bp) == MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)

#define BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp)				\
		(BNX2X_MF_EXT_PROT(bp) == MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD)

#define IS_MF_FCOE_AFEX(bp)						\
		(IS_MF_AFEX(bp) && BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp))

#define IS_MF_SD_STORAGE_PERSONALITY_ONLY(bp)				\
				(IS_MF_SD(bp) &&			\
				 (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) ||	\
				  BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))

#define IS_MF_SI_STORAGE_PERSONALITY_ONLY(bp)				\
				(IS_MF_SI(bp) &&			\
				 (BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp) ||	\
				  BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp)))

#define IS_MF_STORAGE_PERSONALITY_ONLY(bp)				\
			(IS_MF_SD_STORAGE_PERSONALITY_ONLY(bp) ||	\
			 IS_MF_SI_STORAGE_PERSONALITY_ONLY(bp))
B
Barak Witkowski 已提交
2488

2489 2490 2491 2492
/* Determines whether BW configuration arrives in 100Mb units or in
 * percentages from actual physical link speed.
 */
#define IS_MF_PERCENT_BW(bp) (IS_MF_SI(bp) || IS_MF_UFP(bp) || IS_MF_BD(bp))
D
Dmitry Kravkov 已提交
2493

Y
Yuval Mintz 已提交
2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
#define SET_FLAG(value, mask, flag) \
	do {\
		(value) &= ~(mask);\
		(value) |= ((flag) << (mask##_SHIFT));\
	} while (0)

#define GET_FLAG(value, mask) \
	(((value) & (mask)) >> (mask##_SHIFT))

#define GET_FIELD(value, fname) \
	(((value) & (fname##_MASK)) >> (fname##_SHIFT))

2506 2507 2508 2509 2510 2511
enum {
	SWITCH_UPDATE,
	AFEX_UPDATE,
};

#define NUM_MACS	8
B
Barak Witkowski 已提交
2512

2513
void bnx2x_set_local_cmng(struct bnx2x *bp);
2514

2515 2516
void bnx2x_update_mng_version(struct bnx2x *bp);

Y
Yuval Mintz 已提交
2517 2518
void bnx2x_update_mfw_dump(struct bnx2x *bp);

2519 2520 2521
#define MCPR_SCRATCH_BASE(bp) \
	(CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)

2522 2523
#define E1H_MAX_MF_SB_COUNT (HC_SB_MAX_SB_E1X/(E1HVN_MAX * PORT_MAX))

2524 2525 2526
void bnx2x_init_ptp(struct bnx2x *bp);
int bnx2x_configure_ptp_filters(struct bnx2x *bp);
void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb);
2527
void bnx2x_register_phc(struct bnx2x *bp);
2528 2529 2530 2531

#define BNX2X_MAX_PHC_DRIFT 31000000
#define BNX2X_PTP_TX_TIMEOUT

Y
Yuval Mintz 已提交
2532 2533 2534 2535
/* Re-configure all previously configured vlan filters.
 * Meant for implicit re-load flows.
 */
int bnx2x_vlan_reconfigure_vid(struct bnx2x *bp);
E
Eliezer Tamir 已提交
2536
#endif /* bnx2x.h */