Kconfig 62.6 KB
Newer Older
1
# SPDX-License-Identifier: GPL-2.0
L
Linus Torvalds 已提交
2 3 4
config ARM
	bool
	default y
5
	select ARCH_32BIT_OFF_T
6
	select ARCH_CORRECT_STACKTRACE_ON_KRETPROBE if HAVE_KRETPROBES && FRAME_POINTER && !ARM_UNWIND
7
	select ARCH_HAS_BINFMT_FLAT
8
	select ARCH_HAS_DEBUG_VIRTUAL if MMU
9
	select ARCH_HAS_DMA_WRITE_COMBINE if !ARM_DMA_MEM_BUFFERABLE
10
	select ARCH_HAS_ELF_RANDOMIZE
11
	select ARCH_HAS_FORTIFY_SOURCE
12
	select ARCH_HAS_KEEPINITRD
D
Dmitry Vyukov 已提交
13
	select ARCH_HAS_KCOV
14
	select ARCH_HAS_MEMBARRIER_SYNC_CORE
15
	select ARCH_HAS_NON_OVERLAPPING_ADDRESS_SPACE
16
	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
17
	select ARCH_HAS_PHYS_TO_DMA
18
	select ARCH_HAS_SETUP_DMA_OPS
D
Dmitry Vyukov 已提交
19
	select ARCH_HAS_SET_MEMORY
20 21
	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
	select ARCH_HAS_STRICT_MODULE_RWX if MMU
22 23
	select ARCH_HAS_SYNC_DMA_FOR_DEVICE if SWIOTLB || !MMU
	select ARCH_HAS_SYNC_DMA_FOR_CPU if SWIOTLB || !MMU
24
	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
25
	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
R
Russell King 已提交
26
	select ARCH_HAVE_CUSTOM_GPIO_H
27
	select ARCH_HAVE_NMI_SAFE_CMPXCHG if CPU_V7 || CPU_V7M || CPU_V6K
28
	select ARCH_HAS_GCOV_PROFILE_ALL
29
	select ARCH_KEEP_MEMBLOCK
30
	select ARCH_MIGHT_HAVE_PC_PARPORT
31
	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
32 33
	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
34
	select ARCH_SUPPORTS_ATOMIC_RMW
35
	select ARCH_SUPPORTS_HUGETLBFS if ARM_LPAE
36
	select ARCH_USE_BUILTIN_BSWAP
37
	select ARCH_USE_CMPXCHG_LOCKREF
38
	select ARCH_USE_MEMTEST
39
	select ARCH_WANT_DEFAULT_TOPDOWN_MMAP_LAYOUT if MMU
40
	select ARCH_WANT_IPC_PARSE_VERSION
41
	select ARCH_WANT_LD_ORPHAN_WARN
42
	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
43
	select BUILDTIME_TABLE_SORT if MMU
R
Russell King 已提交
44
	select CLONE_BACKWARDS
45
	select CPU_PM if SUSPEND || CPU_IDLE
46
	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
47
	select DMA_DECLARE_COHERENT
48
	select DMA_GLOBAL_POOL if !MMU
49
	select DMA_OPS
50
	select DMA_REMAP if MMU
51 52
	select EDAC_SUPPORT
	select EDAC_ATOMIC_SCRUB
53
	select GENERIC_ALLOCATOR
54
	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
55
	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
56
	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
57
	select GENERIC_IRQ_IPI if SMP
58
	select GENERIC_CPU_AUTOPROBE
59
	select GENERIC_EARLY_IOREMAP
R
Russell King 已提交
60
	select GENERIC_IDLE_POLL_SETUP
61 62
	select GENERIC_IRQ_PROBE
	select GENERIC_IRQ_SHOW
63
	select GENERIC_IRQ_SHOW_LEVEL
64
	select GENERIC_LIB_DEVMEM_IS_ALLOWED
65
	select GENERIC_PCI_IOMAP
66
	select GENERIC_SCHED_CLOCK
67 68
	select GENERIC_SMP_IDLE_THREAD
	select HARDIRQS_SW_RESEND
69
	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
70
	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
71
	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
W
Wang Kefeng 已提交
72
	select HAVE_ARCH_KFENCE if MMU && !XIP_KERNEL
73
	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
L
Linus Walleij 已提交
74
	select HAVE_ARCH_KASAN if MMU && !XIP_KERNEL
75
	select HAVE_ARCH_MMAP_RND_BITS if MMU
76
	select HAVE_ARCH_PFN_VALID
77
	select HAVE_ARCH_SECCOMP
78
	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
79
	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
80
	select HAVE_ARCH_TRACEHOOK
81
	select HAVE_ARCH_TRANSPARENT_HUGEPAGE if ARM_LPAE
82
	select HAVE_ARM_SMCCC if CPU_V7
S
Shubham Bansal 已提交
83
	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
R
Russell King 已提交
84
	select HAVE_CONTEXT_TRACKING
85
	select HAVE_C_RECORDMCOUNT
86
	select HAVE_DEBUG_KMEMLEAK if !XIP_KERNEL
87
	select HAVE_DMA_CONTIGUOUS if MMU
88
	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
89
	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
90
	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
J
Jiri Slaby 已提交
91
	select HAVE_EXIT_THREAD
92
	select HAVE_FAST_GUP if ARM_LPAE
93
	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
94
	select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
95
	select HAVE_FUNCTION_TRACER if !XIP_KERNEL && !(THUMB2_KERNEL && CC_IS_CLANG)
96
	select HAVE_FUTEX_CMPXCHG if FUTEX
E
Emese Revfy 已提交
97
	select HAVE_GCC_PLUGINS
98
	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
99
	select HAVE_IRQ_TIME_ACCOUNTING
100
	select HAVE_KERNEL_GZIP
101
	select HAVE_KERNEL_LZ4
102
	select HAVE_KERNEL_LZMA
103
	select HAVE_KERNEL_LZO
104
	select HAVE_KERNEL_XZ
105
	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
106
	select HAVE_KRETPROBES if HAVE_KPROBES
107
	select HAVE_MOD_ARCH_SPECIFIC
108
	select HAVE_NMI
109
	select HAVE_OPTPROBES if !THUMB2_KERNEL
110
	select HAVE_PERF_EVENTS
111 112
	select HAVE_PERF_REGS
	select HAVE_PERF_USER_STACK_DUMP
113
	select MMU_GATHER_RCU_TABLE_FREE if SMP && ARM_LPAE
114
	select HAVE_REGS_AND_STACK_ACCESS_API
115
	select HAVE_RSEQ
116
	select HAVE_STACKPROTECTOR
117
	select HAVE_SYSCALL_TRACEPOINTS
118
	select HAVE_UID16
119
	select HAVE_VIRT_CPU_ACCOUNTING_GEN
120
	select IRQ_FORCED_THREADING
R
Russell King 已提交
121
	select MODULES_USE_ELF_REL
122
	select NEED_DMA_MAP_STATE
123
	select OF_EARLY_FLATTREE if OF
R
Russell King 已提交
124 125
	select OLD_SIGACTION
	select OLD_SIGSUSPEND3
126
	select PCI_SYSCALL if PCI
127 128 129
	select PERF_USE_VMALLOC
	select RTC_LIB
	select SYS_SUPPORTS_APM_EMULATION
130
	select THREAD_INFO_IN_TASK if CURRENT_POINTER_IN_TPIDRURO
131
	select TRACE_IRQFLAGS_SUPPORT if !CPU_V7M
R
Russell King 已提交
132 133
	# Above selects are sorted alphabetically; please add new ones
	# according to that.  Thanks.
L
Linus Torvalds 已提交
134 135
	help
	  The ARM series is a line of low-power-consumption RISC chip designs
136
	  licensed by ARM Ltd and targeted at embedded applications and
L
Linus Torvalds 已提交
137
	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
138
	  manufactured, but legacy ARM-based PC hardware remains popular in
L
Linus Torvalds 已提交
139 140 141
	  Europe.  There is an ARM Linux project with a web page at
	  <http://www.arm.linux.org.uk/>.

142 143 144
config ARM_HAS_SG_CHAIN
	bool

145 146
config ARM_DMA_USE_IOMMU
	bool
147 148
	select ARM_HAS_SG_CHAIN
	select NEED_SG_DMA_LENGTH
149

150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
if ARM_DMA_USE_IOMMU

config ARM_DMA_IOMMU_ALIGNMENT
	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
	range 4 9
	default 8
	help
	  DMA mapping framework by default aligns all buffers to the smallest
	  PAGE_SIZE order which is greater than or equal to the requested buffer
	  size. This works well for buffers up to a few hundreds kilobytes, but
	  for larger buffers it just a waste of address space. Drivers which has
	  relatively small addressing window (like 64Mib) might run out of
	  virtual space with just a few allocations.

	  With this parameter you can specify the maximum PAGE_SIZE order for
	  DMA IOMMU buffers. Larger buffers will be aligned only to this
	  specified order. The order is expressed as a power of two multiplied
	  by the PAGE_SIZE.

endif

171 172 173
config SYS_SUPPORTS_APM_EMULATION
	bool

174 175 176 177
config HAVE_TCM
	bool
	select GENERIC_ALLOCATOR

178 179 180
config HAVE_PROC_CPU
	bool

181
config NO_IOPORT_MAP
A
Al Viro 已提交
182 183
	bool

L
Linus Torvalds 已提交
184 185 186
config SBUS
	bool

187 188 189 190 191 192 193 194
config STACKTRACE_SUPPORT
	bool
	default y

config LOCKDEP_SUPPORT
	bool
	default y

195 196 197 198 199 200
config ARCH_HAS_ILOG2_U32
	bool

config ARCH_HAS_ILOG2_U64
	bool

201 202 203
config ARCH_HAS_BANDGAP
	bool

204 205 206
config FIX_EARLYCON_MEM
	def_bool y if MMU

207 208 209 210
config GENERIC_HWEIGHT
	bool
	default y

L
Linus Torvalds 已提交
211 212 213 214
config GENERIC_CALIBRATE_DELAY
	bool
	default y

215 216 217
config ARCH_MAY_HAVE_PC_FDC
	bool

D
David A. Long 已提交
218 219 220
config ARCH_SUPPORTS_UPROBES
	def_bool y

221 222 223
config ARCH_HAS_DMA_SET_COHERENT_MASK
	bool

L
Linus Torvalds 已提交
224 225 226 227 228 229
config GENERIC_ISA_DMA
	bool

config FIQ
	bool

230 231 232
config NEED_RET_TO_USER
	bool

233 234 235
config ARCH_MTD_XIP
	bool

236
config ARM_PATCH_PHYS_VIRT
237 238
	bool "Patch physical to virtual translations at runtime" if EMBEDDED
	default y
N
Nicolas Pitre 已提交
239
	depends on !XIP_KERNEL && MMU
240
	help
241 242 243
	  Patch phys-to-virt and virt-to-phys translation functions at
	  boot and module load time according to the position of the
	  kernel in system memory.
244

245
	  This can only be used with non-XIP MMU kernels where the base
246
	  of physical memory is at a 2 MiB boundary.
247

248 249 250
	  Only disable this option if you know that you do not require
	  this feature (eg, building a kernel for a single machine) and
	  you need to shrink the kernel to the minimal size.
251

252 253 254 255 256 257 258
config NEED_MACH_IO_H
	bool
	help
	  Select this when mach/io.h is required to provide special
	  definitions for this platform.  The need for mach/io.h should
	  be avoided when possible.

259
config NEED_MACH_MEMORY_H
260 261
	bool
	help
262 263 264
	  Select this when mach/memory.h is required to provide special
	  definitions for this platform.  The need for mach/memory.h should
	  be avoided when possible.
265

266
config PHYS_OFFSET
267
	hex "Physical address of main memory" if MMU
268
	depends on !ARM_PATCH_PHYS_VIRT
269
	default DRAM_BASE if !MMU
270
	default 0x00000000 if ARCH_FOOTBRIDGE || ARCH_IXP4XX
271
	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
272 273 274 275
	default 0x30000000 if ARCH_S3C24XX
	default 0xa0000000 if ARCH_IOP32X || ARCH_PXA
	default 0xc0000000 if ARCH_EP93XX || ARCH_SA1100
	default 0
276
	help
277 278
	  Please provide the physical address corresponding to the
	  location of main memory in your system.
279

280 281 282 283
config GENERIC_BUG
	def_bool y
	depends on BUG

284 285 286 287 288
config PGTABLE_LEVELS
	int
	default 3 if ARM_LPAE
	default 2

L
Linus Torvalds 已提交
289 290
menu "System Type"

291 292 293 294 295 296 297
config MMU
	bool "MMU-based Paged Memory Management Support"
	default y
	help
	  Select if you want MMU-based virtualised addressing space
	  support by paged memory management. If unsure, say 'Y'.

298 299 300 301 302 303 304 305
config ARCH_MMAP_RND_BITS_MIN
	default 8

config ARCH_MMAP_RND_BITS_MAX
	default 14 if PAGE_OFFSET=0x40000000
	default 15 if PAGE_OFFSET=0x80000000
	default 16

306 307 308 309
#
# The "ARM system type" choice list is ordered alphabetically by option
# text.  Please add new entries in the option alphabetic order.
#
L
Linus Torvalds 已提交
310 311
choice
	prompt "ARM system type"
312
	default ARM_SINGLE_ARMV7M if !MMU
313
	default ARCH_MULTIPLATFORM if MMU
L
Linus Torvalds 已提交
314

R
Rob Herring 已提交
315 316
config ARCH_MULTIPLATFORM
	bool "Allow multiple platforms to be selected"
317
	depends on MMU
318 319 320
	select ARCH_FLATMEM_ENABLE
	select ARCH_SPARSEMEM_ENABLE
	select ARCH_SELECT_MEMORY_MODEL
321
	select ARM_HAS_SG_CHAIN
R
Rob Herring 已提交
322 323
	select ARM_PATCH_PHYS_VIRT
	select AUTO_ZRELADDR
324
	select TIMER_OF
325
	select COMMON_CLK
326
	select GENERIC_IRQ_MULTI_HANDLER
327
	select HAVE_PCI
328
	select PCI_DOMAINS_GENERIC if PCI
329 330 331
	select SPARSE_IRQ
	select USE_OF

332 333 334 335
config ARM_SINGLE_ARMV7M
	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
	depends on !MMU
	select ARM_NVIC
336
	select AUTO_ZRELADDR
337
	select TIMER_OF
338 339 340 341 342 343
	select COMMON_CLK
	select CPU_V7M
	select NO_IOPORT_MAP
	select SPARSE_IRQ
	select USE_OF

344 345
config ARCH_EP93XX
	bool "EP93xx-based"
346
	select ARCH_SPARSEMEM_ENABLE
347
	select ARM_AMBA
348
	imply ARM_PATCH_PHYS_VIRT
349
	select ARM_VIC
350
	select GENERIC_IRQ_MULTI_HANDLER
351
	select AUTO_ZRELADDR
352
	select CLKSRC_MMIO
353
	select CPU_ARM920T
354
	select GPIOLIB
355
	select COMMON_CLK
356 357 358
	help
	  This enables support for the Cirrus EP93xx series of CPUs.

L
Linus Torvalds 已提交
359 360
config ARCH_FOOTBRIDGE
	bool "FootBridge"
361
	select CPU_SA110
L
Linus Torvalds 已提交
362
	select FOOTBRIDGE
363
	select NEED_MACH_IO_H if !MMU
364
	select NEED_MACH_MEMORY_H
365 366 367
	help
	  Support for systems based on the DC21285 companion chip
	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
L
Linus Torvalds 已提交
368

369 370
config ARCH_IOP32X
	bool "IOP32x-based"
371
	depends on MMU
372
	select CPU_XSCALE
373
	select GPIO_IOP
374
	select GPIOLIB
375
	select NEED_RET_TO_USER
376
	select FORCE_PCI
377
	select PLAT_IOP
378
	help
379 380 381
	  Support for Intel's 80219 and IOP32X (XScale) family of
	  processors.

382 383
config ARCH_IXP4XX
	bool "IXP4xx-based"
384
	depends on MMU
385
	select ARCH_HAS_DMA_SET_COHERENT_MASK
386
	select ARCH_SUPPORTS_BIG_ENDIAN
387
	select CPU_XSCALE
388
	select DMABOUNCE if PCI
389
	select GENERIC_IRQ_MULTI_HANDLER
390
	select GPIO_IXP4XX
391
	select GPIOLIB
392
	select HAVE_PCI
393
	select IXP4XX_IRQ
394
	select IXP4XX_TIMER
395
	# With the new PCI driver this is not needed
396
	select NEED_MACH_IO_H if IXP4XX_PCI_LEGACY
397
	select USB_EHCI_BIG_ENDIAN_DESC
R
Russell King 已提交
398
	select USB_EHCI_BIG_ENDIAN_MMIO
399
	help
400
	  Support for Intel's IXP4XX (XScale) family of processors.
401

402 403
config ARCH_DOVE
	bool "Marvell Dove"
404
	select CPU_PJ4
405
	select GENERIC_IRQ_MULTI_HANDLER
406
	select GPIOLIB
407
	select HAVE_PCI
R
Russell King 已提交
408
	select MVEBU_MBUS
409 410
	select PINCTRL
	select PINCTRL_DOVE
411
	select PLAT_ORION_LEGACY
H
Haojian Zhuang 已提交
412
	select SPARSE_IRQ
413
	select PM_GENERIC_DOMAINS if PM
414
	help
415
	  Support for the Marvell Dove SoC 88AP510
416

L
Linus Torvalds 已提交
417
config ARCH_PXA
E
eric miao 已提交
418
	bool "PXA2xx/PXA3xx-based"
419
	depends on MMU
420 421 422
	select ARCH_MTD_XIP
	select ARM_CPU_SUSPEND if PM
	select AUTO_ZRELADDR
423
	select COMMON_CLK
424
	select CLKSRC_PXA
425
	select CLKSRC_MMIO
426
	select TIMER_OF
427
	select CPU_XSCALE if !CPU_XSC3
428
	select GENERIC_IRQ_MULTI_HANDLER
429
	select GPIO_PXA
430
	select GPIOLIB
431
	select IRQ_DOMAIN
432 433
	select PLAT_PXA
	select SPARSE_IRQ
434
	help
E
eric miao 已提交
435
	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
L
Linus Torvalds 已提交
436 437 438

config ARCH_RPC
	bool "RiscPC"
R
Russell King 已提交
439
	depends on MMU
440
	depends on !CC_IS_CLANG && GCC_VERSION < 90100 && GCC_VERSION >= 60000
L
Linus Torvalds 已提交
441
	select ARCH_ACORN
442
	select ARCH_MAY_HAVE_PC_FDC
443
	select ARCH_SPARSEMEM_ENABLE
444
	select ARM_HAS_SG_CHAIN
A
Arnd Bergmann 已提交
445
	select CPU_SA110
446 447 448
	select FIQ
	select HAVE_PATA_PLATFORM
	select ISA_DMA_API
A
Arnd Bergmann 已提交
449
	select LEGACY_TIMER_TICK
450
	select NEED_MACH_IO_H
451
	select NEED_MACH_MEMORY_H
452
	select NO_IOPORT_MAP
L
Linus Torvalds 已提交
453 454 455 456 457 458
	help
	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
	  CD-ROM interface, serial and parallel port, and the floppy drive.

config ARCH_SA1100
	bool "SA1100-based"
459 460 461
	select ARCH_MTD_XIP
	select ARCH_SPARSEMEM_ENABLE
	select CLKSRC_MMIO
462
	select CLKSRC_PXA
463
	select TIMER_OF if OF
464
	select COMMON_CLK
R
Russell King 已提交
465
	select CPU_FREQ
466
	select CPU_SA1100
467
	select GENERIC_IRQ_MULTI_HANDLER
468
	select GPIOLIB
469
	select IRQ_DOMAIN
470
	select ISA
471
	select NEED_MACH_MEMORY_H
472
	select SPARSE_IRQ
473 474
	help
	  Support for StrongARM 11x0 based boards.
L
Linus Torvalds 已提交
475

476 477
config ARCH_S3C24XX
	bool "Samsung S3C24XX SoCs"
478
	select ATAGS
479
	select CLKSRC_SAMSUNG_PWM
480
	select GPIO_SAMSUNG
481
	select GPIOLIB
482
	select GENERIC_IRQ_MULTI_HANDLER
483
	select NEED_MACH_IO_H
484
	select S3C2410_WATCHDOG
485
	select SAMSUNG_ATAGS
486
	select USE_OF
487
	select WATCHDOG
L
Linus Torvalds 已提交
488
	help
489 490 491 492
	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
	  Samsung SMDK2410 development board (and derivatives).
493

494 495
config ARCH_OMAP1
	bool "TI OMAP1"
A
Arnd Bergmann 已提交
496
	depends on MMU
497
	select ARCH_OMAP
498
	select CLKSRC_MMIO
499
	select GENERIC_IRQ_CHIP
500
	select GENERIC_IRQ_MULTI_HANDLER
501
	select GPIOLIB
502
	select HAVE_LEGACY_CLK
503 504 505
	select IRQ_DOMAIN
	select NEED_MACH_IO_H if PCCARD
	select NEED_MACH_MEMORY_H
506
	select SPARSE_IRQ
507
	help
508
	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
509

L
Linus Torvalds 已提交
510 511
endchoice

R
Rob Herring 已提交
512 513 514 515 516
menu "Multiple platform selection"
	depends on ARCH_MULTIPLATFORM

comment "CPU Core family selection"

A
Arnd Bergmann 已提交
517 518 519 520 521 522
config ARCH_MULTI_V4
	bool "ARMv4 based platforms (FA526)"
	depends on !ARCH_MULTI_V6_V7
	select ARCH_MULTI_V4_V5
	select CPU_FA526

R
Rob Herring 已提交
523 524 525
config ARCH_MULTI_V4T
	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
	depends on !ARCH_MULTI_V6_V7
526
	select ARCH_MULTI_V4_V5
527 528 529
	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
		CPU_ARM925T || CPU_ARM940T)
R
Rob Herring 已提交
530 531 532 533

config ARCH_MULTI_V5
	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
	depends on !ARCH_MULTI_V6_V7
534
	select ARCH_MULTI_V4_V5
535
	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
536 537
		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
R
Rob Herring 已提交
538 539 540 541 542

config ARCH_MULTI_V4_V5
	bool

config ARCH_MULTI_V6
543
	bool "ARMv6 based platforms (ARM11)"
R
Rob Herring 已提交
544
	select ARCH_MULTI_V6_V7
545
	select CPU_V6K
R
Rob Herring 已提交
546 547

config ARCH_MULTI_V7
548
	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
R
Rob Herring 已提交
549 550
	default y
	select ARCH_MULTI_V6_V7
551
	select CPU_V7
552
	select HAVE_SMP
R
Rob Herring 已提交
553 554 555

config ARCH_MULTI_V6_V7
	bool
556
	select MIGHT_HAVE_CACHE_L2X0
R
Rob Herring 已提交
557 558 559 560 561 562 563

config ARCH_MULTI_CPU_AUTO
	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
	select ARCH_MULTI_V5

endmenu

564
config ARCH_VIRT
565 566
	bool "Dummy Virtual Machine"
	depends on ARCH_MULTI_V7
R
Rob Herring 已提交
567
	select ARM_AMBA
568
	select ARM_GIC
569
	select ARM_GIC_V2M if PCI
570
	select ARM_GIC_V3
V
Vladimir Murzin 已提交
571
	select ARM_GIC_V3_ITS if PCI
572
	select ARM_PSCI
R
Rob Herring 已提交
573
	select HAVE_ARM_ARCH_TIMER
574
	select ARCH_SUPPORTS_BIG_ENDIAN
575

576 577 578 579 580
#
# This is sorted alphabetically by mach-* pathname.  However, plat-*
# Kconfigs may be included either alphabetically (according to the
# plat- suffix) or along side the corresponding mach-* source.
#
A
Andreas Färber 已提交
581 582
source "arch/arm/mach-actions/Kconfig"

583 584
source "arch/arm/mach-alpine/Kconfig"

585 586
source "arch/arm/mach-artpec/Kconfig"

O
Oleksij Rempel 已提交
587 588
source "arch/arm/mach-asm9260/Kconfig"

589 590
source "arch/arm/mach-aspeed/Kconfig"

591 592
source "arch/arm/mach-at91/Kconfig"

593 594
source "arch/arm/mach-axxia/Kconfig"

595 596
source "arch/arm/mach-bcm/Kconfig"

597 598
source "arch/arm/mach-berlin/Kconfig"

L
Linus Torvalds 已提交
599 600
source "arch/arm/mach-clps711x/Kconfig"

601 602
source "arch/arm/mach-cns3xxx/Kconfig"

603 604
source "arch/arm/mach-davinci/Kconfig"

605 606
source "arch/arm/mach-digicolor/Kconfig"

607 608
source "arch/arm/mach-dove/Kconfig"

609 610
source "arch/arm/mach-ep93xx/Kconfig"

611 612
source "arch/arm/mach-exynos/Kconfig"

L
Linus Torvalds 已提交
613 614
source "arch/arm/mach-footbridge/Kconfig"

615 616
source "arch/arm/mach-gemini/Kconfig"

R
Rob Herring 已提交
617 618
source "arch/arm/mach-highbank/Kconfig"

H
Haojian Zhuang 已提交
619 620
source "arch/arm/mach-hisi/Kconfig"

621 622
source "arch/arm/mach-imx/Kconfig"

L
Linus Torvalds 已提交
623 624
source "arch/arm/mach-integrator/Kconfig"

625 626
source "arch/arm/mach-iop32x/Kconfig"

L
Linus Torvalds 已提交
627 628
source "arch/arm/mach-ixp4xx/Kconfig"

629 630
source "arch/arm/mach-keystone/Kconfig"

631
source "arch/arm/mach-lpc32xx/Kconfig"
632

633 634
source "arch/arm/mach-mediatek/Kconfig"

635 636
source "arch/arm/mach-meson/Kconfig"

637 638
source "arch/arm/mach-milbeaut/Kconfig"

639
source "arch/arm/mach-mmp/Kconfig"
640

641
source "arch/arm/mach-moxart/Kconfig"
J
Joel Stanley 已提交
642

643 644
source "arch/arm/mach-mstar/Kconfig"

645 646
source "arch/arm/mach-mv78xx0/Kconfig"

647
source "arch/arm/mach-mvebu/Kconfig"
648

649 650
source "arch/arm/mach-mxs/Kconfig"

651 652
source "arch/arm/mach-nomadik/Kconfig"

653 654
source "arch/arm/mach-npcm/Kconfig"

D
Daniel Tang 已提交
655 656
source "arch/arm/mach-nspire/Kconfig"

657 658 659
source "arch/arm/plat-omap/Kconfig"

source "arch/arm/mach-omap1/Kconfig"
L
Linus Torvalds 已提交
660

661 662
source "arch/arm/mach-omap2/Kconfig"

663
source "arch/arm/mach-orion5x/Kconfig"
664

665 666
source "arch/arm/mach-oxnas/Kconfig"

667 668
source "arch/arm/mach-pxa/Kconfig"
source "arch/arm/plat-pxa/Kconfig"
669

670 671
source "arch/arm/mach-qcom/Kconfig"

A
Andreas Färber 已提交
672 673
source "arch/arm/mach-rda/Kconfig"

A
Andreas Färber 已提交
674 675
source "arch/arm/mach-realtek/Kconfig"

676 677
source "arch/arm/mach-realview/Kconfig"

678 679
source "arch/arm/mach-rockchip/Kconfig"

680
source "arch/arm/mach-s3c/Kconfig"
681 682 683

source "arch/arm/mach-s5pv210/Kconfig"

684
source "arch/arm/mach-sa1100/Kconfig"
685

686 687
source "arch/arm/mach-shmobile/Kconfig"

R
Rob Herring 已提交
688 689
source "arch/arm/mach-socfpga/Kconfig"

690
source "arch/arm/mach-spear/Kconfig"
691

692 693
source "arch/arm/mach-sti/Kconfig"

694 695
source "arch/arm/mach-stm32/Kconfig"

696 697
source "arch/arm/mach-sunxi/Kconfig"

698 699
source "arch/arm/mach-tegra/Kconfig"

700 701
source "arch/arm/mach-uniphier/Kconfig"

702
source "arch/arm/mach-ux500/Kconfig"
L
Linus Torvalds 已提交
703 704 705

source "arch/arm/mach-versatile/Kconfig"

706 707
source "arch/arm/mach-vexpress/Kconfig"

708 709
source "arch/arm/mach-vt8500/Kconfig"

710 711
source "arch/arm/mach-zynq/Kconfig"

712 713 714 715 716 717 718 719 720 721 722 723
# ARMv7-M architecture
config ARCH_LPC18XX
	bool "NXP LPC18xx/LPC43xx"
	depends on ARM_SINGLE_ARMV7M
	select ARCH_HAS_RESET_CONTROLLER
	select ARM_AMBA
	select CLKSRC_LPC32XX
	select PINCTRL
	help
	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
	  high performance microcontrollers.

724
config ARCH_MPS2
B
Baruch Siach 已提交
725
	bool "ARM MPS2 platform"
726 727 728 729 730 731 732 733 734 735
	depends on ARM_SINGLE_ARMV7M
	select ARM_AMBA
	select CLKSRC_MPS2
	help
	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
	  with a range of available cores like Cortex-M3/M4/M7.

	  Please, note that depends which Application Note is used memory map
	  for the platform may vary, so adjustment of RAM base might be needed.

L
Linus Torvalds 已提交
736 737 738 739
# Definitions to make life easier
config ARCH_ACORN
	bool

740 741 742
config PLAT_IOP
	bool

L
Lennert Buytenhek 已提交
743 744
config PLAT_ORION
	bool
745
	select CLKSRC_MMIO
746
	select COMMON_CLK
R
Russell King 已提交
747
	select GENERIC_IRQ_CHIP
748
	select IRQ_DOMAIN
L
Lennert Buytenhek 已提交
749

750 751 752 753
config PLAT_ORION_LEGACY
	bool
	select PLAT_ORION

754 755 756
config PLAT_PXA
	bool

757 758 759
config PLAT_VERSATILE
	bool

760
source "arch/arm/mm/Kconfig"
L
Linus Torvalds 已提交
761

762
config IWMMXT
763 764 765
	bool "Enable iWMMXt support"
	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
766 767 768 769
	help
	  Enable support for iWMMXt context switching at run time if
	  running on a CPU that supports it.

770 771 772 773
if !MMU
source "arch/arm/Kconfig-nommu"
endif

774 775 776 777 778 779 780 781 782 783 784 785 786 787
config PJ4B_ERRATA_4742
	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
	depends on CPU_PJ4B && MACH_ARMADA_370
	default y
	help
	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
	  Event (WFE) IDLE states, a specific timing sensitivity exists between
	  the retiring WFI/WFE instructions and the newly issued subsequent
	  instructions.  This sensitivity can result in a CPU hang scenario.
	  Workaround:
	  The software must insert either a Data Synchronization Barrier (DSB)
	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
	  instruction

788 789 790 791 792 793 794 795 796
config ARM_ERRATA_326103
	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
	depends on CPU_V6
	help
	  Executing a SWP instruction to read-only memory does not set bit 11
	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
	  treat the access as a read, preventing a COW from occurring and
	  causing the faulting task to livelock.

797 798
config ARM_ERRATA_411920
	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
799
	depends on CPU_V6 || CPU_V6K
800 801 802 803 804 805
	help
	  Invalidation of the Instruction Cache operation can
	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
	  It does not affect the MPCore. This option enables the ARM Ltd.
	  recommended workaround.

806 807 808 809 810
config ARM_ERRATA_430973
	bool "ARM errata: Stale prediction on replaced interworking branch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 430973 Cortex-A8
811
	  r1p* erratum. If a code sequence containing an ARM/Thumb
812 813 814 815 816 817 818 819 820 821
	  interworking branch is replaced with another code sequence at the
	  same virtual address, whether due to self-modifying code or virtual
	  to physical address re-mapping, Cortex-A8 does not recover from the
	  stale interworking branch prediction. This results in Cortex-A8
	  executing the new code sequence in the incorrect ARM or Thumb state.
	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
	  and also flushes the branch target cache at every context switch.
	  Note that setting specific bits in the ACTLR register may not be
	  available in non-secure mode.

822 823 824
config ARM_ERRATA_458693
	bool "ARM errata: Processor deadlock when a false hazard is created"
	depends on CPU_V7
825
	depends on !ARCH_MULTIPLATFORM
826 827 828 829 830 831 832 833 834 835
	help
	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
	  erratum. For very specific sequences of memory operations, it is
	  possible for a hazard condition intended for a cache line to instead
	  be incorrectly associated with a different cache line. This false
	  hazard might then cause a processor deadlock. The workaround enables
	  the L1 caching of the NEON accesses and disables the PLD instruction
	  in the ACTLR register. Note that setting specific bits in the ACTLR
	  register may not be available in non-secure mode.

836 837 838
config ARM_ERRATA_460075
	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
	depends on CPU_V7
839
	depends on !ARCH_MULTIPLATFORM
840 841 842 843 844 845 846 847 848
	help
	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
	  erratum. Any asynchronous access to the L2 cache may encounter a
	  situation in which recent store transactions to the L2 cache are lost
	  and overwritten with stale memory contents from external memory. The
	  workaround disables the write-allocate mode for the L2 cache via the
	  ACTLR register. Note that setting specific bits in the ACTLR register
	  may not be available in non-secure mode.

849 850 851
config ARM_ERRATA_742230
	bool "ARM errata: DMB operation may be faulty"
	depends on CPU_V7 && SMP
852
	depends on !ARCH_MULTIPLATFORM
853 854 855 856 857 858 859 860 861
	help
	  This option enables the workaround for the 742230 Cortex-A9
	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
	  between two write operations may not ensure the correct visibility
	  ordering of the two writes. This workaround sets a specific bit in
	  the diagnostic register of the Cortex-A9 which causes the DMB
	  instruction to behave as a DSB, ensuring the correct behaviour of
	  the two writes.

862 863 864
config ARM_ERRATA_742231
	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
	depends on CPU_V7 && SMP
865
	depends on !ARCH_MULTIPLATFORM
866 867 868 869 870 871 872 873 874 875 876
	help
	  This option enables the workaround for the 742231 Cortex-A9
	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
	  accessing some data located in the same cache line, may get corrupted
	  data due to bad handling of the address hazard when the line gets
	  replaced from one of the CPUs at the same time as another CPU is
	  accessing it. This workaround sets specific bits in the diagnostic
	  register of the Cortex-A9 which reduces the linefill issuing
	  capabilities of the processor.

877 878 879
config ARM_ERRATA_643719
	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
	depends on CPU_V7 && SMP
880
	default y
881 882 883 884 885 886 887
	help
	  This option enables the workaround for the 643719 Cortex-A9 (prior to
	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
	  register returns zero when it should return one. The workaround
	  corrects this value, ensuring cache maintenance operations which use
	  it behave as intended and avoiding data corruption.

888 889
config ARM_ERRATA_720789
	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
890
	depends on CPU_V7
891 892 893 894 895 896 897 898
	help
	  This option enables the workaround for the 720789 Cortex-A9 (prior to
	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
	  As a consequence of this erratum, some TLB entries which should be
	  invalidated are not, resulting in an incoherency in the system page
	  tables. The workaround changes the TLB flushing routines to invalidate
	  entries regardless of the ASID.
899 900 901 902

config ARM_ERRATA_743622
	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
	depends on CPU_V7
903
	depends on !ARCH_MULTIPLATFORM
904 905
	help
	  This option enables the workaround for the 743622 Cortex-A9
906
	  (r2p*) erratum. Under very rare conditions, a faulty
907 908 909 910 911 912 913
	  optimisation in the Cortex-A9 Store Buffer may lead to data
	  corruption. This workaround sets a specific bit in the diagnostic
	  register of the Cortex-A9 which disables the Store Buffer
	  optimisation, preventing the defect from occurring. This has no
	  visible impact on the overall performance or power consumption of the
	  processor.

914 915
config ARM_ERRATA_751472
	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
916
	depends on CPU_V7
917
	depends on !ARCH_MULTIPLATFORM
918 919 920 921 922 923 924
	help
	  This option enables the workaround for the 751472 Cortex-A9 (prior
	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
	  completion of a following broadcasted operation if the second
	  operation is received by a CPU before the ICIALLUIS has completed,
	  potentially leading to corrupted entries in the cache or TLB.

925 926 927 928 929 930 931 932 933 934 935
config ARM_ERRATA_754322
	bool "ARM errata: possible faulty MMU translations following an ASID switch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
	  r3p*) erratum. A speculative memory access may cause a page table walk
	  which starts prior to an ASID switch but completes afterwards. This
	  can populate the micro-TLB with a stale entry which may be hit with
	  the new ASID. This workaround places two dsb instructions in the mm
	  switching code so that no page table walks can cross the ASID switch.

936 937 938 939 940 941 942 943 944 945 946
config ARM_ERRATA_754327
	bool "ARM errata: no automatic Store Buffer drain"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for the 754327 Cortex-A9 (prior to
	  r2p0) erratum. The Store Buffer does not have any automatic draining
	  mechanism and therefore a livelock may occur if an external agent
	  continuously polls a memory location waiting to observe an update.
	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
	  written polling loops from denying visibility of updates to memory.

947 948
config ARM_ERRATA_364296
	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
949
	depends on CPU_V6
950 951 952 953 954 955 956 957 958
	help
	  This options enables the workaround for the 364296 ARM1136
	  r0p2 erratum (possible cache data corruption with
	  hit-under-miss enabled). It sets the undocumented bit 31 in
	  the auxiliary control register and the FI bit in the control
	  register, thus disabling hit-under-miss without putting the
	  processor into full low interrupt latency mode. ARM11MPCore
	  is not affected.

959 960 961 962 963 964 965 966 967 968 969 970 971 972
config ARM_ERRATA_764369
	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for erratum 764369
	  affecting Cortex-A9 MPCore with two or more processors (all
	  current revisions). Under certain timing circumstances, a data
	  cache line maintenance operation by MVA targeting an Inner
	  Shareable memory region may fail to proceed up to either the
	  Point of Coherency or to the Point of Unification of the
	  system. This workaround adds a DSB instruction before the
	  relevant cache maintenance functions and sets a specific bit
	  in the diagnostic control register of the SCU.

973 974 975 976 977
config ARM_ERRATA_775420
       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
       depends on CPU_V7
       help
	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
978
	 r2p6,r2p8,r2p10,r3p0) erratum. In case a data cache maintenance
979 980 981 982
	 operation aborts with MMU exception, it might cause the processor
	 to deadlock. This workaround puts DSB before executing ISB if
	 an abort may occur on cache maintenance.

983 984 985 986 987 988 989 990 991 992
config ARM_ERRATA_798181
	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
	depends on CPU_V7 && SMP
	help
	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
	  adequately shooting down all use of the old entries. This
	  option enables the Linux kernel workaround for this erratum
	  which sends an IPI to the CPUs that are running the same ASID
	  as the one being invalidated.

993 994 995 996 997 998 999 1000 1001
config ARM_ERRATA_773022
	bool "ARM errata: incorrect instructions may be executed from loop buffer"
	depends on CPU_V7
	help
	  This option enables the workaround for the 773022 Cortex-A15
	  (up to r0p4) erratum. In certain rare sequences of code, the
	  loop buffer may deliver incorrect instructions. This
	  workaround disables the loop buffer to avoid the erratum.

1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
config ARM_ERRATA_818325_852422
	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
	depends on CPU_V7
	help
	  This option enables the workaround for:
	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
	    instruction might deadlock.  Fixed in r0p1.
	  - Cortex-A12 852422: Execution of a sequence of instructions might
	    lead to either a data corruption or a CPU deadlock.  Not fixed in
	    any Cortex-A12 cores yet.
	  This workaround for all both errata involves setting bit[12] of the
	  Feature Register. This bit disables an optimisation applied to a
	  sequence of 2 instructions that use opposing condition codes.

1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
config ARM_ERRATA_821420
	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
	depends on CPU_V7
	help
	  This option enables the workaround for the 821420 Cortex-A12
	  (all revs) erratum. In very rare timing conditions, a sequence
	  of VMOV to Core registers instructions, for which the second
	  one is in the shadow of a branch or abort, can lead to a
	  deadlock when the VMOV instructions are issued out-of-order.

1026 1027 1028 1029 1030 1031 1032 1033 1034
config ARM_ERRATA_825619
	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
	depends on CPU_V7
	help
	  This option enables the workaround for the 825619 Cortex-A12
	  (all revs) erratum. Within rare timing constraints, executing a
	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
	  and Device/Strongly-Ordered loads and stores might cause deadlock

1035 1036 1037 1038 1039 1040 1041 1042
config ARM_ERRATA_857271
	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
	depends on CPU_V7
	help
	  This option enables the workaround for the 857271 Cortex-A12
	  (all revs) erratum. Under very rare timing conditions, the CPU might
	  hang. The workaround is expected to have a < 1% performance impact.

1043 1044 1045 1046 1047 1048 1049 1050 1051
config ARM_ERRATA_852421
	bool "ARM errata: A17: DMB ST might fail to create order between stores"
	depends on CPU_V7
	help
	  This option enables the workaround for the 852421 Cortex-A17
	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
	  execution of a DMB ST instruction might fail to properly order
	  stores from GroupA and stores from GroupB.

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
config ARM_ERRATA_852423
	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
	depends on CPU_V7
	help
	  This option enables the workaround for:
	  - Cortex-A17 852423: Execution of a sequence of instructions might
	    lead to either a data corruption or a CPU deadlock.  Not fixed in
	    any Cortex-A17 cores yet.
	  This is identical to Cortex-A12 erratum 852422.  It is a separate
	  config option from the A12 erratum due to the way errata are checked
	  for and handled.

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
config ARM_ERRATA_857272
	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
	depends on CPU_V7
	help
	  This option enables the workaround for the 857272 Cortex-A17 erratum.
	  This erratum is not known to be fixed in any A17 revision.
	  This is identical to Cortex-A12 erratum 857271.  It is a separate
	  config option from the A12 erratum due to the way errata are checked
	  for and handled.

L
Linus Torvalds 已提交
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
endmenu

source "arch/arm/common/Kconfig"

menu "Bus support"

config ISA
	bool
	help
	  Find out whether you have ISA slots on your motherboard.  ISA is the
	  name of a bus system, i.e. the way the CPU talks to the other stuff
	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
	  newer boards don't support it.  If you have ISA, say Y, otherwise N.

1089
# Select ISA DMA controller support
L
Linus Torvalds 已提交
1090 1091
config ISA_DMA
	bool
1092
	select ISA_DMA_API
L
Linus Torvalds 已提交
1093

1094
# Select ISA DMA interface
A
Al Viro 已提交
1095 1096 1097
config ISA_DMA_API
	bool

1098 1099 1100 1101 1102 1103
config PCI_NANOENGINE
	bool "BSE nanoEngine PCI support"
	depends on SA1100_NANOENGINE
	help
	  Enable PCI on the BSE nanoEngine board.

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115
config ARM_ERRATA_814220
	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
	depends on CPU_V7
	help
	  The v7 ARM states that all cache and branch predictor maintenance
	  operations that do not specify an address execute, relative to
	  each other, in program order.
	  However, because of this erratum, an L2 set/way cache maintenance
	  operation can overtake an L1 set/way cache maintenance operation.
	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
	  r0p4, r0p5.

L
Linus Torvalds 已提交
1116 1117 1118 1119
endmenu

menu "Kernel Features"

1120 1121 1122 1123 1124 1125 1126 1127 1128
config HAVE_SMP
	bool
	help
	  This option should be selected by machines which have an SMP-
	  capable CPU.

	  The only effect of this option is to make the SMP-related
	  options available to the user for configuration.

L
Linus Torvalds 已提交
1129
config SMP
1130
	bool "Symmetric Multi-Processing"
1131
	depends on CPU_V6K || CPU_V7
1132
	depends on HAVE_SMP
1133
	depends on MMU || ARM_MPU
1134
	select IRQ_WORK
L
Linus Torvalds 已提交
1135 1136
	help
	  This enables support for systems with more than one CPU. If you have
1137 1138
	  a system with only one CPU, say N. If you have a system with more
	  than one CPU, say Y.
L
Linus Torvalds 已提交
1139

1140
	  If you say N here, the kernel will run on uni- and multiprocessor
L
Linus Torvalds 已提交
1141
	  machines, but will use only one CPU of a multiprocessor machine. If
1142 1143 1144
	  you say Y here, the kernel will run on many, but not all,
	  uniprocessor machines. On a uniprocessor machine, the kernel
	  will run faster if you say N here.
L
Linus Torvalds 已提交
1145

1146
	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
1147
	  <file:Documentation/admin-guide/lockup-watchdogs.rst> and the SMP-HOWTO available at
1148
	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
L
Linus Torvalds 已提交
1149 1150 1151

	  If you don't know what to do here, say N.

1152
config SMP_ON_UP
1153
	bool "Allow booting SMP kernel on uniprocessor systems"
1154
	depends on SMP && !XIP_KERNEL && MMU
1155 1156 1157 1158 1159 1160 1161 1162 1163
	default y
	help
	  SMP kernels contain instructions which fail on non-SMP processors.
	  Enabling this option allows the kernel to modify itself to make
	  these instructions safe.  Disabling it allows about 1K of space
	  savings.

	  If you don't know what to do here, say Y.

1164 1165 1166 1167 1168

config CURRENT_POINTER_IN_TPIDRURO
	def_bool y
	depends on SMP && CPU_32v6K && !CPU_V6

1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
config ARM_CPU_TOPOLOGY
	bool "Support cpu topology definition"
	depends on SMP && CPU_V7
	default y
	help
	  Support ARM cpu topology definition. The MPIDR register defines
	  affinity between processors which is then used to describe the cpu
	  topology of an ARM System.

config SCHED_MC
	bool "Multi-core scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Multi-core scheduler support improves the CPU scheduler's decision
	  making when dealing with multi-core CPU chips at a cost of slightly
	  increased overhead in some places. If unsure say N here.

config SCHED_SMT
	bool "SMT scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Improves the CPU scheduler's decision making when dealing with
	  MultiThreading at a cost of slightly increased overhead in some
	  places. If unsure say N here.

1194 1195 1196
config HAVE_ARM_SCU
	bool
	help
1197
	  This option enables support for the ARM snoop control unit
1198

1199
config HAVE_ARM_ARCH_TIMER
1200 1201
	bool "Architected timer support"
	depends on CPU_V7
1202
	select ARM_ARCH_TIMER
1203 1204 1205
	help
	  This option enables support for the ARM architected timer

1206 1207 1208 1209 1210
config HAVE_ARM_TWD
	bool
	help
	  This options enables support for the ARM timer and watchdog unit

1211 1212 1213 1214 1215 1216 1217 1218
config MCPM
	bool "Multi-Cluster Power Management"
	depends on CPU_V7 && SMP
	help
	  This option provides the common power management infrastructure
	  for (multi-)cluster based systems, such as big.LITTLE based
	  systems.

H
Haojian Zhuang 已提交
1219 1220 1221 1222 1223 1224 1225 1226 1227
config MCPM_QUAD_CLUSTER
	bool
	depends on MCPM
	help
	  To avoid wasting resources unnecessarily, MCPM only supports up
	  to 2 clusters by default.
	  Platforms with 3 or 4 clusters that use MCPM must select this
	  option to allow the additional clusters to be managed.

N
Nicolas Pitre 已提交
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
config BIG_LITTLE
	bool "big.LITTLE support (Experimental)"
	depends on CPU_V7 && SMP
	select MCPM
	help
	  This option enables support selections for the big.LITTLE
	  system architecture.

config BL_SWITCHER
	bool "big.LITTLE switcher support"
1238
	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
1239
	select CPU_PM
N
Nicolas Pitre 已提交
1240 1241 1242 1243 1244
	help
	  The big.LITTLE "switcher" provides the core functionality to
	  transparently handle transition between a cluster of A15's
	  and a cluster of A7's in a big.LITTLE system.

1245 1246 1247 1248 1249 1250 1251 1252
config BL_SWITCHER_DUMMY_IF
	tristate "Simple big.LITTLE switcher user interface"
	depends on BL_SWITCHER && DEBUG_KERNEL
	help
	  This is a simple and dummy char dev interface to control
	  the big.LITTLE switcher core code.  It is meant for
	  debugging purposes only.

1253 1254
choice
	prompt "Memory split"
1255
	depends on MMU
1256 1257 1258 1259 1260 1261 1262 1263 1264
	default VMSPLIT_3G
	help
	  Select the desired split between kernel and user memory.

	  If you are not absolutely sure what you are doing, leave this
	  option alone!

	config VMSPLIT_3G
		bool "3G/1G user/kernel split"
1265
	config VMSPLIT_3G_OPT
1266
		depends on !ARM_LPAE
1267
		bool "3G/1G user/kernel split (for full 1G low memory)"
1268 1269 1270 1271 1272 1273 1274 1275
	config VMSPLIT_2G
		bool "2G/2G user/kernel split"
	config VMSPLIT_1G
		bool "1G/3G user/kernel split"
endchoice

config PAGE_OFFSET
	hex
1276
	default PHYS_OFFSET if !MMU
1277 1278
	default 0x40000000 if VMSPLIT_1G
	default 0x80000000 if VMSPLIT_2G
1279
	default 0xB0000000 if VMSPLIT_3G_OPT
1280 1281
	default 0xC0000000

1282 1283 1284 1285 1286 1287 1288 1289 1290
config KASAN_SHADOW_OFFSET
	hex
	depends on KASAN
	default 0x1f000000 if PAGE_OFFSET=0x40000000
	default 0x5f000000 if PAGE_OFFSET=0x80000000
	default 0x9f000000 if PAGE_OFFSET=0xC0000000
	default 0x8f000000 if PAGE_OFFSET=0xB0000000
	default 0xffffffff

L
Linus Torvalds 已提交
1291 1292
config NR_CPUS
	int "Maximum number of CPUs (2-32)"
1293 1294
	range 2 16 if DEBUG_KMAP_LOCAL
	range 2 32 if !DEBUG_KMAP_LOCAL
L
Linus Torvalds 已提交
1295 1296
	depends on SMP
	default "4"
1297 1298 1299 1300 1301
	help
	  The maximum number of CPUs that the kernel can support.
	  Up to 32 CPUs can be supported, or up to 16 if kmap_local()
	  debugging is enabled, which uses half of the per-CPU fixmap
	  slots as guard regions.
L
Linus Torvalds 已提交
1302

1303
config HOTPLUG_CPU
1304
	bool "Support for hot-pluggable CPUs"
1305
	depends on SMP
1306
	select GENERIC_IRQ_MIGRATION
1307 1308 1309 1310
	help
	  Say Y here to experiment with turning CPUs off and on.  CPUs
	  can be controlled through /sys/devices/system/cpu.

1311 1312
config ARM_PSCI
	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1313
	depends on HAVE_ARM_SMCCC
1314
	select ARM_PSCI_FW
1315 1316 1317 1318 1319 1320 1321
	help
	  Say Y here if you want Linux to communicate with system firmware
	  implementing the PSCI specification for CPU-centric power
	  management operations described in ARM document number ARM DEN
	  0022A ("Power State Coordination Interface System Software on
	  ARM processors").

1322 1323 1324
# The GPIO number here must be sorted by descending number. In case of
# a multiplatform kernel, we just want the highest value required by the
# selected platforms.
1325 1326
config ARCH_NR_GPIO
	int
1327
	default 2048 if ARCH_INTEL_SOCFPGA
1328
	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1329
		ARCH_ZYNQ || ARCH_ASPEED
1330 1331
	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1332
	default 416 if ARCH_SUNXI
1333
	default 392 if ARCH_U8500
1334
	default 352 if ARCH_VT8500
1335
	default 288 if ARCH_ROCKCHIP
1336
	default 264 if MACH_H4700
1337 1338 1339 1340 1341 1342
	default 0
	help
	  Maximum number of GPIOs in the system.

	  If unsure, leave the default value.

R
Russell King 已提交
1343
config HZ_FIXED
1344
	int
1345
	default 128 if SOC_AT91RM9200
R
Russell King 已提交
1346
	default 0
R
Russell King 已提交
1347 1348

choice
R
Russell King 已提交
1349
	depends on HZ_FIXED = 0
R
Russell King 已提交
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
	prompt "Timer frequency"

config HZ_100
	bool "100 Hz"

config HZ_200
	bool "200 Hz"

config HZ_250
	bool "250 Hz"

config HZ_300
	bool "300 Hz"

config HZ_500
	bool "500 Hz"

config HZ_1000
	bool "1000 Hz"

endchoice

config HZ
	int
R
Russell King 已提交
1374
	default HZ_FIXED if HZ_FIXED != 0
R
Russell King 已提交
1375 1376 1377 1378 1379 1380 1381 1382 1383
	default 100 if HZ_100
	default 200 if HZ_200
	default 250 if HZ_250
	default 300 if HZ_300
	default 500 if HZ_500
	default 1000

config SCHED_HRTICK
	def_bool HIGH_RES_TIMERS
1384

1385
config THUMB2_KERNEL
1386
	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1387
	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1388
	default y if CPU_THUMBONLY
1389
	select ARM_UNWIND
1390 1391
	help
	  By enabling this option, the kernel will be compiled in
1392
	  Thumb-2 mode.
1393 1394 1395

	  If unsure, say N.

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
config ARM_PATCH_IDIV
	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
	depends on CPU_32v7 && !XIP_KERNEL
	default y
	help
	  The ARM compiler inserts calls to __aeabi_idiv() and
	  __aeabi_uidiv() when it needs to perform division on signed
	  and unsigned integers. Some v7 CPUs have support for the sdiv
	  and udiv instructions that can be used to implement those
	  functions.

	  Enabling this option allows the kernel to modify itself to
	  replace the first two instructions of these library functions
	  with the sdiv or udiv plus "bx lr" instructions when the CPU
	  it is running on supports them. Typically this will be faster
	  and less power intensive than running the original library
	  code to do integer division.

1414
config AEABI
1415 1416 1417
	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && \
		!CPU_V7M && !CPU_V6 && !CPU_V6K && !CC_IS_CLANG
	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K || CC_IS_CLANG
1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
	help
	  This option allows for the kernel to be compiled using the latest
	  ARM ABI (aka EABI).  This is only useful if you are using a user
	  space environment that is also compiled with EABI.

	  Since there are major incompatibilities between the legacy ABI and
	  EABI, especially with regard to structure member alignment, this
	  option also changes the kernel syscall calling convention to
	  disambiguate both ABIs and allow for backward compatibility support
	  (selected with CONFIG_OABI_COMPAT).

	  To use this you need GCC version 4.0.0 or later.

1431
config OABI_COMPAT
1432
	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1433
	depends on AEABI && !THUMB2_KERNEL
1434 1435 1436 1437 1438 1439 1440
	help
	  This option preserves the old syscall interface along with the
	  new (ARM EABI) one. It also provides a compatibility layer to
	  intercept syscalls that have structure arguments which layout
	  in memory differs between the legacy ABI and the new ARM EABI
	  (only for non "thumb" binaries). This option adds a tiny
	  overhead to all syscalls and produces a slightly larger kernel.
1441 1442 1443 1444 1445

	  The seccomp filter system will not be available when this is
	  selected, since there is no way yet to sensibly distinguish
	  between calling conventions during filtering.

1446 1447 1448 1449
	  If you know you'll be using only pure EABI user space then you
	  can say N here. If this option is not selected and you attempt
	  to execute a legacy ABI binary then the result will be
	  UNPREDICTABLE (in fact it can be predicted that it won't work
K
Kees Cook 已提交
1450
	  at all). If in doubt say N.
1451

1452 1453 1454 1455
config ARCH_SELECT_MEMORY_MODEL
	bool

config ARCH_FLATMEM_ENABLE
1456 1457 1458 1459
	bool

config ARCH_SPARSEMEM_ENABLE
	bool
1460
	select SPARSEMEM_STATIC if SPARSEMEM
1461

N
Nicolas Pitre 已提交
1462
config HIGHMEM
1463 1464
	bool "High Memory Support"
	depends on MMU
1465
	select KMAP_LOCAL
1466
	select KMAP_LOCAL_NON_LINEAR_PTE_ARRAY
N
Nicolas Pitre 已提交
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
	help
	  The address space of ARM processors is only 4 Gigabytes large
	  and it has to accommodate user address space, kernel address
	  space as well as some memory mapped IO. That means that, if you
	  have a large amount of physical memory and/or IO, not all of the
	  memory can be "permanently mapped" by the kernel. The physical
	  memory that is not permanently mapped is called "high memory".

	  Depending on the selected kernel/user memory split, minimum
	  vmalloc space and actual amount of RAM, you may not need this
	  option which should result in a slightly faster kernel.

	  If unsure, say n.

R
Russell King 已提交
1481
config HIGHPTE
R
Russell King 已提交
1482
	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
R
Russell King 已提交
1483
	depends on HIGHMEM
R
Russell King 已提交
1484
	default y
1485 1486 1487 1488 1489 1490
	help
	  The VM uses one page of physical memory for each page table.
	  For systems with a lot of processes, this can use a lot of
	  precious low memory, eventually leading to low memory being
	  consumed by page tables.  Setting this option will allow
	  user-space 2nd level page tables to reside in high memory.
R
Russell King 已提交
1491

1492 1493 1494
config CPU_SW_DOMAIN_PAN
	bool "Enable use of CPU domains to implement privileged no-access"
	depends on MMU && !ARM_LPAE
1495 1496
	default y
	help
1497 1498 1499 1500 1501 1502 1503 1504 1505
	  Increase kernel security by ensuring that normal kernel accesses
	  are unable to access userspace addresses.  This can help prevent
	  use-after-free bugs becoming an exploitable privilege escalation
	  by ensuring that magic values (such as LIST_POISON) will always
	  fault when dereferenced.

	  CPUs with low-vector mappings use a best-efforts implementation.
	  Their lower 1MB needs to remain accessible for the vectors, but
	  the remainder of userspace will become appropriately inaccessible.
R
Russell King 已提交
1506

1507
config HW_PERF_EVENTS
1508 1509
	def_bool y
	depends on ARM_PMU
1510

1511 1512 1513
config ARCH_WANT_GENERAL_HUGETLB
	def_bool y

1514 1515 1516
config ARM_MODULE_PLTS
	bool "Use PLTs to allow module memory to spill over into vmalloc area"
	depends on MODULES
1517
	default y
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
	help
	  Allocate PLTs when loading modules so that jumps and calls whose
	  targets are too far away for their relative offsets to be encoded
	  in the instructions themselves can be bounced via veneers in the
	  module's PLT. This allows modules to be allocated in the generic
	  vmalloc area after the dedicated module memory area has been
	  exhausted. The modules will use slightly more memory, but after
	  rounding up to page size, the actual memory footprint is usually
	  the same.

1528 1529
	  Disabling this is usually safe for small single-platform
	  configurations. If unsure, say y.
1530

1531
config FORCE_MAX_ZONEORDER
1532
	int "Maximum zone order"
1533
	default "12" if SOC_AM33XX
U
Uwe Kleine-König 已提交
1534
	default "9" if SA1111
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546
	default "11"
	help
	  The kernel memory allocator divides physically contiguous memory
	  blocks into "zones", where each zone is a power of two number of
	  pages.  This option selects the largest power of two that the kernel
	  keeps in the memory allocator.  If you need to allocate very large
	  blocks of physically contiguous memory, then you may need to
	  increase this value.

	  This config option is actually maximum order plus one. For example,
	  a value of 11 means that the largest free memory block is 2^10 pages.

L
Linus Torvalds 已提交
1547
config ALIGNMENT_TRAP
A
Arnd Bergmann 已提交
1548
	def_bool CPU_CP15_MMU
1549
	select HAVE_PROC_CPU if PROC_FS
L
Linus Torvalds 已提交
1550
	help
1551
	  ARM processors cannot fetch/store information which is not
L
Linus Torvalds 已提交
1552 1553 1554 1555 1556 1557 1558
	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
	  address divisible by 4. On 32-bit ARM processors, these non-aligned
	  fetch/store instructions will be emulated in software if you say
	  here, which has a severe performance impact. This is necessary for
	  correct operation of some network protocols. With an IP-only
	  configuration it is safe to say N, otherwise say Y.

1559
config UACCESS_WITH_MEMCPY
1560 1561
	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
	depends on MMU
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574
	default y if CPU_FEROCEON
	help
	  Implement faster copy_to_user and clear_user methods for CPU
	  cores where a 8-word STM instruction give significantly higher
	  memory write throughput than a sequence of individual 32bit stores.

	  A possible side effect is a slight increase in scheduling latency
	  between threads sharing the same address space if they invoke
	  such copy operations with large buffers.

	  However, if the CPU data cache is using a write-allocate mode,
	  this option is unlikely to provide any performance gain.

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
config PARAVIRT
	bool "Enable paravirtualization code"
	help
	  This changes the kernel so it can modify itself when it is run
	  under a hypervisor, potentially improving performance significantly
	  over full virtualization.

config PARAVIRT_TIME_ACCOUNTING
	bool "Paravirtual steal time accounting"
	select PARAVIRT
	help
	  Select this option to enable fine granularity task steal time
	  accounting. Time spent executing other tasks in parallel with
	  the current vCPU is discounted from the vCPU power. To account for
	  that, there can be a small performance impact.

	  If in doubt, say N here.

1593 1594 1595 1596 1597
config XEN_DOM0
	def_bool y
	depends on XEN

config XEN
1598
	bool "Xen guest support on ARM"
1599
	depends on ARM && AEABI && OF
1600
	depends on CPU_V7 && !CPU_V6
1601
	depends on !GENERIC_ATOMIC64
1602
	depends on MMU
1603
	select ARCH_DMA_ADDR_T_64BIT
1604
	select ARM_PSCI
1605
	select SWIOTLB
1606
	select SWIOTLB_XEN
1607
	select PARAVIRT
1608 1609 1610
	help
	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.

1611 1612
config STACKPROTECTOR_PER_TASK
	bool "Use a unique stack canary value for each task"
1613
	depends on GCC_PLUGINS && STACKPROTECTOR && THREAD_INFO_IN_TASK && !XIP_DEFLATED_DATA
1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
	select GCC_PLUGIN_ARM_SSP_PER_TASK
	default y
	help
	  Due to the fact that GCC uses an ordinary symbol reference from
	  which to load the value of the stack canary, this value can only
	  change at reboot time on SMP systems, and all tasks running in the
	  kernel's address space are forced to use the same canary value for
	  the entire duration that the system is up.

	  Enable this option to switch to a different method that uses a
	  different canary value for each task.

L
Linus Torvalds 已提交
1626 1627 1628 1629
endmenu

menu "Boot options"

G
Grant Likely 已提交
1630 1631
config USE_OF
	bool "Flattened Device Tree support"
1632
	select IRQ_DOMAIN
G
Grant Likely 已提交
1633 1634 1635 1636
	select OF
	help
	  Include support for flattened device tree machine descriptions.

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
config ATAGS
	bool "Support for the traditional ATAGS boot data passing" if USE_OF
	default y
	help
	  This is the traditional way of passing data to the kernel at boot
	  time. If you are solely relying on the flattened device tree (or
	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
	  to remove ATAGS support from your kernel binary.  If unsure,
	  leave this to y.

config DEPRECATED_PARAM_STRUCT
	bool "Provide old way to pass kernel parameters"
	depends on ATAGS
	help
	  This was deprecated in 2001 and announced to live on for 5 years.
	  Some old boot loaders still use this way.

L
Linus Torvalds 已提交
1654 1655 1656 1657
# Compressed boot loader in ROM.  Yes, we really want to ask about
# TEXT and BSS so we preserve their values in the config files.
config ZBOOT_ROM_TEXT
	hex "Compressed ROM boot loader base address"
1658
	default 0x0
L
Linus Torvalds 已提交
1659 1660 1661 1662 1663 1664 1665 1666 1667 1668
	help
	  The physical address at which the ROM-able zImage is to be
	  placed in the target.  Platforms which normally make use of
	  ROM-able zImage formats normally set this to a suitable
	  value in their defconfig file.

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM_BSS
	hex "Compressed ROM boot loader BSS address"
1669
	default 0x0
L
Linus Torvalds 已提交
1670
	help
1671 1672 1673 1674 1675 1676
	  The base address of an area of read/write memory in the target
	  for the ROM-able zImage which must be available while the
	  decompressor is running. It must be large enough to hold the
	  entire decompressed kernel plus an additional 128 KiB.
	  Platforms which normally make use of ROM-able zImage formats
	  normally set this to a suitable value in their defconfig file.
L
Linus Torvalds 已提交
1677 1678 1679 1680 1681 1682

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM
	bool "Compressed boot loader in ROM/flash"
	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1683
	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
L
Linus Torvalds 已提交
1684 1685 1686 1687
	help
	  Say Y here if you intend to execute your compressed kernel image
	  (zImage) directly from ROM or flash.  If unsure, say N.

1688 1689
config ARM_APPENDED_DTB
	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1690
	depends on OF
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
	help
	  With this option, the boot code will look for a device tree binary
	  (DTB) appended to zImage
	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).

	  This is meant as a backward compatibility convenience for those
	  systems with a bootloader that can't be upgraded to accommodate
	  the documented boot protocol using a device tree.

	  Beware that there is very little in terms of protection against
	  this option being confused by leftover garbage in memory that might
	  look like a DTB header after a reboot if no actual DTB is appended
	  to zImage.  Do not leave this option active in a production kernel
	  if you don't intend to always append a DTB.  Proper passing of the
	  location into r2 of a bootloader provided DTB is always preferable
	  to this option.

1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
config ARM_ATAG_DTB_COMPAT
	bool "Supplement the appended DTB with traditional ATAG information"
	depends on ARM_APPENDED_DTB
	help
	  Some old bootloaders can't be updated to a DTB capable one, yet
	  they provide ATAGs with memory configuration, the ramdisk address,
	  the kernel cmdline string, etc.  Such information is dynamically
	  provided by the bootloader and can't always be stored in a static
	  DTB.  To allow a device tree enabled kernel to be used with such
	  bootloaders, this option allows zImage to extract the information
	  from the ATAG list and store it at run time into the appended DTB.

1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
choice
	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER

config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader instead of
	  the device tree bootargs property. If the boot loader doesn't provide
	  any, the device tree bootargs property will be used.

config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
	bool "Extend with bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the the device tree bootargs property.

endchoice

L
Linus Torvalds 已提交
1739 1740 1741 1742
config CMDLINE
	string "Default kernel command string"
	default ""
	help
A
Arnd Bergmann 已提交
1743
	  On some architectures (e.g. CATS), there is currently no way
L
Linus Torvalds 已提交
1744 1745 1746 1747 1748
	  for the boot loader to pass arguments to the kernel. For these
	  architectures, you should supply some command-line options at build
	  time by entering them here. As a minimum, you should specify the
	  memory size and the root device (e.g., mem=64M root=/dev/nfs).

1749 1750 1751
choice
	prompt "Kernel command line type" if CMDLINE != ""
	default CMDLINE_FROM_BOOTLOADER
1752
	depends on ATAGS
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766

config CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader. If
	  the boot loader doesn't provide any, the default kernel command
	  string provided in CMDLINE will be used.

config CMDLINE_EXTEND
	bool "Extend bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the default kernel command string.

1767 1768 1769 1770 1771 1772 1773
config CMDLINE_FORCE
	bool "Always use the default kernel command string"
	help
	  Always use the default kernel command string, even if the boot
	  loader passes other arguments to the kernel.
	  This is useful if you cannot or don't want to change the
	  command-line options your boot loader passes to the kernel.
1774
endchoice
1775

L
Linus Torvalds 已提交
1776 1777
config XIP_KERNEL
	bool "Kernel Execute-In-Place from ROM"
1778
	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
L
Linus Torvalds 已提交
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
	help
	  Execute-In-Place allows the kernel to run from non-volatile storage
	  directly addressable by the CPU, such as NOR flash. This saves RAM
	  space since the text section of the kernel is not loaded from flash
	  to RAM.  Read-write sections, such as the data section and stack,
	  are still copied to RAM.  The XIP kernel is not compressed since
	  it has to run directly from flash, so it will take more space to
	  store it.  The flash address used to link the kernel object files,
	  and for storing it, is configuration dependent. Therefore, if you
	  say Y here, you must know the proper physical address where to
	  store the kernel image depending on your own flash memory usage.

	  Also note that the make target becomes "make xipImage" rather than
	  "make zImage" or "make Image".  The final kernel binary to put in
	  ROM memory will be arch/arm/boot/xipImage.

	  If unsure, say N.

config XIP_PHYS_ADDR
	hex "XIP Kernel Physical Location"
	depends on XIP_KERNEL
	default "0x00080000"
	help
	  This is the physical address in your flash memory the kernel will
	  be linked for and stored to.  This address is dependent on your
	  own flash usage.

1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
config XIP_DEFLATED_DATA
	bool "Store kernel .data section compressed in ROM"
	depends on XIP_KERNEL
	select ZLIB_INFLATE
	help
	  Before the kernel is actually executed, its .data section has to be
	  copied to RAM from ROM. This option allows for storing that data
	  in compressed form and decompressed to RAM rather than merely being
	  copied, saving some precious ROM space. A possible drawback is a
	  slightly longer boot delay.

R
Richard Purdie 已提交
1817 1818
config KEXEC
	bool "Kexec system call (EXPERIMENTAL)"
1819
	depends on (!SMP || PM_SLEEP_SMP)
1820
	depends on MMU
1821
	select KEXEC_CORE
R
Richard Purdie 已提交
1822 1823 1824
	help
	  kexec is a system call that implements the ability to shutdown your
	  current kernel, and to start another kernel.  It is like a reboot
M
Matt LaPlante 已提交
1825
	  but it is independent of the system firmware.   And like a reboot
R
Richard Purdie 已提交
1826 1827 1828 1829
	  you can start any kernel with it, not just Linux.

	  It is an ongoing process to be certain the hardware in a machine
	  is properly shutdown, so do not be surprised if this code does not
1830
	  initially work for you.
R
Richard Purdie 已提交
1831

1832 1833
config ATAGS_PROC
	bool "Export atags in procfs"
1834
	depends on ATAGS && KEXEC
1835
	default y
1836 1837 1838 1839
	help
	  Should the atags used to boot the kernel be exported in an "atags"
	  file in procfs. Useful with kexec.

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
config CRASH_DUMP
	bool "Build kdump crash kernel (EXPERIMENTAL)"
	help
	  Generate crash dump after being started by kexec. This should
	  be normally only set in special crash dump kernels which are
	  loaded in the main kernel with kexec-tools into a specially
	  reserved region and then later executed after a crash by
	  kdump/kexec. The crash dump kernel must be compiled to a
	  memory address not used by the main kernel

1850
	  For more details see Documentation/admin-guide/kdump/kdump.rst
1851

1852 1853 1854 1855 1856
config AUTO_ZRELADDR
	bool "Auto calculation of the decompressed kernel image address"
	help
	  ZRELADDR is the physical address where the decompressed kernel
	  image will be placed. If AUTO_ZRELADDR is selected, the address
1857 1858 1859 1860
	  will be determined at run-time, either by masking the current IP
	  with 0xf8000000, or, if invalid, from the DTB passed in r2.
	  This assumes the zImage being placed in the first 128MB from
	  start of memory.
1861

R
Roy Franz 已提交
1862 1863 1864 1865 1866 1867 1868 1869 1870
config EFI_STUB
	bool

config EFI
	bool "UEFI runtime support"
	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
	select UCS2_STRING
	select EFI_PARAMS_FROM_FDT
	select EFI_STUB
1871
	select EFI_GENERIC_STUB
R
Roy Franz 已提交
1872
	select EFI_RUNTIME_WRAPPERS
1873
	help
R
Roy Franz 已提交
1874 1875 1876 1877 1878 1879 1880
	  This option provides support for runtime services provided
	  by UEFI firmware (such as non-volatile variables, realtime
	  clock, and platform reset). A UEFI stub is also provided to
	  allow the kernel to be booted as an EFI application. This
	  is only useful for kernels that may run on systems that have
	  UEFI firmware.

A
Ard Biesheuvel 已提交
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
config DMI
	bool "Enable support for SMBIOS (DMI) tables"
	depends on EFI
	default y
	help
	  This enables SMBIOS/DMI feature for systems.

	  This option is only useful on systems that have UEFI firmware.
	  However, even with this option, the resultant kernel should
	  continue to boot on existing non-UEFI platforms.

	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
	  i.e., the the practice of identifying the platform via DMI to
	  decide whether certain workarounds for buggy hardware and/or
	  firmware need to be enabled. This would require the DMI subsystem
	  to be enabled much earlier than we do on ARM, which is non-trivial.

L
Linus Torvalds 已提交
1898 1899
endmenu

1900
menu "CPU Power Management"
L
Linus Torvalds 已提交
1901 1902 1903

source "drivers/cpufreq/Kconfig"

1904 1905 1906 1907
source "drivers/cpuidle/Kconfig"

endmenu

L
Linus Torvalds 已提交
1908 1909 1910 1911 1912 1913
menu "Floating point emulation"

comment "At least one emulation must be selected"

config FPE_NWFPE
	bool "NWFPE math emulation"
1914
	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1915
	help
L
Linus Torvalds 已提交
1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
	  Say Y to include the NWFPE floating point emulator in the kernel.
	  This is necessary to run most binaries. Linux does not currently
	  support floating point hardware so you need to say Y here even if
	  your machine has an FPA or floating point co-processor podule.

	  You may say N here if you are going to load the Acorn FPEmulator
	  early in the bootup.

config FPE_NWFPE_XP
	bool "Support extended precision"
1926
	depends on FPE_NWFPE
L
Linus Torvalds 已提交
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
	help
	  Say Y to include 80-bit support in the kernel floating-point
	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
	  Note that gcc does not generate 80-bit operations by default,
	  so in most cases this option only enlarges the size of the
	  floating point emulator without any good reason.

	  You almost surely want to say N here.

config FPE_FASTFPE
	bool "FastFPE math emulation (EXPERIMENTAL)"
1938
	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1939
	help
L
Linus Torvalds 已提交
1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
	  Say Y here to include the FAST floating point emulator in the kernel.
	  This is an experimental much faster emulator which now also has full
	  precision for the mantissa.  It does not support any exceptions.
	  It is very simple, and approximately 3-6 times faster than NWFPE.

	  It should be sufficient for most programs.  It may be not suitable
	  for scientific calculations, but you have to check this for yourself.
	  If you do not feel you need a faster FP emulation you should better
	  choose NWFPE.

config VFP
	bool "VFP-format floating point maths"
1952
	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
L
Linus Torvalds 已提交
1953 1954 1955 1956
	help
	  Say Y to include VFP support code in the kernel. This is needed
	  if your hardware includes a VFP unit.

1957
	  Please see <file:Documentation/arm/vfp/release-notes.rst> for
L
Linus Torvalds 已提交
1958 1959 1960 1961
	  release notes and additional status information.

	  Say N if your target does not have VFP hardware.

1962 1963 1964 1965 1966
config VFPv3
	bool
	depends on VFP
	default y if CPU_V7

1967 1968 1969 1970 1971 1972 1973
config NEON
	bool "Advanced SIMD (NEON) Extension support"
	depends on VFPv3 && CPU_V7
	help
	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
	  Extension.

1974 1975
config KERNEL_MODE_NEON
	bool "Support for NEON in kernel mode"
1976
	depends on NEON && AEABI
1977 1978 1979
	help
	  Say Y to include support for NEON in kernel mode.

L
Linus Torvalds 已提交
1980 1981 1982 1983
endmenu

menu "Power management options"

R
Russell King 已提交
1984
source "kernel/power/Kconfig"
L
Linus Torvalds 已提交
1985

J
Johannes Berg 已提交
1986
config ARCH_SUSPEND_POSSIBLE
1987
	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
1988
		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
J
Johannes Berg 已提交
1989 1990
	def_bool y

1991
config ARM_CPU_SUSPEND
1992
	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
1993
	depends on ARCH_SUSPEND_POSSIBLE
1994

1995 1996 1997 1998 1999
config ARCH_HIBERNATION_POSSIBLE
	bool
	depends on MMU
	default y if ARCH_SUSPEND_POSSIBLE

L
Linus Torvalds 已提交
2000 2001
endmenu

2002 2003 2004
if CRYPTO
source "arch/arm/crypto/Kconfig"
endif
2005 2006

source "arch/arm/Kconfig.assembler"