Kconfig 66.8 KB
Newer Older
1
# SPDX-License-Identifier: GPL-2.0
L
Linus Torvalds 已提交
2 3 4
config ARM
	bool
	default y
5
	select ARCH_32BIT_OFF_T
6
	select ARCH_CLOCKSOURCE_DATA
7
	select ARCH_HAS_BINFMT_FLAT
8
	select ARCH_HAS_DEBUG_VIRTUAL if MMU
9
	select ARCH_HAS_DEVMEM_IS_ALLOWED
10
	select ARCH_HAS_ELF_RANDOMIZE
11
	select ARCH_HAS_FORTIFY_SOURCE
12
	select ARCH_HAS_KEEPINITRD
D
Dmitry Vyukov 已提交
13
	select ARCH_HAS_KCOV
14
	select ARCH_HAS_MEMBARRIER_SYNC_CORE
15
	select ARCH_HAS_PTE_SPECIAL if ARM_LPAE
16
	select ARCH_HAS_PHYS_TO_DMA
17
	select ARCH_HAS_SETUP_DMA_OPS
D
Dmitry Vyukov 已提交
18
	select ARCH_HAS_SET_MEMORY
19 20
	select ARCH_HAS_STRICT_KERNEL_RWX if MMU && !XIP_KERNEL
	select ARCH_HAS_STRICT_MODULE_RWX if MMU
21
	select ARCH_HAS_TEARDOWN_DMA_OPS if MMU
22
	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
R
Russell King 已提交
23
	select ARCH_HAVE_CUSTOM_GPIO_H
24
	select ARCH_HAS_GCOV_PROFILE_ALL
25
	select ARCH_KEEP_MEMBLOCK if HAVE_ARCH_PFN_VALID || KEXEC
26
	select ARCH_MIGHT_HAVE_PC_PARPORT
27
	select ARCH_NO_SG_CHAIN if !ARM_HAS_SG_CHAIN
28 29
	select ARCH_OPTIONAL_KERNEL_RWX if ARCH_HAS_STRICT_KERNEL_RWX
	select ARCH_OPTIONAL_KERNEL_RWX_DEFAULT if CPU_V7
30
	select ARCH_SUPPORTS_ATOMIC_RMW
31
	select ARCH_USE_BUILTIN_BSWAP
32
	select ARCH_USE_CMPXCHG_LOCKREF
33
	select ARCH_WANT_IPC_PARSE_VERSION
34
	select BINFMT_FLAT_ARGVP_ENVP_ON_STACK
35
	select BUILDTIME_EXTABLE_SORT if MMU
R
Russell King 已提交
36
	select CLONE_BACKWARDS
37
	select CPU_PM if SUSPEND || CPU_IDLE
38
	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
39
	select DMA_DECLARE_COHERENT
40
	select DMA_REMAP if MMU
41 42
	select EDAC_SUPPORT
	select EDAC_ATOMIC_SCRUB
43
	select GENERIC_ALLOCATOR
44
	select GENERIC_ARCH_TOPOLOGY if ARM_CPU_TOPOLOGY
45
	select GENERIC_ATOMIC64 if CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI
46
	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
47
	select GENERIC_CPU_AUTOPROBE
48
	select GENERIC_EARLY_IOREMAP
R
Russell King 已提交
49
	select GENERIC_IDLE_POLL_SETUP
50 51
	select GENERIC_IRQ_PROBE
	select GENERIC_IRQ_SHOW
52
	select GENERIC_IRQ_SHOW_LEVEL
53
	select GENERIC_PCI_IOMAP
54
	select GENERIC_SCHED_CLOCK
55 56 57
	select GENERIC_SMP_IDLE_THREAD
	select GENERIC_STRNCPY_FROM_USER
	select GENERIC_STRNLEN_USER
58
	select HANDLE_DOMAIN_IRQ
59
	select HARDIRQS_SW_RESEND
60
	select HAVE_ARCH_AUDITSYSCALL if AEABI && !OABI_COMPAT
61
	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
62 63
	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
64
	select HAVE_ARCH_MMAP_RND_BITS if MMU
65
	select HAVE_ARCH_SECCOMP_FILTER if AEABI && !OABI_COMPAT
66
	select HAVE_ARCH_THREAD_STRUCT_WHITELIST
67
	select HAVE_ARCH_TRACEHOOK
68
	select HAVE_ARM_SMCCC if CPU_V7
S
Shubham Bansal 已提交
69
	select HAVE_EBPF_JIT if !CPU_ENDIAN_BE32
R
Russell King 已提交
70
	select HAVE_CONTEXT_TRACKING
71 72 73
	select HAVE_C_RECORDMCOUNT
	select HAVE_DEBUG_KMEMLEAK
	select HAVE_DMA_CONTIGUOUS if MMU
74
	select HAVE_DYNAMIC_FTRACE if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
75
	select HAVE_DYNAMIC_FTRACE_WITH_REGS if HAVE_DYNAMIC_FTRACE
76
	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
J
Jiri Slaby 已提交
77
	select HAVE_EXIT_THREAD
78
	select HAVE_FAST_GUP if ARM_LPAE
79
	select HAVE_FTRACE_MCOUNT_RECORD if !XIP_KERNEL
80
	select HAVE_FUNCTION_GRAPH_TRACER if !THUMB2_KERNEL && !CC_IS_CLANG
81
	select HAVE_FUNCTION_TRACER if !XIP_KERNEL
E
Emese Revfy 已提交
82
	select HAVE_GCC_PLUGINS
83
	select HAVE_HW_BREAKPOINT if PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)
84
	select HAVE_IDE if PCI || ISA || PCMCIA
85
	select HAVE_IRQ_TIME_ACCOUNTING
86
	select HAVE_KERNEL_GZIP
87
	select HAVE_KERNEL_LZ4
88
	select HAVE_KERNEL_LZMA
89
	select HAVE_KERNEL_LZO
90
	select HAVE_KERNEL_XZ
91
	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
92
	select HAVE_KRETPROBES if HAVE_KPROBES
93
	select HAVE_MOD_ARCH_SPECIFIC
94
	select HAVE_NMI
95
	select HAVE_OPROFILE if HAVE_PERF_EVENTS
96
	select HAVE_OPTPROBES if !THUMB2_KERNEL
97
	select HAVE_PERF_EVENTS
98 99
	select HAVE_PERF_REGS
	select HAVE_PERF_USER_STACK_DUMP
100
	select HAVE_RCU_TABLE_FREE if SMP && ARM_LPAE
101
	select HAVE_REGS_AND_STACK_ACCESS_API
102
	select HAVE_RSEQ
103
	select HAVE_STACKPROTECTOR
104
	select HAVE_SYSCALL_TRACEPOINTS
105
	select HAVE_UID16
106
	select HAVE_VIRT_CPU_ACCOUNTING_GEN
107
	select IRQ_FORCED_THREADING
R
Russell King 已提交
108
	select MODULES_USE_ELF_REL
109
	select NEED_DMA_MAP_STATE
110
	select OF_EARLY_FLATTREE if OF
R
Russell King 已提交
111 112
	select OLD_SIGACTION
	select OLD_SIGSUSPEND3
113
	select PCI_SYSCALL if PCI
114
	select PERF_USE_VMALLOC
115
	select REFCOUNT_FULL
116 117
	select RTC_LIB
	select SYS_SUPPORTS_APM_EMULATION
R
Russell King 已提交
118 119
	# Above selects are sorted alphabetically; please add new ones
	# according to that.  Thanks.
L
Linus Torvalds 已提交
120 121
	help
	  The ARM series is a line of low-power-consumption RISC chip designs
122
	  licensed by ARM Ltd and targeted at embedded applications and
L
Linus Torvalds 已提交
123
	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
124
	  manufactured, but legacy ARM-based PC hardware remains popular in
L
Linus Torvalds 已提交
125 126 127
	  Europe.  There is an ARM Linux project with a web page at
	  <http://www.arm.linux.org.uk/>.

128 129 130
config ARM_HAS_SG_CHAIN
	bool

131 132
config ARM_DMA_USE_IOMMU
	bool
133 134
	select ARM_HAS_SG_CHAIN
	select NEED_SG_DMA_LENGTH
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
if ARM_DMA_USE_IOMMU

config ARM_DMA_IOMMU_ALIGNMENT
	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
	range 4 9
	default 8
	help
	  DMA mapping framework by default aligns all buffers to the smallest
	  PAGE_SIZE order which is greater than or equal to the requested buffer
	  size. This works well for buffers up to a few hundreds kilobytes, but
	  for larger buffers it just a waste of address space. Drivers which has
	  relatively small addressing window (like 64Mib) might run out of
	  virtual space with just a few allocations.

	  With this parameter you can specify the maximum PAGE_SIZE order for
	  DMA IOMMU buffers. Larger buffers will be aligned only to this
	  specified order. The order is expressed as a power of two multiplied
	  by the PAGE_SIZE.

endif

157 158 159
config SYS_SUPPORTS_APM_EMULATION
	bool

160 161 162 163
config HAVE_TCM
	bool
	select GENERIC_ALLOCATOR

164 165 166
config HAVE_PROC_CPU
	bool

167
config NO_IOPORT_MAP
A
Al Viro 已提交
168 169
	bool

L
Linus Torvalds 已提交
170 171 172
config SBUS
	bool

173 174 175 176 177 178 179 180
config STACKTRACE_SUPPORT
	bool
	default y

config LOCKDEP_SUPPORT
	bool
	default y

R
Russell King 已提交
181 182
config TRACE_IRQFLAGS_SUPPORT
	bool
183
	default !CPU_V7M
R
Russell King 已提交
184

185 186 187 188 189 190
config ARCH_HAS_ILOG2_U32
	bool

config ARCH_HAS_ILOG2_U64
	bool

191 192 193
config ARCH_HAS_BANDGAP
	bool

194 195 196
config FIX_EARLYCON_MEM
	def_bool y if MMU

197 198 199 200
config GENERIC_HWEIGHT
	bool
	default y

L
Linus Torvalds 已提交
201 202 203 204
config GENERIC_CALIBRATE_DELAY
	bool
	default y

205 206 207
config ARCH_MAY_HAVE_PC_FDC
	bool

208 209 210
config ZONE_DMA
	bool

D
David A. Long 已提交
211 212 213
config ARCH_SUPPORTS_UPROBES
	def_bool y

214 215 216
config ARCH_HAS_DMA_SET_COHERENT_MASK
	bool

L
Linus Torvalds 已提交
217 218 219 220 221 222
config GENERIC_ISA_DMA
	bool

config FIQ
	bool

223 224 225
config NEED_RET_TO_USER
	bool

226 227 228
config ARCH_MTD_XIP
	bool

229
config ARM_PATCH_PHYS_VIRT
230 231
	bool "Patch physical to virtual translations at runtime" if EMBEDDED
	default y
N
Nicolas Pitre 已提交
232
	depends on !XIP_KERNEL && MMU
233
	help
234 235 236
	  Patch phys-to-virt and virt-to-phys translation functions at
	  boot and module load time according to the position of the
	  kernel in system memory.
237

238
	  This can only be used with non-XIP MMU kernels where the base
239
	  of physical memory is at a 16MB boundary.
240

241 242 243
	  Only disable this option if you know that you do not require
	  this feature (eg, building a kernel for a single machine) and
	  you need to shrink the kernel to the minimal size.
244

245 246 247 248 249 250 251
config NEED_MACH_IO_H
	bool
	help
	  Select this when mach/io.h is required to provide special
	  definitions for this platform.  The need for mach/io.h should
	  be avoided when possible.

252
config NEED_MACH_MEMORY_H
253 254
	bool
	help
255 256 257
	  Select this when mach/memory.h is required to provide special
	  definitions for this platform.  The need for mach/memory.h should
	  be avoided when possible.
258

259
config PHYS_OFFSET
260
	hex "Physical address of main memory" if MMU
261
	depends on !ARM_PATCH_PHYS_VIRT
262
	default DRAM_BASE if !MMU
263 264 265 266 267
	default 0x00000000 if ARCH_EBSA110 || \
			ARCH_FOOTBRIDGE || \
			ARCH_INTEGRATOR || \
			ARCH_IOP13XX || \
			ARCH_KS8695 || \
268
			ARCH_REALVIEW
269 270
	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
	default 0x20000000 if ARCH_S5PV210
271
	default 0xc0000000 if ARCH_SA1100
272
	help
273 274
	  Please provide the physical address corresponding to the
	  location of main memory in your system.
275

276 277 278 279
config GENERIC_BUG
	def_bool y
	depends on BUG

280 281 282 283 284
config PGTABLE_LEVELS
	int
	default 3 if ARM_LPAE
	default 2

L
Linus Torvalds 已提交
285 286
menu "System Type"

287 288 289 290 291 292 293
config MMU
	bool "MMU-based Paged Memory Management Support"
	default y
	help
	  Select if you want MMU-based virtualised addressing space
	  support by paged memory management. If unsure, say 'Y'.

294 295 296 297 298 299 300 301
config ARCH_MMAP_RND_BITS_MIN
	default 8

config ARCH_MMAP_RND_BITS_MAX
	default 14 if PAGE_OFFSET=0x40000000
	default 15 if PAGE_OFFSET=0x80000000
	default 16

302 303 304 305
#
# The "ARM system type" choice list is ordered alphabetically by option
# text.  Please add new entries in the option alphabetic order.
#
L
Linus Torvalds 已提交
306 307
choice
	prompt "ARM system type"
308
	default ARM_SINGLE_ARMV7M if !MMU
309
	default ARCH_MULTIPLATFORM if MMU
L
Linus Torvalds 已提交
310

R
Rob Herring 已提交
311 312
config ARCH_MULTIPLATFORM
	bool "Allow multiple platforms to be selected"
313
	depends on MMU
314
	select ARM_HAS_SG_CHAIN
R
Rob Herring 已提交
315 316
	select ARM_PATCH_PHYS_VIRT
	select AUTO_ZRELADDR
317
	select TIMER_OF
318
	select COMMON_CLK
319
	select GENERIC_CLOCKEVENTS
320
	select GENERIC_IRQ_MULTI_HANDLER
321
	select HAVE_PCI
322
	select PCI_DOMAINS_GENERIC if PCI
323 324 325
	select SPARSE_IRQ
	select USE_OF

326 327 328 329
config ARM_SINGLE_ARMV7M
	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
	depends on !MMU
	select ARM_NVIC
330
	select AUTO_ZRELADDR
331
	select TIMER_OF
332 333 334 335 336 337 338
	select COMMON_CLK
	select CPU_V7M
	select GENERIC_CLOCKEVENTS
	select NO_IOPORT_MAP
	select SPARSE_IRQ
	select USE_OF

L
Linus Torvalds 已提交
339 340
config ARCH_EBSA110
	bool "EBSA-110"
341
	select ARCH_USES_GETTIMEOFFSET
342
	select CPU_SA110
343
	select ISA
344
	select NEED_MACH_IO_H
345
	select NEED_MACH_MEMORY_H
346
	select NO_IOPORT_MAP
L
Linus Torvalds 已提交
347 348
	help
	  This is an evaluation board for the StrongARM processor available
349
	  from Digital. It has limited hardware on-board, including an
L
Linus Torvalds 已提交
350 351 352
	  Ethernet interface, two PCMCIA sockets, two serial ports and a
	  parallel port.

353 354
config ARCH_EP93XX
	bool "EP93xx-based"
355
	select ARCH_SPARSEMEM_ENABLE
356
	select ARM_AMBA
357
	imply ARM_PATCH_PHYS_VIRT
358
	select ARM_VIC
359
	select AUTO_ZRELADDR
360
	select CLKDEV_LOOKUP
361
	select CLKSRC_MMIO
362
	select CPU_ARM920T
363
	select GENERIC_CLOCKEVENTS
364
	select GPIOLIB
365 366 367
	help
	  This enables support for the Cirrus EP93xx series of CPUs.

L
Linus Torvalds 已提交
368 369
config ARCH_FOOTBRIDGE
	bool "FootBridge"
370
	select CPU_SA110
L
Linus Torvalds 已提交
371
	select FOOTBRIDGE
372
	select GENERIC_CLOCKEVENTS
373
	select HAVE_IDE
374
	select NEED_MACH_IO_H if !MMU
375
	select NEED_MACH_MEMORY_H
376 377 378
	help
	  Support for systems based on the DC21285 companion chip
	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
L
Linus Torvalds 已提交
379

380 381
config ARCH_NETX
	bool "Hilscher NetX based"
382
	select ARM_VIC
383
	select CLKSRC_MMIO
384
	select CPU_ARM926T
385
	select GENERIC_CLOCKEVENTS
386
	help
387 388
	  This enables support for systems based on the Hilscher NetX Soc

389 390 391
config ARCH_IOP13XX
	bool "IOP13xx-based"
	depends on MMU
392
	select CPU_XSC3
393
	select NEED_MACH_MEMORY_H
394
	select NEED_RET_TO_USER
395
	select FORCE_PCI
396 397
	select PLAT_IOP
	select VMSPLIT_1G
398
	select SPARSE_IRQ
399 400 401
	help
	  Support for Intel's IOP13XX (XScale) family of processors.

402 403
config ARCH_IOP32X
	bool "IOP32x-based"
404
	depends on MMU
405
	select CPU_XSCALE
406
	select GPIO_IOP
407
	select GPIOLIB
408
	select NEED_RET_TO_USER
409
	select FORCE_PCI
410
	select PLAT_IOP
411
	help
412 413 414 415 416 417
	  Support for Intel's 80219 and IOP32X (XScale) family of
	  processors.

config ARCH_IOP33X
	bool "IOP33x-based"
	depends on MMU
418
	select CPU_XSCALE
419
	select GPIO_IOP
420
	select GPIOLIB
421
	select NEED_RET_TO_USER
422
	select FORCE_PCI
423
	select PLAT_IOP
424 425
	help
	  Support for Intel's IOP33X (XScale) family of processors.
L
Linus Torvalds 已提交
426

427 428
config ARCH_IXP4XX
	bool "IXP4xx-based"
429
	depends on MMU
430
	select ARCH_HAS_DMA_SET_COHERENT_MASK
431
	select ARCH_SUPPORTS_BIG_ENDIAN
432
	select CPU_XSCALE
433
	select DMABOUNCE if PCI
434
	select GENERIC_CLOCKEVENTS
435
	select GENERIC_IRQ_MULTI_HANDLER
436
	select GPIO_IXP4XX
437
	select GPIOLIB
438
	select HAVE_PCI
439
	select IXP4XX_IRQ
440
	select IXP4XX_TIMER
441
	select NEED_MACH_IO_H
442
	select USB_EHCI_BIG_ENDIAN_DESC
R
Russell King 已提交
443
	select USB_EHCI_BIG_ENDIAN_MMIO
444
	help
445
	  Support for Intel's IXP4XX (XScale) family of processors.
446

447 448
config ARCH_DOVE
	bool "Marvell Dove"
449
	select CPU_PJ4
450
	select GENERIC_CLOCKEVENTS
451
	select GENERIC_IRQ_MULTI_HANDLER
452
	select GPIOLIB
453
	select HAVE_PCI
R
Russell King 已提交
454
	select MVEBU_MBUS
455 456
	select PINCTRL
	select PINCTRL_DOVE
457
	select PLAT_ORION_LEGACY
H
Haojian Zhuang 已提交
458
	select SPARSE_IRQ
459
	select PM_GENERIC_DOMAINS if PM
460
	help
461
	  Support for the Marvell Dove SoC 88AP510
462 463 464

config ARCH_KS8695
	bool "Micrel/Kendin KS8695"
465
	select CLKSRC_MMIO
466
	select CPU_ARM922T
467
	select GENERIC_CLOCKEVENTS
468
	select GPIOLIB
469
	select NEED_MACH_MEMORY_H
470 471 472 473 474 475
	help
	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
	  System-on-Chip devices.

config ARCH_W90X900
	bool "Nuvoton W90X900 CPU"
476
	select CLKDEV_LOOKUP
477
	select CLKSRC_MMIO
478
	select CPU_ARM926T
479
	select GENERIC_CLOCKEVENTS
480
	select GPIOLIB
481
	help
482 483 484 485 486 487 488
	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
	  At present, the w90x900 has been renamed nuc900, regarding
	  the ARM series product line, you can login the following
	  link address to know more.

	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
489

490 491 492 493
config ARCH_LPC32XX
	bool "NXP LPC32XX"
	select ARM_AMBA
	select CLKDEV_LOOKUP
494 495
	select CLKSRC_LPC32XX
	select COMMON_CLK
496 497
	select CPU_ARM926T
	select GENERIC_CLOCKEVENTS
498
	select GENERIC_IRQ_MULTI_HANDLER
499
	select GPIOLIB
500
	select SPARSE_IRQ
501 502 503 504
	select USE_OF
	help
	  Support for the NXP LPC32XX family of processors

L
Linus Torvalds 已提交
505
config ARCH_PXA
E
eric miao 已提交
506
	bool "PXA2xx/PXA3xx-based"
507
	depends on MMU
508 509 510
	select ARCH_MTD_XIP
	select ARM_CPU_SUSPEND if PM
	select AUTO_ZRELADDR
511
	select COMMON_CLK
512
	select CLKDEV_LOOKUP
513
	select CLKSRC_PXA
514
	select CLKSRC_MMIO
515
	select TIMER_OF
516
	select CPU_XSCALE if !CPU_XSC3
517
	select GENERIC_CLOCKEVENTS
518
	select GENERIC_IRQ_MULTI_HANDLER
519
	select GPIO_PXA
520
	select GPIOLIB
521
	select HAVE_IDE
522
	select IRQ_DOMAIN
523 524
	select PLAT_PXA
	select SPARSE_IRQ
525
	help
E
eric miao 已提交
526
	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
L
Linus Torvalds 已提交
527 528 529

config ARCH_RPC
	bool "RiscPC"
R
Russell King 已提交
530
	depends on MMU
L
Linus Torvalds 已提交
531
	select ARCH_ACORN
532
	select ARCH_MAY_HAVE_PC_FDC
533
	select ARCH_SPARSEMEM_ENABLE
534
	select ARCH_USES_GETTIMEOFFSET
A
Arnd Bergmann 已提交
535
	select CPU_SA110
536
	select FIQ
537
	select HAVE_IDE
538 539
	select HAVE_PATA_PLATFORM
	select ISA_DMA_API
540
	select NEED_MACH_IO_H
541
	select NEED_MACH_MEMORY_H
542
	select NO_IOPORT_MAP
L
Linus Torvalds 已提交
543 544 545 546 547 548
	help
	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
	  CD-ROM interface, serial and parallel port, and the floppy drive.

config ARCH_SA1100
	bool "SA1100-based"
549 550 551 552
	select ARCH_MTD_XIP
	select ARCH_SPARSEMEM_ENABLE
	select CLKDEV_LOOKUP
	select CLKSRC_MMIO
553
	select CLKSRC_PXA
554
	select TIMER_OF if OF
R
Russell King 已提交
555
	select CPU_FREQ
556
	select CPU_SA1100
557
	select GENERIC_CLOCKEVENTS
558
	select GENERIC_IRQ_MULTI_HANDLER
559
	select GPIOLIB
560
	select HAVE_IDE
561
	select IRQ_DOMAIN
562
	select ISA
563
	select NEED_MACH_MEMORY_H
564
	select SPARSE_IRQ
565 566
	help
	  Support for StrongARM 11x0 based boards.
L
Linus Torvalds 已提交
567

568 569
config ARCH_S3C24XX
	bool "Samsung S3C24XX SoCs"
570
	select ATAGS
571
	select CLKDEV_LOOKUP
572
	select CLKSRC_SAMSUNG_PWM
573
	select GENERIC_CLOCKEVENTS
574
	select GPIO_SAMSUNG
575
	select GPIOLIB
576
	select GENERIC_IRQ_MULTI_HANDLER
577
	select HAVE_S3C2410_I2C if I2C
578
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
579
	select HAVE_S3C_RTC if RTC_CLASS
580
	select NEED_MACH_IO_H
581
	select SAMSUNG_ATAGS
582
	select USE_OF
L
Linus Torvalds 已提交
583
	help
584 585 586 587
	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
	  Samsung SMDK2410 development board (and derivatives).
588

589 590
config ARCH_DAVINCI
	bool "TI DaVinci"
591
	select ARCH_HAS_HOLES_MEMORYMODEL
592
	select COMMON_CLK
593
	select CPU_ARM926T
D
David Brownell 已提交
594
	select GENERIC_ALLOCATOR
595
	select GENERIC_CLOCKEVENTS
R
Russell King 已提交
596
	select GENERIC_IRQ_CHIP
597
	select GENERIC_IRQ_MULTI_HANDLER
598
	select GPIOLIB
599
	select HAVE_IDE
600 601
	select PM_GENERIC_DOMAINS if PM
	select PM_GENERIC_DOMAINS_OF if PM && OF
602
	select REGMAP_MMIO
603
	select RESET_CONTROLLER
604
	select SPARSE_IRQ
605
	select USE_OF
606
	select ZONE_DMA
607 608 609
	help
	  Support for TI's DaVinci platform.

610 611
config ARCH_OMAP1
	bool "TI OMAP1"
A
Arnd Bergmann 已提交
612
	depends on MMU
613
	select ARCH_HAS_HOLES_MEMORYMODEL
614
	select ARCH_OMAP
615
	select CLKDEV_LOOKUP
616
	select CLKSRC_MMIO
617
	select GENERIC_CLOCKEVENTS
618
	select GENERIC_IRQ_CHIP
619
	select GENERIC_IRQ_MULTI_HANDLER
620
	select GPIOLIB
621 622 623 624
	select HAVE_IDE
	select IRQ_DOMAIN
	select NEED_MACH_IO_H if PCCARD
	select NEED_MACH_MEMORY_H
625
	select SPARSE_IRQ
626
	help
627
	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
628

L
Linus Torvalds 已提交
629 630
endchoice

R
Rob Herring 已提交
631 632 633 634 635
menu "Multiple platform selection"
	depends on ARCH_MULTIPLATFORM

comment "CPU Core family selection"

A
Arnd Bergmann 已提交
636 637 638 639 640 641
config ARCH_MULTI_V4
	bool "ARMv4 based platforms (FA526)"
	depends on !ARCH_MULTI_V6_V7
	select ARCH_MULTI_V4_V5
	select CPU_FA526

R
Rob Herring 已提交
642 643 644
config ARCH_MULTI_V4T
	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
	depends on !ARCH_MULTI_V6_V7
645
	select ARCH_MULTI_V4_V5
646 647 648
	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
		CPU_ARM925T || CPU_ARM940T)
R
Rob Herring 已提交
649 650 651 652

config ARCH_MULTI_V5
	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
	depends on !ARCH_MULTI_V6_V7
653
	select ARCH_MULTI_V4_V5
654
	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
655 656
		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
R
Rob Herring 已提交
657 658 659 660 661

config ARCH_MULTI_V4_V5
	bool

config ARCH_MULTI_V6
662
	bool "ARMv6 based platforms (ARM11)"
R
Rob Herring 已提交
663
	select ARCH_MULTI_V6_V7
664
	select CPU_V6K
R
Rob Herring 已提交
665 666

config ARCH_MULTI_V7
667
	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
R
Rob Herring 已提交
668 669
	default y
	select ARCH_MULTI_V6_V7
670
	select CPU_V7
671
	select HAVE_SMP
R
Rob Herring 已提交
672 673 674

config ARCH_MULTI_V6_V7
	bool
675
	select MIGHT_HAVE_CACHE_L2X0
R
Rob Herring 已提交
676 677 678 679 680 681 682

config ARCH_MULTI_CPU_AUTO
	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
	select ARCH_MULTI_V5

endmenu

683
config ARCH_VIRT
684 685
	bool "Dummy Virtual Machine"
	depends on ARCH_MULTI_V7
R
Rob Herring 已提交
686
	select ARM_AMBA
687
	select ARM_GIC
688
	select ARM_GIC_V2M if PCI
689
	select ARM_GIC_V3
V
Vladimir Murzin 已提交
690
	select ARM_GIC_V3_ITS if PCI
691
	select ARM_PSCI
R
Rob Herring 已提交
692
	select HAVE_ARM_ARCH_TIMER
693
	select ARCH_SUPPORTS_BIG_ENDIAN
694

695 696 697 698 699
#
# This is sorted alphabetically by mach-* pathname.  However, plat-*
# Kconfigs may be included either alphabetically (according to the
# plat- suffix) or along side the corresponding mach-* source.
#
A
Andreas Färber 已提交
700 701
source "arch/arm/mach-actions/Kconfig"

702 703
source "arch/arm/mach-alpine/Kconfig"

704 705
source "arch/arm/mach-artpec/Kconfig"

O
Oleksij Rempel 已提交
706 707
source "arch/arm/mach-asm9260/Kconfig"

708 709
source "arch/arm/mach-aspeed/Kconfig"

710 711
source "arch/arm/mach-at91/Kconfig"

712 713
source "arch/arm/mach-axxia/Kconfig"

714 715
source "arch/arm/mach-bcm/Kconfig"

716 717
source "arch/arm/mach-berlin/Kconfig"

L
Linus Torvalds 已提交
718 719
source "arch/arm/mach-clps711x/Kconfig"

720 721
source "arch/arm/mach-cns3xxx/Kconfig"

722 723
source "arch/arm/mach-davinci/Kconfig"

724 725
source "arch/arm/mach-digicolor/Kconfig"

726 727
source "arch/arm/mach-dove/Kconfig"

728 729
source "arch/arm/mach-ep93xx/Kconfig"

730 731 732
source "arch/arm/mach-exynos/Kconfig"
source "arch/arm/plat-samsung/Kconfig"

L
Linus Torvalds 已提交
733 734
source "arch/arm/mach-footbridge/Kconfig"

735 736
source "arch/arm/mach-gemini/Kconfig"

R
Rob Herring 已提交
737 738
source "arch/arm/mach-highbank/Kconfig"

H
Haojian Zhuang 已提交
739 740
source "arch/arm/mach-hisi/Kconfig"

741 742
source "arch/arm/mach-imx/Kconfig"

L
Linus Torvalds 已提交
743 744
source "arch/arm/mach-integrator/Kconfig"

745 746
source "arch/arm/mach-iop13xx/Kconfig"

747 748 749
source "arch/arm/mach-iop32x/Kconfig"

source "arch/arm/mach-iop33x/Kconfig"
L
Linus Torvalds 已提交
750 751 752

source "arch/arm/mach-ixp4xx/Kconfig"

753 754
source "arch/arm/mach-keystone/Kconfig"

755 756
source "arch/arm/mach-ks8695/Kconfig"

757 758
source "arch/arm/mach-mediatek/Kconfig"

759 760
source "arch/arm/mach-meson/Kconfig"

761 762
source "arch/arm/mach-milbeaut/Kconfig"

763
source "arch/arm/mach-mmp/Kconfig"
764

765
source "arch/arm/mach-moxart/Kconfig"
J
Joel Stanley 已提交
766

767 768
source "arch/arm/mach-mv78xx0/Kconfig"

769
source "arch/arm/mach-mvebu/Kconfig"
770

771 772
source "arch/arm/mach-mxs/Kconfig"

773
source "arch/arm/mach-netx/Kconfig"
774

775 776
source "arch/arm/mach-nomadik/Kconfig"

777 778
source "arch/arm/mach-npcm/Kconfig"

D
Daniel Tang 已提交
779 780
source "arch/arm/mach-nspire/Kconfig"

781 782 783
source "arch/arm/plat-omap/Kconfig"

source "arch/arm/mach-omap1/Kconfig"
L
Linus Torvalds 已提交
784

785 786
source "arch/arm/mach-omap2/Kconfig"

787
source "arch/arm/mach-orion5x/Kconfig"
788

789 790
source "arch/arm/mach-oxnas/Kconfig"

R
Rob Herring 已提交
791 792
source "arch/arm/mach-picoxcell/Kconfig"

793 794
source "arch/arm/mach-prima2/Kconfig"

795 796
source "arch/arm/mach-pxa/Kconfig"
source "arch/arm/plat-pxa/Kconfig"
797

798 799
source "arch/arm/mach-qcom/Kconfig"

A
Andreas Färber 已提交
800 801
source "arch/arm/mach-rda/Kconfig"

802 803
source "arch/arm/mach-realview/Kconfig"

804 805
source "arch/arm/mach-rockchip/Kconfig"

806 807 808 809 810 811
source "arch/arm/mach-s3c24xx/Kconfig"

source "arch/arm/mach-s3c64xx/Kconfig"

source "arch/arm/mach-s5pv210/Kconfig"

812
source "arch/arm/mach-sa1100/Kconfig"
813

814 815
source "arch/arm/mach-shmobile/Kconfig"

R
Rob Herring 已提交
816 817
source "arch/arm/mach-socfpga/Kconfig"

818
source "arch/arm/mach-spear/Kconfig"
819

820 821
source "arch/arm/mach-sti/Kconfig"

822 823
source "arch/arm/mach-stm32/Kconfig"

824 825
source "arch/arm/mach-sunxi/Kconfig"

826 827
source "arch/arm/mach-tango/Kconfig"

828 829
source "arch/arm/mach-tegra/Kconfig"

830
source "arch/arm/mach-u300/Kconfig"
L
Linus Torvalds 已提交
831

832 833
source "arch/arm/mach-uniphier/Kconfig"

834
source "arch/arm/mach-ux500/Kconfig"
L
Linus Torvalds 已提交
835 836 837

source "arch/arm/mach-versatile/Kconfig"

838
source "arch/arm/mach-vexpress/Kconfig"
839
source "arch/arm/plat-versatile/Kconfig"
840

841 842
source "arch/arm/mach-vt8500/Kconfig"

843 844
source "arch/arm/mach-w90x900/Kconfig"

845 846
source "arch/arm/mach-zx/Kconfig"

847 848
source "arch/arm/mach-zynq/Kconfig"

849 850 851 852
# ARMv7-M architecture
config ARCH_EFM32
	bool "Energy Micro efm32"
	depends on ARM_SINGLE_ARMV7M
853
	select GPIOLIB
854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
	help
	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
	  processors.

config ARCH_LPC18XX
	bool "NXP LPC18xx/LPC43xx"
	depends on ARM_SINGLE_ARMV7M
	select ARCH_HAS_RESET_CONTROLLER
	select ARM_AMBA
	select CLKSRC_LPC32XX
	select PINCTRL
	help
	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
	  high performance microcontrollers.

869
config ARCH_MPS2
B
Baruch Siach 已提交
870
	bool "ARM MPS2 platform"
871 872 873 874 875 876 877 878 879 880
	depends on ARM_SINGLE_ARMV7M
	select ARM_AMBA
	select CLKSRC_MPS2
	help
	  Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
	  with a range of available cores like Cortex-M3/M4/M7.

	  Please, note that depends which Application Note is used memory map
	  for the platform may vary, so adjustment of RAM base might be needed.

L
Linus Torvalds 已提交
881 882 883 884
# Definitions to make life easier
config ARCH_ACORN
	bool

885 886
config PLAT_IOP
	bool
M
Mikael Pettersson 已提交
887
	select GENERIC_CLOCKEVENTS
888

L
Lennert Buytenhek 已提交
889 890
config PLAT_ORION
	bool
891
	select CLKSRC_MMIO
892
	select COMMON_CLK
R
Russell King 已提交
893
	select GENERIC_IRQ_CHIP
894
	select IRQ_DOMAIN
L
Lennert Buytenhek 已提交
895

896 897 898 899
config PLAT_ORION_LEGACY
	bool
	select PLAT_ORION

900 901 902
config PLAT_PXA
	bool

903 904 905
config PLAT_VERSATILE
	bool

906
source "arch/arm/mm/Kconfig"
L
Linus Torvalds 已提交
907

908
config IWMMXT
909 910 911
	bool "Enable iWMMXt support"
	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
912 913 914 915
	help
	  Enable support for iWMMXt context switching at run time if
	  running on a CPU that supports it.

916 917 918 919
if !MMU
source "arch/arm/Kconfig-nommu"
endif

920 921 922 923 924 925 926 927 928 929 930 931 932 933
config PJ4B_ERRATA_4742
	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
	depends on CPU_PJ4B && MACH_ARMADA_370
	default y
	help
	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
	  Event (WFE) IDLE states, a specific timing sensitivity exists between
	  the retiring WFI/WFE instructions and the newly issued subsequent
	  instructions.  This sensitivity can result in a CPU hang scenario.
	  Workaround:
	  The software must insert either a Data Synchronization Barrier (DSB)
	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
	  instruction

934 935 936 937 938 939 940 941 942
config ARM_ERRATA_326103
	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
	depends on CPU_V6
	help
	  Executing a SWP instruction to read-only memory does not set bit 11
	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
	  treat the access as a read, preventing a COW from occurring and
	  causing the faulting task to livelock.

943 944
config ARM_ERRATA_411920
	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
945
	depends on CPU_V6 || CPU_V6K
946 947 948 949 950 951
	help
	  Invalidation of the Instruction Cache operation can
	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
	  It does not affect the MPCore. This option enables the ARM Ltd.
	  recommended workaround.

952 953 954 955 956
config ARM_ERRATA_430973
	bool "ARM errata: Stale prediction on replaced interworking branch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 430973 Cortex-A8
957
	  r1p* erratum. If a code sequence containing an ARM/Thumb
958 959 960 961 962 963 964 965 966 967
	  interworking branch is replaced with another code sequence at the
	  same virtual address, whether due to self-modifying code or virtual
	  to physical address re-mapping, Cortex-A8 does not recover from the
	  stale interworking branch prediction. This results in Cortex-A8
	  executing the new code sequence in the incorrect ARM or Thumb state.
	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
	  and also flushes the branch target cache at every context switch.
	  Note that setting specific bits in the ACTLR register may not be
	  available in non-secure mode.

968 969 970
config ARM_ERRATA_458693
	bool "ARM errata: Processor deadlock when a false hazard is created"
	depends on CPU_V7
971
	depends on !ARCH_MULTIPLATFORM
972 973 974 975 976 977 978 979 980 981
	help
	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
	  erratum. For very specific sequences of memory operations, it is
	  possible for a hazard condition intended for a cache line to instead
	  be incorrectly associated with a different cache line. This false
	  hazard might then cause a processor deadlock. The workaround enables
	  the L1 caching of the NEON accesses and disables the PLD instruction
	  in the ACTLR register. Note that setting specific bits in the ACTLR
	  register may not be available in non-secure mode.

982 983 984
config ARM_ERRATA_460075
	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
	depends on CPU_V7
985
	depends on !ARCH_MULTIPLATFORM
986 987 988 989 990 991 992 993 994
	help
	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
	  erratum. Any asynchronous access to the L2 cache may encounter a
	  situation in which recent store transactions to the L2 cache are lost
	  and overwritten with stale memory contents from external memory. The
	  workaround disables the write-allocate mode for the L2 cache via the
	  ACTLR register. Note that setting specific bits in the ACTLR register
	  may not be available in non-secure mode.

995 996 997
config ARM_ERRATA_742230
	bool "ARM errata: DMB operation may be faulty"
	depends on CPU_V7 && SMP
998
	depends on !ARCH_MULTIPLATFORM
999 1000 1001 1002 1003 1004 1005 1006 1007
	help
	  This option enables the workaround for the 742230 Cortex-A9
	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
	  between two write operations may not ensure the correct visibility
	  ordering of the two writes. This workaround sets a specific bit in
	  the diagnostic register of the Cortex-A9 which causes the DMB
	  instruction to behave as a DSB, ensuring the correct behaviour of
	  the two writes.

1008 1009 1010
config ARM_ERRATA_742231
	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
	depends on CPU_V7 && SMP
1011
	depends on !ARCH_MULTIPLATFORM
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
	help
	  This option enables the workaround for the 742231 Cortex-A9
	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
	  accessing some data located in the same cache line, may get corrupted
	  data due to bad handling of the address hazard when the line gets
	  replaced from one of the CPUs at the same time as another CPU is
	  accessing it. This workaround sets specific bits in the diagnostic
	  register of the Cortex-A9 which reduces the linefill issuing
	  capabilities of the processor.

1023 1024 1025
config ARM_ERRATA_643719
	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
	depends on CPU_V7 && SMP
1026
	default y
1027 1028 1029 1030 1031 1032 1033
	help
	  This option enables the workaround for the 643719 Cortex-A9 (prior to
	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
	  register returns zero when it should return one. The workaround
	  corrects this value, ensuring cache maintenance operations which use
	  it behave as intended and avoiding data corruption.

1034 1035
config ARM_ERRATA_720789
	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1036
	depends on CPU_V7
1037 1038 1039 1040 1041 1042 1043 1044
	help
	  This option enables the workaround for the 720789 Cortex-A9 (prior to
	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
	  As a consequence of this erratum, some TLB entries which should be
	  invalidated are not, resulting in an incoherency in the system page
	  tables. The workaround changes the TLB flushing routines to invalidate
	  entries regardless of the ASID.
1045 1046 1047 1048

config ARM_ERRATA_743622
	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
	depends on CPU_V7
1049
	depends on !ARCH_MULTIPLATFORM
1050 1051
	help
	  This option enables the workaround for the 743622 Cortex-A9
1052
	  (r2p*) erratum. Under very rare conditions, a faulty
1053 1054 1055 1056 1057 1058 1059
	  optimisation in the Cortex-A9 Store Buffer may lead to data
	  corruption. This workaround sets a specific bit in the diagnostic
	  register of the Cortex-A9 which disables the Store Buffer
	  optimisation, preventing the defect from occurring. This has no
	  visible impact on the overall performance or power consumption of the
	  processor.

1060 1061
config ARM_ERRATA_751472
	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1062
	depends on CPU_V7
1063
	depends on !ARCH_MULTIPLATFORM
1064 1065 1066 1067 1068 1069 1070
	help
	  This option enables the workaround for the 751472 Cortex-A9 (prior
	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
	  completion of a following broadcasted operation if the second
	  operation is received by a CPU before the ICIALLUIS has completed,
	  potentially leading to corrupted entries in the cache or TLB.

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
config ARM_ERRATA_754322
	bool "ARM errata: possible faulty MMU translations following an ASID switch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
	  r3p*) erratum. A speculative memory access may cause a page table walk
	  which starts prior to an ASID switch but completes afterwards. This
	  can populate the micro-TLB with a stale entry which may be hit with
	  the new ASID. This workaround places two dsb instructions in the mm
	  switching code so that no page table walks can cross the ASID switch.

1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
config ARM_ERRATA_754327
	bool "ARM errata: no automatic Store Buffer drain"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for the 754327 Cortex-A9 (prior to
	  r2p0) erratum. The Store Buffer does not have any automatic draining
	  mechanism and therefore a livelock may occur if an external agent
	  continuously polls a memory location waiting to observe an update.
	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
	  written polling loops from denying visibility of updates to memory.

1093 1094
config ARM_ERRATA_364296
	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1095
	depends on CPU_V6
1096 1097 1098 1099 1100 1101 1102 1103 1104
	help
	  This options enables the workaround for the 364296 ARM1136
	  r0p2 erratum (possible cache data corruption with
	  hit-under-miss enabled). It sets the undocumented bit 31 in
	  the auxiliary control register and the FI bit in the control
	  register, thus disabling hit-under-miss without putting the
	  processor into full low interrupt latency mode. ARM11MPCore
	  is not affected.

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
config ARM_ERRATA_764369
	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for erratum 764369
	  affecting Cortex-A9 MPCore with two or more processors (all
	  current revisions). Under certain timing circumstances, a data
	  cache line maintenance operation by MVA targeting an Inner
	  Shareable memory region may fail to proceed up to either the
	  Point of Coherency or to the Point of Unification of the
	  system. This workaround adds a DSB instruction before the
	  relevant cache maintenance functions and sets a specific bit
	  in the diagnostic control register of the SCU.

1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
config ARM_ERRATA_775420
       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
       depends on CPU_V7
       help
	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
	 operation aborts with MMU exception, it might cause the processor
	 to deadlock. This workaround puts DSB before executing ISB if
	 an abort may occur on cache maintenance.

1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
config ARM_ERRATA_798181
	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
	depends on CPU_V7 && SMP
	help
	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
	  adequately shooting down all use of the old entries. This
	  option enables the Linux kernel workaround for this erratum
	  which sends an IPI to the CPUs that are running the same ASID
	  as the one being invalidated.

1139 1140 1141 1142 1143 1144 1145 1146 1147
config ARM_ERRATA_773022
	bool "ARM errata: incorrect instructions may be executed from loop buffer"
	depends on CPU_V7
	help
	  This option enables the workaround for the 773022 Cortex-A15
	  (up to r0p4) erratum. In certain rare sequences of code, the
	  loop buffer may deliver incorrect instructions. This
	  workaround disables the loop buffer to avoid the erratum.

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
config ARM_ERRATA_818325_852422
	bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
	depends on CPU_V7
	help
	  This option enables the workaround for:
	  - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
	    instruction might deadlock.  Fixed in r0p1.
	  - Cortex-A12 852422: Execution of a sequence of instructions might
	    lead to either a data corruption or a CPU deadlock.  Not fixed in
	    any Cortex-A12 cores yet.
	  This workaround for all both errata involves setting bit[12] of the
	  Feature Register. This bit disables an optimisation applied to a
	  sequence of 2 instructions that use opposing condition codes.

1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
config ARM_ERRATA_821420
	bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
	depends on CPU_V7
	help
	  This option enables the workaround for the 821420 Cortex-A12
	  (all revs) erratum. In very rare timing conditions, a sequence
	  of VMOV to Core registers instructions, for which the second
	  one is in the shadow of a branch or abort, can lead to a
	  deadlock when the VMOV instructions are issued out-of-order.

1172 1173 1174 1175 1176 1177 1178 1179 1180
config ARM_ERRATA_825619
	bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
	depends on CPU_V7
	help
	  This option enables the workaround for the 825619 Cortex-A12
	  (all revs) erratum. Within rare timing constraints, executing a
	  DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
	  and Device/Strongly-Ordered loads and stores might cause deadlock

1181 1182 1183 1184 1185 1186 1187 1188
config ARM_ERRATA_857271
	bool "ARM errata: A12: CPU might deadlock under some very rare internal conditions"
	depends on CPU_V7
	help
	  This option enables the workaround for the 857271 Cortex-A12
	  (all revs) erratum. Under very rare timing conditions, the CPU might
	  hang. The workaround is expected to have a < 1% performance impact.

1189 1190 1191 1192 1193 1194 1195 1196 1197
config ARM_ERRATA_852421
	bool "ARM errata: A17: DMB ST might fail to create order between stores"
	depends on CPU_V7
	help
	  This option enables the workaround for the 852421 Cortex-A17
	  (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
	  execution of a DMB ST instruction might fail to properly order
	  stores from GroupA and stores from GroupB.

1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
config ARM_ERRATA_852423
	bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
	depends on CPU_V7
	help
	  This option enables the workaround for:
	  - Cortex-A17 852423: Execution of a sequence of instructions might
	    lead to either a data corruption or a CPU deadlock.  Not fixed in
	    any Cortex-A17 cores yet.
	  This is identical to Cortex-A12 erratum 852422.  It is a separate
	  config option from the A12 erratum due to the way errata are checked
	  for and handled.

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
config ARM_ERRATA_857272
	bool "ARM errata: A17: CPU might deadlock under some very rare internal conditions"
	depends on CPU_V7
	help
	  This option enables the workaround for the 857272 Cortex-A17 erratum.
	  This erratum is not known to be fixed in any A17 revision.
	  This is identical to Cortex-A12 erratum 857271.  It is a separate
	  config option from the A12 erratum due to the way errata are checked
	  for and handled.

L
Linus Torvalds 已提交
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
endmenu

source "arch/arm/common/Kconfig"

menu "Bus support"

config ISA
	bool
	help
	  Find out whether you have ISA slots on your motherboard.  ISA is the
	  name of a bus system, i.e. the way the CPU talks to the other stuff
	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
	  newer boards don't support it.  If you have ISA, say Y, otherwise N.

1235
# Select ISA DMA controller support
L
Linus Torvalds 已提交
1236 1237
config ISA_DMA
	bool
1238
	select ISA_DMA_API
L
Linus Torvalds 已提交
1239

1240
# Select ISA DMA interface
A
Al Viro 已提交
1241 1242 1243
config ISA_DMA_API
	bool

1244 1245 1246 1247 1248 1249
config PCI_NANOENGINE
	bool "BSE nanoEngine PCI support"
	depends on SA1100_NANOENGINE
	help
	  Enable PCI on the BSE nanoEngine board.

M
Mike Rapoport 已提交
1250 1251 1252 1253 1254 1255
config PCI_HOST_ITE8152
	bool
	depends on PCI && MACH_ARMCORE
	default y
	select DMABOUNCE

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
config ARM_ERRATA_814220
	bool "ARM errata: Cache maintenance by set/way operations can execute out of order"
	depends on CPU_V7
	help
	  The v7 ARM states that all cache and branch predictor maintenance
	  operations that do not specify an address execute, relative to
	  each other, in program order.
	  However, because of this erratum, an L2 set/way cache maintenance
	  operation can overtake an L1 set/way cache maintenance operation.
	  This ERRATA only affected the Cortex-A7 and present in r0p2, r0p3,
	  r0p4, r0p5.

L
Linus Torvalds 已提交
1268 1269 1270 1271
endmenu

menu "Kernel Features"

1272 1273 1274 1275 1276 1277 1278 1279 1280
config HAVE_SMP
	bool
	help
	  This option should be selected by machines which have an SMP-
	  capable CPU.

	  The only effect of this option is to make the SMP-related
	  options available to the user for configuration.

L
Linus Torvalds 已提交
1281
config SMP
1282
	bool "Symmetric Multi-Processing"
1283
	depends on CPU_V6K || CPU_V7
1284
	depends on GENERIC_CLOCKEVENTS
1285
	depends on HAVE_SMP
1286
	depends on MMU || ARM_MPU
1287
	select IRQ_WORK
L
Linus Torvalds 已提交
1288 1289
	help
	  This enables support for systems with more than one CPU. If you have
1290 1291
	  a system with only one CPU, say N. If you have a system with more
	  than one CPU, say Y.
L
Linus Torvalds 已提交
1292

1293
	  If you say N here, the kernel will run on uni- and multiprocessor
L
Linus Torvalds 已提交
1294
	  machines, but will use only one CPU of a multiprocessor machine. If
1295 1296 1297
	  you say Y here, the kernel will run on many, but not all,
	  uniprocessor machines. On a uniprocessor machine, the kernel
	  will run faster if you say N here.
L
Linus Torvalds 已提交
1298

1299
	  See also <file:Documentation/x86/i386/IO-APIC.rst>,
1300
	  <file:Documentation/lockup-watchdogs.txt> and the SMP-HOWTO available at
1301
	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
L
Linus Torvalds 已提交
1302 1303 1304

	  If you don't know what to do here, say N.

1305
config SMP_ON_UP
1306
	bool "Allow booting SMP kernel on uniprocessor systems"
1307
	depends on SMP && !XIP_KERNEL && MMU
1308 1309 1310 1311 1312 1313 1314 1315 1316
	default y
	help
	  SMP kernels contain instructions which fail on non-SMP processors.
	  Enabling this option allows the kernel to modify itself to make
	  these instructions safe.  Disabling it allows about 1K of space
	  savings.

	  If you don't know what to do here, say Y.

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
config ARM_CPU_TOPOLOGY
	bool "Support cpu topology definition"
	depends on SMP && CPU_V7
	default y
	help
	  Support ARM cpu topology definition. The MPIDR register defines
	  affinity between processors which is then used to describe the cpu
	  topology of an ARM System.

config SCHED_MC
	bool "Multi-core scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Multi-core scheduler support improves the CPU scheduler's decision
	  making when dealing with multi-core CPU chips at a cost of slightly
	  increased overhead in some places. If unsure say N here.

config SCHED_SMT
	bool "SMT scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Improves the CPU scheduler's decision making when dealing with
	  MultiThreading at a cost of slightly increased overhead in some
	  places. If unsure say N here.

1342 1343 1344
config HAVE_ARM_SCU
	bool
	help
1345
	  This option enables support for the ARM snoop control unit
1346

1347
config HAVE_ARM_ARCH_TIMER
1348 1349
	bool "Architected timer support"
	depends on CPU_V7
1350
	select ARM_ARCH_TIMER
1351
	select GENERIC_CLOCKEVENTS
1352 1353 1354
	help
	  This option enables support for the ARM architected timer

1355 1356 1357 1358 1359
config HAVE_ARM_TWD
	bool
	help
	  This options enables support for the ARM timer and watchdog unit

1360 1361 1362 1363 1364 1365 1366 1367
config MCPM
	bool "Multi-Cluster Power Management"
	depends on CPU_V7 && SMP
	help
	  This option provides the common power management infrastructure
	  for (multi-)cluster based systems, such as big.LITTLE based
	  systems.

H
Haojian Zhuang 已提交
1368 1369 1370 1371 1372 1373 1374 1375 1376
config MCPM_QUAD_CLUSTER
	bool
	depends on MCPM
	help
	  To avoid wasting resources unnecessarily, MCPM only supports up
	  to 2 clusters by default.
	  Platforms with 3 or 4 clusters that use MCPM must select this
	  option to allow the additional clusters to be managed.

N
Nicolas Pitre 已提交
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
config BIG_LITTLE
	bool "big.LITTLE support (Experimental)"
	depends on CPU_V7 && SMP
	select MCPM
	help
	  This option enables support selections for the big.LITTLE
	  system architecture.

config BL_SWITCHER
	bool "big.LITTLE switcher support"
1387
	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
1388
	select CPU_PM
N
Nicolas Pitre 已提交
1389 1390 1391 1392 1393
	help
	  The big.LITTLE "switcher" provides the core functionality to
	  transparently handle transition between a cluster of A15's
	  and a cluster of A7's in a big.LITTLE system.

1394 1395 1396 1397 1398 1399 1400 1401
config BL_SWITCHER_DUMMY_IF
	tristate "Simple big.LITTLE switcher user interface"
	depends on BL_SWITCHER && DEBUG_KERNEL
	help
	  This is a simple and dummy char dev interface to control
	  the big.LITTLE switcher core code.  It is meant for
	  debugging purposes only.

1402 1403
choice
	prompt "Memory split"
1404
	depends on MMU
1405 1406 1407 1408 1409 1410 1411 1412 1413
	default VMSPLIT_3G
	help
	  Select the desired split between kernel and user memory.

	  If you are not absolutely sure what you are doing, leave this
	  option alone!

	config VMSPLIT_3G
		bool "3G/1G user/kernel split"
1414
	config VMSPLIT_3G_OPT
1415
		depends on !ARM_LPAE
1416
		bool "3G/1G user/kernel split (for full 1G low memory)"
1417 1418 1419 1420 1421 1422 1423 1424
	config VMSPLIT_2G
		bool "2G/2G user/kernel split"
	config VMSPLIT_1G
		bool "1G/3G user/kernel split"
endchoice

config PAGE_OFFSET
	hex
1425
	default PHYS_OFFSET if !MMU
1426 1427
	default 0x40000000 if VMSPLIT_1G
	default 0x80000000 if VMSPLIT_2G
1428
	default 0xB0000000 if VMSPLIT_3G_OPT
1429 1430
	default 0xC0000000

L
Linus Torvalds 已提交
1431 1432 1433 1434 1435 1436
config NR_CPUS
	int "Maximum number of CPUs (2-32)"
	range 2 32
	depends on SMP
	default "4"

1437
config HOTPLUG_CPU
1438
	bool "Support for hot-pluggable CPUs"
1439
	depends on SMP
1440
	select GENERIC_IRQ_MIGRATION
1441 1442 1443 1444
	help
	  Say Y here to experiment with turning CPUs off and on.  CPUs
	  can be controlled through /sys/devices/system/cpu.

1445 1446
config ARM_PSCI
	bool "Support for the ARM Power State Coordination Interface (PSCI)"
1447
	depends on HAVE_ARM_SMCCC
1448
	select ARM_PSCI_FW
1449 1450 1451 1452 1453 1454 1455
	help
	  Say Y here if you want Linux to communicate with system firmware
	  implementing the PSCI specification for CPU-centric power
	  management operations described in ARM document number ARM DEN
	  0022A ("Power State Coordination Interface System Software on
	  ARM processors").

1456 1457 1458
# The GPIO number here must be sorted by descending number. In case of
# a multiplatform kernel, we just want the highest value required by the
# selected platforms.
1459 1460
config ARCH_NR_GPIO
	int
1461
	default 2048 if ARCH_SOCFPGA
1462
	default 1024 if ARCH_BRCMSTB || ARCH_RENESAS || ARCH_TEGRA || \
1463
		ARCH_ZYNQ
1464 1465
	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1466
	default 416 if ARCH_SUNXI
1467
	default 392 if ARCH_U8500
1468
	default 352 if ARCH_VT8500
1469
	default 288 if ARCH_ROCKCHIP
1470
	default 264 if MACH_H4700
1471 1472 1473 1474 1475 1476
	default 0
	help
	  Maximum number of GPIOs in the system.

	  If unsure, leave the default value.

R
Russell King 已提交
1477
config HZ_FIXED
1478
	int
1479
	default 200 if ARCH_EBSA110
1480
	default 128 if SOC_AT91RM9200
R
Russell King 已提交
1481
	default 0
R
Russell King 已提交
1482 1483

choice
R
Russell King 已提交
1484
	depends on HZ_FIXED = 0
R
Russell King 已提交
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
	prompt "Timer frequency"

config HZ_100
	bool "100 Hz"

config HZ_200
	bool "200 Hz"

config HZ_250
	bool "250 Hz"

config HZ_300
	bool "300 Hz"

config HZ_500
	bool "500 Hz"

config HZ_1000
	bool "1000 Hz"

endchoice

config HZ
	int
R
Russell King 已提交
1509
	default HZ_FIXED if HZ_FIXED != 0
R
Russell King 已提交
1510 1511 1512 1513 1514 1515 1516 1517 1518
	default 100 if HZ_100
	default 200 if HZ_200
	default 250 if HZ_250
	default 300 if HZ_300
	default 500 if HZ_500
	default 1000

config SCHED_HRTICK
	def_bool HIGH_RES_TIMERS
1519

1520
config THUMB2_KERNEL
1521
	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1522
	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1523
	default y if CPU_THUMBONLY
1524
	select ARM_UNWIND
1525 1526
	help
	  By enabling this option, the kernel will be compiled in
1527
	  Thumb-2 mode.
1528 1529 1530

	  If unsure, say N.

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
config THUMB2_AVOID_R_ARM_THM_JUMP11
	bool "Work around buggy Thumb-2 short branch relocations in gas"
	depends on THUMB2_KERNEL && MODULES
	default y
	help
	  Various binutils versions can resolve Thumb-2 branches to
	  locally-defined, preemptible global symbols as short-range "b.n"
	  branch instructions.

	  This is a problem, because there's no guarantee the final
	  destination of the symbol, or any candidate locations for a
	  trampoline, are within range of the branch.  For this reason, the
	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
	  relocation in modules at all, and it makes little sense to add
	  support.

	  The symptom is that the kernel fails with an "unsupported
	  relocation" error when loading some modules.

	  Until fixed tools are available, passing
	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
	  code which hits this problem, at the cost of a bit of extra runtime
	  stack usage in some cases.

	  The problem is described in more detail at:
	      https://bugs.launchpad.net/binutils-linaro/+bug/725126

	  Only Thumb-2 kernels are affected.

	  Unless you are sure your tools don't have this problem, say Y.

1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
config ARM_PATCH_IDIV
	bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
	depends on CPU_32v7 && !XIP_KERNEL
	default y
	help
	  The ARM compiler inserts calls to __aeabi_idiv() and
	  __aeabi_uidiv() when it needs to perform division on signed
	  and unsigned integers. Some v7 CPUs have support for the sdiv
	  and udiv instructions that can be used to implement those
	  functions.

	  Enabling this option allows the kernel to modify itself to
	  replace the first two instructions of these library functions
	  with the sdiv or udiv plus "bx lr" instructions when the CPU
	  it is running on supports them. Typically this will be faster
	  and less power intensive than running the original library
	  code to do integer division.

1580
config AEABI
1581 1582
	bool "Use the ARM EABI to compile the kernel" if !CPU_V7 && !CPU_V7M && !CPU_V6 && !CPU_V6K
	default CPU_V7 || CPU_V7M || CPU_V6 || CPU_V6K
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
	help
	  This option allows for the kernel to be compiled using the latest
	  ARM ABI (aka EABI).  This is only useful if you are using a user
	  space environment that is also compiled with EABI.

	  Since there are major incompatibilities between the legacy ABI and
	  EABI, especially with regard to structure member alignment, this
	  option also changes the kernel syscall calling convention to
	  disambiguate both ABIs and allow for backward compatibility support
	  (selected with CONFIG_OABI_COMPAT).

	  To use this you need GCC version 4.0.0 or later.

1596
config OABI_COMPAT
1597
	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1598
	depends on AEABI && !THUMB2_KERNEL
1599 1600 1601 1602 1603 1604 1605
	help
	  This option preserves the old syscall interface along with the
	  new (ARM EABI) one. It also provides a compatibility layer to
	  intercept syscalls that have structure arguments which layout
	  in memory differs between the legacy ABI and the new ARM EABI
	  (only for non "thumb" binaries). This option adds a tiny
	  overhead to all syscalls and produces a slightly larger kernel.
1606 1607 1608 1609 1610

	  The seccomp filter system will not be available when this is
	  selected, since there is no way yet to sensibly distinguish
	  between calling conventions during filtering.

1611 1612 1613 1614
	  If you know you'll be using only pure EABI user space then you
	  can say N here. If this option is not selected and you attempt
	  to execute a legacy ABI binary then the result will be
	  UNPREDICTABLE (in fact it can be predicted that it won't work
K
Kees Cook 已提交
1615
	  at all). If in doubt say N.
1616

1617
config ARCH_HAS_HOLES_MEMORYMODEL
1618 1619
	bool

1620 1621 1622
config ARCH_SPARSEMEM_ENABLE
	bool

1623 1624 1625
config ARCH_SPARSEMEM_DEFAULT
	def_bool ARCH_SPARSEMEM_ENABLE

1626 1627 1628
config HAVE_ARCH_PFN_VALID
	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM

N
Nicolas Pitre 已提交
1629
config HIGHMEM
1630 1631
	bool "High Memory Support"
	depends on MMU
N
Nicolas Pitre 已提交
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
	help
	  The address space of ARM processors is only 4 Gigabytes large
	  and it has to accommodate user address space, kernel address
	  space as well as some memory mapped IO. That means that, if you
	  have a large amount of physical memory and/or IO, not all of the
	  memory can be "permanently mapped" by the kernel. The physical
	  memory that is not permanently mapped is called "high memory".

	  Depending on the selected kernel/user memory split, minimum
	  vmalloc space and actual amount of RAM, you may not need this
	  option which should result in a slightly faster kernel.

	  If unsure, say n.

R
Russell King 已提交
1646
config HIGHPTE
R
Russell King 已提交
1647
	bool "Allocate 2nd-level pagetables from highmem" if EXPERT
R
Russell King 已提交
1648
	depends on HIGHMEM
R
Russell King 已提交
1649
	default y
1650 1651 1652 1653 1654 1655
	help
	  The VM uses one page of physical memory for each page table.
	  For systems with a lot of processes, this can use a lot of
	  precious low memory, eventually leading to low memory being
	  consumed by page tables.  Setting this option will allow
	  user-space 2nd level page tables to reside in high memory.
R
Russell King 已提交
1656

1657 1658 1659
config CPU_SW_DOMAIN_PAN
	bool "Enable use of CPU domains to implement privileged no-access"
	depends on MMU && !ARM_LPAE
1660 1661
	default y
	help
1662 1663 1664 1665 1666 1667 1668 1669 1670
	  Increase kernel security by ensuring that normal kernel accesses
	  are unable to access userspace addresses.  This can help prevent
	  use-after-free bugs becoming an exploitable privilege escalation
	  by ensuring that magic values (such as LIST_POISON) will always
	  fault when dereferenced.

	  CPUs with low-vector mappings use a best-efforts implementation.
	  Their lower 1MB needs to remain accessible for the vectors, but
	  the remainder of userspace will become appropriately inaccessible.
R
Russell King 已提交
1671

1672
config HW_PERF_EVENTS
1673 1674
	def_bool y
	depends on ARM_PMU
1675

1676 1677 1678 1679
config SYS_SUPPORTS_HUGETLBFS
       def_bool y
       depends on ARM_LPAE

1680 1681 1682 1683
config HAVE_ARCH_TRANSPARENT_HUGEPAGE
       def_bool y
       depends on ARM_LPAE

1684 1685 1686
config ARCH_WANT_GENERAL_HUGETLB
	def_bool y

1687 1688 1689
config ARM_MODULE_PLTS
	bool "Use PLTs to allow module memory to spill over into vmalloc area"
	depends on MODULES
1690
	default y
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
	help
	  Allocate PLTs when loading modules so that jumps and calls whose
	  targets are too far away for their relative offsets to be encoded
	  in the instructions themselves can be bounced via veneers in the
	  module's PLT. This allows modules to be allocated in the generic
	  vmalloc area after the dedicated module memory area has been
	  exhausted. The modules will use slightly more memory, but after
	  rounding up to page size, the actual memory footprint is usually
	  the same.

1701 1702
	  Disabling this is usually safe for small single-platform
	  configurations. If unsure, say y.
1703

1704
config FORCE_MAX_ZONEORDER
1705
	int "Maximum zone order"
1706
	default "12" if SOC_AM33XX
1707
	default "9" if SA1111 || ARCH_EFM32
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
	default "11"
	help
	  The kernel memory allocator divides physically contiguous memory
	  blocks into "zones", where each zone is a power of two number of
	  pages.  This option selects the largest power of two that the kernel
	  keeps in the memory allocator.  If you need to allocate very large
	  blocks of physically contiguous memory, then you may need to
	  increase this value.

	  This config option is actually maximum order plus one. For example,
	  a value of 11 means that the largest free memory block is 2^10 pages.

L
Linus Torvalds 已提交
1720 1721
config ALIGNMENT_TRAP
	bool
1722
	depends on CPU_CP15_MMU
L
Linus Torvalds 已提交
1723
	default y if !ARCH_EBSA110
1724
	select HAVE_PROC_CPU if PROC_FS
L
Linus Torvalds 已提交
1725
	help
1726
	  ARM processors cannot fetch/store information which is not
L
Linus Torvalds 已提交
1727 1728 1729 1730 1731 1732 1733
	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
	  address divisible by 4. On 32-bit ARM processors, these non-aligned
	  fetch/store instructions will be emulated in software if you say
	  here, which has a severe performance impact. This is necessary for
	  correct operation of some network protocols. With an IP-only
	  configuration it is safe to say N, otherwise say Y.

1734
config UACCESS_WITH_MEMCPY
1735 1736
	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
	depends on MMU
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
	default y if CPU_FEROCEON
	help
	  Implement faster copy_to_user and clear_user methods for CPU
	  cores where a 8-word STM instruction give significantly higher
	  memory write throughput than a sequence of individual 32bit stores.

	  A possible side effect is a slight increase in scheduling latency
	  between threads sharing the same address space if they invoke
	  such copy operations with large buffers.

	  However, if the CPU data cache is using a write-allocate mode,
	  this option is unlikely to provide any performance gain.

N
Nicolas Pitre 已提交
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
config SECCOMP
	bool
	prompt "Enable seccomp to safely compute untrusted bytecode"
	---help---
	  This kernel feature is useful for number crunching applications
	  that may need to compute untrusted bytecode during their
	  execution. By using pipes or other transports made available to
	  the process as file descriptors supporting the read/write
	  syscalls, it's possible to isolate those applications in
	  their own address space using seccomp. Once seccomp is
	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
	  and the task is only allowed to execute a few safe syscalls
	  defined by each seccomp mode.

1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781
config PARAVIRT
	bool "Enable paravirtualization code"
	help
	  This changes the kernel so it can modify itself when it is run
	  under a hypervisor, potentially improving performance significantly
	  over full virtualization.

config PARAVIRT_TIME_ACCOUNTING
	bool "Paravirtual steal time accounting"
	select PARAVIRT
	help
	  Select this option to enable fine granularity task steal time
	  accounting. Time spent executing other tasks in parallel with
	  the current vCPU is discounted from the vCPU power. To account for
	  that, there can be a small performance impact.

	  If in doubt, say N here.

1782 1783 1784 1785 1786
config XEN_DOM0
	def_bool y
	depends on XEN

config XEN
1787
	bool "Xen guest support on ARM"
1788
	depends on ARM && AEABI && OF
1789
	depends on CPU_V7 && !CPU_V6
1790
	depends on !GENERIC_ATOMIC64
1791
	depends on MMU
1792
	select ARCH_DMA_ADDR_T_64BIT
1793
	select ARM_PSCI
1794
	select SWIOTLB
1795
	select SWIOTLB_XEN
1796
	select PARAVIRT
1797 1798 1799
	help
	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.

1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
config STACKPROTECTOR_PER_TASK
	bool "Use a unique stack canary value for each task"
	depends on GCC_PLUGINS && STACKPROTECTOR && SMP && !XIP_DEFLATED_DATA
	select GCC_PLUGIN_ARM_SSP_PER_TASK
	default y
	help
	  Due to the fact that GCC uses an ordinary symbol reference from
	  which to load the value of the stack canary, this value can only
	  change at reboot time on SMP systems, and all tasks running in the
	  kernel's address space are forced to use the same canary value for
	  the entire duration that the system is up.

	  Enable this option to switch to a different method that uses a
	  different canary value for each task.

L
Linus Torvalds 已提交
1815 1816 1817 1818
endmenu

menu "Boot options"

G
Grant Likely 已提交
1819 1820
config USE_OF
	bool "Flattened Device Tree support"
1821
	select IRQ_DOMAIN
G
Grant Likely 已提交
1822 1823 1824 1825
	select OF
	help
	  Include support for flattened device tree machine descriptions.

1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
config ATAGS
	bool "Support for the traditional ATAGS boot data passing" if USE_OF
	default y
	help
	  This is the traditional way of passing data to the kernel at boot
	  time. If you are solely relying on the flattened device tree (or
	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
	  to remove ATAGS support from your kernel binary.  If unsure,
	  leave this to y.

config DEPRECATED_PARAM_STRUCT
	bool "Provide old way to pass kernel parameters"
	depends on ATAGS
	help
	  This was deprecated in 2001 and announced to live on for 5 years.
	  Some old boot loaders still use this way.

L
Linus Torvalds 已提交
1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
# Compressed boot loader in ROM.  Yes, we really want to ask about
# TEXT and BSS so we preserve their values in the config files.
config ZBOOT_ROM_TEXT
	hex "Compressed ROM boot loader base address"
	default "0"
	help
	  The physical address at which the ROM-able zImage is to be
	  placed in the target.  Platforms which normally make use of
	  ROM-able zImage formats normally set this to a suitable
	  value in their defconfig file.

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM_BSS
	hex "Compressed ROM boot loader BSS address"
	default "0"
	help
1860 1861 1862 1863 1864 1865
	  The base address of an area of read/write memory in the target
	  for the ROM-able zImage which must be available while the
	  decompressor is running. It must be large enough to hold the
	  entire decompressed kernel plus an additional 128 KiB.
	  Platforms which normally make use of ROM-able zImage formats
	  normally set this to a suitable value in their defconfig file.
L
Linus Torvalds 已提交
1866 1867 1868 1869 1870 1871

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM
	bool "Compressed boot loader in ROM/flash"
	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1872
	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
L
Linus Torvalds 已提交
1873 1874 1875 1876
	help
	  Say Y here if you intend to execute your compressed kernel image
	  (zImage) directly from ROM or flash.  If unsure, say N.

1877 1878
config ARM_APPENDED_DTB
	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1879
	depends on OF
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
	help
	  With this option, the boot code will look for a device tree binary
	  (DTB) appended to zImage
	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).

	  This is meant as a backward compatibility convenience for those
	  systems with a bootloader that can't be upgraded to accommodate
	  the documented boot protocol using a device tree.

	  Beware that there is very little in terms of protection against
	  this option being confused by leftover garbage in memory that might
	  look like a DTB header after a reboot if no actual DTB is appended
	  to zImage.  Do not leave this option active in a production kernel
	  if you don't intend to always append a DTB.  Proper passing of the
	  location into r2 of a bootloader provided DTB is always preferable
	  to this option.

1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
config ARM_ATAG_DTB_COMPAT
	bool "Supplement the appended DTB with traditional ATAG information"
	depends on ARM_APPENDED_DTB
	help
	  Some old bootloaders can't be updated to a DTB capable one, yet
	  they provide ATAGs with memory configuration, the ramdisk address,
	  the kernel cmdline string, etc.  Such information is dynamically
	  provided by the bootloader and can't always be stored in a static
	  DTB.  To allow a device tree enabled kernel to be used with such
	  bootloaders, this option allows zImage to extract the information
	  from the ATAG list and store it at run time into the appended DTB.

1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
choice
	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER

config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader instead of
	  the device tree bootargs property. If the boot loader doesn't provide
	  any, the device tree bootargs property will be used.

config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
	bool "Extend with bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the the device tree bootargs property.

endchoice

L
Linus Torvalds 已提交
1928 1929 1930 1931 1932 1933 1934 1935 1936 1937
config CMDLINE
	string "Default kernel command string"
	default ""
	help
	  On some architectures (EBSA110 and CATS), there is currently no way
	  for the boot loader to pass arguments to the kernel. For these
	  architectures, you should supply some command-line options at build
	  time by entering them here. As a minimum, you should specify the
	  memory size and the root device (e.g., mem=64M root=/dev/nfs).

1938 1939 1940
choice
	prompt "Kernel command line type" if CMDLINE != ""
	default CMDLINE_FROM_BOOTLOADER
1941
	depends on ATAGS
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955

config CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader. If
	  the boot loader doesn't provide any, the default kernel command
	  string provided in CMDLINE will be used.

config CMDLINE_EXTEND
	bool "Extend bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the default kernel command string.

1956 1957 1958 1959 1960 1961 1962
config CMDLINE_FORCE
	bool "Always use the default kernel command string"
	help
	  Always use the default kernel command string, even if the boot
	  loader passes other arguments to the kernel.
	  This is useful if you cannot or don't want to change the
	  command-line options your boot loader passes to the kernel.
1963
endchoice
1964

L
Linus Torvalds 已提交
1965 1966
config XIP_KERNEL
	bool "Kernel Execute-In-Place from ROM"
1967
	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
L
Linus Torvalds 已提交
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
	help
	  Execute-In-Place allows the kernel to run from non-volatile storage
	  directly addressable by the CPU, such as NOR flash. This saves RAM
	  space since the text section of the kernel is not loaded from flash
	  to RAM.  Read-write sections, such as the data section and stack,
	  are still copied to RAM.  The XIP kernel is not compressed since
	  it has to run directly from flash, so it will take more space to
	  store it.  The flash address used to link the kernel object files,
	  and for storing it, is configuration dependent. Therefore, if you
	  say Y here, you must know the proper physical address where to
	  store the kernel image depending on your own flash memory usage.

	  Also note that the make target becomes "make xipImage" rather than
	  "make zImage" or "make Image".  The final kernel binary to put in
	  ROM memory will be arch/arm/boot/xipImage.

	  If unsure, say N.

config XIP_PHYS_ADDR
	hex "XIP Kernel Physical Location"
	depends on XIP_KERNEL
	default "0x00080000"
	help
	  This is the physical address in your flash memory the kernel will
	  be linked for and stored to.  This address is dependent on your
	  own flash usage.

1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
config XIP_DEFLATED_DATA
	bool "Store kernel .data section compressed in ROM"
	depends on XIP_KERNEL
	select ZLIB_INFLATE
	help
	  Before the kernel is actually executed, its .data section has to be
	  copied to RAM from ROM. This option allows for storing that data
	  in compressed form and decompressed to RAM rather than merely being
	  copied, saving some precious ROM space. A possible drawback is a
	  slightly longer boot delay.

R
Richard Purdie 已提交
2006 2007
config KEXEC
	bool "Kexec system call (EXPERIMENTAL)"
2008
	depends on (!SMP || PM_SLEEP_SMP)
2009
	depends on !CPU_V7M
2010
	select KEXEC_CORE
R
Richard Purdie 已提交
2011 2012 2013
	help
	  kexec is a system call that implements the ability to shutdown your
	  current kernel, and to start another kernel.  It is like a reboot
M
Matt LaPlante 已提交
2014
	  but it is independent of the system firmware.   And like a reboot
R
Richard Purdie 已提交
2015 2016 2017 2018
	  you can start any kernel with it, not just Linux.

	  It is an ongoing process to be certain the hardware in a machine
	  is properly shutdown, so do not be surprised if this code does not
2019
	  initially work for you.
R
Richard Purdie 已提交
2020

2021 2022
config ATAGS_PROC
	bool "Export atags in procfs"
2023
	depends on ATAGS && KEXEC
2024
	default y
2025 2026 2027 2028
	help
	  Should the atags used to boot the kernel be exported in an "atags"
	  file in procfs. Useful with kexec.

2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
config CRASH_DUMP
	bool "Build kdump crash kernel (EXPERIMENTAL)"
	help
	  Generate crash dump after being started by kexec. This should
	  be normally only set in special crash dump kernels which are
	  loaded in the main kernel with kexec-tools into a specially
	  reserved region and then later executed after a crash by
	  kdump/kexec. The crash dump kernel must be compiled to a
	  memory address not used by the main kernel

2039
	  For more details see Documentation/kdump/kdump.rst
2040

2041 2042 2043 2044 2045 2046 2047 2048 2049
config AUTO_ZRELADDR
	bool "Auto calculation of the decompressed kernel image address"
	help
	  ZRELADDR is the physical address where the decompressed kernel
	  image will be placed. If AUTO_ZRELADDR is selected, the address
	  will be determined at run-time by masking the current IP with
	  0xf8000000. This assumes the zImage being placed in the first 128MB
	  from start of memory.

R
Roy Franz 已提交
2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
config EFI_STUB
	bool

config EFI
	bool "UEFI runtime support"
	depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
	select UCS2_STRING
	select EFI_PARAMS_FROM_FDT
	select EFI_STUB
	select EFI_ARMSTUB
	select EFI_RUNTIME_WRAPPERS
	---help---
	  This option provides support for runtime services provided
	  by UEFI firmware (such as non-volatile variables, realtime
	  clock, and platform reset). A UEFI stub is also provided to
	  allow the kernel to be booted as an EFI application. This
	  is only useful for kernels that may run on systems that have
	  UEFI firmware.

A
Ard Biesheuvel 已提交
2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
config DMI
	bool "Enable support for SMBIOS (DMI) tables"
	depends on EFI
	default y
	help
	  This enables SMBIOS/DMI feature for systems.

	  This option is only useful on systems that have UEFI firmware.
	  However, even with this option, the resultant kernel should
	  continue to boot on existing non-UEFI platforms.

	  NOTE: This does *NOT* enable or encourage the use of DMI quirks,
	  i.e., the the practice of identifying the platform via DMI to
	  decide whether certain workarounds for buggy hardware and/or
	  firmware need to be enabled. This would require the DMI subsystem
	  to be enabled much earlier than we do on ARM, which is non-trivial.

L
Linus Torvalds 已提交
2086 2087
endmenu

2088
menu "CPU Power Management"
L
Linus Torvalds 已提交
2089 2090 2091

source "drivers/cpufreq/Kconfig"

2092 2093 2094 2095
source "drivers/cpuidle/Kconfig"

endmenu

L
Linus Torvalds 已提交
2096 2097 2098 2099 2100 2101
menu "Floating point emulation"

comment "At least one emulation must be selected"

config FPE_NWFPE
	bool "NWFPE math emulation"
2102
	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
L
Linus Torvalds 已提交
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
	---help---
	  Say Y to include the NWFPE floating point emulator in the kernel.
	  This is necessary to run most binaries. Linux does not currently
	  support floating point hardware so you need to say Y here even if
	  your machine has an FPA or floating point co-processor podule.

	  You may say N here if you are going to load the Acorn FPEmulator
	  early in the bootup.

config FPE_NWFPE_XP
	bool "Support extended precision"
2114
	depends on FPE_NWFPE
L
Linus Torvalds 已提交
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
	help
	  Say Y to include 80-bit support in the kernel floating-point
	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
	  Note that gcc does not generate 80-bit operations by default,
	  so in most cases this option only enlarges the size of the
	  floating point emulator without any good reason.

	  You almost surely want to say N here.

config FPE_FASTFPE
	bool "FastFPE math emulation (EXPERIMENTAL)"
2126
	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
L
Linus Torvalds 已提交
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139
	---help---
	  Say Y here to include the FAST floating point emulator in the kernel.
	  This is an experimental much faster emulator which now also has full
	  precision for the mantissa.  It does not support any exceptions.
	  It is very simple, and approximately 3-6 times faster than NWFPE.

	  It should be sufficient for most programs.  It may be not suitable
	  for scientific calculations, but you have to check this for yourself.
	  If you do not feel you need a faster FP emulation you should better
	  choose NWFPE.

config VFP
	bool "VFP-format floating point maths"
2140
	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
L
Linus Torvalds 已提交
2141 2142 2143 2144 2145 2146 2147 2148 2149
	help
	  Say Y to include VFP support code in the kernel. This is needed
	  if your hardware includes a VFP unit.

	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
	  release notes and additional status information.

	  Say N if your target does not have VFP hardware.

2150 2151 2152 2153 2154
config VFPv3
	bool
	depends on VFP
	default y if CPU_V7

2155 2156 2157 2158 2159 2160 2161
config NEON
	bool "Advanced SIMD (NEON) Extension support"
	depends on VFPv3 && CPU_V7
	help
	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
	  Extension.

2162 2163
config KERNEL_MODE_NEON
	bool "Support for NEON in kernel mode"
2164
	depends on NEON && AEABI
2165 2166 2167
	help
	  Say Y to include support for NEON in kernel mode.

L
Linus Torvalds 已提交
2168 2169 2170 2171
endmenu

menu "Power management options"

R
Russell King 已提交
2172
source "kernel/power/Kconfig"
L
Linus Torvalds 已提交
2173

J
Johannes Berg 已提交
2174
config ARCH_SUSPEND_POSSIBLE
2175
	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2176
		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
J
Johannes Berg 已提交
2177 2178
	def_bool y

2179
config ARM_CPU_SUSPEND
2180
	def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
2181
	depends on ARCH_SUSPEND_POSSIBLE
2182

2183 2184 2185 2186 2187
config ARCH_HIBERNATION_POSSIBLE
	bool
	depends on MMU
	default y if ARCH_SUSPEND_POSSIBLE

L
Linus Torvalds 已提交
2188 2189
endmenu

2190 2191
source "drivers/firmware/Kconfig"

2192 2193 2194
if CRYPTO
source "arch/arm/crypto/Kconfig"
endif
L
Linus Torvalds 已提交
2195

2196
source "arch/arm/kvm/Kconfig"