Kconfig 62.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3
config ARM
	bool
	default y
4
	select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
5
	select ARCH_HAS_ELF_RANDOMIZE
6
	select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
R
Russell King 已提交
7
	select ARCH_HAVE_CUSTOM_GPIO_H
8
	select ARCH_HAS_GCOV_PROFILE_ALL
9
	select ARCH_MIGHT_HAVE_PC_PARPORT
10
	select ARCH_SUPPORTS_ATOMIC_RMW
11
	select ARCH_USE_BUILTIN_BSWAP
12
	select ARCH_USE_CMPXCHG_LOCKREF
13
	select ARCH_WANT_IPC_PARSE_VERSION
14
	select BUILDTIME_EXTABLE_SORT if MMU
R
Russell King 已提交
15
	select CLONE_BACKWARDS
16
	select CPU_PM if (SUSPEND || CPU_IDLE)
17
	select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
18 19
	select EDAC_SUPPORT
	select EDAC_ATOMIC_SCRUB
20
	select GENERIC_ALLOCATOR
21
	select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
22
	select GENERIC_CLOCKEVENTS_BROADCAST if SMP
R
Russell King 已提交
23
	select GENERIC_IDLE_POLL_SETUP
24 25
	select GENERIC_IRQ_PROBE
	select GENERIC_IRQ_SHOW
26
	select GENERIC_IRQ_SHOW_LEVEL
27
	select GENERIC_PCI_IOMAP
28
	select GENERIC_SCHED_CLOCK
29 30 31
	select GENERIC_SMP_IDLE_THREAD
	select GENERIC_STRNCPY_FROM_USER
	select GENERIC_STRNLEN_USER
32
	select HANDLE_DOMAIN_IRQ
33
	select HARDIRQS_SW_RESEND
34
	select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
35
	select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
36 37
	select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32
	select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32
38
	select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
39
	select HAVE_ARCH_TRACEHOOK
40
	select HAVE_BPF_JIT
41
	select HAVE_CC_STACKPROTECTOR
R
Russell King 已提交
42
	select HAVE_CONTEXT_TRACKING
43 44 45 46 47
	select HAVE_C_RECORDMCOUNT
	select HAVE_DEBUG_KMEMLEAK
	select HAVE_DMA_API_DEBUG
	select HAVE_DMA_ATTRS
	select HAVE_DMA_CONTIGUOUS if MMU
48
	select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32
49
	select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
50
	select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
51
	select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
52
	select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
53
	select HAVE_GENERIC_DMA_COHERENT
54 55
	select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
	select HAVE_IDE if PCI || ISA || PCMCIA
56
	select HAVE_IRQ_TIME_ACCOUNTING
57
	select HAVE_KERNEL_GZIP
58
	select HAVE_KERNEL_LZ4
59
	select HAVE_KERNEL_LZMA
60
	select HAVE_KERNEL_LZO
61
	select HAVE_KERNEL_XZ
62
	select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
63 64
	select HAVE_KRETPROBES if (HAVE_KPROBES)
	select HAVE_MEMBLOCK
65
	select HAVE_MOD_ARCH_SPECIFIC
66
	select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
67
	select HAVE_OPTPROBES if !THUMB2_KERNEL
68
	select HAVE_PERF_EVENTS
69 70
	select HAVE_PERF_REGS
	select HAVE_PERF_USER_STACK_DUMP
71
	select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
72
	select HAVE_REGS_AND_STACK_ACCESS_API
73
	select HAVE_SYSCALL_TRACEPOINTS
74
	select HAVE_UID16
75
	select HAVE_VIRT_CPU_ACCOUNTING_GEN
76
	select IRQ_FORCED_THREADING
R
Russell King 已提交
77
	select MODULES_USE_ELF_REL
78
	select NO_BOOTMEM
R
Russell King 已提交
79 80
	select OLD_SIGACTION
	select OLD_SIGSUSPEND3
81 82 83
	select PERF_USE_VMALLOC
	select RTC_LIB
	select SYS_SUPPORTS_APM_EMULATION
R
Russell King 已提交
84 85
	# Above selects are sorted alphabetically; please add new ones
	# according to that.  Thanks.
L
Linus Torvalds 已提交
86 87
	help
	  The ARM series is a line of low-power-consumption RISC chip designs
88
	  licensed by ARM Ltd and targeted at embedded applications and
L
Linus Torvalds 已提交
89
	  handhelds such as the Compaq IPAQ.  ARM-based PCs are no longer
90
	  manufactured, but legacy ARM-based PC hardware remains popular in
L
Linus Torvalds 已提交
91 92 93
	  Europe.  There is an ARM Linux project with a web page at
	  <http://www.arm.linux.org.uk/>.

94
config ARM_HAS_SG_CHAIN
95
	select ARCH_HAS_SG_CHAIN
96 97
	bool

98 99 100 101 102
config NEED_SG_DMA_LENGTH
	bool

config ARM_DMA_USE_IOMMU
	bool
103 104
	select ARM_HAS_SG_CHAIN
	select NEED_SG_DMA_LENGTH
105

106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
if ARM_DMA_USE_IOMMU

config ARM_DMA_IOMMU_ALIGNMENT
	int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
	range 4 9
	default 8
	help
	  DMA mapping framework by default aligns all buffers to the smallest
	  PAGE_SIZE order which is greater than or equal to the requested buffer
	  size. This works well for buffers up to a few hundreds kilobytes, but
	  for larger buffers it just a waste of address space. Drivers which has
	  relatively small addressing window (like 64Mib) might run out of
	  virtual space with just a few allocations.

	  With this parameter you can specify the maximum PAGE_SIZE order for
	  DMA IOMMU buffers. Larger buffers will be aligned only to this
	  specified order. The order is expressed as a power of two multiplied
	  by the PAGE_SIZE.

endif

127 128 129
config MIGHT_HAVE_PCI
	bool

130 131 132
config SYS_SUPPORTS_APM_EMULATION
	bool

133 134 135 136
config HAVE_TCM
	bool
	select GENERIC_ALLOCATOR

137 138 139
config HAVE_PROC_CPU
	bool

140
config NO_IOPORT_MAP
A
Al Viro 已提交
141 142
	bool

L
Linus Torvalds 已提交
143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160
config EISA
	bool
	---help---
	  The Extended Industry Standard Architecture (EISA) bus was
	  developed as an open alternative to the IBM MicroChannel bus.

	  The EISA bus provided some of the features of the IBM MicroChannel
	  bus while maintaining backward compatibility with cards made for
	  the older ISA bus.  The EISA bus saw limited use between 1988 and
	  1995 when it was made obsolete by the PCI bus.

	  Say Y here if you are building a kernel for an EISA-based machine.

	  Otherwise, say N.

config SBUS
	bool

161 162 163 164
config STACKTRACE_SUPPORT
	bool
	default y

N
Nicolas Pitre 已提交
165 166 167 168 169
config HAVE_LATENCYTOP_SUPPORT
	bool
	depends on !SMP
	default y

170 171 172 173
config LOCKDEP_SUPPORT
	bool
	default y

R
Russell King 已提交
174 175
config TRACE_IRQFLAGS_SUPPORT
	bool
176
	default !CPU_V7M
R
Russell King 已提交
177

L
Linus Torvalds 已提交
178 179
config RWSEM_XCHGADD_ALGORITHM
	bool
180
	default y
L
Linus Torvalds 已提交
181

182 183 184 185 186 187
config ARCH_HAS_ILOG2_U32
	bool

config ARCH_HAS_ILOG2_U64
	bool

188 189 190
config ARCH_HAS_BANDGAP
	bool

191 192 193
config FIX_EARLYCON_MEM
	def_bool y if MMU

194 195 196 197
config GENERIC_HWEIGHT
	bool
	default y

L
Linus Torvalds 已提交
198 199 200 201
config GENERIC_CALIBRATE_DELAY
	bool
	default y

202 203 204
config ARCH_MAY_HAVE_PC_FDC
	bool

205 206 207
config ZONE_DMA
	bool

208 209 210
config NEED_DMA_MAP_STATE
       def_bool y

D
David A. Long 已提交
211 212 213
config ARCH_SUPPORTS_UPROBES
	def_bool y

214 215 216
config ARCH_HAS_DMA_SET_COHERENT_MASK
	bool

L
Linus Torvalds 已提交
217 218 219 220 221 222
config GENERIC_ISA_DMA
	bool

config FIQ
	bool

223 224 225
config NEED_RET_TO_USER
	bool

226 227 228
config ARCH_MTD_XIP
	bool

229 230
config VECTORS_BASE
	hex
231
	default 0xffff0000 if MMU || CPU_HIGH_VECTOR
232 233 234
	default DRAM_BASE if REMAP_VECTORS_TO_RAM
	default 0x00000000
	help
R
Russell King 已提交
235 236
	  The base address of exception vectors.  This must be two pages
	  in size.
237

238
config ARM_PATCH_PHYS_VIRT
239 240
	bool "Patch physical to virtual translations at runtime" if EMBEDDED
	default y
N
Nicolas Pitre 已提交
241
	depends on !XIP_KERNEL && MMU
242 243
	depends on !ARCH_REALVIEW || !SPARSEMEM
	help
244 245 246
	  Patch phys-to-virt and virt-to-phys translation functions at
	  boot and module load time according to the position of the
	  kernel in system memory.
247

248
	  This can only be used with non-XIP MMU kernels where the base
249
	  of physical memory is at a 16MB boundary.
250

251 252 253
	  Only disable this option if you know that you do not require
	  this feature (eg, building a kernel for a single machine) and
	  you need to shrink the kernel to the minimal size.
254

255 256 257 258 259 260 261
config NEED_MACH_IO_H
	bool
	help
	  Select this when mach/io.h is required to provide special
	  definitions for this platform.  The need for mach/io.h should
	  be avoided when possible.

262
config NEED_MACH_MEMORY_H
263 264
	bool
	help
265 266 267
	  Select this when mach/memory.h is required to provide special
	  definitions for this platform.  The need for mach/memory.h should
	  be avoided when possible.
268

269
config PHYS_OFFSET
270
	hex "Physical address of main memory" if MMU
271
	depends on !ARM_PATCH_PHYS_VIRT
272
	default DRAM_BASE if !MMU
273 274 275 276 277 278 279 280 281
	default 0x00000000 if ARCH_EBSA110 || \
			ARCH_FOOTBRIDGE || \
			ARCH_INTEGRATOR || \
			ARCH_IOP13XX || \
			ARCH_KS8695 || \
			(ARCH_REALVIEW && !REALVIEW_HIGH_PHYS_OFFSET)
	default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
	default 0x20000000 if ARCH_S5PV210
	default 0x70000000 if REALVIEW_HIGH_PHYS_OFFSET
282
	default 0xc0000000 if ARCH_SA1100
283
	help
284 285
	  Please provide the physical address corresponding to the
	  location of main memory in your system.
286

287 288 289 290
config GENERIC_BUG
	def_bool y
	depends on BUG

291 292 293 294 295
config PGTABLE_LEVELS
	int
	default 3 if ARM_LPAE
	default 2

L
Linus Torvalds 已提交
296 297
source "init/Kconfig"

298 299
source "kernel/Kconfig.freezer"

L
Linus Torvalds 已提交
300 301
menu "System Type"

302 303 304 305 306 307 308
config MMU
	bool "MMU-based Paged Memory Management Support"
	default y
	help
	  Select if you want MMU-based virtualised addressing space
	  support by paged memory management. If unsure, say 'Y'.

309 310 311 312
#
# The "ARM system type" choice list is ordered alphabetically by option
# text.  Please add new entries in the option alphabetic order.
#
L
Linus Torvalds 已提交
313 314
choice
	prompt "ARM system type"
315 316
	default ARCH_VERSATILE if !MMU
	default ARCH_MULTIPLATFORM if MMU
L
Linus Torvalds 已提交
317

R
Rob Herring 已提交
318 319
config ARCH_MULTIPLATFORM
	bool "Allow multiple platforms to be selected"
320
	depends on MMU
321
	select ARCH_WANT_OPTIONAL_GPIOLIB
322
	select ARM_HAS_SG_CHAIN
R
Rob Herring 已提交
323 324
	select ARM_PATCH_PHYS_VIRT
	select AUTO_ZRELADDR
325
	select CLKSRC_OF
326
	select COMMON_CLK
327
	select GENERIC_CLOCKEVENTS
328
	select MIGHT_HAVE_PCI
R
Rob Herring 已提交
329
	select MULTI_IRQ_HANDLER
330 331 332
	select SPARSE_IRQ
	select USE_OF

333 334 335 336 337
config ARM_SINGLE_ARMV7M
	bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
	depends on !MMU
	select ARCH_WANT_OPTIONAL_GPIOLIB
	select ARM_NVIC
338
	select AUTO_ZRELADDR
339 340 341 342 343 344 345 346
	select CLKSRC_OF
	select COMMON_CLK
	select CPU_V7M
	select GENERIC_CLOCKEVENTS
	select NO_IOPORT_MAP
	select SPARSE_IRQ
	select USE_OF

347 348
config ARCH_REALVIEW
	bool "ARM Ltd. RealView family"
349
	select ARCH_WANT_OPTIONAL_GPIOLIB
350
	select ARM_AMBA
351
	select ARM_TIMER_SP804
352 353
	select COMMON_CLK
	select COMMON_CLK_VERSATILE
354
	select GENERIC_CLOCKEVENTS
355
	select GPIO_PL061 if GPIOLIB
356
	select ICST
357
	select NEED_MACH_MEMORY_H
358
	select PLAT_VERSATILE
P
Pawel Moll 已提交
359
	select PLAT_VERSATILE_SCHED_CLOCK
360 361 362 363 364
	help
	  This enables support for ARM Ltd RealView boards.

config ARCH_VERSATILE
	bool "ARM Ltd. Versatile family"
365
	select ARCH_WANT_OPTIONAL_GPIOLIB
366
	select ARM_AMBA
367
	select ARM_TIMER_SP804
368
	select ARM_VIC
369
	select CLKDEV_LOOKUP
370
	select GENERIC_CLOCKEVENTS
371
	select HAVE_MACH_CLKDEV
372
	select ICST
373
	select PLAT_VERSATILE
374
	select PLAT_VERSATILE_CLOCK
P
Pawel Moll 已提交
375
	select PLAT_VERSATILE_SCHED_CLOCK
376
	select VERSATILE_FPGA_IRQ
377 378 379
	help
	  This enables support for ARM Ltd Versatile board.

380 381
config ARCH_CLPS711X
	bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
382
	select ARCH_REQUIRE_GPIOLIB
383
	select AUTO_ZRELADDR
384
	select CLKSRC_MMIO
385 386
	select COMMON_CLK
	select CPU_ARM720T
387
	select GENERIC_CLOCKEVENTS
388
	select MFD_SYSCON
389
	select SOC_BUS
390 391 392
	help
	  Support for Cirrus Logic 711x/721x/731x based boards.

393 394 395
config ARCH_GEMINI
	bool "Cortina Systems Gemini"
	select ARCH_REQUIRE_GPIOLIB
396
	select CLKSRC_MMIO
397
	select CPU_FA526
398
	select GENERIC_CLOCKEVENTS
399 400 401
	help
	  Support for the Cortina Systems Gemini family SoCs

L
Linus Torvalds 已提交
402 403
config ARCH_EBSA110
	bool "EBSA-110"
404
	select ARCH_USES_GETTIMEOFFSET
405
	select CPU_SA110
406
	select ISA
407
	select NEED_MACH_IO_H
408
	select NEED_MACH_MEMORY_H
409
	select NO_IOPORT_MAP
L
Linus Torvalds 已提交
410 411
	help
	  This is an evaluation board for the StrongARM processor available
412
	  from Digital. It has limited hardware on-board, including an
L
Linus Torvalds 已提交
413 414 415
	  Ethernet interface, two PCMCIA sockets, two serial ports and a
	  parallel port.

416 417
config ARCH_EP93XX
	bool "EP93xx-based"
418 419
	select ARCH_HAS_HOLES_MEMORYMODEL
	select ARCH_REQUIRE_GPIOLIB
420
	select ARM_AMBA
421
	select ARM_PATCH_PHYS_VIRT
422
	select ARM_VIC
423
	select AUTO_ZRELADDR
424
	select CLKDEV_LOOKUP
425
	select CLKSRC_MMIO
426
	select CPU_ARM920T
427
	select GENERIC_CLOCKEVENTS
428 429 430
	help
	  This enables support for the Cirrus EP93xx series of CPUs.

L
Linus Torvalds 已提交
431 432
config ARCH_FOOTBRIDGE
	bool "FootBridge"
433
	select CPU_SA110
L
Linus Torvalds 已提交
434
	select FOOTBRIDGE
435
	select GENERIC_CLOCKEVENTS
436
	select HAVE_IDE
437
	select NEED_MACH_IO_H if !MMU
438
	select NEED_MACH_MEMORY_H
439 440 441
	help
	  Support for systems based on the DC21285 companion chip
	  ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
L
Linus Torvalds 已提交
442

443 444
config ARCH_NETX
	bool "Hilscher NetX based"
445
	select ARM_VIC
446
	select CLKSRC_MMIO
447
	select CPU_ARM926T
448
	select GENERIC_CLOCKEVENTS
449
	help
450 451
	  This enables support for systems based on the Hilscher NetX Soc

452 453 454
config ARCH_IOP13XX
	bool "IOP13xx-based"
	depends on MMU
455
	select CPU_XSC3
456
	select NEED_MACH_MEMORY_H
457
	select NEED_RET_TO_USER
458 459 460
	select PCI
	select PLAT_IOP
	select VMSPLIT_1G
461
	select SPARSE_IRQ
462 463 464
	help
	  Support for Intel's IOP13XX (XScale) family of processors.

465 466
config ARCH_IOP32X
	bool "IOP32x-based"
467
	depends on MMU
468
	select ARCH_REQUIRE_GPIOLIB
469
	select CPU_XSCALE
470
	select GPIO_IOP
471
	select NEED_RET_TO_USER
472
	select PCI
473
	select PLAT_IOP
474
	help
475 476 477 478 479 480
	  Support for Intel's 80219 and IOP32X (XScale) family of
	  processors.

config ARCH_IOP33X
	bool "IOP33x-based"
	depends on MMU
481
	select ARCH_REQUIRE_GPIOLIB
482
	select CPU_XSCALE
483
	select GPIO_IOP
484
	select NEED_RET_TO_USER
485
	select PCI
486
	select PLAT_IOP
487 488
	help
	  Support for Intel's IOP33X (XScale) family of processors.
L
Linus Torvalds 已提交
489

490 491
config ARCH_IXP4XX
	bool "IXP4xx-based"
492
	depends on MMU
493
	select ARCH_HAS_DMA_SET_COHERENT_MASK
494
	select ARCH_REQUIRE_GPIOLIB
495
	select ARCH_SUPPORTS_BIG_ENDIAN
496
	select CLKSRC_MMIO
497
	select CPU_XSCALE
498
	select DMABOUNCE if PCI
499
	select GENERIC_CLOCKEVENTS
500
	select MIGHT_HAVE_PCI
501
	select NEED_MACH_IO_H
502
	select USB_EHCI_BIG_ENDIAN_DESC
R
Russell King 已提交
503
	select USB_EHCI_BIG_ENDIAN_MMIO
504
	help
505
	  Support for Intel's IXP4XX (XScale) family of processors.
506

507 508 509
config ARCH_DOVE
	bool "Marvell Dove"
	select ARCH_REQUIRE_GPIOLIB
510
	select CPU_PJ4
511
	select GENERIC_CLOCKEVENTS
512
	select MIGHT_HAVE_PCI
R
Russell King 已提交
513
	select MVEBU_MBUS
514 515
	select PINCTRL
	select PINCTRL_DOVE
516
	select PLAT_ORION_LEGACY
517 518 519
	help
	  Support for the Marvell Dove SoC 88AP510

520 521
config ARCH_MV78XX0
	bool "Marvell MV78xx0"
522
	select ARCH_REQUIRE_GPIOLIB
523
	select CPU_FEROCEON
524
	select GENERIC_CLOCKEVENTS
R
Russell King 已提交
525
	select MVEBU_MBUS
526
	select PCI
527
	select PLAT_ORION_LEGACY
528 529 530 531
	help
	  Support for the following Marvell MV78xx0 series SoCs:
	  MV781x0, MV782x0.

532
config ARCH_ORION5X
533 534
	bool "Marvell Orion"
	depends on MMU
535
	select ARCH_REQUIRE_GPIOLIB
536
	select CPU_FEROCEON
537
	select GENERIC_CLOCKEVENTS
R
Russell King 已提交
538
	select MVEBU_MBUS
539
	select PCI
540
	select PLAT_ORION_LEGACY
541
	select MULTI_IRQ_HANDLER
542
	help
543
	  Support for the following Marvell Orion 5x series SoCs:
544
	  Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
545
	  Orion-2 (5281), Orion-1-90 (6183).
546

547
config ARCH_MMP
548
	bool "Marvell PXA168/910/MMP2"
549 550
	depends on MMU
	select ARCH_REQUIRE_GPIOLIB
551
	select CLKDEV_LOOKUP
552
	select GENERIC_ALLOCATOR
553
	select GENERIC_CLOCKEVENTS
554
	select GPIO_PXA
H
Haojian Zhuang 已提交
555
	select IRQ_DOMAIN
H
Haojian Zhuang 已提交
556
	select MULTI_IRQ_HANDLER
A
Axel Lin 已提交
557
	select PINCTRL
558
	select PLAT_PXA
H
Haojian Zhuang 已提交
559
	select SPARSE_IRQ
560
	help
561
	  Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
562 563 564

config ARCH_KS8695
	bool "Micrel/Kendin KS8695"
565
	select ARCH_REQUIRE_GPIOLIB
566
	select CLKSRC_MMIO
567
	select CPU_ARM922T
568
	select GENERIC_CLOCKEVENTS
569
	select NEED_MACH_MEMORY_H
570 571 572 573 574 575
	help
	  Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
	  System-on-Chip devices.

config ARCH_W90X900
	bool "Nuvoton W90X900 CPU"
576
	select ARCH_REQUIRE_GPIOLIB
577
	select CLKDEV_LOOKUP
578
	select CLKSRC_MMIO
579
	select CPU_ARM926T
580
	select GENERIC_CLOCKEVENTS
581
	help
582 583 584 585 586 587 588
	  Support for Nuvoton (Winbond logic dept.) ARM9 processor,
	  At present, the w90x900 has been renamed nuc900, regarding
	  the ARM series product line, you can login the following
	  link address to know more.

	  <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
		ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
589

590 591 592 593 594 595 596 597 598 599 600 601 602
config ARCH_LPC32XX
	bool "NXP LPC32XX"
	select ARCH_REQUIRE_GPIOLIB
	select ARM_AMBA
	select CLKDEV_LOOKUP
	select CLKSRC_MMIO
	select CPU_ARM926T
	select GENERIC_CLOCKEVENTS
	select HAVE_IDE
	select USE_OF
	help
	  Support for the NXP LPC32XX family of processors

L
Linus Torvalds 已提交
603
config ARCH_PXA
E
eric miao 已提交
604
	bool "PXA2xx/PXA3xx-based"
605
	depends on MMU
606 607 608 609
	select ARCH_MTD_XIP
	select ARCH_REQUIRE_GPIOLIB
	select ARM_CPU_SUSPEND if PM
	select AUTO_ZRELADDR
610
	select COMMON_CLK
611
	select CLKDEV_LOOKUP
612
	select CLKSRC_MMIO
613
	select CLKSRC_OF
614
	select GENERIC_CLOCKEVENTS
615
	select GPIO_PXA
616
	select HAVE_IDE
617
	select IRQ_DOMAIN
618 619 620
	select MULTI_IRQ_HANDLER
	select PLAT_PXA
	select SPARSE_IRQ
621
	help
E
eric miao 已提交
622
	  Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
L
Linus Torvalds 已提交
623

624
config ARCH_SHMOBILE_LEGACY
625
	bool "Renesas ARM SoCs (non-multiplatform)"
626
	select ARCH_SHMOBILE
627
	select ARM_PATCH_PHYS_VIRT if MMU
P
Paul Mundt 已提交
628
	select CLKDEV_LOOKUP
629
	select CPU_V7
630
	select GENERIC_CLOCKEVENTS
631
	select HAVE_ARM_SCU if SMP
632
	select HAVE_ARM_TWD if SMP
633
	select HAVE_SMP
634
	select MIGHT_HAVE_CACHE_L2X0
635
	select MULTI_IRQ_HANDLER
636
	select NO_IOPORT_MAP
637
	select PINCTRL
638
	select PM_GENERIC_DOMAINS if PM
639
	select SH_CLK_CPG
640
	select SPARSE_IRQ
641
	help
642 643 644
	  Support for Renesas ARM SoC platforms using a non-multiplatform
	  kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
	  and RZ families.
645

L
Linus Torvalds 已提交
646 647 648
config ARCH_RPC
	bool "RiscPC"
	select ARCH_ACORN
649
	select ARCH_MAY_HAVE_PC_FDC
650
	select ARCH_SPARSEMEM_ENABLE
651
	select ARCH_USES_GETTIMEOFFSET
A
Arnd Bergmann 已提交
652
	select CPU_SA110
653
	select FIQ
654
	select HAVE_IDE
655 656
	select HAVE_PATA_PLATFORM
	select ISA_DMA_API
657
	select NEED_MACH_IO_H
658
	select NEED_MACH_MEMORY_H
659
	select NO_IOPORT_MAP
660
	select VIRT_TO_BUS
L
Linus Torvalds 已提交
661 662 663 664 665 666
	help
	  On the Acorn Risc-PC, Linux can support the internal IDE disk and
	  CD-ROM interface, serial and parallel port, and the floppy drive.

config ARCH_SA1100
	bool "SA1100-based"
667 668 669 670 671
	select ARCH_MTD_XIP
	select ARCH_REQUIRE_GPIOLIB
	select ARCH_SPARSEMEM_ENABLE
	select CLKDEV_LOOKUP
	select CLKSRC_MMIO
R
Russell King 已提交
672
	select CPU_FREQ
673
	select CPU_SA1100
674
	select GENERIC_CLOCKEVENTS
675
	select HAVE_IDE
676
	select IRQ_DOMAIN
677
	select ISA
678
	select MULTI_IRQ_HANDLER
679
	select NEED_MACH_MEMORY_H
680
	select SPARSE_IRQ
681 682
	help
	  Support for StrongARM 11x0 based boards.
L
Linus Torvalds 已提交
683

684 685
config ARCH_S3C24XX
	bool "Samsung S3C24XX SoCs"
686
	select ARCH_REQUIRE_GPIOLIB
687
	select ATAGS
688
	select CLKDEV_LOOKUP
689
	select CLKSRC_SAMSUNG_PWM
690
	select GENERIC_CLOCKEVENTS
691
	select GPIO_SAMSUNG
692
	select HAVE_S3C2410_I2C if I2C
693
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
694
	select HAVE_S3C_RTC if RTC_CLASS
695
	select MULTI_IRQ_HANDLER
696
	select NEED_MACH_IO_H
697
	select SAMSUNG_ATAGS
L
Linus Torvalds 已提交
698
	help
699 700 701 702
	  Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
	  and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
	  (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
	  Samsung SMDK2410 development board (and derivatives).
703

B
Ben Dooks 已提交
704 705
config ARCH_S3C64XX
	bool "Samsung S3C64XX"
706
	select ARCH_REQUIRE_GPIOLIB
707
	select ARM_AMBA
708
	select ARM_VIC
709
	select ATAGS
710
	select CLKDEV_LOOKUP
711
	select CLKSRC_SAMSUNG_PWM
712
	select COMMON_CLK_SAMSUNG
713
	select CPU_V6K
714
	select GENERIC_CLOCKEVENTS
715
	select GPIO_SAMSUNG
716 717
	select HAVE_S3C2410_I2C if I2C
	select HAVE_S3C2410_WATCHDOG if WATCHDOG
M
Mark Brown 已提交
718
	select HAVE_TCM
719
	select NO_IOPORT_MAP
720
	select PLAT_SAMSUNG
721
	select PM_GENERIC_DOMAINS if PM
722 723
	select S3C_DEV_NAND
	select S3C_GPIO_TRACK
724
	select SAMSUNG_ATAGS
725
	select SAMSUNG_WAKEMASK
726
	select SAMSUNG_WDT_RESET
B
Ben Dooks 已提交
727 728 729
	help
	  Samsung S3C64XX series based systems

730 731
config ARCH_DAVINCI
	bool "TI DaVinci"
732
	select ARCH_HAS_HOLES_MEMORYMODEL
733
	select ARCH_REQUIRE_GPIOLIB
734
	select CLKDEV_LOOKUP
D
David Brownell 已提交
735
	select GENERIC_ALLOCATOR
736
	select GENERIC_CLOCKEVENTS
R
Russell King 已提交
737
	select GENERIC_IRQ_CHIP
738
	select HAVE_IDE
739
	select TI_PRIV_EDMA
740
	select USE_OF
741
	select ZONE_DMA
742 743 744
	help
	  Support for TI's DaVinci platform.

745 746
config ARCH_OMAP1
	bool "TI OMAP1"
A
Arnd Bergmann 已提交
747
	depends on MMU
748
	select ARCH_HAS_HOLES_MEMORYMODEL
749
	select ARCH_OMAP
750
	select ARCH_REQUIRE_GPIOLIB
751
	select CLKDEV_LOOKUP
752
	select CLKSRC_MMIO
753
	select GENERIC_CLOCKEVENTS
754 755 756
	select GENERIC_IRQ_CHIP
	select HAVE_IDE
	select IRQ_DOMAIN
757
	select MULTI_IRQ_HANDLER
758 759
	select NEED_MACH_IO_H if PCCARD
	select NEED_MACH_MEMORY_H
760
	select SPARSE_IRQ
761
	help
762
	  Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
763

L
Linus Torvalds 已提交
764 765
endchoice

R
Rob Herring 已提交
766 767 768 769 770
menu "Multiple platform selection"
	depends on ARCH_MULTIPLATFORM

comment "CPU Core family selection"

A
Arnd Bergmann 已提交
771 772 773 774 775 776
config ARCH_MULTI_V4
	bool "ARMv4 based platforms (FA526)"
	depends on !ARCH_MULTI_V6_V7
	select ARCH_MULTI_V4_V5
	select CPU_FA526

R
Rob Herring 已提交
777 778 779
config ARCH_MULTI_V4T
	bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
	depends on !ARCH_MULTI_V6_V7
780
	select ARCH_MULTI_V4_V5
781 782 783
	select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
		CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
		CPU_ARM925T || CPU_ARM940T)
R
Rob Herring 已提交
784 785 786 787

config ARCH_MULTI_V5
	bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
	depends on !ARCH_MULTI_V6_V7
788
	select ARCH_MULTI_V4_V5
789
	select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
790 791
		CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
		CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
R
Rob Herring 已提交
792 793 794 795 796

config ARCH_MULTI_V4_V5
	bool

config ARCH_MULTI_V6
797
	bool "ARMv6 based platforms (ARM11)"
R
Rob Herring 已提交
798
	select ARCH_MULTI_V6_V7
799
	select CPU_V6K
R
Rob Herring 已提交
800 801

config ARCH_MULTI_V7
802
	bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
R
Rob Herring 已提交
803 804
	default y
	select ARCH_MULTI_V6_V7
805
	select CPU_V7
806
	select HAVE_SMP
R
Rob Herring 已提交
807 808 809

config ARCH_MULTI_V6_V7
	bool
810
	select MIGHT_HAVE_CACHE_L2X0
R
Rob Herring 已提交
811 812 813 814 815 816 817

config ARCH_MULTI_CPU_AUTO
	def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
	select ARCH_MULTI_V5

endmenu

818 819
config ARCH_VIRT
	bool "Dummy Virtual Machine" if ARCH_MULTI_V7
R
Rob Herring 已提交
820
	select ARM_AMBA
821 822
	select ARM_GIC
	select ARM_PSCI
R
Rob Herring 已提交
823
	select HAVE_ARM_ARCH_TIMER
824

825 826 827 828 829
#
# This is sorted alphabetically by mach-* pathname.  However, plat-*
# Kconfigs may be included either alphabetically (according to the
# plat- suffix) or along side the corresponding mach-* source.
#
830 831
source "arch/arm/mach-mvebu/Kconfig"

832 833
source "arch/arm/mach-alpine/Kconfig"

O
Oleksij Rempel 已提交
834 835
source "arch/arm/mach-asm9260/Kconfig"

836 837
source "arch/arm/mach-at91/Kconfig"

838 839
source "arch/arm/mach-axxia/Kconfig"

840 841
source "arch/arm/mach-bcm/Kconfig"

842 843
source "arch/arm/mach-berlin/Kconfig"

L
Linus Torvalds 已提交
844 845
source "arch/arm/mach-clps711x/Kconfig"

846 847
source "arch/arm/mach-cns3xxx/Kconfig"

848 849
source "arch/arm/mach-davinci/Kconfig"

850 851
source "arch/arm/mach-digicolor/Kconfig"

852 853
source "arch/arm/mach-dove/Kconfig"

854 855
source "arch/arm/mach-ep93xx/Kconfig"

L
Linus Torvalds 已提交
856 857
source "arch/arm/mach-footbridge/Kconfig"

858 859
source "arch/arm/mach-gemini/Kconfig"

R
Rob Herring 已提交
860 861
source "arch/arm/mach-highbank/Kconfig"

H
Haojian Zhuang 已提交
862 863
source "arch/arm/mach-hisi/Kconfig"

L
Linus Torvalds 已提交
864 865
source "arch/arm/mach-integrator/Kconfig"

866 867 868
source "arch/arm/mach-iop32x/Kconfig"

source "arch/arm/mach-iop33x/Kconfig"
L
Linus Torvalds 已提交
869

870 871
source "arch/arm/mach-iop13xx/Kconfig"

L
Linus Torvalds 已提交
872 873
source "arch/arm/mach-ixp4xx/Kconfig"

874 875
source "arch/arm/mach-keystone/Kconfig"

876 877
source "arch/arm/mach-ks8695/Kconfig"

878 879
source "arch/arm/mach-meson/Kconfig"

880 881
source "arch/arm/mach-moxart/Kconfig"

882 883
source "arch/arm/mach-mv78xx0/Kconfig"

S
Shawn Guo 已提交
884
source "arch/arm/mach-imx/Kconfig"
L
Linus Torvalds 已提交
885

886 887
source "arch/arm/mach-mediatek/Kconfig"

888 889
source "arch/arm/mach-mxs/Kconfig"

890
source "arch/arm/mach-netx/Kconfig"
891

892 893
source "arch/arm/mach-nomadik/Kconfig"

D
Daniel Tang 已提交
894 895
source "arch/arm/mach-nspire/Kconfig"

896 897 898
source "arch/arm/plat-omap/Kconfig"

source "arch/arm/mach-omap1/Kconfig"
L
Linus Torvalds 已提交
899

900 901
source "arch/arm/mach-omap2/Kconfig"

902
source "arch/arm/mach-orion5x/Kconfig"
903

R
Rob Herring 已提交
904 905
source "arch/arm/mach-picoxcell/Kconfig"

906 907
source "arch/arm/mach-pxa/Kconfig"
source "arch/arm/plat-pxa/Kconfig"
908

909 910
source "arch/arm/mach-mmp/Kconfig"

911 912
source "arch/arm/mach-qcom/Kconfig"

913 914
source "arch/arm/mach-realview/Kconfig"

915 916
source "arch/arm/mach-rockchip/Kconfig"

917
source "arch/arm/mach-sa1100/Kconfig"
918

R
Rob Herring 已提交
919 920
source "arch/arm/mach-socfpga/Kconfig"

921
source "arch/arm/mach-spear/Kconfig"
922

923 924
source "arch/arm/mach-sti/Kconfig"

925
source "arch/arm/mach-s3c24xx/Kconfig"
L
Linus Torvalds 已提交
926

927
source "arch/arm/mach-s3c64xx/Kconfig"
B
Ben Dooks 已提交
928

929 930
source "arch/arm/mach-s5pv210/Kconfig"

931
source "arch/arm/mach-exynos/Kconfig"
932
source "arch/arm/plat-samsung/Kconfig"
933

934
source "arch/arm/mach-shmobile/Kconfig"
935

936 937
source "arch/arm/mach-sunxi/Kconfig"

938 939
source "arch/arm/mach-prima2/Kconfig"

940 941
source "arch/arm/mach-tegra/Kconfig"

942
source "arch/arm/mach-u300/Kconfig"
L
Linus Torvalds 已提交
943

944 945
source "arch/arm/mach-uniphier/Kconfig"

946
source "arch/arm/mach-ux500/Kconfig"
L
Linus Torvalds 已提交
947 948 949

source "arch/arm/mach-versatile/Kconfig"

950
source "arch/arm/mach-vexpress/Kconfig"
951
source "arch/arm/plat-versatile/Kconfig"
952

953 954
source "arch/arm/mach-vt8500/Kconfig"

955 956
source "arch/arm/mach-w90x900/Kconfig"

957 958
source "arch/arm/mach-zx/Kconfig"

959 960
source "arch/arm/mach-zynq/Kconfig"

961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985
# ARMv7-M architecture
config ARCH_EFM32
	bool "Energy Micro efm32"
	depends on ARM_SINGLE_ARMV7M
	select ARCH_REQUIRE_GPIOLIB
	help
	  Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
	  processors.

config ARCH_LPC18XX
	bool "NXP LPC18xx/LPC43xx"
	depends on ARM_SINGLE_ARMV7M
	select ARCH_HAS_RESET_CONTROLLER
	select ARM_AMBA
	select CLKSRC_LPC32XX
	select PINCTRL
	help
	  Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
	  high performance microcontrollers.

config ARCH_STM32
	bool "STMicrolectronics STM32"
	depends on ARM_SINGLE_ARMV7M
	select ARCH_HAS_RESET_CONTROLLER
	select ARMV7M_SYSTICK
986
	select CLKSRC_STM32
987 988 989 990
	select RESET_CONTROLLER
	help
	  Support for STMicroelectronics STM32 processors.

L
Linus Torvalds 已提交
991 992 993 994
# Definitions to make life easier
config ARCH_ACORN
	bool

995 996
config PLAT_IOP
	bool
M
Mikael Pettersson 已提交
997
	select GENERIC_CLOCKEVENTS
998

L
Lennert Buytenhek 已提交
999 1000
config PLAT_ORION
	bool
1001
	select CLKSRC_MMIO
1002
	select COMMON_CLK
R
Russell King 已提交
1003
	select GENERIC_IRQ_CHIP
1004
	select IRQ_DOMAIN
L
Lennert Buytenhek 已提交
1005

1006 1007 1008 1009
config PLAT_ORION_LEGACY
	bool
	select PLAT_ORION

1010 1011 1012
config PLAT_PXA
	bool

1013 1014 1015
config PLAT_VERSATILE
	bool

1016 1017
source "arch/arm/firmware/Kconfig"

L
Linus Torvalds 已提交
1018 1019
source arch/arm/mm/Kconfig

1020
config IWMMXT
1021 1022 1023
	bool "Enable iWMMXt support"
	depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
	default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
1024 1025 1026 1027
	help
	  Enable support for iWMMXt context switching at run time if
	  running on a CPU that supports it.

1028 1029 1030 1031 1032
config MULTI_IRQ_HANDLER
	bool
	help
	  Allow each machine to specify it's own IRQ handler at run time.

1033 1034 1035 1036
if !MMU
source "arch/arm/Kconfig-nommu"
endif

1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
config PJ4B_ERRATA_4742
	bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
	depends on CPU_PJ4B && MACH_ARMADA_370
	default y
	help
	  When coming out of either a Wait for Interrupt (WFI) or a Wait for
	  Event (WFE) IDLE states, a specific timing sensitivity exists between
	  the retiring WFI/WFE instructions and the newly issued subsequent
	  instructions.  This sensitivity can result in a CPU hang scenario.
	  Workaround:
	  The software must insert either a Data Synchronization Barrier (DSB)
	  or Data Memory Barrier (DMB) command immediately after the WFI/WFE
	  instruction

1051 1052 1053 1054 1055 1056 1057 1058 1059
config ARM_ERRATA_326103
	bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
	depends on CPU_V6
	help
	  Executing a SWP instruction to read-only memory does not set bit 11
	  of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
	  treat the access as a read, preventing a COW from occurring and
	  causing the faulting task to livelock.

1060 1061
config ARM_ERRATA_411920
	bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1062
	depends on CPU_V6 || CPU_V6K
1063 1064 1065 1066 1067 1068
	help
	  Invalidation of the Instruction Cache operation can
	  fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
	  It does not affect the MPCore. This option enables the ARM Ltd.
	  recommended workaround.

1069 1070 1071 1072 1073
config ARM_ERRATA_430973
	bool "ARM errata: Stale prediction on replaced interworking branch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 430973 Cortex-A8
1074
	  r1p* erratum. If a code sequence containing an ARM/Thumb
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	  interworking branch is replaced with another code sequence at the
	  same virtual address, whether due to self-modifying code or virtual
	  to physical address re-mapping, Cortex-A8 does not recover from the
	  stale interworking branch prediction. This results in Cortex-A8
	  executing the new code sequence in the incorrect ARM or Thumb state.
	  The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
	  and also flushes the branch target cache at every context switch.
	  Note that setting specific bits in the ACTLR register may not be
	  available in non-secure mode.

1085 1086 1087
config ARM_ERRATA_458693
	bool "ARM errata: Processor deadlock when a false hazard is created"
	depends on CPU_V7
1088
	depends on !ARCH_MULTIPLATFORM
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
	help
	  This option enables the workaround for the 458693 Cortex-A8 (r2p0)
	  erratum. For very specific sequences of memory operations, it is
	  possible for a hazard condition intended for a cache line to instead
	  be incorrectly associated with a different cache line. This false
	  hazard might then cause a processor deadlock. The workaround enables
	  the L1 caching of the NEON accesses and disables the PLD instruction
	  in the ACTLR register. Note that setting specific bits in the ACTLR
	  register may not be available in non-secure mode.

1099 1100 1101
config ARM_ERRATA_460075
	bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
	depends on CPU_V7
1102
	depends on !ARCH_MULTIPLATFORM
1103 1104 1105 1106 1107 1108 1109 1110 1111
	help
	  This option enables the workaround for the 460075 Cortex-A8 (r2p0)
	  erratum. Any asynchronous access to the L2 cache may encounter a
	  situation in which recent store transactions to the L2 cache are lost
	  and overwritten with stale memory contents from external memory. The
	  workaround disables the write-allocate mode for the L2 cache via the
	  ACTLR register. Note that setting specific bits in the ACTLR register
	  may not be available in non-secure mode.

1112 1113 1114
config ARM_ERRATA_742230
	bool "ARM errata: DMB operation may be faulty"
	depends on CPU_V7 && SMP
1115
	depends on !ARCH_MULTIPLATFORM
1116 1117 1118 1119 1120 1121 1122 1123 1124
	help
	  This option enables the workaround for the 742230 Cortex-A9
	  (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
	  between two write operations may not ensure the correct visibility
	  ordering of the two writes. This workaround sets a specific bit in
	  the diagnostic register of the Cortex-A9 which causes the DMB
	  instruction to behave as a DSB, ensuring the correct behaviour of
	  the two writes.

1125 1126 1127
config ARM_ERRATA_742231
	bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
	depends on CPU_V7 && SMP
1128
	depends on !ARCH_MULTIPLATFORM
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
	help
	  This option enables the workaround for the 742231 Cortex-A9
	  (r2p0..r2p2) erratum. Under certain conditions, specific to the
	  Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
	  accessing some data located in the same cache line, may get corrupted
	  data due to bad handling of the address hazard when the line gets
	  replaced from one of the CPUs at the same time as another CPU is
	  accessing it. This workaround sets specific bits in the diagnostic
	  register of the Cortex-A9 which reduces the linefill issuing
	  capabilities of the processor.

1140 1141 1142
config ARM_ERRATA_643719
	bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
	depends on CPU_V7 && SMP
1143
	default y
1144 1145 1146 1147 1148 1149 1150
	help
	  This option enables the workaround for the 643719 Cortex-A9 (prior to
	  r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
	  register returns zero when it should return one. The workaround
	  corrects this value, ensuring cache maintenance operations which use
	  it behave as intended and avoiding data corruption.

1151 1152
config ARM_ERRATA_720789
	bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1153
	depends on CPU_V7
1154 1155 1156 1157 1158 1159 1160 1161
	help
	  This option enables the workaround for the 720789 Cortex-A9 (prior to
	  r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
	  broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
	  As a consequence of this erratum, some TLB entries which should be
	  invalidated are not, resulting in an incoherency in the system page
	  tables. The workaround changes the TLB flushing routines to invalidate
	  entries regardless of the ASID.
1162 1163 1164 1165

config ARM_ERRATA_743622
	bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
	depends on CPU_V7
1166
	depends on !ARCH_MULTIPLATFORM
1167 1168
	help
	  This option enables the workaround for the 743622 Cortex-A9
1169
	  (r2p*) erratum. Under very rare conditions, a faulty
1170 1171 1172 1173 1174 1175 1176
	  optimisation in the Cortex-A9 Store Buffer may lead to data
	  corruption. This workaround sets a specific bit in the diagnostic
	  register of the Cortex-A9 which disables the Store Buffer
	  optimisation, preventing the defect from occurring. This has no
	  visible impact on the overall performance or power consumption of the
	  processor.

1177 1178
config ARM_ERRATA_751472
	bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1179
	depends on CPU_V7
1180
	depends on !ARCH_MULTIPLATFORM
1181 1182 1183 1184 1185 1186 1187
	help
	  This option enables the workaround for the 751472 Cortex-A9 (prior
	  to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
	  completion of a following broadcasted operation if the second
	  operation is received by a CPU before the ICIALLUIS has completed,
	  potentially leading to corrupted entries in the cache or TLB.

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
config ARM_ERRATA_754322
	bool "ARM errata: possible faulty MMU translations following an ASID switch"
	depends on CPU_V7
	help
	  This option enables the workaround for the 754322 Cortex-A9 (r2p*,
	  r3p*) erratum. A speculative memory access may cause a page table walk
	  which starts prior to an ASID switch but completes afterwards. This
	  can populate the micro-TLB with a stale entry which may be hit with
	  the new ASID. This workaround places two dsb instructions in the mm
	  switching code so that no page table walks can cross the ASID switch.

1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
config ARM_ERRATA_754327
	bool "ARM errata: no automatic Store Buffer drain"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for the 754327 Cortex-A9 (prior to
	  r2p0) erratum. The Store Buffer does not have any automatic draining
	  mechanism and therefore a livelock may occur if an external agent
	  continuously polls a memory location waiting to observe an update.
	  This workaround defines cpu_relax() as smp_mb(), preventing correctly
	  written polling loops from denying visibility of updates to memory.

1210 1211
config ARM_ERRATA_364296
	bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1212
	depends on CPU_V6
1213 1214 1215 1216 1217 1218 1219 1220 1221
	help
	  This options enables the workaround for the 364296 ARM1136
	  r0p2 erratum (possible cache data corruption with
	  hit-under-miss enabled). It sets the undocumented bit 31 in
	  the auxiliary control register and the FI bit in the control
	  register, thus disabling hit-under-miss without putting the
	  processor into full low interrupt latency mode. ARM11MPCore
	  is not affected.

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
config ARM_ERRATA_764369
	bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
	depends on CPU_V7 && SMP
	help
	  This option enables the workaround for erratum 764369
	  affecting Cortex-A9 MPCore with two or more processors (all
	  current revisions). Under certain timing circumstances, a data
	  cache line maintenance operation by MVA targeting an Inner
	  Shareable memory region may fail to proceed up to either the
	  Point of Coherency or to the Point of Unification of the
	  system. This workaround adds a DSB instruction before the
	  relevant cache maintenance functions and sets a specific bit
	  in the diagnostic control register of the SCU.

1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
config ARM_ERRATA_775420
       bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
       depends on CPU_V7
       help
	 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
	 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
	 operation aborts with MMU exception, it might cause the processor
	 to deadlock. This workaround puts DSB before executing ISB if
	 an abort may occur on cache maintenance.

1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
config ARM_ERRATA_798181
	bool "ARM errata: TLBI/DSB failure on Cortex-A15"
	depends on CPU_V7 && SMP
	help
	  On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
	  adequately shooting down all use of the old entries. This
	  option enables the Linux kernel workaround for this erratum
	  which sends an IPI to the CPUs that are running the same ASID
	  as the one being invalidated.

1256 1257 1258 1259 1260 1261 1262 1263 1264
config ARM_ERRATA_773022
	bool "ARM errata: incorrect instructions may be executed from loop buffer"
	depends on CPU_V7
	help
	  This option enables the workaround for the 773022 Cortex-A15
	  (up to r0p4) erratum. In certain rare sequences of code, the
	  loop buffer may deliver incorrect instructions. This
	  workaround disables the loop buffer to avoid the erratum.

L
Linus Torvalds 已提交
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
endmenu

source "arch/arm/common/Kconfig"

menu "Bus support"

config ISA
	bool
	help
	  Find out whether you have ISA slots on your motherboard.  ISA is the
	  name of a bus system, i.e. the way the CPU talks to the other stuff
	  inside your box.  Other bus systems are PCI, EISA, MicroChannel
	  (MCA) or VESA.  ISA is an older system, now being displaced by PCI;
	  newer boards don't support it.  If you have ISA, say Y, otherwise N.

1280
# Select ISA DMA controller support
L
Linus Torvalds 已提交
1281 1282
config ISA_DMA
	bool
1283
	select ISA_DMA_API
L
Linus Torvalds 已提交
1284

1285
# Select ISA DMA interface
A
Al Viro 已提交
1286 1287 1288
config ISA_DMA_API
	bool

L
Linus Torvalds 已提交
1289
config PCI
1290
	bool "PCI support" if MIGHT_HAVE_PCI
L
Linus Torvalds 已提交
1291 1292 1293 1294 1295 1296
	help
	  Find out whether you have a PCI motherboard. PCI is the name of a
	  bus system, i.e. the way the CPU talks to the other stuff inside
	  your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
	  VESA. If you have PCI, say Y, otherwise N.

1297 1298 1299 1300
config PCI_DOMAINS
	bool
	depends on PCI

1301 1302 1303
config PCI_DOMAINS_GENERIC
	def_bool PCI_DOMAINS

1304 1305 1306 1307 1308 1309
config PCI_NANOENGINE
	bool "BSE nanoEngine PCI support"
	depends on SA1100_NANOENGINE
	help
	  Enable PCI on the BSE nanoEngine board.

1310 1311 1312
config PCI_SYSCALL
	def_bool PCI

M
Mike Rapoport 已提交
1313 1314 1315 1316 1317 1318
config PCI_HOST_ITE8152
	bool
	depends on PCI && MACH_ARMCORE
	default y
	select DMABOUNCE

L
Linus Torvalds 已提交
1319
source "drivers/pci/Kconfig"
1320
source "drivers/pci/pcie/Kconfig"
L
Linus Torvalds 已提交
1321 1322 1323 1324 1325 1326 1327

source "drivers/pcmcia/Kconfig"

endmenu

menu "Kernel Features"

1328 1329 1330 1331 1332 1333 1334 1335 1336
config HAVE_SMP
	bool
	help
	  This option should be selected by machines which have an SMP-
	  capable CPU.

	  The only effect of this option is to make the SMP-related
	  options available to the user for configuration.

L
Linus Torvalds 已提交
1337
config SMP
1338
	bool "Symmetric Multi-Processing"
1339
	depends on CPU_V6K || CPU_V7
1340
	depends on GENERIC_CLOCKEVENTS
1341
	depends on HAVE_SMP
1342
	depends on MMU || ARM_MPU
1343
	select IRQ_WORK
L
Linus Torvalds 已提交
1344 1345
	help
	  This enables support for systems with more than one CPU. If you have
1346 1347
	  a system with only one CPU, say N. If you have a system with more
	  than one CPU, say Y.
L
Linus Torvalds 已提交
1348

1349
	  If you say N here, the kernel will run on uni- and multiprocessor
L
Linus Torvalds 已提交
1350
	  machines, but will use only one CPU of a multiprocessor machine. If
1351 1352 1353
	  you say Y here, the kernel will run on many, but not all,
	  uniprocessor machines. On a uniprocessor machine, the kernel
	  will run faster if you say N here.
L
Linus Torvalds 已提交
1354

P
Paul Bolle 已提交
1355
	  See also <file:Documentation/x86/i386/IO-APIC.txt>,
L
Linus Torvalds 已提交
1356
	  <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1357
	  <http://tldp.org/HOWTO/SMP-HOWTO.html>.
L
Linus Torvalds 已提交
1358 1359 1360

	  If you don't know what to do here, say N.

1361
config SMP_ON_UP
1362
	bool "Allow booting SMP kernel on uniprocessor systems"
1363
	depends on SMP && !XIP_KERNEL && MMU
1364 1365 1366 1367 1368 1369 1370 1371 1372
	default y
	help
	  SMP kernels contain instructions which fail on non-SMP processors.
	  Enabling this option allows the kernel to modify itself to make
	  these instructions safe.  Disabling it allows about 1K of space
	  savings.

	  If you don't know what to do here, say Y.

1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
config ARM_CPU_TOPOLOGY
	bool "Support cpu topology definition"
	depends on SMP && CPU_V7
	default y
	help
	  Support ARM cpu topology definition. The MPIDR register defines
	  affinity between processors which is then used to describe the cpu
	  topology of an ARM System.

config SCHED_MC
	bool "Multi-core scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Multi-core scheduler support improves the CPU scheduler's decision
	  making when dealing with multi-core CPU chips at a cost of slightly
	  increased overhead in some places. If unsure say N here.

config SCHED_SMT
	bool "SMT scheduler support"
	depends on ARM_CPU_TOPOLOGY
	help
	  Improves the CPU scheduler's decision making when dealing with
	  MultiThreading at a cost of slightly increased overhead in some
	  places. If unsure say N here.

1398 1399 1400 1401 1402
config HAVE_ARM_SCU
	bool
	help
	  This option enables support for the ARM system coherency unit

1403
config HAVE_ARM_ARCH_TIMER
1404 1405
	bool "Architected timer support"
	depends on CPU_V7
1406
	select ARM_ARCH_TIMER
1407
	select GENERIC_CLOCKEVENTS
1408 1409 1410
	help
	  This option enables support for the ARM architected timer

1411 1412 1413
config HAVE_ARM_TWD
	bool
	depends on SMP
1414
	select CLKSRC_OF if OF
1415 1416 1417
	help
	  This options enables support for the ARM timer and watchdog unit

1418 1419 1420 1421 1422 1423 1424 1425
config MCPM
	bool "Multi-Cluster Power Management"
	depends on CPU_V7 && SMP
	help
	  This option provides the common power management infrastructure
	  for (multi-)cluster based systems, such as big.LITTLE based
	  systems.

H
Haojian Zhuang 已提交
1426 1427 1428 1429 1430 1431 1432 1433 1434
config MCPM_QUAD_CLUSTER
	bool
	depends on MCPM
	help
	  To avoid wasting resources unnecessarily, MCPM only supports up
	  to 2 clusters by default.
	  Platforms with 3 or 4 clusters that use MCPM must select this
	  option to allow the additional clusters to be managed.

N
Nicolas Pitre 已提交
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
config BIG_LITTLE
	bool "big.LITTLE support (Experimental)"
	depends on CPU_V7 && SMP
	select MCPM
	help
	  This option enables support selections for the big.LITTLE
	  system architecture.

config BL_SWITCHER
	bool "big.LITTLE switcher support"
	depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
	select ARM_CPU_SUSPEND
1447
	select CPU_PM
N
Nicolas Pitre 已提交
1448 1449 1450 1451 1452
	help
	  The big.LITTLE "switcher" provides the core functionality to
	  transparently handle transition between a cluster of A15's
	  and a cluster of A7's in a big.LITTLE system.

1453 1454 1455 1456 1457 1458 1459 1460
config BL_SWITCHER_DUMMY_IF
	tristate "Simple big.LITTLE switcher user interface"
	depends on BL_SWITCHER && DEBUG_KERNEL
	help
	  This is a simple and dummy char dev interface to control
	  the big.LITTLE switcher core code.  It is meant for
	  debugging purposes only.

1461 1462
choice
	prompt "Memory split"
1463
	depends on MMU
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480
	default VMSPLIT_3G
	help
	  Select the desired split between kernel and user memory.

	  If you are not absolutely sure what you are doing, leave this
	  option alone!

	config VMSPLIT_3G
		bool "3G/1G user/kernel split"
	config VMSPLIT_2G
		bool "2G/2G user/kernel split"
	config VMSPLIT_1G
		bool "1G/3G user/kernel split"
endchoice

config PAGE_OFFSET
	hex
1481
	default PHYS_OFFSET if !MMU
1482 1483 1484 1485
	default 0x40000000 if VMSPLIT_1G
	default 0x80000000 if VMSPLIT_2G
	default 0xC0000000

L
Linus Torvalds 已提交
1486 1487 1488 1489 1490 1491
config NR_CPUS
	int "Maximum number of CPUs (2-32)"
	range 2 32
	depends on SMP
	default "4"

1492
config HOTPLUG_CPU
1493
	bool "Support for hot-pluggable CPUs"
1494
	depends on SMP
1495 1496 1497 1498
	help
	  Say Y here to experiment with turning CPUs off and on.  CPUs
	  can be controlled through /sys/devices/system/cpu.

1499 1500 1501
config ARM_PSCI
	bool "Support for the ARM Power State Coordination Interface (PSCI)"
	depends on CPU_V7
1502
	select ARM_PSCI_FW
1503 1504 1505 1506 1507 1508 1509
	help
	  Say Y here if you want Linux to communicate with system firmware
	  implementing the PSCI specification for CPU-centric power
	  management operations described in ARM document number ARM DEN
	  0022A ("Power State Coordination Interface System Software on
	  ARM processors").

1510 1511 1512
# The GPIO number here must be sorted by descending number. In case of
# a multiplatform kernel, we just want the highest value required by the
# selected platforms.
1513 1514
config ARCH_NR_GPIO
	int
1515 1516
	default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
		ARCH_ZYNQ
1517 1518
	default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
		SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
1519
	default 416 if ARCH_SUNXI
1520
	default 392 if ARCH_U8500
1521
	default 352 if ARCH_VT8500
1522
	default 288 if ARCH_ROCKCHIP
1523
	default 264 if MACH_H4700
1524 1525 1526 1527 1528 1529
	default 0
	help
	  Maximum number of GPIOs in the system.

	  If unsure, leave the default value.

1530
source kernel/Kconfig.preempt
L
Linus Torvalds 已提交
1531

R
Russell King 已提交
1532
config HZ_FIXED
1533
	int
1534
	default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
K
Kukjin Kim 已提交
1535
		ARCH_S5PV210 || ARCH_EXYNOS4
1536
	default 128 if SOC_AT91RM9200
1537
	default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
R
Russell King 已提交
1538
	default 0
R
Russell King 已提交
1539 1540

choice
R
Russell King 已提交
1541
	depends on HZ_FIXED = 0
R
Russell King 已提交
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	prompt "Timer frequency"

config HZ_100
	bool "100 Hz"

config HZ_200
	bool "200 Hz"

config HZ_250
	bool "250 Hz"

config HZ_300
	bool "300 Hz"

config HZ_500
	bool "500 Hz"

config HZ_1000
	bool "1000 Hz"

endchoice

config HZ
	int
R
Russell King 已提交
1566
	default HZ_FIXED if HZ_FIXED != 0
R
Russell King 已提交
1567 1568 1569 1570 1571 1572 1573 1574 1575
	default 100 if HZ_100
	default 200 if HZ_200
	default 250 if HZ_250
	default 300 if HZ_300
	default 500 if HZ_500
	default 1000

config SCHED_HRTICK
	def_bool HIGH_RES_TIMERS
1576

1577
config THUMB2_KERNEL
1578
	bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1579
	depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1580
	default y if CPU_THUMBONLY
1581 1582
	select AEABI
	select ARM_ASM_UNIFIED
1583
	select ARM_UNWIND
1584 1585 1586 1587 1588 1589 1590
	help
	  By enabling this option, the kernel will be compiled in
	  Thumb-2 mode. A compiler/assembler that understand the unified
	  ARM-Thumb syntax is needed.

	  If unsure, say N.

1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
config THUMB2_AVOID_R_ARM_THM_JUMP11
	bool "Work around buggy Thumb-2 short branch relocations in gas"
	depends on THUMB2_KERNEL && MODULES
	default y
	help
	  Various binutils versions can resolve Thumb-2 branches to
	  locally-defined, preemptible global symbols as short-range "b.n"
	  branch instructions.

	  This is a problem, because there's no guarantee the final
	  destination of the symbol, or any candidate locations for a
	  trampoline, are within range of the branch.  For this reason, the
	  kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
	  relocation in modules at all, and it makes little sense to add
	  support.

	  The symptom is that the kernel fails with an "unsupported
	  relocation" error when loading some modules.

	  Until fixed tools are available, passing
	  -fno-optimize-sibling-calls to gcc should prevent gcc generating
	  code which hits this problem, at the cost of a bit of extra runtime
	  stack usage in some cases.

	  The problem is described in more detail at:
	      https://bugs.launchpad.net/binutils-linaro/+bug/725126

	  Only Thumb-2 kernels are affected.

	  Unless you are sure your tools don't have this problem, say Y.

1622 1623 1624
config ARM_ASM_UNIFIED
	bool

1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
config AEABI
	bool "Use the ARM EABI to compile the kernel"
	help
	  This option allows for the kernel to be compiled using the latest
	  ARM ABI (aka EABI).  This is only useful if you are using a user
	  space environment that is also compiled with EABI.

	  Since there are major incompatibilities between the legacy ABI and
	  EABI, especially with regard to structure member alignment, this
	  option also changes the kernel syscall calling convention to
	  disambiguate both ABIs and allow for backward compatibility support
	  (selected with CONFIG_OABI_COMPAT).

	  To use this you need GCC version 4.0.0 or later.

1640
config OABI_COMPAT
1641
	bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1642
	depends on AEABI && !THUMB2_KERNEL
1643 1644 1645 1646 1647 1648 1649
	help
	  This option preserves the old syscall interface along with the
	  new (ARM EABI) one. It also provides a compatibility layer to
	  intercept syscalls that have structure arguments which layout
	  in memory differs between the legacy ABI and the new ARM EABI
	  (only for non "thumb" binaries). This option adds a tiny
	  overhead to all syscalls and produces a slightly larger kernel.
1650 1651 1652 1653 1654

	  The seccomp filter system will not be available when this is
	  selected, since there is no way yet to sensibly distinguish
	  between calling conventions during filtering.

1655 1656 1657 1658
	  If you know you'll be using only pure EABI user space then you
	  can say N here. If this option is not selected and you attempt
	  to execute a legacy ABI binary then the result will be
	  UNPREDICTABLE (in fact it can be predicted that it won't work
K
Kees Cook 已提交
1659
	  at all). If in doubt say N.
1660

1661
config ARCH_HAS_HOLES_MEMORYMODEL
1662 1663
	bool

1664 1665 1666
config ARCH_SPARSEMEM_ENABLE
	bool

1667 1668 1669
config ARCH_SPARSEMEM_DEFAULT
	def_bool ARCH_SPARSEMEM_ENABLE

1670
config ARCH_SELECT_MEMORY_MODEL
R
Russell King 已提交
1671
	def_bool ARCH_SPARSEMEM_ENABLE
Y
Yasunori Goto 已提交
1672

1673 1674 1675
config HAVE_ARCH_PFN_VALID
	def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM

S
Steve Capper 已提交
1676 1677 1678 1679
config HAVE_GENERIC_RCU_GUP
	def_bool y
	depends on ARM_LPAE

N
Nicolas Pitre 已提交
1680
config HIGHMEM
1681 1682
	bool "High Memory Support"
	depends on MMU
N
Nicolas Pitre 已提交
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
	help
	  The address space of ARM processors is only 4 Gigabytes large
	  and it has to accommodate user address space, kernel address
	  space as well as some memory mapped IO. That means that, if you
	  have a large amount of physical memory and/or IO, not all of the
	  memory can be "permanently mapped" by the kernel. The physical
	  memory that is not permanently mapped is called "high memory".

	  Depending on the selected kernel/user memory split, minimum
	  vmalloc space and actual amount of RAM, you may not need this
	  option which should result in a slightly faster kernel.

	  If unsure, say n.

R
Russell King 已提交
1697 1698 1699
config HIGHPTE
	bool "Allocate 2nd-level pagetables from highmem"
	depends on HIGHMEM
1700 1701 1702 1703 1704 1705
	help
	  The VM uses one page of physical memory for each page table.
	  For systems with a lot of processes, this can use a lot of
	  precious low memory, eventually leading to low memory being
	  consumed by page tables.  Setting this option will allow
	  user-space 2nd level page tables to reside in high memory.
R
Russell King 已提交
1706

1707 1708 1709
config CPU_SW_DOMAIN_PAN
	bool "Enable use of CPU domains to implement privileged no-access"
	depends on MMU && !ARM_LPAE
1710 1711
	default y
	help
1712 1713 1714 1715 1716 1717 1718 1719 1720
	  Increase kernel security by ensuring that normal kernel accesses
	  are unable to access userspace addresses.  This can help prevent
	  use-after-free bugs becoming an exploitable privilege escalation
	  by ensuring that magic values (such as LIST_POISON) will always
	  fault when dereferenced.

	  CPUs with low-vector mappings use a best-efforts implementation.
	  Their lower 1MB needs to remain accessible for the vectors, but
	  the remainder of userspace will become appropriately inaccessible.
R
Russell King 已提交
1721

1722
config HW_PERF_EVENTS
1723 1724
	def_bool y
	depends on ARM_PMU
1725

1726 1727 1728 1729
config SYS_SUPPORTS_HUGETLBFS
       def_bool y
       depends on ARM_LPAE

1730 1731 1732 1733
config HAVE_ARCH_TRANSPARENT_HUGEPAGE
       def_bool y
       depends on ARM_LPAE

1734 1735 1736
config ARCH_WANT_GENERAL_HUGETLB
	def_bool y

1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
config ARM_MODULE_PLTS
	bool "Use PLTs to allow module memory to spill over into vmalloc area"
	depends on MODULES
	help
	  Allocate PLTs when loading modules so that jumps and calls whose
	  targets are too far away for their relative offsets to be encoded
	  in the instructions themselves can be bounced via veneers in the
	  module's PLT. This allows modules to be allocated in the generic
	  vmalloc area after the dedicated module memory area has been
	  exhausted. The modules will use slightly more memory, but after
	  rounding up to page size, the actual memory footprint is usually
	  the same.

	  Say y if you are getting out of memory errors while loading modules

1752 1753
source "mm/Kconfig"

1754
config FORCE_MAX_ZONEORDER
1755 1756
	int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
	range 11 64 if ARCH_SHMOBILE_LEGACY
1757
	default "12" if SOC_AM33XX
1758
	default "9" if SA1111 || ARCH_EFM32
1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
	default "11"
	help
	  The kernel memory allocator divides physically contiguous memory
	  blocks into "zones", where each zone is a power of two number of
	  pages.  This option selects the largest power of two that the kernel
	  keeps in the memory allocator.  If you need to allocate very large
	  blocks of physically contiguous memory, then you may need to
	  increase this value.

	  This config option is actually maximum order plus one. For example,
	  a value of 11 means that the largest free memory block is 2^10 pages.

L
Linus Torvalds 已提交
1771 1772
config ALIGNMENT_TRAP
	bool
1773
	depends on CPU_CP15_MMU
L
Linus Torvalds 已提交
1774
	default y if !ARCH_EBSA110
1775
	select HAVE_PROC_CPU if PROC_FS
L
Linus Torvalds 已提交
1776
	help
1777
	  ARM processors cannot fetch/store information which is not
L
Linus Torvalds 已提交
1778 1779 1780 1781 1782 1783 1784
	  naturally aligned on the bus, i.e., a 4 byte fetch must start at an
	  address divisible by 4. On 32-bit ARM processors, these non-aligned
	  fetch/store instructions will be emulated in software if you say
	  here, which has a severe performance impact. This is necessary for
	  correct operation of some network protocols. With an IP-only
	  configuration it is safe to say N, otherwise say Y.

1785
config UACCESS_WITH_MEMCPY
1786 1787
	bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
	depends on MMU
1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
	default y if CPU_FEROCEON
	help
	  Implement faster copy_to_user and clear_user methods for CPU
	  cores where a 8-word STM instruction give significantly higher
	  memory write throughput than a sequence of individual 32bit stores.

	  A possible side effect is a slight increase in scheduling latency
	  between threads sharing the same address space if they invoke
	  such copy operations with large buffers.

	  However, if the CPU data cache is using a write-allocate mode,
	  this option is unlikely to provide any performance gain.

N
Nicolas Pitre 已提交
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
config SECCOMP
	bool
	prompt "Enable seccomp to safely compute untrusted bytecode"
	---help---
	  This kernel feature is useful for number crunching applications
	  that may need to compute untrusted bytecode during their
	  execution. By using pipes or other transports made available to
	  the process as file descriptors supporting the read/write
	  syscalls, it's possible to isolate those applications in
	  their own address space using seccomp. Once seccomp is
	  enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
	  and the task is only allowed to execute a few safe syscalls
	  defined by each seccomp mode.

S
Stefano Stabellini 已提交
1815 1816 1817 1818 1819 1820
config SWIOTLB
	def_bool y

config IOMMU_HELPER
	def_bool SWIOTLB

1821 1822 1823 1824 1825
config XEN_DOM0
	def_bool y
	depends on XEN

config XEN
1826
	bool "Xen guest support on ARM"
1827
	depends on ARM && AEABI && OF
1828
	depends on CPU_V7 && !CPU_V6
1829
	depends on !GENERIC_ATOMIC64
1830
	depends on MMU
1831
	select ARCH_DMA_ADDR_T_64BIT
1832
	select ARM_PSCI
1833
	select SWIOTLB_XEN
1834 1835 1836
	help
	  Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.

L
Linus Torvalds 已提交
1837 1838 1839 1840
endmenu

menu "Boot options"

G
Grant Likely 已提交
1841 1842
config USE_OF
	bool "Flattened Device Tree support"
1843
	select IRQ_DOMAIN
G
Grant Likely 已提交
1844 1845
	select OF
	select OF_EARLY_FLATTREE
1846
	select OF_RESERVED_MEM
G
Grant Likely 已提交
1847 1848 1849
	help
	  Include support for flattened device tree machine descriptions.

1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
config ATAGS
	bool "Support for the traditional ATAGS boot data passing" if USE_OF
	default y
	help
	  This is the traditional way of passing data to the kernel at boot
	  time. If you are solely relying on the flattened device tree (or
	  the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
	  to remove ATAGS support from your kernel binary.  If unsure,
	  leave this to y.

config DEPRECATED_PARAM_STRUCT
	bool "Provide old way to pass kernel parameters"
	depends on ATAGS
	help
	  This was deprecated in 2001 and announced to live on for 5 years.
	  Some old boot loaders still use this way.

L
Linus Torvalds 已提交
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
# Compressed boot loader in ROM.  Yes, we really want to ask about
# TEXT and BSS so we preserve their values in the config files.
config ZBOOT_ROM_TEXT
	hex "Compressed ROM boot loader base address"
	default "0"
	help
	  The physical address at which the ROM-able zImage is to be
	  placed in the target.  Platforms which normally make use of
	  ROM-able zImage formats normally set this to a suitable
	  value in their defconfig file.

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM_BSS
	hex "Compressed ROM boot loader BSS address"
	default "0"
	help
1884 1885 1886 1887 1888 1889
	  The base address of an area of read/write memory in the target
	  for the ROM-able zImage which must be available while the
	  decompressor is running. It must be large enough to hold the
	  entire decompressed kernel plus an additional 128 KiB.
	  Platforms which normally make use of ROM-able zImage formats
	  normally set this to a suitable value in their defconfig file.
L
Linus Torvalds 已提交
1890 1891 1892 1893 1894 1895

	  If ZBOOT_ROM is not enabled, this has no effect.

config ZBOOT_ROM
	bool "Compressed boot loader in ROM/flash"
	depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1896
	depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
L
Linus Torvalds 已提交
1897 1898 1899 1900
	help
	  Say Y here if you intend to execute your compressed kernel image
	  (zImage) directly from ROM or flash.  If unsure, say N.

1901 1902
config ARM_APPENDED_DTB
	bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1903
	depends on OF
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
	help
	  With this option, the boot code will look for a device tree binary
	  (DTB) appended to zImage
	  (e.g. cat zImage <filename>.dtb > zImage_w_dtb).

	  This is meant as a backward compatibility convenience for those
	  systems with a bootloader that can't be upgraded to accommodate
	  the documented boot protocol using a device tree.

	  Beware that there is very little in terms of protection against
	  this option being confused by leftover garbage in memory that might
	  look like a DTB header after a reboot if no actual DTB is appended
	  to zImage.  Do not leave this option active in a production kernel
	  if you don't intend to always append a DTB.  Proper passing of the
	  location into r2 of a bootloader provided DTB is always preferable
	  to this option.

1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932
config ARM_ATAG_DTB_COMPAT
	bool "Supplement the appended DTB with traditional ATAG information"
	depends on ARM_APPENDED_DTB
	help
	  Some old bootloaders can't be updated to a DTB capable one, yet
	  they provide ATAGs with memory configuration, the ramdisk address,
	  the kernel cmdline string, etc.  Such information is dynamically
	  provided by the bootloader and can't always be stored in a static
	  DTB.  To allow a device tree enabled kernel to be used with such
	  bootloaders, this option allows zImage to extract the information
	  from the ATAG list and store it at run time into the appended DTB.

1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
choice
	prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
	default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER

config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader instead of
	  the device tree bootargs property. If the boot loader doesn't provide
	  any, the device tree bootargs property will be used.

config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
	bool "Extend with bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the the device tree bootargs property.

endchoice

L
Linus Torvalds 已提交
1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
config CMDLINE
	string "Default kernel command string"
	default ""
	help
	  On some architectures (EBSA110 and CATS), there is currently no way
	  for the boot loader to pass arguments to the kernel. For these
	  architectures, you should supply some command-line options at build
	  time by entering them here. As a minimum, you should specify the
	  memory size and the root device (e.g., mem=64M root=/dev/nfs).

1962 1963 1964
choice
	prompt "Kernel command line type" if CMDLINE != ""
	default CMDLINE_FROM_BOOTLOADER
1965
	depends on ATAGS
1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979

config CMDLINE_FROM_BOOTLOADER
	bool "Use bootloader kernel arguments if available"
	help
	  Uses the command-line options passed by the boot loader. If
	  the boot loader doesn't provide any, the default kernel command
	  string provided in CMDLINE will be used.

config CMDLINE_EXTEND
	bool "Extend bootloader kernel arguments"
	help
	  The command-line arguments provided by the boot loader will be
	  appended to the default kernel command string.

1980 1981 1982 1983 1984 1985 1986
config CMDLINE_FORCE
	bool "Always use the default kernel command string"
	help
	  Always use the default kernel command string, even if the boot
	  loader passes other arguments to the kernel.
	  This is useful if you cannot or don't want to change the
	  command-line options your boot loader passes to the kernel.
1987
endchoice
1988

L
Linus Torvalds 已提交
1989 1990
config XIP_KERNEL
	bool "Kernel Execute-In-Place from ROM"
1991
	depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
L
Linus Torvalds 已提交
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
	help
	  Execute-In-Place allows the kernel to run from non-volatile storage
	  directly addressable by the CPU, such as NOR flash. This saves RAM
	  space since the text section of the kernel is not loaded from flash
	  to RAM.  Read-write sections, such as the data section and stack,
	  are still copied to RAM.  The XIP kernel is not compressed since
	  it has to run directly from flash, so it will take more space to
	  store it.  The flash address used to link the kernel object files,
	  and for storing it, is configuration dependent. Therefore, if you
	  say Y here, you must know the proper physical address where to
	  store the kernel image depending on your own flash memory usage.

	  Also note that the make target becomes "make xipImage" rather than
	  "make zImage" or "make Image".  The final kernel binary to put in
	  ROM memory will be arch/arm/boot/xipImage.

	  If unsure, say N.

config XIP_PHYS_ADDR
	hex "XIP Kernel Physical Location"
	depends on XIP_KERNEL
	default "0x00080000"
	help
	  This is the physical address in your flash memory the kernel will
	  be linked for and stored to.  This address is dependent on your
	  own flash usage.

R
Richard Purdie 已提交
2019 2020
config KEXEC
	bool "Kexec system call (EXPERIMENTAL)"
2021
	depends on (!SMP || PM_SLEEP_SMP)
2022
	depends on !CPU_V7M
2023
	select KEXEC_CORE
R
Richard Purdie 已提交
2024 2025 2026
	help
	  kexec is a system call that implements the ability to shutdown your
	  current kernel, and to start another kernel.  It is like a reboot
M
Matt LaPlante 已提交
2027
	  but it is independent of the system firmware.   And like a reboot
R
Richard Purdie 已提交
2028 2029 2030 2031
	  you can start any kernel with it, not just Linux.

	  It is an ongoing process to be certain the hardware in a machine
	  is properly shutdown, so do not be surprised if this code does not
2032
	  initially work for you.
R
Richard Purdie 已提交
2033

2034 2035
config ATAGS_PROC
	bool "Export atags in procfs"
2036
	depends on ATAGS && KEXEC
2037
	default y
2038 2039 2040 2041
	help
	  Should the atags used to boot the kernel be exported in an "atags"
	  file in procfs. Useful with kexec.

2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
config CRASH_DUMP
	bool "Build kdump crash kernel (EXPERIMENTAL)"
	help
	  Generate crash dump after being started by kexec. This should
	  be normally only set in special crash dump kernels which are
	  loaded in the main kernel with kexec-tools into a specially
	  reserved region and then later executed after a crash by
	  kdump/kexec. The crash dump kernel must be compiled to a
	  memory address not used by the main kernel

	  For more details see Documentation/kdump/kdump.txt

2054 2055 2056 2057 2058 2059 2060 2061 2062
config AUTO_ZRELADDR
	bool "Auto calculation of the decompressed kernel image address"
	help
	  ZRELADDR is the physical address where the decompressed kernel
	  image will be placed. If AUTO_ZRELADDR is selected, the address
	  will be determined at run-time by masking the current IP with
	  0xf8000000. This assumes the zImage being placed in the first 128MB
	  from start of memory.

L
Linus Torvalds 已提交
2063 2064
endmenu

2065
menu "CPU Power Management"
L
Linus Torvalds 已提交
2066 2067 2068

source "drivers/cpufreq/Kconfig"

2069 2070 2071 2072
source "drivers/cpuidle/Kconfig"

endmenu

L
Linus Torvalds 已提交
2073 2074 2075 2076 2077 2078
menu "Floating point emulation"

comment "At least one emulation must be selected"

config FPE_NWFPE
	bool "NWFPE math emulation"
2079
	depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
L
Linus Torvalds 已提交
2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
	---help---
	  Say Y to include the NWFPE floating point emulator in the kernel.
	  This is necessary to run most binaries. Linux does not currently
	  support floating point hardware so you need to say Y here even if
	  your machine has an FPA or floating point co-processor podule.

	  You may say N here if you are going to load the Acorn FPEmulator
	  early in the bootup.

config FPE_NWFPE_XP
	bool "Support extended precision"
2091
	depends on FPE_NWFPE
L
Linus Torvalds 已提交
2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
	help
	  Say Y to include 80-bit support in the kernel floating-point
	  emulator.  Otherwise, only 32 and 64-bit support is compiled in.
	  Note that gcc does not generate 80-bit operations by default,
	  so in most cases this option only enlarges the size of the
	  floating point emulator without any good reason.

	  You almost surely want to say N here.

config FPE_FASTFPE
	bool "FastFPE math emulation (EXPERIMENTAL)"
2103
	depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
L
Linus Torvalds 已提交
2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116
	---help---
	  Say Y here to include the FAST floating point emulator in the kernel.
	  This is an experimental much faster emulator which now also has full
	  precision for the mantissa.  It does not support any exceptions.
	  It is very simple, and approximately 3-6 times faster than NWFPE.

	  It should be sufficient for most programs.  It may be not suitable
	  for scientific calculations, but you have to check this for yourself.
	  If you do not feel you need a faster FP emulation you should better
	  choose NWFPE.

config VFP
	bool "VFP-format floating point maths"
2117
	depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
L
Linus Torvalds 已提交
2118 2119 2120 2121 2122 2123 2124 2125 2126
	help
	  Say Y to include VFP support code in the kernel. This is needed
	  if your hardware includes a VFP unit.

	  Please see <file:Documentation/arm/VFP/release-notes.txt> for
	  release notes and additional status information.

	  Say N if your target does not have VFP hardware.

2127 2128 2129 2130 2131
config VFPv3
	bool
	depends on VFP
	default y if CPU_V7

2132 2133 2134 2135 2136 2137 2138
config NEON
	bool "Advanced SIMD (NEON) Extension support"
	depends on VFPv3 && CPU_V7
	help
	  Say Y to include support code for NEON, the ARMv7 Advanced SIMD
	  Extension.

2139 2140
config KERNEL_MODE_NEON
	bool "Support for NEON in kernel mode"
2141
	depends on NEON && AEABI
2142 2143 2144
	help
	  Say Y to include support for NEON in kernel mode.

L
Linus Torvalds 已提交
2145 2146 2147 2148 2149 2150 2151 2152 2153 2154
endmenu

menu "Userspace binary formats"

source "fs/Kconfig.binfmt"

endmenu

menu "Power management options"

R
Russell King 已提交
2155
source "kernel/power/Kconfig"
L
Linus Torvalds 已提交
2156

J
Johannes Berg 已提交
2157
config ARCH_SUSPEND_POSSIBLE
2158
	depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2159
		CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
J
Johannes Berg 已提交
2160 2161
	def_bool y

2162 2163 2164
config ARM_CPU_SUSPEND
	def_bool PM_SLEEP

2165 2166 2167 2168 2169
config ARCH_HIBERNATION_POSSIBLE
	bool
	depends on MMU
	default y if ARCH_SUSPEND_POSSIBLE

L
Linus Torvalds 已提交
2170 2171
endmenu

2172 2173
source "net/Kconfig"

2174
source "drivers/Kconfig"
L
Linus Torvalds 已提交
2175

2176 2177
source "drivers/firmware/Kconfig"

L
Linus Torvalds 已提交
2178 2179 2180 2181 2182 2183 2184
source "fs/Kconfig"

source "arch/arm/Kconfig.debug"

source "security/Kconfig"

source "crypto/Kconfig"
2185 2186 2187
if CRYPTO
source "arch/arm/crypto/Kconfig"
endif
L
Linus Torvalds 已提交
2188 2189

source "lib/Kconfig"
2190 2191

source "arch/arm/kvm/Kconfig"