i915_drv.c 89.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/acpi.h>
31 32
#include <linux/device.h>
#include <linux/oom.h>
33
#include <linux/module.h>
34 35
#include <linux/pci.h>
#include <linux/pm.h>
36
#include <linux/pm_runtime.h>
37 38 39
#include <linux/pnp.h>
#include <linux/slab.h>
#include <linux/vgaarb.h>
40
#include <linux/vga_switcheroo.h>
41 42 43 44
#include <linux/vt.h>
#include <acpi/video.h>

#include <drm/drmP.h>
45
#include <drm/drm_crtc_helper.h>
46
#include <drm/drm_atomic_helper.h>
47 48 49 50
#include <drm/i915_drm.h>

#include "i915_drv.h"
#include "i915_trace.h"
51
#include "i915_pmu.h"
L
Lionel Landwerlin 已提交
52
#include "i915_query.h"
53 54
#include "i915_vgpu.h"
#include "intel_drv.h"
55
#include "intel_uc.h"
J
Jesse Barnes 已提交
56

57 58
static struct drm_driver driver;

59
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
60 61 62 63
static unsigned int i915_load_fail_count;

bool __i915_inject_load_failure(const char *func, int line)
{
64
	if (i915_load_fail_count >= i915_modparams.inject_load_failure)
65 66
		return false;

67
	if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
68
		DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
69
			 i915_modparams.inject_load_failure, func, line);
70
		i915_modparams.inject_load_failure = 0;
71 72 73 74 75
		return true;
	}

	return false;
}
76 77 78 79 80 81

bool i915_error_injected(void)
{
	return i915_load_fail_count && !i915_modparams.inject_load_failure;
}

82
#endif
83 84 85 86 87 88 89 90 91 92

#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
		    "providing the dmesg log by booting with drm.debug=0xf"

void
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...)
{
	static bool shown_bug_once;
93
	struct device *kdev = dev_priv->drm.dev;
94 95 96 97 98 99 100 101 102 103 104 105 106
	bool is_error = level[1] <= KERN_ERR[1];
	bool is_debug = level[1] == KERN_DEBUG[1];
	struct va_format vaf;
	va_list args;

	if (is_debug && !(drm_debug & DRM_UT_DRIVER))
		return;

	va_start(args, fmt);

	vaf.fmt = fmt;
	vaf.va = &args;

107 108 109 110 111 112 113
	if (is_error)
		dev_printk(level, kdev, "%pV", &vaf);
	else
		dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
			   __builtin_return_address(0), &vaf);

	va_end(args);
114 115

	if (is_error && !shown_bug_once) {
116 117 118 119 120 121 122
		/*
		 * Ask the user to file a bug report for the error, except
		 * if they may have caused the bug by fiddling with unsafe
		 * module parameters.
		 */
		if (!test_taint(TAINT_USER))
			dev_notice(kdev, "%s", FDO_BUG_MSG);
123 124 125 126
		shown_bug_once = true;
	}
}

127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
static enum intel_pch
intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
{
	switch (id) {
	case INTEL_PCH_IBX_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
		WARN_ON(!IS_GEN5(dev_priv));
		return PCH_IBX;
	case INTEL_PCH_CPT_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found CougarPoint PCH\n");
		WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
		return PCH_CPT;
	case INTEL_PCH_PPT_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found PantherPoint PCH\n");
		WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
		/* PantherPoint is CPT compatible */
		return PCH_CPT;
	case INTEL_PCH_LPT_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found LynxPoint PCH\n");
		WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
		WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
		return PCH_LPT;
	case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
		WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
		WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
		return PCH_LPT;
	case INTEL_PCH_WPT_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
		WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
		WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
		/* WildcatPoint is LPT compatible */
		return PCH_LPT;
	case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
		WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
		WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
		/* WildcatPoint is LPT compatible */
		return PCH_LPT;
	case INTEL_PCH_SPT_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
		WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
		return PCH_SPT;
	case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
		WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
		return PCH_SPT;
	case INTEL_PCH_KBP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
		WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
			!IS_COFFEELAKE(dev_priv));
		return PCH_KBP;
	case INTEL_PCH_CNP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
		WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
		return PCH_CNP;
	case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
		WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
		return PCH_CNP;
	case INTEL_PCH_ICP_DEVICE_ID_TYPE:
		DRM_DEBUG_KMS("Found Ice Lake PCH\n");
		WARN_ON(!IS_ICELAKE(dev_priv));
		return PCH_ICP;
	default:
		return PCH_NONE;
	}
}
196

197 198 199 200 201 202 203 204 205 206
static bool intel_is_virt_pch(unsigned short id,
			      unsigned short svendor, unsigned short sdevice)
{
	return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
		id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
		(id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
		 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
		 sdevice == PCI_SUBDEVICE_ID_QEMU));
}

207 208
static unsigned short
intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
209
{
210
	unsigned short id = 0;
211 212 213 214 215 216 217 218

	/*
	 * In a virtualized passthrough environment we can be in a
	 * setup where the ISA bridge is not able to be passed through.
	 * In this case, a south bridge can be emulated and we have to
	 * make an educated guess as to which PCH is really there.
	 */

219 220 221 222 223 224 225 226 227 228 229 230
	if (IS_GEN5(dev_priv))
		id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
	else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
		id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
	else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
		id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
		id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
	else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
		id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
	else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
		id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
231 232
	else if (IS_ICELAKE(dev_priv))
		id = INTEL_PCH_ICP_DEVICE_ID_TYPE;
233 234 235 236 237 238 239

	if (id)
		DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
	else
		DRM_DEBUG_KMS("Assuming no PCH\n");

	return id;
240 241
}

242
static void intel_detect_pch(struct drm_i915_private *dev_priv)
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
{
	struct pci_dev *pch = NULL;

	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
	 *
	 * In some virtualized environments (e.g. XEN), there is irrelevant
	 * ISA bridge in the system. To work reliably, we should scan trhough
	 * all the ISA bridge devices and check for the first match, instead
	 * of only checking the first one.
	 */
	while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
258
		unsigned short id;
259
		enum intel_pch pch_type;
260 261 262 263 264 265

		if (pch->vendor != PCI_VENDOR_ID_INTEL)
			continue;

		id = pch->device & INTEL_PCH_DEVICE_ID_MASK;

266 267 268
		pch_type = intel_pch_type(dev_priv, id);
		if (pch_type != PCH_NONE) {
			dev_priv->pch_type = pch_type;
269 270
			dev_priv->pch_id = id;
			break;
271
		} else if (intel_is_virt_pch(id, pch->subsystem_vendor,
272 273
					 pch->subsystem_device)) {
			id = intel_virt_detect_pch(dev_priv);
274 275 276 277 278 279
			pch_type = intel_pch_type(dev_priv, id);

			/* Sanity check virtual PCH id */
			if (WARN_ON(id && pch_type == PCH_NONE))
				id = 0;

280 281 282
			dev_priv->pch_type = pch_type;
			dev_priv->pch_id = id;
			break;
283 284
		}
	}
285 286 287 288 289 290 291 292 293 294 295

	/*
	 * Use PCH_NOP (PCH but no South Display) for PCH platforms without
	 * display.
	 */
	if (pch && INTEL_INFO(dev_priv)->num_pipes == 0) {
		DRM_DEBUG_KMS("Display disabled, reverting to NOP PCH\n");
		dev_priv->pch_type = PCH_NOP;
		dev_priv->pch_id = 0;
	}

296 297 298 299 300 301
	if (!pch)
		DRM_DEBUG_KMS("No PCH found.\n");

	pci_dev_put(pch);
}

302 303
static int i915_getparam_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file_priv)
304
{
305
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
306
	struct pci_dev *pdev = dev_priv->drm.pdev;
307 308 309 310 311 312 313
	drm_i915_getparam_t *param = data;
	int value;

	switch (param->param) {
	case I915_PARAM_IRQ_ACTIVE:
	case I915_PARAM_ALLOW_BATCHBUFFER:
	case I915_PARAM_LAST_DISPATCH:
314
	case I915_PARAM_HAS_EXEC_CONSTANTS:
315 316 317
		/* Reject all old ums/dri params. */
		return -ENODEV;
	case I915_PARAM_CHIPSET_ID:
D
David Weinehall 已提交
318
		value = pdev->device;
319 320
		break;
	case I915_PARAM_REVISION:
D
David Weinehall 已提交
321
		value = pdev->revision;
322 323 324 325 326 327 328 329
		break;
	case I915_PARAM_NUM_FENCES_AVAIL:
		value = dev_priv->num_fence_regs;
		break;
	case I915_PARAM_HAS_OVERLAY:
		value = dev_priv->overlay ? 1 : 0;
		break;
	case I915_PARAM_HAS_BSD:
330
		value = !!dev_priv->engine[VCS];
331 332
		break;
	case I915_PARAM_HAS_BLT:
333
		value = !!dev_priv->engine[BCS];
334 335
		break;
	case I915_PARAM_HAS_VEBOX:
336
		value = !!dev_priv->engine[VECS];
337 338
		break;
	case I915_PARAM_HAS_BSD2:
339
		value = !!dev_priv->engine[VCS2];
340 341
		break;
	case I915_PARAM_HAS_LLC:
D
David Weinehall 已提交
342
		value = HAS_LLC(dev_priv);
343 344
		break;
	case I915_PARAM_HAS_WT:
D
David Weinehall 已提交
345
		value = HAS_WT(dev_priv);
346 347
		break;
	case I915_PARAM_HAS_ALIASING_PPGTT:
348
		value = min_t(int, INTEL_PPGTT(dev_priv), I915_GEM_PPGTT_FULL);
349 350
		break;
	case I915_PARAM_HAS_SEMAPHORES:
351
		value = HAS_LEGACY_SEMAPHORES(dev_priv);
352 353 354 355 356 357 358 359
		break;
	case I915_PARAM_HAS_SECURE_BATCHES:
		value = capable(CAP_SYS_ADMIN);
		break;
	case I915_PARAM_CMD_PARSER_VERSION:
		value = i915_cmd_parser_get_version(dev_priv);
		break;
	case I915_PARAM_SUBSLICE_TOTAL:
360
		value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
361 362 363 364
		if (!value)
			return -ENODEV;
		break;
	case I915_PARAM_EU_TOTAL:
365
		value = INTEL_INFO(dev_priv)->sseu.eu_total;
366 367 368 369
		if (!value)
			return -ENODEV;
		break;
	case I915_PARAM_HAS_GPU_RESET:
370 371
		value = i915_modparams.enable_hangcheck &&
			intel_has_gpu_reset(dev_priv);
372 373
		if (value && intel_has_reset_engine(dev_priv))
			value = 2;
374 375
		break;
	case I915_PARAM_HAS_RESOURCE_STREAMER:
376
		value = 0;
377
		break;
378
	case I915_PARAM_HAS_POOLED_EU:
D
David Weinehall 已提交
379
		value = HAS_POOLED_EU(dev_priv);
380 381
		break;
	case I915_PARAM_MIN_EU_IN_POOL:
382
		value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
383
		break;
384
	case I915_PARAM_HUC_STATUS:
385 386 387
		value = intel_huc_check_status(&dev_priv->huc);
		if (value < 0)
			return value;
388
		break;
389 390 391 392 393 394 395
	case I915_PARAM_MMAP_GTT_VERSION:
		/* Though we've started our numbering from 1, and so class all
		 * earlier versions as 0, in effect their value is undefined as
		 * the ioctl will report EINVAL for the unknown param!
		 */
		value = i915_gem_mmap_gtt_version();
		break;
396
	case I915_PARAM_HAS_SCHEDULER:
397
		value = dev_priv->caps.scheduler;
398
		break;
C
Chris Wilson 已提交
399

D
David Weinehall 已提交
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
	case I915_PARAM_MMAP_VERSION:
		/* Remember to bump this if the version changes! */
	case I915_PARAM_HAS_GEM:
	case I915_PARAM_HAS_PAGEFLIPPING:
	case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
	case I915_PARAM_HAS_RELAXED_FENCING:
	case I915_PARAM_HAS_COHERENT_RINGS:
	case I915_PARAM_HAS_RELAXED_DELTA:
	case I915_PARAM_HAS_GEN7_SOL_RESET:
	case I915_PARAM_HAS_WAIT_TIMEOUT:
	case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
	case I915_PARAM_HAS_PINNED_BATCHES:
	case I915_PARAM_HAS_EXEC_NO_RELOC:
	case I915_PARAM_HAS_EXEC_HANDLE_LUT:
	case I915_PARAM_HAS_COHERENT_PHYS_GTT:
	case I915_PARAM_HAS_EXEC_SOFTPIN:
416
	case I915_PARAM_HAS_EXEC_ASYNC:
417
	case I915_PARAM_HAS_EXEC_FENCE:
418
	case I915_PARAM_HAS_EXEC_CAPTURE:
419
	case I915_PARAM_HAS_EXEC_BATCH_FIRST:
420
	case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
D
David Weinehall 已提交
421 422 423 424 425 426 427
		/* For the time being all of these are always true;
		 * if some supported hardware does not have one of these
		 * features this value needs to be provided from
		 * INTEL_INFO(), a feature macro, or similar.
		 */
		value = 1;
		break;
428 429 430
	case I915_PARAM_HAS_CONTEXT_ISOLATION:
		value = intel_engines_has_context_isolation(dev_priv);
		break;
431 432 433 434 435
	case I915_PARAM_SLICE_MASK:
		value = INTEL_INFO(dev_priv)->sseu.slice_mask;
		if (!value)
			return -ENODEV;
		break;
436
	case I915_PARAM_SUBSLICE_MASK:
437
		value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
438 439 440
		if (!value)
			return -ENODEV;
		break;
441
	case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
L
Lionel Landwerlin 已提交
442
		value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
443
		break;
444 445 446
	case I915_PARAM_MMAP_GTT_COHERENT:
		value = INTEL_INFO(dev_priv)->has_coherent_ggtt;
		break;
447 448 449 450 451
	default:
		DRM_DEBUG("Unknown parameter %d\n", param->param);
		return -EINVAL;
	}

452
	if (put_user(value, param->value))
453 454 455 456 457
		return -EFAULT;

	return 0;
}

458
static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
459
{
460 461 462 463
	int domain = pci_domain_nr(dev_priv->drm.pdev->bus);

	dev_priv->bridge_dev =
		pci_get_domain_bus_and_slot(domain, 0, PCI_DEVFN(0, 0));
464 465 466 467 468 469 470 471 472
	if (!dev_priv->bridge_dev) {
		DRM_ERROR("bridge device not found\n");
		return -1;
	}
	return 0;
}

/* Allocate space for the MCH regs if needed, return nonzero on error */
static int
473
intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
474
{
475
	int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
476 477 478 479
	u32 temp_lo, temp_hi = 0;
	u64 mchbar_addr;
	int ret;

480
	if (INTEL_GEN(dev_priv) >= 4)
481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
		pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
	pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
	mchbar_addr = ((u64)temp_hi << 32) | temp_lo;

	/* If ACPI doesn't have it, assume we need to allocate it ourselves */
#ifdef CONFIG_PNP
	if (mchbar_addr &&
	    pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
		return 0;
#endif

	/* Get some space for it */
	dev_priv->mch_res.name = "i915 MCHBAR";
	dev_priv->mch_res.flags = IORESOURCE_MEM;
	ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
				     &dev_priv->mch_res,
				     MCHBAR_SIZE, MCHBAR_SIZE,
				     PCIBIOS_MIN_MEM,
				     0, pcibios_align_resource,
				     dev_priv->bridge_dev);
	if (ret) {
		DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
		dev_priv->mch_res.start = 0;
		return ret;
	}

507
	if (INTEL_GEN(dev_priv) >= 4)
508 509 510 511 512 513 514 515 516 517
		pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
				       upper_32_bits(dev_priv->mch_res.start));

	pci_write_config_dword(dev_priv->bridge_dev, reg,
			       lower_32_bits(dev_priv->mch_res.start));
	return 0;
}

/* Setup MCHBAR if possible, return true if we should disable it again */
static void
518
intel_setup_mchbar(struct drm_i915_private *dev_priv)
519
{
520
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
521 522 523
	u32 temp;
	bool enabled;

524
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
525 526 527 528
		return;

	dev_priv->mchbar_need_disable = false;

529
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
530 531 532 533 534 535 536 537 538 539 540
		pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
		enabled = !!(temp & DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		enabled = temp & 1;
	}

	/* If it's already enabled, don't have to do anything */
	if (enabled)
		return;

541
	if (intel_alloc_mchbar_resource(dev_priv))
542 543 544 545 546
		return;

	dev_priv->mchbar_need_disable = true;

	/* Space is allocated or reserved, so enable it. */
547
	if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
548 549 550 551 552 553 554 555 556
		pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
				       temp | DEVEN_MCHBAR_EN);
	} else {
		pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
		pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
	}
}

static void
557
intel_teardown_mchbar(struct drm_i915_private *dev_priv)
558
{
559
	int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
560 561

	if (dev_priv->mchbar_need_disable) {
562
		if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
			u32 deven_val;

			pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
					      &deven_val);
			deven_val &= ~DEVEN_MCHBAR_EN;
			pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
					       deven_val);
		} else {
			u32 mchbar_val;

			pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
					      &mchbar_val);
			mchbar_val &= ~1;
			pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
					       mchbar_val);
		}
	}

	if (dev_priv->mch_res.start)
		release_resource(&dev_priv->mch_res);
}

/* true = enable decode, false = disable decoder */
static unsigned int i915_vga_set_decode(void *cookie, bool state)
{
588
	struct drm_i915_private *dev_priv = cookie;
589

590
	intel_modeset_vga_set_state(dev_priv, state);
591 592 593 594 595 596 597
	if (state)
		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
	else
		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
}

598 599 600
static int i915_resume_switcheroo(struct drm_device *dev);
static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);

601 602 603 604 605 606 607 608 609
static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
{
	struct drm_device *dev = pci_get_drvdata(pdev);
	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };

	if (state == VGA_SWITCHEROO_ON) {
		pr_info("switched on\n");
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
		/* i915 resume handler doesn't set to D0 */
D
David Weinehall 已提交
610
		pci_set_power_state(pdev, PCI_D0);
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
		i915_resume_switcheroo(dev);
		dev->switch_power_state = DRM_SWITCH_POWER_ON;
	} else {
		pr_info("switched off\n");
		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
		i915_suspend_switcheroo(dev, pmm);
		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
	}
}

static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	/*
	 * FIXME: open_count is protected by drm_global_mutex but that would lead to
	 * locking inversion with the driver load path. And the access here is
	 * completely racy anyway. So don't bother with locking for now.
	 */
	return dev->open_count == 0;
}

static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
	.set_gpu_state = i915_switcheroo_set_state,
	.reprobe = NULL,
	.can_switch = i915_switcheroo_can_switch,
};

static int i915_load_modeset_init(struct drm_device *dev)
{
641
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
642
	struct pci_dev *pdev = dev_priv->drm.pdev;
643 644 645 646 647
	int ret;

	if (i915_inject_load_failure())
		return -ENODEV;

648
	intel_bios_init(dev_priv);
649 650 651 652 653 654 655 656

	/* If we have > 1 VGA cards, then we need to arbitrate access
	 * to the common VGA resources.
	 *
	 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
	 * then we do not take part in VGA arbitration and the
	 * vga_client_register() fails with -ENODEV.
	 */
657
	ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
658 659 660 661 662
	if (ret && ret != -ENODEV)
		goto out;

	intel_register_dsm_handler();

D
David Weinehall 已提交
663
	ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
664 665 666 667 668 669 670 671 672 673 674 675 676 677
	if (ret)
		goto cleanup_vga_client;

	/* must happen before intel_power_domains_init_hw() on VLV/CHV */
	intel_update_rawclk(dev_priv);

	intel_power_domains_init_hw(dev_priv, false);

	intel_csr_ucode_init(dev_priv);

	ret = intel_irq_install(dev_priv);
	if (ret)
		goto cleanup_csr;

678
	intel_setup_gmbus(dev_priv);
679 680 681

	/* Important: The output setup functions called by modeset_init need
	 * working irqs for e.g. gmbus and dp aux transfers. */
682 683 684
	ret = intel_modeset_init(dev);
	if (ret)
		goto cleanup_irq;
685

686
	ret = i915_gem_init(dev_priv);
687
	if (ret)
688
		goto cleanup_modeset;
689

690
	intel_setup_overlay(dev_priv);
691

692
	if (INTEL_INFO(dev_priv)->num_pipes == 0)
693 694 695 696 697 698 699 700 701 702 703 704
		return 0;

	ret = intel_fbdev_init(dev);
	if (ret)
		goto cleanup_gem;

	/* Only enable hotplug handling once the fbdev is fully set up. */
	intel_hpd_init(dev_priv);

	return 0;

cleanup_gem:
705
	if (i915_gem_suspend(dev_priv))
706
		DRM_ERROR("failed to idle hardware; continuing to unload!\n");
707
	i915_gem_fini(dev_priv);
708 709
cleanup_modeset:
	intel_modeset_cleanup(dev);
710 711
cleanup_irq:
	drm_irq_uninstall(dev);
712
	intel_teardown_gmbus(dev_priv);
713 714
cleanup_csr:
	intel_csr_ucode_fini(dev_priv);
715
	intel_power_domains_fini_hw(dev_priv);
D
David Weinehall 已提交
716
	vga_switcheroo_unregister_client(pdev);
717
cleanup_vga_client:
D
David Weinehall 已提交
718
	vga_client_register(pdev, NULL, NULL, NULL);
719 720 721 722 723 724 725
out:
	return ret;
}

static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
{
	struct apertures_struct *ap;
726
	struct pci_dev *pdev = dev_priv->drm.pdev;
727 728 729 730 731 732 733 734
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	bool primary;
	int ret;

	ap = alloc_apertures(1);
	if (!ap)
		return -ENOMEM;

735
	ap->ranges[0].base = ggtt->gmadr.start;
736 737 738 739 740
	ap->ranges[0].size = ggtt->mappable_end;

	primary =
		pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;

741
	ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800

	kfree(ap);

	return ret;
}

#if !defined(CONFIG_VGA_CONSOLE)
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	return 0;
}
#elif !defined(CONFIG_DUMMY_CONSOLE)
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	return -ENODEV;
}
#else
static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
{
	int ret = 0;

	DRM_INFO("Replacing VGA console driver\n");

	console_lock();
	if (con_is_bound(&vga_con))
		ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
	if (ret == 0) {
		ret = do_unregister_con_driver(&vga_con);

		/* Ignore "already unregistered". */
		if (ret == -ENODEV)
			ret = 0;
	}
	console_unlock();

	return ret;
}
#endif

static void intel_init_dpio(struct drm_i915_private *dev_priv)
{
	/*
	 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
	 * CHV x1 PHY (DP/HDMI D)
	 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
	 */
	if (IS_CHERRYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
		DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
	} else if (IS_VALLEYVIEW(dev_priv)) {
		DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
	}
}

static int i915_workqueues_init(struct drm_i915_private *dev_priv)
{
	/*
	 * The i915 workqueue is primarily used for batched retirement of
	 * requests (and thus managing bo) once the task has been completed
801
	 * by the GPU. i915_retire_requests() is called directly when we
802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
	 * need high-priority retirement, such as waiting for an explicit
	 * bo.
	 *
	 * It is also used for periodic low-priority events, such as
	 * idle-timers and recording error state.
	 *
	 * All tasks on the workqueue are expected to acquire the dev mutex
	 * so there is no point in running more than one instance of the
	 * workqueue at any time.  Use an ordered one.
	 */
	dev_priv->wq = alloc_ordered_workqueue("i915", 0);
	if (dev_priv->wq == NULL)
		goto out_err;

	dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
	if (dev_priv->hotplug.dp_wq == NULL)
		goto out_free_wq;

	return 0;

out_free_wq:
	destroy_workqueue(dev_priv->wq);
out_err:
	DRM_ERROR("Failed to allocate workqueues.\n");

	return -ENOMEM;
}

830 831 832 833 834 835 836 837 838
static void i915_engines_cleanup(struct drm_i915_private *i915)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	for_each_engine(engine, i915, id)
		kfree(engine);
}

839 840 841 842 843 844
static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
{
	destroy_workqueue(dev_priv->hotplug.dp_wq);
	destroy_workqueue(dev_priv->wq);
}

845 846 847 848
/*
 * We don't keep the workarounds for pre-production hardware, so we expect our
 * driver to fail on these machines in one way or another. A little warning on
 * dmesg may help both the user and the bug triagers.
849 850 851 852 853
 *
 * Our policy for removing pre-production workarounds is to keep the
 * current gen workarounds as a guide to the bring-up of the next gen
 * (workarounds have a habit of persisting!). Anything older than that
 * should be removed along with the complications they introduce.
854 855 856
 */
static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
{
857 858 859 860
	bool pre = false;

	pre |= IS_HSW_EARLY_SDV(dev_priv);
	pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
861
	pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
862

863
	if (pre) {
864 865
		DRM_ERROR("This is a pre-production stepping. "
			  "It may not be fully functional.\n");
866 867
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
	}
868 869
}

870 871 872 873 874 875 876 877 878 879
/**
 * i915_driver_init_early - setup state not requiring device access
 * @dev_priv: device private
 *
 * Initialize everything that is a "SW-only" state, that is state not
 * requiring accessing the device or exposing the driver via kernel internal
 * or userspace interfaces. Example steps belonging here: lock initialization,
 * system memory allocation, setting up device specific attributes and
 * function hooks not requiring accessing the device.
 */
880
static int i915_driver_init_early(struct drm_i915_private *dev_priv)
881 882 883 884 885 886 887 888 889 890
{
	int ret = 0;

	if (i915_inject_load_failure())
		return -ENODEV;

	spin_lock_init(&dev_priv->irq_lock);
	spin_lock_init(&dev_priv->gpu_error.lock);
	mutex_init(&dev_priv->backlight_lock);
	spin_lock_init(&dev_priv->uncore.lock);
L
Lyude 已提交
891

892 893 894 895 896
	mutex_init(&dev_priv->sb_lock);
	mutex_init(&dev_priv->av_mutex);
	mutex_init(&dev_priv->wm.wm_mutex);
	mutex_init(&dev_priv->pps_mutex);

897 898
	i915_memcpy_init_early(dev_priv);

899 900
	ret = i915_workqueues_init(dev_priv);
	if (ret < 0)
901
		goto err_engines;
902

903 904 905 906
	ret = i915_gem_init_early(dev_priv);
	if (ret < 0)
		goto err_workqueues;

907
	/* This must be called before any calls to HAS_PCH_* */
908
	intel_detect_pch(dev_priv);
909

910 911
	intel_wopcm_init_early(&dev_priv->wopcm);
	intel_uc_init_early(dev_priv);
912
	intel_pm_setup(dev_priv);
913
	intel_init_dpio(dev_priv);
914 915 916
	ret = intel_power_domains_init(dev_priv);
	if (ret < 0)
		goto err_uc;
917
	intel_irq_init(dev_priv);
918
	intel_hangcheck_init(dev_priv);
919 920 921
	intel_init_display_hooks(dev_priv);
	intel_init_clock_gating_hooks(dev_priv);
	intel_init_audio_hooks(dev_priv);
922
	intel_display_crc_init(dev_priv);
923

924
	intel_detect_preproduction_hw(dev_priv);
925 926 927

	return 0;

928 929 930
err_uc:
	intel_uc_cleanup_early(dev_priv);
	i915_gem_cleanup_early(dev_priv);
931
err_workqueues:
932
	i915_workqueues_cleanup(dev_priv);
933 934
err_engines:
	i915_engines_cleanup(dev_priv);
935 936 937 938 939 940 941 942 943
	return ret;
}

/**
 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
 * @dev_priv: device private
 */
static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
{
944
	intel_irq_fini(dev_priv);
945
	intel_power_domains_cleanup(dev_priv);
946
	intel_uc_cleanup_early(dev_priv);
947
	i915_gem_cleanup_early(dev_priv);
948
	i915_workqueues_cleanup(dev_priv);
949
	i915_engines_cleanup(dev_priv);
950 951
}

952
static int i915_mmio_setup(struct drm_i915_private *dev_priv)
953
{
D
David Weinehall 已提交
954
	struct pci_dev *pdev = dev_priv->drm.pdev;
955 956 957
	int mmio_bar;
	int mmio_size;

958
	mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
959 960 961 962 963 964 965 966
	/*
	 * Before gen4, the registers and the GTT are behind different BARs.
	 * However, from gen4 onwards, the registers and the GTT are shared
	 * in the same BAR, so we want to restrict this ioremap from
	 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
	 * the register BAR remains the same size for all the earlier
	 * generations up to Ironlake.
	 */
967
	if (INTEL_GEN(dev_priv) < 5)
968 969 970
		mmio_size = 512 * 1024;
	else
		mmio_size = 2 * 1024 * 1024;
D
David Weinehall 已提交
971
	dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
972 973 974 975 976 977 978
	if (dev_priv->regs == NULL) {
		DRM_ERROR("failed to map registers\n");

		return -EIO;
	}

	/* Try to make sure MCHBAR is enabled before poking at it */
979
	intel_setup_mchbar(dev_priv);
980 981 982 983

	return 0;
}

984
static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
985
{
D
David Weinehall 已提交
986
	struct pci_dev *pdev = dev_priv->drm.pdev;
987

988
	intel_teardown_mchbar(dev_priv);
D
David Weinehall 已提交
989
	pci_iounmap(pdev, dev_priv->regs);
990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007
}

/**
 * i915_driver_init_mmio - setup device MMIO
 * @dev_priv: device private
 *
 * Setup minimal device state necessary for MMIO accesses later in the
 * initialization sequence. The setup here should avoid any other device-wide
 * side effects or exposing the driver via kernel internal or user space
 * interfaces.
 */
static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
{
	int ret;

	if (i915_inject_load_failure())
		return -ENODEV;

1008
	if (i915_get_bridge_dev(dev_priv))
1009 1010
		return -EIO;

1011
	ret = i915_mmio_setup(dev_priv);
1012
	if (ret < 0)
1013
		goto err_bridge;
1014 1015

	intel_uncore_init(dev_priv);
1016

1017 1018 1019 1020
	intel_device_info_init_mmio(dev_priv);

	intel_uncore_prune(dev_priv);

1021 1022
	intel_uc_init_mmio(dev_priv);

1023 1024 1025 1026
	ret = intel_engines_init_mmio(dev_priv);
	if (ret)
		goto err_uncore;

1027
	i915_gem_init_mmio(dev_priv);
1028 1029 1030

	return 0;

1031 1032
err_uncore:
	intel_uncore_fini(dev_priv);
1033
	i915_mmio_cleanup(dev_priv);
1034
err_bridge:
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	pci_dev_put(dev_priv->bridge_dev);

	return ret;
}

/**
 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
 * @dev_priv: device private
 */
static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
{
	intel_uncore_fini(dev_priv);
1047
	i915_mmio_cleanup(dev_priv);
1048 1049 1050
	pci_dev_put(dev_priv->bridge_dev);
}

1051 1052
static void intel_sanitize_options(struct drm_i915_private *dev_priv)
{
1053
	intel_gvt_sanitize_options(dev_priv);
1054 1055
}

1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
static enum dram_rank skl_get_dimm_rank(u8 size, u32 rank)
{
	if (size == 0)
		return I915_DRAM_RANK_INVALID;
	if (rank == SKL_DRAM_RANK_SINGLE)
		return I915_DRAM_RANK_SINGLE;
	else if (rank == SKL_DRAM_RANK_DUAL)
		return I915_DRAM_RANK_DUAL;

	return I915_DRAM_RANK_INVALID;
}

1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
static bool
skl_is_16gb_dimm(enum dram_rank rank, u8 size, u8 width)
{
	if (rank == I915_DRAM_RANK_SINGLE && width == 8 && size == 16)
		return true;
	else if (rank == I915_DRAM_RANK_DUAL && width == 8 && size == 32)
		return true;
	else if (rank == SKL_DRAM_RANK_SINGLE && width == 16 && size == 8)
		return true;
	else if (rank == SKL_DRAM_RANK_DUAL && width == 16 && size == 16)
		return true;

	return false;
}

1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
static int
skl_dram_get_channel_info(struct dram_channel_info *ch, u32 val)
{
	u32 tmp_l, tmp_s;
	u32 s_val = val >> SKL_DRAM_S_SHIFT;

	if (!val)
		return -EINVAL;

	tmp_l = val & SKL_DRAM_SIZE_MASK;
	tmp_s = s_val & SKL_DRAM_SIZE_MASK;

	if (tmp_l == 0 && tmp_s == 0)
		return -EINVAL;

	ch->l_info.size = tmp_l;
	ch->s_info.size = tmp_s;

	tmp_l = (val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
	tmp_s = (s_val & SKL_DRAM_WIDTH_MASK) >> SKL_DRAM_WIDTH_SHIFT;
	ch->l_info.width = (1 << tmp_l) * 8;
	ch->s_info.width = (1 << tmp_s) * 8;

	tmp_l = val & SKL_DRAM_RANK_MASK;
	tmp_s = s_val & SKL_DRAM_RANK_MASK;
	ch->l_info.rank = skl_get_dimm_rank(ch->l_info.size, tmp_l);
	ch->s_info.rank = skl_get_dimm_rank(ch->s_info.size, tmp_s);

	if (ch->l_info.rank == I915_DRAM_RANK_DUAL ||
	    ch->s_info.rank == I915_DRAM_RANK_DUAL)
		ch->rank = I915_DRAM_RANK_DUAL;
	else if (ch->l_info.rank == I915_DRAM_RANK_SINGLE &&
		 ch->s_info.rank == I915_DRAM_RANK_SINGLE)
		ch->rank = I915_DRAM_RANK_DUAL;
	else
		ch->rank = I915_DRAM_RANK_SINGLE;

1120 1121 1122 1123 1124
	ch->is_16gb_dimm = skl_is_16gb_dimm(ch->l_info.rank, ch->l_info.size,
					    ch->l_info.width) ||
			   skl_is_16gb_dimm(ch->s_info.rank, ch->s_info.size,
					    ch->s_info.width);

1125 1126 1127 1128 1129 1130 1131 1132 1133
	DRM_DEBUG_KMS("(size:width:rank) L(%dGB:X%d:%s) S(%dGB:X%d:%s)\n",
		      ch->l_info.size, ch->l_info.width,
		      ch->l_info.rank ? "dual" : "single",
		      ch->s_info.size, ch->s_info.width,
		      ch->s_info.rank ? "dual" : "single");

	return 0;
}

1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
static bool
intel_is_dram_symmetric(u32 val_ch0, u32 val_ch1,
			struct dram_channel_info *ch0)
{
	return (val_ch0 == val_ch1 &&
		(ch0->s_info.size == 0 ||
		 (ch0->l_info.size == ch0->s_info.size &&
		  ch0->l_info.width == ch0->s_info.width &&
		  ch0->l_info.rank == ch0->s_info.rank)));
}

1145 1146 1147 1148 1149
static int
skl_dram_get_channels_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	struct dram_channel_info ch0, ch1;
1150
	u32 val_ch0, val_ch1;
1151 1152
	int ret;

1153 1154
	val_ch0 = I915_READ(SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN);
	ret = skl_dram_get_channel_info(&ch0, val_ch0);
1155 1156 1157
	if (ret == 0)
		dram_info->num_channels++;

1158 1159
	val_ch1 = I915_READ(SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN);
	ret = skl_dram_get_channel_info(&ch1, val_ch1);
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
	if (ret == 0)
		dram_info->num_channels++;

	if (dram_info->num_channels == 0) {
		DRM_INFO("Number of memory channels is zero\n");
		return -EINVAL;
	}

	/*
	 * If any of the channel is single rank channel, worst case output
	 * will be same as if single rank memory, so consider single rank
	 * memory.
	 */
	if (ch0.rank == I915_DRAM_RANK_SINGLE ||
	    ch1.rank == I915_DRAM_RANK_SINGLE)
		dram_info->rank = I915_DRAM_RANK_SINGLE;
	else
		dram_info->rank = max(ch0.rank, ch1.rank);

	if (dram_info->rank == I915_DRAM_RANK_INVALID) {
		DRM_INFO("couldn't get memory rank information\n");
		return -EINVAL;
	}
1183

1184
	dram_info->is_16gb_dimm = ch0.is_16gb_dimm || ch1.is_16gb_dimm;
1185

1186 1187 1188 1189 1190 1191
	dev_priv->dram_info.symmetric_memory = intel_is_dram_symmetric(val_ch0,
								       val_ch1,
								       &ch0);

	DRM_DEBUG_KMS("memory configuration is %sSymmetric memory\n",
		      dev_priv->dram_info.symmetric_memory ? "" : "not ");
1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
	return 0;
}

static int
skl_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	u32 mem_freq_khz, val;
	int ret;

	ret = skl_dram_get_channels_info(dev_priv);
	if (ret)
		return ret;

	val = I915_READ(SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU);
	mem_freq_khz = DIV_ROUND_UP((val & SKL_REQ_DATA_MASK) *
				    SKL_MEMORY_FREQ_MULTIPLIER_HZ, 1000);

	dram_info->bandwidth_kbps = dram_info->num_channels *
							mem_freq_khz * 8;

	if (dram_info->bandwidth_kbps == 0) {
		DRM_INFO("Couldn't get system memory bandwidth\n");
		return -EINVAL;
	}

	dram_info->valid = true;
	return 0;
}

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
static int
bxt_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
	u32 dram_channels;
	u32 mem_freq_khz, val;
	u8 num_active_channels;
	int i;

	val = I915_READ(BXT_P_CR_MC_BIOS_REQ_0_0_0);
	mem_freq_khz = DIV_ROUND_UP((val & BXT_REQ_DATA_MASK) *
				    BXT_MEMORY_FREQ_MULTIPLIER_HZ, 1000);

	dram_channels = val & BXT_DRAM_CHANNEL_ACTIVE_MASK;
	num_active_channels = hweight32(dram_channels);

	/* Each active bit represents 4-byte channel */
	dram_info->bandwidth_kbps = (mem_freq_khz * num_active_channels * 4);

	if (dram_info->bandwidth_kbps == 0) {
		DRM_INFO("Couldn't get system memory bandwidth\n");
		return -EINVAL;
	}

	/*
	 * Now read each DUNIT8/9/10/11 to check the rank of each dimms.
	 */
	for (i = BXT_D_CR_DRP0_DUNIT_START; i <= BXT_D_CR_DRP0_DUNIT_END; i++) {
		u8 size, width;
		enum dram_rank rank;
		u32 tmp;

		val = I915_READ(BXT_D_CR_DRP0_DUNIT(i));
		if (val == 0xFFFFFFFF)
			continue;

		dram_info->num_channels++;
		tmp = val & BXT_DRAM_RANK_MASK;

		if (tmp == BXT_DRAM_RANK_SINGLE)
			rank = I915_DRAM_RANK_SINGLE;
		else if (tmp == BXT_DRAM_RANK_DUAL)
			rank = I915_DRAM_RANK_DUAL;
		else
			rank = I915_DRAM_RANK_INVALID;

		tmp = val & BXT_DRAM_SIZE_MASK;
		if (tmp == BXT_DRAM_SIZE_4GB)
			size = 4;
		else if (tmp == BXT_DRAM_SIZE_6GB)
			size = 6;
		else if (tmp == BXT_DRAM_SIZE_8GB)
			size = 8;
		else if (tmp == BXT_DRAM_SIZE_12GB)
			size = 12;
		else if (tmp == BXT_DRAM_SIZE_16GB)
			size = 16;
		else
			size = 0;

		tmp = (val & BXT_DRAM_WIDTH_MASK) >> BXT_DRAM_WIDTH_SHIFT;
		width = (1 << tmp) * 8;
		DRM_DEBUG_KMS("dram size:%dGB width:X%d rank:%s\n", size,
			      width, rank == I915_DRAM_RANK_SINGLE ? "single" :
			      rank == I915_DRAM_RANK_DUAL ? "dual" : "unknown");

		/*
		 * If any of the channel is single rank channel,
		 * worst case output will be same as if single rank
		 * memory, so consider single rank memory.
		 */
		if (dram_info->rank == I915_DRAM_RANK_INVALID)
			dram_info->rank = rank;
		else if (rank == I915_DRAM_RANK_SINGLE)
			dram_info->rank = I915_DRAM_RANK_SINGLE;
	}

	if (dram_info->rank == I915_DRAM_RANK_INVALID) {
		DRM_INFO("couldn't get memory rank information\n");
		return -EINVAL;
	}

	dram_info->valid = true;
	return 0;
}

static void
intel_get_dram_info(struct drm_i915_private *dev_priv)
{
	struct dram_info *dram_info = &dev_priv->dram_info;
1312
	char bandwidth_str[32];
1313 1314 1315 1316 1317 1318 1319
	int ret;

	dram_info->valid = false;
	dram_info->rank = I915_DRAM_RANK_INVALID;
	dram_info->bandwidth_kbps = 0;
	dram_info->num_channels = 0;

1320 1321 1322 1323 1324 1325 1326
	/*
	 * Assume 16Gb DIMMs are present until proven otherwise.
	 * This is only used for the level 0 watermark latency
	 * w/a which does not apply to bxt/glk.
	 */
	dram_info->is_16gb_dimm = !IS_GEN9_LP(dev_priv);

1327
	if (INTEL_GEN(dev_priv) < 9 || IS_GEMINILAKE(dev_priv))
1328 1329
		return;

1330 1331 1332 1333 1334 1335 1336
	/* Need to calculate bandwidth only for Gen9 */
	if (IS_BROXTON(dev_priv))
		ret = bxt_get_dram_info(dev_priv);
	else if (INTEL_GEN(dev_priv) == 9)
		ret = skl_get_dram_info(dev_priv);
	else
		ret = skl_dram_get_channels_info(dev_priv);
1337 1338 1339
	if (ret)
		return;

1340 1341 1342 1343 1344 1345
	if (dram_info->bandwidth_kbps)
		sprintf(bandwidth_str, "%d KBps", dram_info->bandwidth_kbps);
	else
		sprintf(bandwidth_str, "unknown");
	DRM_DEBUG_KMS("DRAM bandwidth:%s, total-channels: %u\n",
		      bandwidth_str, dram_info->num_channels);
1346
	DRM_DEBUG_KMS("DRAM rank: %s rank 16GB-dimm:%s\n",
1347
		      (dram_info->rank == I915_DRAM_RANK_DUAL) ?
1348
		      "dual" : "single", yesno(dram_info->is_16gb_dimm));
1349 1350
}

1351 1352 1353 1354 1355 1356 1357 1358 1359
/**
 * i915_driver_init_hw - setup state requiring device access
 * @dev_priv: device private
 *
 * Setup state that requires accessing the device, but doesn't require
 * exposing the driver via kernel internal or userspace interfaces.
 */
static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
{
D
David Weinehall 已提交
1360
	struct pci_dev *pdev = dev_priv->drm.pdev;
1361 1362 1363 1364 1365
	int ret;

	if (i915_inject_load_failure())
		return -ENODEV;

1366
	intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
1367

1368 1369 1370 1371 1372 1373 1374 1375 1376
	if (HAS_PPGTT(dev_priv)) {
		if (intel_vgpu_active(dev_priv) &&
		    !intel_vgpu_has_full_48bit_ppgtt(dev_priv)) {
			i915_report_error(dev_priv,
					  "incompatible vGPU found, support for isolated ppGTT required\n");
			return -ENXIO;
		}
	}

1377
	intel_sanitize_options(dev_priv);
1378

1379 1380
	i915_perf_init(dev_priv);

1381
	ret = i915_ggtt_probe_hw(dev_priv);
1382
	if (ret)
1383
		goto err_perf;
1384

1385 1386 1387 1388
	/*
	 * WARNING: Apparently we must kick fbdev drivers before vgacon,
	 * otherwise the vga fbdev driver falls over.
	 */
1389 1390 1391
	ret = i915_kick_out_firmware_fb(dev_priv);
	if (ret) {
		DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1392
		goto err_ggtt;
1393 1394 1395 1396 1397
	}

	ret = i915_kick_out_vgacon(dev_priv);
	if (ret) {
		DRM_ERROR("failed to remove conflicting VGA console\n");
1398
		goto err_ggtt;
1399 1400
	}

1401
	ret = i915_ggtt_init_hw(dev_priv);
1402
	if (ret)
1403
		goto err_ggtt;
1404

1405
	ret = i915_ggtt_enable_hw(dev_priv);
1406 1407
	if (ret) {
		DRM_ERROR("failed to enable GGTT\n");
1408
		goto err_ggtt;
1409 1410
	}

D
David Weinehall 已提交
1411
	pci_set_master(pdev);
1412 1413

	/* overlay on gen2 is broken and can't address above 1G */
1414
	if (IS_GEN2(dev_priv)) {
D
David Weinehall 已提交
1415
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
1416 1417 1418
		if (ret) {
			DRM_ERROR("failed to set DMA mask\n");

1419
			goto err_ggtt;
1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430
		}
	}

	/* 965GM sometimes incorrectly writes to hardware status page (HWS)
	 * using 32bit addressing, overwriting memory if HWS is located
	 * above 4GB.
	 *
	 * The documentation also mentions an issue with undefined
	 * behaviour if any general state is accessed within a page above 4GB,
	 * which also needs to be handled carefully.
	 */
1431
	if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
D
David Weinehall 已提交
1432
		ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1433 1434 1435 1436

		if (ret) {
			DRM_ERROR("failed to set DMA mask\n");

1437
			goto err_ggtt;
1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455
		}
	}

	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
			   PM_QOS_DEFAULT_VALUE);

	intel_uncore_sanitize(dev_priv);

	i915_gem_load_init_fences(dev_priv);

	/* On the 945G/GM, the chipset reports the MSI capability on the
	 * integrated graphics even though the support isn't actually there
	 * according to the published specs.  It doesn't appear to function
	 * correctly in testing on 945G.
	 * This may be a side effect of MSI having been made available for PEG
	 * and the registers being closely associated.
	 *
	 * According to chipset errata, on the 965GM, MSI interrupts may
1456 1457 1458 1459
	 * be lost or delayed, and was defeatured. MSI interrupts seem to
	 * get lost on g4x as well, and interrupt delivery seems to stay
	 * properly dead afterwards. So we'll just disable them for all
	 * pre-gen5 chipsets.
1460 1461 1462 1463 1464 1465
	 *
	 * dp aux and gmbus irq on gen4 seems to be able to generate legacy
	 * interrupts even when in MSI mode. This results in spurious
	 * interrupt warnings if the legacy irq no. is shared with another
	 * device. The kernel then disables that interrupt source and so
	 * prevents the other device from working properly.
1466
	 */
1467
	if (INTEL_GEN(dev_priv) >= 5) {
D
David Weinehall 已提交
1468
		if (pci_enable_msi(pdev) < 0)
1469 1470 1471
			DRM_DEBUG_DRIVER("can't enable MSI");
	}

1472 1473
	ret = intel_gvt_init(dev_priv);
	if (ret)
1474 1475 1476
		goto err_msi;

	intel_opregion_setup(dev_priv);
1477 1478 1479 1480 1481 1482
	/*
	 * Fill the dram structure to get the system raw bandwidth and
	 * dram info. This will be used for memory latency calculation.
	 */
	intel_get_dram_info(dev_priv);

1483

1484 1485
	return 0;

1486 1487 1488 1489
err_msi:
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
	pm_qos_remove_request(&dev_priv->pm_qos);
1490
err_ggtt:
1491
	i915_ggtt_cleanup_hw(dev_priv);
1492 1493
err_perf:
	i915_perf_fini(dev_priv);
1494 1495 1496 1497 1498 1499 1500 1501 1502
	return ret;
}

/**
 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
 * @dev_priv: device private
 */
static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
{
D
David Weinehall 已提交
1503
	struct pci_dev *pdev = dev_priv->drm.pdev;
1504

1505 1506
	i915_perf_fini(dev_priv);

D
David Weinehall 已提交
1507 1508
	if (pdev->msi_enabled)
		pci_disable_msi(pdev);
1509 1510

	pm_qos_remove_request(&dev_priv->pm_qos);
1511
	i915_ggtt_cleanup_hw(dev_priv);
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
}

/**
 * i915_driver_register - register the driver with the rest of the system
 * @dev_priv: device private
 *
 * Perform any steps necessary to make the driver available via kernel
 * internal or userspace interfaces.
 */
static void i915_driver_register(struct drm_i915_private *dev_priv)
{
1523
	struct drm_device *dev = &dev_priv->drm;
1524

1525
	i915_gem_shrinker_register(dev_priv);
1526
	i915_pmu_register(dev_priv);
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537

	/*
	 * Notify a valid surface after modesetting,
	 * when running inside a VM.
	 */
	if (intel_vgpu_active(dev_priv))
		I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);

	/* Reveal our presence to userspace */
	if (drm_dev_register(dev, 0) == 0) {
		i915_debugfs_register(dev_priv);
D
David Weinehall 已提交
1538
		i915_setup_sysfs(dev_priv);
1539 1540 1541

		/* Depends on sysfs having been initialized */
		i915_perf_register(dev_priv);
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	} else
		DRM_ERROR("Failed to register driver for userspace access!\n");

	if (INTEL_INFO(dev_priv)->num_pipes) {
		/* Must be done after probing outputs */
		intel_opregion_register(dev_priv);
		acpi_video_register();
	}

	if (IS_GEN5(dev_priv))
		intel_gpu_ips_init(dev_priv);

1554
	intel_audio_init(dev_priv);
1555 1556 1557 1558 1559 1560 1561 1562 1563

	/*
	 * Some ports require correctly set-up hpd registers for detection to
	 * work properly (leading to ghost connected connector status), e.g. VGA
	 * on gm45.  Hence we can only set up the initial fbdev config after hpd
	 * irqs are fully enabled. We do it last so that the async config
	 * cannot run before the connectors are registered.
	 */
	intel_fbdev_initial_config_async(dev);
1564 1565 1566 1567 1568 1569 1570

	/*
	 * We need to coordinate the hotplugs with the asynchronous fbdev
	 * configuration, for which we use the fbdev->async_cookie.
	 */
	if (INTEL_INFO(dev_priv)->num_pipes)
		drm_kms_helper_poll_init(dev);
1571

1572
	intel_power_domains_enable(dev_priv);
1573
	intel_runtime_pm_enable(dev_priv);
1574 1575 1576 1577 1578 1579 1580 1581
}

/**
 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
 * @dev_priv: device private
 */
static void i915_driver_unregister(struct drm_i915_private *dev_priv)
{
1582
	intel_runtime_pm_disable(dev_priv);
1583
	intel_power_domains_disable(dev_priv);
1584

1585
	intel_fbdev_unregister(dev_priv);
1586
	intel_audio_deinit(dev_priv);
1587

1588 1589 1590 1591 1592 1593 1594
	/*
	 * After flushing the fbdev (incl. a late async config which will
	 * have delayed queuing of a hotplug event), then flush the hotplug
	 * events.
	 */
	drm_kms_helper_poll_fini(&dev_priv->drm);

1595 1596 1597 1598
	intel_gpu_ips_teardown();
	acpi_video_unregister();
	intel_opregion_unregister(dev_priv);

1599
	i915_perf_unregister(dev_priv);
1600
	i915_pmu_unregister(dev_priv);
1601

D
David Weinehall 已提交
1602
	i915_teardown_sysfs(dev_priv);
1603
	drm_dev_unregister(&dev_priv->drm);
1604

1605
	i915_gem_shrinker_unregister(dev_priv);
1606 1607
}

1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
static void i915_welcome_messages(struct drm_i915_private *dev_priv)
{
	if (drm_debug & DRM_UT_DRIVER) {
		struct drm_printer p = drm_debug_printer("i915 device info:");

		intel_device_info_dump(&dev_priv->info, &p);
		intel_device_info_dump_runtime(&dev_priv->info, &p);
	}

	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
		DRM_INFO("DRM_I915_DEBUG enabled\n");
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
		DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1621 1622
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM))
		DRM_INFO("DRM_I915_DEBUG_RUNTIME_PM enabled\n");
1623 1624
}

1625 1626 1627 1628 1629 1630 1631
static struct drm_i915_private *
i915_driver_create(struct pci_dev *pdev, const struct pci_device_id *ent)
{
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
	struct intel_device_info *device_info;
	struct drm_i915_private *i915;
1632
	int err;
1633 1634 1635

	i915 = kzalloc(sizeof(*i915), GFP_KERNEL);
	if (!i915)
1636
		return ERR_PTR(-ENOMEM);
1637

1638 1639
	err = drm_dev_init(&i915->drm, &driver, &pdev->dev);
	if (err) {
1640
		kfree(i915);
1641
		return ERR_PTR(err);
1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
	}

	i915->drm.pdev = pdev;
	i915->drm.dev_private = i915;
	pci_set_drvdata(pdev, &i915->drm);

	/* Setup the write-once "constant" device info */
	device_info = mkwrite_device_info(i915);
	memcpy(device_info, match_info, sizeof(*device_info));
	device_info->device_id = pdev->device;

	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
1654 1655
		     BITS_PER_TYPE(device_info->platform_mask));
	BUG_ON(device_info->gen > BITS_PER_TYPE(device_info->gen_mask));
1656 1657 1658 1659

	return i915;
}

1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
static void i915_driver_destroy(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = i915->drm.pdev;

	drm_dev_fini(&i915->drm);
	kfree(i915);

	/* And make sure we never chase our dangling pointer from pci_dev */
	pci_set_drvdata(pdev, NULL);
}

1671 1672
/**
 * i915_driver_load - setup chip and create an initial config
1673 1674
 * @pdev: PCI device
 * @ent: matching PCI ID entry
1675 1676 1677 1678 1679 1680 1681
 *
 * The driver load routine has to do several things:
 *   - drive output discovery via intel_modeset_init()
 *   - initialize the memory manager
 *   - allocate initial config memory
 *   - setup the DRM framebuffer with the allocated memory
 */
1682
int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
1683
{
1684 1685
	const struct intel_device_info *match_info =
		(struct intel_device_info *)ent->driver_data;
1686 1687
	struct drm_i915_private *dev_priv;
	int ret;
1688

1689
	dev_priv = i915_driver_create(pdev, ent);
1690 1691
	if (IS_ERR(dev_priv))
		return PTR_ERR(dev_priv);
1692

1693 1694 1695 1696
	/* Disable nuclear pageflip by default on pre-ILK */
	if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
		dev_priv->drm.driver_features &= ~DRIVER_ATOMIC;

1697 1698
	ret = pci_enable_device(pdev);
	if (ret)
1699
		goto out_fini;
D
Damien Lespiau 已提交
1700

1701
	ret = i915_driver_init_early(dev_priv);
1702 1703
	if (ret < 0)
		goto out_pci_disable;
1704

1705
	disable_rpm_wakeref_asserts(dev_priv);
L
Linus Torvalds 已提交
1706

1707 1708 1709
	ret = i915_driver_init_mmio(dev_priv);
	if (ret < 0)
		goto out_runtime_pm_put;
J
Jesse Barnes 已提交
1710

1711 1712 1713
	ret = i915_driver_init_hw(dev_priv);
	if (ret < 0)
		goto out_cleanup_mmio;
1714 1715

	/*
1716 1717 1718
	 * TODO: move the vblank init and parts of modeset init steps into one
	 * of the i915_driver_init_/i915_driver_register functions according
	 * to the role/effect of the given init step.
1719
	 */
1720
	if (INTEL_INFO(dev_priv)->num_pipes) {
1721
		ret = drm_vblank_init(&dev_priv->drm,
1722 1723 1724
				      INTEL_INFO(dev_priv)->num_pipes);
		if (ret)
			goto out_cleanup_hw;
1725 1726
	}

1727
	ret = i915_load_modeset_init(&dev_priv->drm);
1728
	if (ret < 0)
1729
		goto out_cleanup_hw;
1730 1731 1732

	i915_driver_register(dev_priv);

1733
	intel_init_ipc(dev_priv);
M
Mahesh Kumar 已提交
1734

1735
	enable_rpm_wakeref_asserts(dev_priv);
1736

1737 1738
	i915_welcome_messages(dev_priv);

1739 1740 1741 1742 1743 1744 1745
	return 0;

out_cleanup_hw:
	i915_driver_cleanup_hw(dev_priv);
out_cleanup_mmio:
	i915_driver_cleanup_mmio(dev_priv);
out_runtime_pm_put:
1746
	enable_rpm_wakeref_asserts(dev_priv);
1747 1748 1749
	i915_driver_cleanup_early(dev_priv);
out_pci_disable:
	pci_disable_device(pdev);
1750
out_fini:
1751
	i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1752
	i915_driver_destroy(dev_priv);
1753 1754 1755
	return ret;
}

1756
void i915_driver_unload(struct drm_device *dev)
1757
{
1758
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1759
	struct pci_dev *pdev = dev_priv->drm.pdev;
1760

1761
	disable_rpm_wakeref_asserts(dev_priv);
1762

1763 1764
	i915_driver_unregister(dev_priv);

1765
	if (i915_gem_suspend(dev_priv))
1766
		DRM_ERROR("failed to idle hardware; continuing to unload!\n");
B
Ben Widawsky 已提交
1767

1768
	drm_atomic_helper_shutdown(dev);
1769

1770 1771
	intel_gvt_cleanup(dev_priv);

1772 1773
	intel_modeset_cleanup(dev);

1774
	intel_bios_cleanup(dev_priv);
1775

D
David Weinehall 已提交
1776 1777
	vga_switcheroo_unregister_client(pdev);
	vga_client_register(pdev, NULL, NULL, NULL);
1778

1779
	intel_csr_ucode_fini(dev_priv);
1780

1781 1782
	/* Free error state after interrupts are fully disabled. */
	cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1783
	i915_reset_error_state(dev_priv);
1784

1785
	i915_gem_fini(dev_priv);
1786 1787
	intel_fbc_cleanup_cfb(dev_priv);

1788
	intel_power_domains_fini_hw(dev_priv);
1789 1790 1791 1792

	i915_driver_cleanup_hw(dev_priv);
	i915_driver_cleanup_mmio(dev_priv);

1793 1794
	enable_rpm_wakeref_asserts(dev_priv);

1795
	WARN_ON(atomic_read(&dev_priv->runtime_pm.wakeref_count));
1796 1797 1798 1799 1800
}

static void i915_driver_release(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = to_i915(dev);
1801 1802

	i915_driver_cleanup_early(dev_priv);
1803
	i915_driver_destroy(dev_priv);
1804 1805
}

1806
static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1807
{
1808
	struct drm_i915_private *i915 = to_i915(dev);
1809
	int ret;
1810

1811
	ret = i915_gem_open(i915, file);
1812 1813
	if (ret)
		return ret;
1814

1815 1816
	return 0;
}
1817

1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
/**
 * i915_driver_lastclose - clean up after all DRM clients have exited
 * @dev: DRM device
 *
 * Take care of cleaning up after all DRM clients have exited.  In the
 * mode setting case, we want to restore the kernel's initial mode (just
 * in case the last client left us in a bad state).
 *
 * Additionally, in the non-mode setting case, we'll tear down the GTT
 * and DMA structures, since the kernel won't be using them, and clea
 * up any GEM state.
 */
static void i915_driver_lastclose(struct drm_device *dev)
{
	intel_fbdev_restore_mode(dev);
	vga_switcheroo_process_delayed_switch();
}
1835

1836
static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1837
{
1838 1839
	struct drm_i915_file_private *file_priv = file->driver_priv;

1840
	mutex_lock(&dev->struct_mutex);
1841
	i915_gem_context_close(file);
1842 1843 1844 1845
	i915_gem_release(dev, file);
	mutex_unlock(&dev->struct_mutex);

	kfree(file_priv);
1846 1847
}

1848 1849
static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
{
1850
	struct drm_device *dev = &dev_priv->drm;
1851
	struct intel_encoder *encoder;
1852 1853

	drm_modeset_lock_all(dev);
1854 1855 1856
	for_each_intel_encoder(dev, encoder)
		if (encoder->suspend)
			encoder->suspend(encoder);
1857 1858 1859
	drm_modeset_unlock_all(dev);
}

1860 1861
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
			      bool rpm_resume);
1862
static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
1863

1864 1865 1866 1867 1868 1869 1870 1871
static bool suspend_to_idle(struct drm_i915_private *dev_priv)
{
#if IS_ENABLED(CONFIG_ACPI_SLEEP)
	if (acpi_target_system_state() < ACPI_STATE_S3)
		return true;
#endif
	return false;
}
1872

1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891
static int i915_drm_prepare(struct drm_device *dev)
{
	struct drm_i915_private *i915 = to_i915(dev);
	int err;

	/*
	 * NB intel_display_suspend() may issue new requests after we've
	 * ostensibly marked the GPU as ready-to-sleep here. We need to
	 * split out that work and pull it forward so that after point,
	 * the GPU is not woken again.
	 */
	err = i915_gem_suspend(i915);
	if (err)
		dev_err(&i915->drm.pdev->dev,
			"GEM idle failed, suspend/resume might fail\n");

	return err;
}

1892
static int i915_drm_suspend(struct drm_device *dev)
J
Jesse Barnes 已提交
1893
{
1894
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1895
	struct pci_dev *pdev = dev_priv->drm.pdev;
1896
	pci_power_t opregion_target_state;
1897

1898 1899
	disable_rpm_wakeref_asserts(dev_priv);

1900 1901
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
1902
	intel_power_domains_disable(dev_priv);
1903

1904 1905
	drm_kms_helper_poll_disable(dev);

D
David Weinehall 已提交
1906
	pci_save_state(pdev);
J
Jesse Barnes 已提交
1907

1908
	intel_display_suspend(dev);
1909

1910
	intel_dp_mst_suspend(dev_priv);
1911

1912 1913
	intel_runtime_pm_disable_interrupts(dev_priv);
	intel_hpd_cancel_work(dev_priv);
1914

1915
	intel_suspend_encoders(dev_priv);
1916

1917
	intel_suspend_hw(dev_priv);
1918

1919
	i915_gem_suspend_gtt_mappings(dev_priv);
1920

1921
	i915_save_state(dev_priv);
1922

1923
	opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
1924
	intel_opregion_notify_adapter(dev_priv, opregion_target_state);
1925

1926
	intel_opregion_unregister(dev_priv);
1927

1928
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
1929

1930 1931
	dev_priv->suspend_count++;

1932
	intel_csr_ucode_suspend(dev_priv);
1933

1934 1935
	enable_rpm_wakeref_asserts(dev_priv);

1936
	return 0;
1937 1938
}

1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
static enum i915_drm_suspend_mode
get_suspend_mode(struct drm_i915_private *dev_priv, bool hibernate)
{
	if (hibernate)
		return I915_DRM_SUSPEND_HIBERNATE;

	if (suspend_to_idle(dev_priv))
		return I915_DRM_SUSPEND_IDLE;

	return I915_DRM_SUSPEND_MEM;
}

1951
static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
1952
{
1953
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
1954
	struct pci_dev *pdev = dev_priv->drm.pdev;
1955 1956
	int ret;

1957 1958
	disable_rpm_wakeref_asserts(dev_priv);

1959 1960 1961
	i915_gem_suspend_late(dev_priv);

	intel_uncore_suspend(dev_priv);
1962

1963 1964
	intel_power_domains_suspend(dev_priv,
				    get_suspend_mode(dev_priv, hibernation));
1965

1966
	ret = 0;
1967
	if (IS_GEN9_LP(dev_priv))
1968
		bxt_enable_dc9(dev_priv);
1969
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1970 1971 1972
		hsw_enable_pc8(dev_priv);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		ret = vlv_suspend_complete(dev_priv);
1973 1974 1975

	if (ret) {
		DRM_ERROR("Suspend complete failed: %d\n", ret);
1976
		intel_power_domains_resume(dev_priv);
1977

1978
		goto out;
1979 1980
	}

D
David Weinehall 已提交
1981
	pci_disable_device(pdev);
1982
	/*
1983
	 * During hibernation on some platforms the BIOS may try to access
1984 1985
	 * the device even though it's already in D3 and hang the machine. So
	 * leave the device in D0 on those platforms and hope the BIOS will
1986 1987 1988 1989 1990 1991 1992
	 * power down the device properly. The issue was seen on multiple old
	 * GENs with different BIOS vendors, so having an explicit blacklist
	 * is inpractical; apply the workaround on everything pre GEN6. The
	 * platforms where the issue was seen:
	 * Lenovo Thinkpad X301, X61s, X60, T60, X41
	 * Fujitsu FSC S7110
	 * Acer Aspire 1830T
1993
	 */
1994
	if (!(hibernation && INTEL_GEN(dev_priv) < 6))
D
David Weinehall 已提交
1995
		pci_set_power_state(pdev, PCI_D3hot);
1996

1997 1998 1999 2000
out:
	enable_rpm_wakeref_asserts(dev_priv);

	return ret;
2001 2002
}

2003
static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
2004 2005 2006
{
	int error;

2007
	if (!dev) {
2008 2009 2010 2011 2012
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

2013 2014 2015
	if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
			 state.event != PM_EVENT_FREEZE))
		return -EINVAL;
2016 2017 2018

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
2019

2020
	error = i915_drm_suspend(dev);
2021 2022 2023
	if (error)
		return error;

2024
	return i915_drm_suspend_late(dev, false);
J
Jesse Barnes 已提交
2025 2026
}

2027
static int i915_drm_resume(struct drm_device *dev)
2028
{
2029
	struct drm_i915_private *dev_priv = to_i915(dev);
2030
	int ret;
2031

2032
	disable_rpm_wakeref_asserts(dev_priv);
2033
	intel_sanitize_gt_powersave(dev_priv);
2034

2035 2036
	i915_gem_sanitize(dev_priv);

2037
	ret = i915_ggtt_enable_hw(dev_priv);
2038 2039 2040
	if (ret)
		DRM_ERROR("failed to re-enable GGTT\n");

2041 2042
	intel_csr_ucode_resume(dev_priv);

2043
	i915_restore_state(dev_priv);
2044
	intel_pps_unlock_regs_wa(dev_priv);
2045
	intel_opregion_setup(dev_priv);
2046

2047
	intel_init_pch_refclk(dev_priv);
2048

2049 2050 2051 2052 2053
	/*
	 * Interrupts have to be enabled before any batches are run. If not the
	 * GPU will hang. i915_gem_init_hw() will initiate batches to
	 * update/restore the context.
	 *
2054 2055
	 * drm_mode_config_reset() needs AUX interrupts.
	 *
2056 2057 2058 2059 2060
	 * Modeset enabling in intel_modeset_init_hw() also needs working
	 * interrupts.
	 */
	intel_runtime_pm_enable_interrupts(dev_priv);

2061 2062
	drm_mode_config_reset(dev);

2063
	i915_gem_resume(dev_priv);
2064

2065
	intel_modeset_init_hw(dev);
2066
	intel_init_clock_gating(dev_priv);
2067

2068 2069
	spin_lock_irq(&dev_priv->irq_lock);
	if (dev_priv->display.hpd_irq_setup)
2070
		dev_priv->display.hpd_irq_setup(dev_priv);
2071
	spin_unlock_irq(&dev_priv->irq_lock);
2072

2073
	intel_dp_mst_resume(dev_priv);
2074

2075 2076
	intel_display_resume(dev);

2077 2078
	drm_kms_helper_poll_enable(dev);

2079 2080 2081
	/*
	 * ... but also need to make sure that hotplug processing
	 * doesn't cause havoc. Like in the driver load code we don't
2082
	 * bother with the tiny race here where we might lose hotplug
2083 2084 2085
	 * notifications.
	 * */
	intel_hpd_init(dev_priv);
2086

2087
	intel_opregion_register(dev_priv);
2088

2089
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
2090

2091
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
2092

2093 2094
	intel_power_domains_enable(dev_priv);

2095 2096
	enable_rpm_wakeref_asserts(dev_priv);

2097
	return 0;
2098 2099
}

2100
static int i915_drm_resume_early(struct drm_device *dev)
2101
{
2102
	struct drm_i915_private *dev_priv = to_i915(dev);
D
David Weinehall 已提交
2103
	struct pci_dev *pdev = dev_priv->drm.pdev;
2104
	int ret;
2105

2106 2107 2108 2109 2110 2111 2112 2113 2114
	/*
	 * We have a resume ordering issue with the snd-hda driver also
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an early
	 * resume hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125

	/*
	 * Note that we need to set the power state explicitly, since we
	 * powered off the device during freeze and the PCI core won't power
	 * it back up for us during thaw. Powering off the device during
	 * freeze is not a hard requirement though, and during the
	 * suspend/resume phases the PCI core makes sure we get here with the
	 * device powered on. So in case we change our freeze logic and keep
	 * the device powered we can also remove the following set power state
	 * call.
	 */
D
David Weinehall 已提交
2126
	ret = pci_set_power_state(pdev, PCI_D0);
2127 2128
	if (ret) {
		DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
2129
		return ret;
2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
	}

	/*
	 * Note that pci_enable_device() first enables any parent bridge
	 * device and only then sets the power state for this device. The
	 * bridge enabling is a nop though, since bridge devices are resumed
	 * first. The order of enabling power and enabling the device is
	 * imposed by the PCI core as described above, so here we preserve the
	 * same order for the freeze/thaw phases.
	 *
	 * TODO: eventually we should remove pci_disable_device() /
	 * pci_enable_enable_device() from suspend/resume. Due to how they
	 * depend on the device enable refcount we can't anyway depend on them
	 * disabling/enabling the device.
	 */
2145 2146
	if (pci_enable_device(pdev))
		return -EIO;
2147

D
David Weinehall 已提交
2148
	pci_set_master(pdev);
2149

2150 2151
	disable_rpm_wakeref_asserts(dev_priv);

2152
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2153
		ret = vlv_resume_prepare(dev_priv, false);
2154
	if (ret)
2155 2156
		DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
			  ret);
2157

2158
	intel_uncore_resume_early(dev_priv);
2159

2160
	if (IS_GEN9_LP(dev_priv)) {
2161
		gen9_sanitize_dc_state(dev_priv);
2162
		bxt_disable_dc9(dev_priv);
2163
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2164
		hsw_disable_pc8(dev_priv);
2165
	}
2166

2167
	intel_uncore_sanitize(dev_priv);
2168

2169
	intel_power_domains_resume(dev_priv);
2170

2171 2172
	intel_engines_sanitize(dev_priv);

2173 2174
	enable_rpm_wakeref_asserts(dev_priv);

2175
	return ret;
2176 2177
}

2178
static int i915_resume_switcheroo(struct drm_device *dev)
2179
{
2180
	int ret;
2181

2182 2183 2184
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

2185
	ret = i915_drm_resume_early(dev);
2186 2187 2188
	if (ret)
		return ret;

2189 2190 2191
	return i915_drm_resume(dev);
}

2192
/**
2193
 * i915_reset - reset chip after a hang
2194
 * @i915: #drm_i915_private to reset
2195 2196
 * @stalled_mask: mask of the stalled engines with the guilty requests
 * @reason: user error message for why we are resetting
2197
 *
2198 2199
 * Reset the chip.  Useful if a hang is detected. Marks the device as wedged
 * on failure.
2200
 *
2201 2202
 * Caller must hold the struct_mutex.
 *
2203 2204 2205 2206 2207 2208 2209 2210
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
2211 2212 2213
void i915_reset(struct drm_i915_private *i915,
		unsigned int stalled_mask,
		const char *reason)
2214
{
2215
	struct i915_gpu_error *error = &i915->gpu_error;
2216
	int ret;
2217
	int i;
2218

2219 2220
	GEM_TRACE("flags=%lx\n", error->flags);

2221
	might_sleep();
2222
	lockdep_assert_held(&i915->drm.struct_mutex);
2223
	GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
2224

2225
	if (!test_bit(I915_RESET_HANDOFF, &error->flags))
2226
		return;
2227

2228
	/* Clear any previous failed attempts at recovery. Time to try again. */
2229
	if (!i915_gem_unset_wedged(i915))
2230 2231
		goto wakeup;

2232 2233
	if (reason)
		dev_notice(i915->drm.dev, "Resetting chip for %s\n", reason);
2234
	error->reset_count++;
2235

2236
	ret = i915_gem_reset_prepare(i915);
2237
	if (ret) {
2238 2239
		dev_err(i915->drm.dev, "GPU recovery failed\n");
		goto taint;
2240
	}
2241

2242
	if (!intel_has_gpu_reset(i915)) {
2243 2244 2245 2246
		if (i915_modparams.reset)
			dev_err(i915->drm.dev, "GPU reset not supported\n");
		else
			DRM_DEBUG_DRIVER("GPU reset disabled\n");
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
		goto error;
	}

	for (i = 0; i < 3; i++) {
		ret = intel_gpu_reset(i915, ALL_ENGINES);
		if (ret == 0)
			break;

		msleep(100);
	}
2257
	if (ret) {
2258
		dev_err(i915->drm.dev, "Failed to reset chip\n");
2259
		goto taint;
2260 2261 2262 2263 2264 2265
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
2266 2267 2268 2269
	 * there.
	 */
	ret = i915_ggtt_enable_hw(i915);
	if (ret) {
2270 2271
		DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
			  ret);
2272 2273 2274
		goto error;
	}

2275
	i915_gem_reset(i915, stalled_mask);
2276 2277
	intel_overlay_reset(i915);

2278
	/*
2279 2280 2281 2282 2283 2284 2285
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
2286
	ret = i915_gem_init_hw(i915);
2287
	if (ret) {
2288 2289
		DRM_ERROR("Failed to initialise HW following reset (%d)\n",
			  ret);
2290
		goto error;
2291 2292
	}

2293
	i915_queue_hangcheck(i915);
2294

2295
finish:
2296
	i915_gem_reset_finish(i915);
2297
wakeup:
2298 2299
	clear_bit(I915_RESET_HANDOFF, &error->flags);
	wake_up_bit(&error->flags, I915_RESET_HANDOFF);
2300
	return;
2301

2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
taint:
	/*
	 * History tells us that if we cannot reset the GPU now, we
	 * never will. This then impacts everything that is run
	 * subsequently. On failing the reset, we mark the driver
	 * as wedged, preventing further execution on the GPU.
	 * We also want to go one step further and add a taint to the
	 * kernel so that any subsequent faults can be traced back to
	 * this failure. This is important for CI, where if the
	 * GPU/driver fails we would like to reboot and restart testing
	 * rather than continue on into oblivion. For everyone else,
	 * the system should still plod along, but they have been warned!
	 */
	add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
2316
error:
2317
	i915_gem_set_wedged(i915);
2318
	i915_retire_requests(i915);
2319
	goto finish;
2320 2321
}

2322 2323 2324 2325 2326 2327
static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
					struct intel_engine_cs *engine)
{
	return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
}

2328 2329 2330
/**
 * i915_reset_engine - reset GPU engine to recover from a hang
 * @engine: engine to reset
2331
 * @msg: reason for GPU reset; or NULL for no dev_notice()
2332 2333 2334
 *
 * Reset a specific GPU engine. Useful if a hang is detected.
 * Returns zero on successful reset or otherwise an error code.
2335 2336 2337 2338 2339
 *
 * Procedure is:
 *  - identifies the request that caused the hang and it is dropped
 *  - reset engine (which will force the engine to idle)
 *  - re-init/configure engine
2340
 */
2341
int i915_reset_engine(struct intel_engine_cs *engine, const char *msg)
2342
{
2343
	struct i915_gpu_error *error = &engine->i915->gpu_error;
2344
	struct i915_request *active_request;
2345 2346
	int ret;

2347
	GEM_TRACE("%s flags=%lx\n", engine->name, error->flags);
2348 2349
	GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));

2350 2351 2352 2353 2354 2355 2356
	active_request = i915_gem_reset_prepare_engine(engine);
	if (IS_ERR_OR_NULL(active_request)) {
		/* Either the previous reset failed, or we pardon the reset. */
		ret = PTR_ERR(active_request);
		goto out;
	}

2357
	if (msg)
2358
		dev_notice(engine->i915->drm.dev,
2359
			   "Resetting %s for %s\n", engine->name, msg);
2360
	error->reset_engine_count[engine->id]++;
2361

2362 2363 2364 2365
	if (!engine->i915->guc.execbuf_client)
		ret = intel_gt_reset_engine(engine->i915, engine);
	else
		ret = intel_guc_reset_engine(&engine->i915->guc, engine);
2366 2367
	if (ret) {
		/* If we fail here, we expect to fallback to a global reset */
2368 2369
		DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
				 engine->i915->guc.execbuf_client ? "GuC " : "",
2370 2371 2372
				 engine->name, ret);
		goto out;
	}
2373

2374 2375 2376 2377 2378
	/*
	 * The request that caused the hang is stuck on elsp, we know the
	 * active request and can drop it, adjust head to skip the offending
	 * request to resume executing remaining requests in the queue.
	 */
2379
	i915_gem_reset_engine(engine, active_request, true);
2380 2381 2382 2383 2384 2385 2386

	/*
	 * The engine and its registers (and workarounds in case of render)
	 * have been reset to their default values. Follow the init_ring
	 * process to program RING_MODE, HWSP and re-enable submission.
	 */
	ret = engine->init_hw(engine);
2387 2388
	if (ret)
		goto out;
2389 2390

out:
2391
	intel_engine_cancel_stop_cs(engine);
2392
	i915_gem_reset_finish_engine(engine);
2393
	return ret;
2394 2395
}

2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
static int i915_pm_prepare(struct device *kdev)
{
	struct pci_dev *pdev = to_pci_dev(kdev);
	struct drm_device *dev = pci_get_drvdata(pdev);

	if (!dev) {
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

	return i915_drm_prepare(dev);
}

2412
static int i915_pm_suspend(struct device *kdev)
2413
{
2414 2415
	struct pci_dev *pdev = to_pci_dev(kdev);
	struct drm_device *dev = pci_get_drvdata(pdev);
2416

2417 2418
	if (!dev) {
		dev_err(kdev, "DRM not initialized, aborting suspend.\n");
2419 2420
		return -ENODEV;
	}
2421

2422
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2423 2424
		return 0;

2425
	return i915_drm_suspend(dev);
2426 2427
}

2428
static int i915_pm_suspend_late(struct device *kdev)
2429
{
2430
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2431 2432

	/*
D
Damien Lespiau 已提交
2433
	 * We have a suspend ordering issue with the snd-hda driver also
2434 2435 2436 2437 2438 2439 2440
	 * requiring our device to be power up. Due to the lack of a
	 * parent/child relationship we currently solve this with an late
	 * suspend hook.
	 *
	 * FIXME: This should be solved with a special hdmi sink device or
	 * similar so that power domains can be employed.
	 */
2441
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2442
		return 0;
2443

2444
	return i915_drm_suspend_late(dev, false);
2445 2446
}

2447
static int i915_pm_poweroff_late(struct device *kdev)
2448
{
2449
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2450

2451
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2452 2453
		return 0;

2454
	return i915_drm_suspend_late(dev, true);
2455 2456
}

2457
static int i915_pm_resume_early(struct device *kdev)
2458
{
2459
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2460

2461
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2462 2463
		return 0;

2464
	return i915_drm_resume_early(dev);
2465 2466
}

2467
static int i915_pm_resume(struct device *kdev)
2468
{
2469
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2470

2471
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2472 2473
		return 0;

2474
	return i915_drm_resume(dev);
2475 2476
}

2477
/* freeze: before creating the hibernation_image */
2478
static int i915_pm_freeze(struct device *kdev)
2479
{
2480
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2481 2482
	int ret;

2483 2484 2485 2486 2487
	if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend(dev);
		if (ret)
			return ret;
	}
2488 2489 2490 2491 2492 2493

	ret = i915_gem_freeze(kdev_to_i915(kdev));
	if (ret)
		return ret;

	return 0;
2494 2495
}

2496
static int i915_pm_freeze_late(struct device *kdev)
2497
{
2498
	struct drm_device *dev = &kdev_to_i915(kdev)->drm;
2499 2500
	int ret;

2501 2502 2503 2504 2505
	if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
		ret = i915_drm_suspend_late(dev, true);
		if (ret)
			return ret;
	}
2506

2507
	ret = i915_gem_freeze_late(kdev_to_i915(kdev));
2508 2509 2510 2511
	if (ret)
		return ret;

	return 0;
2512 2513 2514
}

/* thaw: called after creating the hibernation image, but before turning off. */
2515
static int i915_pm_thaw_early(struct device *kdev)
2516
{
2517
	return i915_pm_resume_early(kdev);
2518 2519
}

2520
static int i915_pm_thaw(struct device *kdev)
2521
{
2522
	return i915_pm_resume(kdev);
2523 2524 2525
}

/* restore: called after loading the hibernation image. */
2526
static int i915_pm_restore_early(struct device *kdev)
2527
{
2528
	return i915_pm_resume_early(kdev);
2529 2530
}

2531
static int i915_pm_restore(struct device *kdev)
2532
{
2533
	return i915_pm_resume(kdev);
2534 2535
}

2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
/*
 * Save all Gunit registers that may be lost after a D3 and a subsequent
 * S0i[R123] transition. The list of registers needing a save/restore is
 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
 * registers in the following way:
 * - Driver: saved/restored by the driver
 * - Punit : saved/restored by the Punit firmware
 * - No, w/o marking: no need to save/restore, since the register is R/O or
 *                    used internally by the HW in a way that doesn't depend
 *                    keeping the content across a suspend/resume.
 * - Debug : used for debugging
 *
 * We save/restore all registers marked with 'Driver', with the following
 * exceptions:
 * - Registers out of use, including also registers marked with 'Debug'.
 *   These have no effect on the driver's operation, so we don't save/restore
 *   them to reduce the overhead.
 * - Registers that are fully setup by an initialization function called from
 *   the resume path. For example many clock gating and RPS/RC6 registers.
 * - Registers that provide the right functionality with their reset defaults.
 *
 * TODO: Except for registers that based on the above 3 criteria can be safely
 * ignored, we save/restore all others, practically treating the HW context as
 * a black-box for the driver. Further investigation is needed to reduce the
 * saved/restored registers even further, by following the same 3 criteria.
 */
static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	int i;

	/* GAM 0x4000-0x4770 */
	s->wr_watermark		= I915_READ(GEN7_WR_WATERMARK);
	s->gfx_prio_ctrl	= I915_READ(GEN7_GFX_PRIO_CTRL);
	s->arb_mode		= I915_READ(ARB_MODE);
	s->gfx_pend_tlb0	= I915_READ(GEN7_GFX_PEND_TLB0);
	s->gfx_pend_tlb1	= I915_READ(GEN7_GFX_PEND_TLB1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
2575
		s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
2576 2577

	s->media_max_req_count	= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
2578
	s->gfx_max_req_count	= I915_READ(GEN7_GFX_MAX_REQ_COUNT);
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618

	s->render_hwsp		= I915_READ(RENDER_HWS_PGA_GEN7);
	s->ecochk		= I915_READ(GAM_ECOCHK);
	s->bsd_hwsp		= I915_READ(BSD_HWS_PGA_GEN7);
	s->blt_hwsp		= I915_READ(BLT_HWS_PGA_GEN7);

	s->tlb_rd_addr		= I915_READ(GEN7_TLB_RD_ADDR);

	/* MBC 0x9024-0x91D0, 0x8500 */
	s->g3dctl		= I915_READ(VLV_G3DCTL);
	s->gsckgctl		= I915_READ(VLV_GSCKGCTL);
	s->mbctl		= I915_READ(GEN6_MBCTL);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	s->ucgctl1		= I915_READ(GEN6_UCGCTL1);
	s->ucgctl3		= I915_READ(GEN6_UCGCTL3);
	s->rcgctl1		= I915_READ(GEN6_RCGCTL1);
	s->rcgctl2		= I915_READ(GEN6_RCGCTL2);
	s->rstctl		= I915_READ(GEN6_RSTCTL);
	s->misccpctl		= I915_READ(GEN7_MISCCPCTL);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	s->gfxpause		= I915_READ(GEN6_GFXPAUSE);
	s->rpdeuhwtc		= I915_READ(GEN6_RPDEUHWTC);
	s->rpdeuc		= I915_READ(GEN6_RPDEUC);
	s->ecobus		= I915_READ(ECOBUS);
	s->pwrdwnupctl		= I915_READ(VLV_PWRDWNUPCTL);
	s->rp_down_timeout	= I915_READ(GEN6_RP_DOWN_TIMEOUT);
	s->rp_deucsw		= I915_READ(GEN6_RPDEUCSW);
	s->rcubmabdtmr		= I915_READ(GEN6_RCUBMABDTMR);
	s->rcedata		= I915_READ(VLV_RCEDATA);
	s->spare2gh		= I915_READ(VLV_SPAREG2H);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	s->gt_imr		= I915_READ(GTIMR);
	s->gt_ier		= I915_READ(GTIER);
	s->pm_imr		= I915_READ(GEN6_PMIMR);
	s->pm_ier		= I915_READ(GEN6_PMIER);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
2619
		s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630

	/* GT SA CZ domain, 0x100000-0x138124 */
	s->tilectl		= I915_READ(TILECTL);
	s->gt_fifoctl		= I915_READ(GTFIFOCTL);
	s->gtlc_wake_ctrl	= I915_READ(VLV_GTLC_WAKE_CTRL);
	s->gtlc_survive		= I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	s->pmwgicz		= I915_READ(VLV_PMWGICZ);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	s->gu_ctl0		= I915_READ(VLV_GU_CTL0);
	s->gu_ctl1		= I915_READ(VLV_GU_CTL1);
2631
	s->pcbr			= I915_READ(VLV_PCBR);
2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656
	s->clock_gate_dis2	= I915_READ(VLV_GUNIT_CLOCK_GATE2);

	/*
	 * Not saving any of:
	 * DFT,		0x9800-0x9EC0
	 * SARB,	0xB000-0xB1FC
	 * GAC,		0x5208-0x524C, 0x14000-0x14C000
	 * PCI CFG
	 */
}

static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
{
	struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
	u32 val;
	int i;

	/* GAM 0x4000-0x4770 */
	I915_WRITE(GEN7_WR_WATERMARK,	s->wr_watermark);
	I915_WRITE(GEN7_GFX_PRIO_CTRL,	s->gfx_prio_ctrl);
	I915_WRITE(ARB_MODE,		s->arb_mode | (0xffff << 16));
	I915_WRITE(GEN7_GFX_PEND_TLB0,	s->gfx_pend_tlb0);
	I915_WRITE(GEN7_GFX_PEND_TLB1,	s->gfx_pend_tlb1);

	for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
2657
		I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
2658 2659

	I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
2660
	I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700

	I915_WRITE(RENDER_HWS_PGA_GEN7,	s->render_hwsp);
	I915_WRITE(GAM_ECOCHK,		s->ecochk);
	I915_WRITE(BSD_HWS_PGA_GEN7,	s->bsd_hwsp);
	I915_WRITE(BLT_HWS_PGA_GEN7,	s->blt_hwsp);

	I915_WRITE(GEN7_TLB_RD_ADDR,	s->tlb_rd_addr);

	/* MBC 0x9024-0x91D0, 0x8500 */
	I915_WRITE(VLV_G3DCTL,		s->g3dctl);
	I915_WRITE(VLV_GSCKGCTL,	s->gsckgctl);
	I915_WRITE(GEN6_MBCTL,		s->mbctl);

	/* GCP 0x9400-0x9424, 0x8100-0x810C */
	I915_WRITE(GEN6_UCGCTL1,	s->ucgctl1);
	I915_WRITE(GEN6_UCGCTL3,	s->ucgctl3);
	I915_WRITE(GEN6_RCGCTL1,	s->rcgctl1);
	I915_WRITE(GEN6_RCGCTL2,	s->rcgctl2);
	I915_WRITE(GEN6_RSTCTL,		s->rstctl);
	I915_WRITE(GEN7_MISCCPCTL,	s->misccpctl);

	/* GPM 0xA000-0xAA84, 0x8000-0x80FC */
	I915_WRITE(GEN6_GFXPAUSE,	s->gfxpause);
	I915_WRITE(GEN6_RPDEUHWTC,	s->rpdeuhwtc);
	I915_WRITE(GEN6_RPDEUC,		s->rpdeuc);
	I915_WRITE(ECOBUS,		s->ecobus);
	I915_WRITE(VLV_PWRDWNUPCTL,	s->pwrdwnupctl);
	I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
	I915_WRITE(GEN6_RPDEUCSW,	s->rp_deucsw);
	I915_WRITE(GEN6_RCUBMABDTMR,	s->rcubmabdtmr);
	I915_WRITE(VLV_RCEDATA,		s->rcedata);
	I915_WRITE(VLV_SPAREG2H,	s->spare2gh);

	/* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
	I915_WRITE(GTIMR,		s->gt_imr);
	I915_WRITE(GTIER,		s->gt_ier);
	I915_WRITE(GEN6_PMIMR,		s->pm_imr);
	I915_WRITE(GEN6_PMIER,		s->pm_ier);

	for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
2701
		I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725

	/* GT SA CZ domain, 0x100000-0x138124 */
	I915_WRITE(TILECTL,			s->tilectl);
	I915_WRITE(GTFIFOCTL,			s->gt_fifoctl);
	/*
	 * Preserve the GT allow wake and GFX force clock bit, they are not
	 * be restored, as they are used to control the s0ix suspend/resume
	 * sequence by the caller.
	 */
	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= VLV_GTLC_ALLOWWAKEREQ;
	val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= VLV_GFX_CLK_FORCE_ON_BIT;
	val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	I915_WRITE(VLV_PMWGICZ,			s->pmwgicz);

	/* Gunit-Display CZ domain, 0x182028-0x1821CF */
	I915_WRITE(VLV_GU_CTL0,			s->gu_ctl0);
	I915_WRITE(VLV_GU_CTL1,			s->gu_ctl1);
2726
	I915_WRITE(VLV_PCBR,			s->pcbr);
2727 2728 2729
	I915_WRITE(VLV_GUNIT_CLOCK_GATE2,	s->clock_gate_dis2);
}

2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743
static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
				  u32 mask, u32 val)
{
	/* The HW does not like us polling for PW_STATUS frequently, so
	 * use the sleeping loop rather than risk the busy spin within
	 * intel_wait_for_register().
	 *
	 * Transitioning between RC6 states should be at most 2ms (see
	 * valleyview_enable_rps) so use a 3ms timeout.
	 */
	return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
			3);
}

2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
{
	u32 val;
	int err;

	val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
	val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
	if (force_on)
		val |= VLV_GFX_CLK_FORCE_ON_BIT;
	I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);

	if (!force_on)
		return 0;

2758 2759 2760 2761 2762
	err = intel_wait_for_register(dev_priv,
				      VLV_GTLC_SURVIVABILITY_REG,
				      VLV_GFX_CLK_STATUS_BIT,
				      VLV_GFX_CLK_STATUS_BIT,
				      20);
2763 2764 2765 2766 2767 2768 2769
	if (err)
		DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
			  I915_READ(VLV_GTLC_SURVIVABILITY_REG));

	return err;
}

2770 2771
static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
{
2772
	u32 mask;
2773
	u32 val;
2774
	int err;
2775 2776 2777 2778 2779 2780 2781 2782

	val = I915_READ(VLV_GTLC_WAKE_CTRL);
	val &= ~VLV_GTLC_ALLOWWAKEREQ;
	if (allow)
		val |= VLV_GTLC_ALLOWWAKEREQ;
	I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
	POSTING_READ(VLV_GTLC_WAKE_CTRL);

2783 2784 2785 2786
	mask = VLV_GTLC_ALLOWWAKEACK;
	val = allow ? mask : 0;

	err = vlv_wait_for_pw_status(dev_priv, mask, val);
2787 2788
	if (err)
		DRM_ERROR("timeout disabling GT waking\n");
2789

2790 2791 2792
	return err;
}

2793 2794
static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
				  bool wait_for_on)
2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
{
	u32 mask;
	u32 val;

	mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
	val = wait_for_on ? mask : 0;

	/*
	 * RC6 transitioning can be delayed up to 2 msec (see
	 * valleyview_enable_rps), use 3 msec for safety.
2805 2806 2807
	 *
	 * This can fail to turn off the rc6 if the GPU is stuck after a failed
	 * reset and we are trying to force the machine to sleep.
2808
	 */
2809
	if (vlv_wait_for_pw_status(dev_priv, mask, val))
2810 2811
		DRM_DEBUG_DRIVER("timeout waiting for GT wells to go %s\n",
				 onoff(wait_for_on));
2812 2813 2814 2815 2816 2817 2818
}

static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
{
	if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
		return;

2819
	DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
2820 2821 2822
	I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
}

2823
static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
2824 2825 2826 2827 2828 2829 2830 2831
{
	u32 mask;
	int err;

	/*
	 * Bspec defines the following GT well on flags as debug only, so
	 * don't treat them as hard failures.
	 */
2832
	vlv_wait_for_gt_wells(dev_priv, false);
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845

	mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
	WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);

	vlv_check_no_gt_access(dev_priv);

	err = vlv_force_gfx_clock(dev_priv, true);
	if (err)
		goto err1;

	err = vlv_allow_gt_wake(dev_priv, false);
	if (err)
		goto err2;
2846

2847
	if (!IS_CHERRYVIEW(dev_priv))
2848
		vlv_save_gunit_s0ix_state(dev_priv);
2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864

	err = vlv_force_gfx_clock(dev_priv, false);
	if (err)
		goto err2;

	return 0;

err2:
	/* For safety always re-enable waking and disable gfx clock forcing */
	vlv_allow_gt_wake(dev_priv, true);
err1:
	vlv_force_gfx_clock(dev_priv, false);

	return err;
}

2865 2866
static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
				bool rpm_resume)
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877
{
	int err;
	int ret;

	/*
	 * If any of the steps fail just try to continue, that's the best we
	 * can do at this point. Return the first error code (which will also
	 * leave RPM permanently disabled).
	 */
	ret = vlv_force_gfx_clock(dev_priv, true);

2878
	if (!IS_CHERRYVIEW(dev_priv))
2879
		vlv_restore_gunit_s0ix_state(dev_priv);
2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890

	err = vlv_allow_gt_wake(dev_priv, true);
	if (!ret)
		ret = err;

	err = vlv_force_gfx_clock(dev_priv, false);
	if (!ret)
		ret = err;

	vlv_check_no_gt_access(dev_priv);

2891
	if (rpm_resume)
2892
		intel_init_clock_gating(dev_priv);
2893 2894 2895 2896

	return ret;
}

2897
static int intel_runtime_suspend(struct device *kdev)
2898
{
2899
	struct pci_dev *pdev = to_pci_dev(kdev);
2900
	struct drm_device *dev = pci_get_drvdata(pdev);
2901
	struct drm_i915_private *dev_priv = to_i915(dev);
2902
	int ret;
2903

2904
	if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
2905 2906
		return -ENODEV;

2907
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
2908 2909
		return -ENODEV;

2910 2911
	DRM_DEBUG_KMS("Suspending device\n");

2912 2913
	disable_rpm_wakeref_asserts(dev_priv);

2914 2915 2916 2917
	/*
	 * We are safe here against re-faults, since the fault handler takes
	 * an RPM reference.
	 */
2918
	i915_gem_runtime_suspend(dev_priv);
2919

2920
	intel_uc_suspend(dev_priv);
2921

2922
	intel_runtime_pm_disable_interrupts(dev_priv);
2923

2924 2925
	intel_uncore_suspend(dev_priv);

2926
	ret = 0;
2927
	if (IS_GEN9_LP(dev_priv)) {
2928 2929 2930 2931 2932 2933 2934 2935
		bxt_display_core_uninit(dev_priv);
		bxt_enable_dc9(dev_priv);
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
		hsw_enable_pc8(dev_priv);
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		ret = vlv_suspend_complete(dev_priv);
	}

2936 2937
	if (ret) {
		DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
2938 2939
		intel_uncore_runtime_resume(dev_priv);

2940
		intel_runtime_pm_enable_interrupts(dev_priv);
2941

2942
		intel_uc_resume(dev_priv);
2943 2944 2945 2946

		i915_gem_init_swizzling(dev_priv);
		i915_gem_restore_fences(dev_priv);

2947 2948
		enable_rpm_wakeref_asserts(dev_priv);

2949 2950
		return ret;
	}
2951

2952
	enable_rpm_wakeref_asserts(dev_priv);
2953
	WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
2954

2955
	if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
2956 2957
		DRM_ERROR("Unclaimed access detected prior to suspending\n");

2958
	dev_priv->runtime_pm.suspended = true;
2959 2960

	/*
2961 2962
	 * FIXME: We really should find a document that references the arguments
	 * used below!
2963
	 */
2964
	if (IS_BROADWELL(dev_priv)) {
2965 2966 2967 2968 2969 2970
		/*
		 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
		 * being detected, and the call we do at intel_runtime_resume()
		 * won't be able to restore them. Since PCI_D3hot matches the
		 * actual specification and appears to be working, use it.
		 */
2971
		intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
2972
	} else {
2973 2974 2975 2976 2977 2978 2979
		/*
		 * current versions of firmware which depend on this opregion
		 * notification have repurposed the D1 definition to mean
		 * "runtime suspended" vs. what you would normally expect (D3)
		 * to distinguish it from notifications that might be sent via
		 * the suspend path.
		 */
2980
		intel_opregion_notify_adapter(dev_priv, PCI_D1);
2981
	}
2982

2983
	assert_forcewakes_inactive(dev_priv);
2984

2985
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
2986 2987
		intel_hpd_poll_init(dev_priv);

2988
	DRM_DEBUG_KMS("Device suspended\n");
2989 2990 2991
	return 0;
}

2992
static int intel_runtime_resume(struct device *kdev)
2993
{
2994
	struct pci_dev *pdev = to_pci_dev(kdev);
2995
	struct drm_device *dev = pci_get_drvdata(pdev);
2996
	struct drm_i915_private *dev_priv = to_i915(dev);
2997
	int ret = 0;
2998

2999
	if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
3000
		return -ENODEV;
3001 3002 3003

	DRM_DEBUG_KMS("Resuming device\n");

3004
	WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
3005 3006
	disable_rpm_wakeref_asserts(dev_priv);

3007
	intel_opregion_notify_adapter(dev_priv, PCI_D0);
3008
	dev_priv->runtime_pm.suspended = false;
3009 3010
	if (intel_uncore_unclaimed_mmio(dev_priv))
		DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
3011

3012
	if (IS_GEN9_LP(dev_priv)) {
3013 3014
		bxt_disable_dc9(dev_priv);
		bxt_display_core_init(dev_priv, true);
3015 3016 3017
		if (dev_priv->csr.dmc_payload &&
		    (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
			gen9_enable_dc5(dev_priv);
3018
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3019
		hsw_disable_pc8(dev_priv);
3020
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3021
		ret = vlv_resume_prepare(dev_priv, true);
3022
	}
3023

3024 3025
	intel_uncore_runtime_resume(dev_priv);

3026 3027
	intel_runtime_pm_enable_interrupts(dev_priv);

3028
	intel_uc_resume(dev_priv);
3029

3030 3031 3032 3033
	/*
	 * No point of rolling back things in case of an error, as the best
	 * we can do is to hope that things will still work (and disable RPM).
	 */
3034
	i915_gem_init_swizzling(dev_priv);
3035
	i915_gem_restore_fences(dev_priv);
3036

3037 3038 3039 3040 3041
	/*
	 * On VLV/CHV display interrupts are part of the display
	 * power well, so hpd is reinitialized from there. For
	 * everyone else do it here.
	 */
3042
	if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
3043 3044
		intel_hpd_init(dev_priv);

3045 3046
	intel_enable_ipc(dev_priv);

3047 3048
	enable_rpm_wakeref_asserts(dev_priv);

3049 3050 3051 3052 3053 3054
	if (ret)
		DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
	else
		DRM_DEBUG_KMS("Device resumed\n");

	return ret;
3055 3056
}

3057
const struct dev_pm_ops i915_pm_ops = {
3058 3059 3060 3061
	/*
	 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
	 * PMSG_RESUME]
	 */
3062
	.prepare = i915_pm_prepare,
3063
	.suspend = i915_pm_suspend,
3064 3065
	.suspend_late = i915_pm_suspend_late,
	.resume_early = i915_pm_resume_early,
3066
	.resume = i915_pm_resume,
3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082

	/*
	 * S4 event handlers
	 * @freeze, @freeze_late    : called (1) before creating the
	 *                            hibernation image [PMSG_FREEZE] and
	 *                            (2) after rebooting, before restoring
	 *                            the image [PMSG_QUIESCE]
	 * @thaw, @thaw_early       : called (1) after creating the hibernation
	 *                            image, before writing it [PMSG_THAW]
	 *                            and (2) after failing to create or
	 *                            restore the image [PMSG_RECOVER]
	 * @poweroff, @poweroff_late: called after writing the hibernation
	 *                            image, before rebooting [PMSG_HIBERNATE]
	 * @restore, @restore_early : called after rebooting and restoring the
	 *                            hibernation image [PMSG_RESTORE]
	 */
3083 3084 3085 3086
	.freeze = i915_pm_freeze,
	.freeze_late = i915_pm_freeze_late,
	.thaw_early = i915_pm_thaw_early,
	.thaw = i915_pm_thaw,
3087
	.poweroff = i915_pm_suspend,
3088
	.poweroff_late = i915_pm_poweroff_late,
3089 3090
	.restore_early = i915_pm_restore_early,
	.restore = i915_pm_restore,
3091 3092

	/* S0ix (via runtime suspend) event handlers */
3093 3094
	.runtime_suspend = intel_runtime_suspend,
	.runtime_resume = intel_runtime_resume,
3095 3096
};

3097
static const struct vm_operations_struct i915_gem_vm_ops = {
3098
	.fault = i915_gem_fault,
3099 3100
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
3101 3102
};

3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.read = drm_read,
	.compat_ioctl = i915_compat_ioctl,
	.llseek = noop_llseek,
};

3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
static int
i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file)
{
	return -ENODEV;
}

static const struct drm_ioctl_desc i915_ioctls[] = {
	DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
3129
	DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
	DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE,  drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE,  drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
3141 3142
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
	DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
	DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
	DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
3158 3159
	DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
3160
	DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
3161
	DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
3162
	DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
D
Daniel Vetter 已提交
3163 3164 3165 3166
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER),
	DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER),
3167 3168 3169 3170 3171 3172 3173 3174
	DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
3175
	DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
3176 3177
	DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
	DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
L
Lionel Landwerlin 已提交
3178
	DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
3179 3180
};

L
Linus Torvalds 已提交
3181
static struct drm_driver driver = {
3182 3183
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
3184
	 */
3185
	.driver_features =
3186
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
3187
	    DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
3188
	.release = i915_driver_release,
3189
	.open = i915_driver_open,
3190
	.lastclose = i915_driver_lastclose,
3191
	.postclose = i915_driver_postclose,
3192

3193
	.gem_close_object = i915_gem_close_object,
C
Chris Wilson 已提交
3194
	.gem_free_object_unlocked = i915_gem_free_object,
3195
	.gem_vm_ops = &i915_gem_vm_ops,
3196 3197 3198 3199 3200 3201

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

3202
	.dumb_create = i915_gem_dumb_create,
3203
	.dumb_map_offset = i915_gem_mmap_gtt,
L
Linus Torvalds 已提交
3204
	.ioctls = i915_ioctls,
3205
	.num_ioctls = ARRAY_SIZE(i915_ioctls),
3206
	.fops = &i915_driver_fops,
3207 3208 3209 3210 3211 3212
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
3213
};
3214 3215 3216 3217

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_drm.c"
#endif