i915_drv.c 34.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
31 32
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
33
#include "i915_drv.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
L
Linus Torvalds 已提交
36

J
Jesse Barnes 已提交
37
#include <linux/console.h>
38
#include <linux/module.h>
39
#include <drm/drm_crtc_helper.h>
J
Jesse Barnes 已提交
40

41
static int i915_modeset __read_mostly = -1;
J
Jesse Barnes 已提交
42
module_param_named(modeset, i915_modeset, int, 0400);
43 44 45
MODULE_PARM_DESC(modeset,
		"Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
		"1=on, -1=force vga console preference [default])");
J
Jesse Barnes 已提交
46

47
unsigned int i915_fbpercrtc __always_unused = 0;
J
Jesse Barnes 已提交
48
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
L
Linus Torvalds 已提交
49

50
int i915_panel_ignore_lid __read_mostly = 1;
51
module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
52
MODULE_PARM_DESC(panel_ignore_lid,
53 54
		"Override lid status (0=autodetect, 1=autodetect disabled [default], "
		"-1=force lid closed, -2=force lid open)");
55

56
unsigned int i915_powersave __read_mostly = 1;
57
module_param_named(powersave, i915_powersave, int, 0600);
58 59
MODULE_PARM_DESC(powersave,
		"Enable powersavings, fbc, downclocking, etc. (default: true)");
60

61
int i915_semaphores __read_mostly = -1;
62
module_param_named(semaphores, i915_semaphores, int, 0600);
63
MODULE_PARM_DESC(semaphores,
64
		"Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
65

66
int i915_enable_rc6 __read_mostly = -1;
67
module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
68
MODULE_PARM_DESC(i915_enable_rc6,
69 70 71 72 73
		"Enable power-saving render C-state 6. "
		"Different stages can be selected via bitmask values "
		"(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
		"For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
		"default: -1 (use per-chip default)");
C
Chris Wilson 已提交
74

75
int i915_enable_fbc __read_mostly = -1;
76
module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
77 78
MODULE_PARM_DESC(i915_enable_fbc,
		"Enable frame buffer compression for power savings "
79
		"(default: -1 (use per-chip default))");
80

81
unsigned int i915_lvds_downclock __read_mostly = 0;
82
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
83 84 85
MODULE_PARM_DESC(lvds_downclock,
		"Use panel (LVDS/eDP) downclocking for power savings "
		"(default: false)");
86

87 88 89 90 91 92
int i915_lvds_channel_mode __read_mostly;
module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
MODULE_PARM_DESC(lvds_channel_mode,
		 "Specify LVDS channel mode "
		 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");

93
int i915_panel_use_ssc __read_mostly = -1;
94
module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
95 96
MODULE_PARM_DESC(lvds_use_ssc,
		"Use Spread Spectrum Clock with panels [LVDS/eDP] "
97
		"(default: auto from VBT)");
98

99
int i915_vbt_sdvo_panel_type __read_mostly = -1;
100
module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
101
MODULE_PARM_DESC(vbt_sdvo_panel_type,
102 103
		"Override/Ignore selection of SDVO panel mode in the VBT "
		"(-2=ignore, -1=auto [default], index in VBT BIOS table)");
104

105
static bool i915_try_reset __read_mostly = true;
C
Chris Wilson 已提交
106
module_param_named(reset, i915_try_reset, bool, 0600);
107
MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
C
Chris Wilson 已提交
108

109
bool i915_enable_hangcheck __read_mostly = true;
110
module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
111 112 113 114
MODULE_PARM_DESC(enable_hangcheck,
		"Periodically check GPU activity for detecting hangs. "
		"WARNING: Disabling this can cause system wide hangs. "
		"(default: true)");
115

116 117
int i915_enable_ppgtt __read_mostly = -1;
module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
D
Daniel Vetter 已提交
118 119 120
MODULE_PARM_DESC(i915_enable_ppgtt,
		"Enable PPGTT (default: true)");

121 122 123 124
int i915_enable_psr __read_mostly = 0;
module_param_named(enable_psr, i915_enable_psr, int, 0600);
MODULE_PARM_DESC(enable_psr, "Enable PSR (default: false)");

125
unsigned int i915_preliminary_hw_support __read_mostly = IS_ENABLED(CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT);
126 127
module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
MODULE_PARM_DESC(preliminary_hw_support,
128
		"Enable preliminary hardware support.");
129

130
int i915_disable_power_well __read_mostly = 1;
131 132
module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
MODULE_PARM_DESC(disable_power_well,
133
		 "Disable the power well when possible (default: true)");
134

135 136 137 138
int i915_enable_ips __read_mostly = 1;
module_param_named(enable_ips, i915_enable_ips, int, 0600);
MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");

139 140 141 142 143
bool i915_fastboot __read_mostly = 0;
module_param_named(fastboot, i915_fastboot, bool, 0600);
MODULE_PARM_DESC(fastboot, "Try to skip unnecessary mode sets at boot time "
		 "(default: false)");

144 145 146 147
int i915_enable_pc8 __read_mostly = 0;
module_param_named(enable_pc8, i915_enable_pc8, int, 0600);
MODULE_PARM_DESC(enable_pc8, "Enable support for low power package C states (PC8+) (default: false)");

148 149 150 151 152
bool i915_prefault_disable __read_mostly;
module_param_named(prefault_disable, i915_prefault_disable, bool, 0600);
MODULE_PARM_DESC(prefault_disable,
		"Disable page prefaulting for pread/pwrite/reloc (default:false). For developers only.");

153
static struct drm_driver driver;
154
extern int intel_agp_enabled;
155

156
#define INTEL_VGA_DEVICE(id, info) {		\
157
	.class = PCI_BASE_CLASS_DISPLAY << 16,	\
158
	.class_mask = 0xff0000,			\
159 160 161 162
	.vendor = 0x8086,			\
	.device = id,				\
	.subvendor = PCI_ANY_ID,		\
	.subdevice = PCI_ANY_ID,		\
163 164
	.driver_data = (unsigned long) info }

165 166 167 168 169 170 171 172 173 174
#define INTEL_QUANTA_VGA_DEVICE(info) {		\
	.class = PCI_BASE_CLASS_DISPLAY << 16,	\
	.class_mask = 0xff0000,			\
	.vendor = 0x8086,			\
	.device = 0x16a,			\
	.subvendor = 0x152d,			\
	.subdevice = 0x8990,			\
	.driver_data = (unsigned long) info }


175
static const struct intel_device_info intel_i830_info = {
176
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
177
	.has_overlay = 1, .overlay_needs_physical = 1,
178 179
};

180
static const struct intel_device_info intel_845g_info = {
181
	.gen = 2, .num_pipes = 1,
182
	.has_overlay = 1, .overlay_needs_physical = 1,
183 184
};

185
static const struct intel_device_info intel_i85x_info = {
186
	.gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
187
	.cursor_needs_physical = 1,
188
	.has_overlay = 1, .overlay_needs_physical = 1,
189 190
};

191
static const struct intel_device_info intel_i865g_info = {
192
	.gen = 2, .num_pipes = 1,
193
	.has_overlay = 1, .overlay_needs_physical = 1,
194 195
};

196
static const struct intel_device_info intel_i915g_info = {
197
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
198
	.has_overlay = 1, .overlay_needs_physical = 1,
199
};
200
static const struct intel_device_info intel_i915gm_info = {
201
	.gen = 3, .is_mobile = 1, .num_pipes = 2,
202
	.cursor_needs_physical = 1,
203
	.has_overlay = 1, .overlay_needs_physical = 1,
204
	.supports_tv = 1,
205
};
206
static const struct intel_device_info intel_i945g_info = {
207
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
208
	.has_overlay = 1, .overlay_needs_physical = 1,
209
};
210
static const struct intel_device_info intel_i945gm_info = {
211
	.gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
212
	.has_hotplug = 1, .cursor_needs_physical = 1,
213
	.has_overlay = 1, .overlay_needs_physical = 1,
214
	.supports_tv = 1,
215 216
};

217
static const struct intel_device_info intel_i965g_info = {
218
	.gen = 4, .is_broadwater = 1, .num_pipes = 2,
219
	.has_hotplug = 1,
220
	.has_overlay = 1,
221 222
};

223
static const struct intel_device_info intel_i965gm_info = {
224
	.gen = 4, .is_crestline = 1, .num_pipes = 2,
225
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
226
	.has_overlay = 1,
227
	.supports_tv = 1,
228 229
};

230
static const struct intel_device_info intel_g33_info = {
231
	.gen = 3, .is_g33 = 1, .num_pipes = 2,
232
	.need_gfx_hws = 1, .has_hotplug = 1,
233
	.has_overlay = 1,
234 235
};

236
static const struct intel_device_info intel_g45_info = {
237
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
238
	.has_pipe_cxsr = 1, .has_hotplug = 1,
239
	.has_bsd_ring = 1,
240 241
};

242
static const struct intel_device_info intel_gm45_info = {
243
	.gen = 4, .is_g4x = 1, .num_pipes = 2,
244
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
245
	.has_pipe_cxsr = 1, .has_hotplug = 1,
246
	.supports_tv = 1,
247
	.has_bsd_ring = 1,
248 249
};

250
static const struct intel_device_info intel_pineview_info = {
251
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
252
	.need_gfx_hws = 1, .has_hotplug = 1,
253
	.has_overlay = 1,
254 255
};

256
static const struct intel_device_info intel_ironlake_d_info = {
257
	.gen = 5, .num_pipes = 2,
258
	.need_gfx_hws = 1, .has_hotplug = 1,
259
	.has_bsd_ring = 1,
260 261
};

262
static const struct intel_device_info intel_ironlake_m_info = {
263
	.gen = 5, .is_mobile = 1, .num_pipes = 2,
264
	.need_gfx_hws = 1, .has_hotplug = 1,
265
	.has_fbc = 1,
266
	.has_bsd_ring = 1,
267 268
};

269
static const struct intel_device_info intel_sandybridge_d_info = {
270
	.gen = 6, .num_pipes = 2,
271
	.need_gfx_hws = 1, .has_hotplug = 1,
272
	.has_bsd_ring = 1,
273
	.has_blt_ring = 1,
274
	.has_llc = 1,
275
	.has_force_wake = 1,
276 277
};

278
static const struct intel_device_info intel_sandybridge_m_info = {
279
	.gen = 6, .is_mobile = 1, .num_pipes = 2,
280
	.need_gfx_hws = 1, .has_hotplug = 1,
281
	.has_fbc = 1,
282
	.has_bsd_ring = 1,
283
	.has_blt_ring = 1,
284
	.has_llc = 1,
285
	.has_force_wake = 1,
286 287
};

288 289 290 291 292 293 294 295
#define GEN7_FEATURES  \
	.gen = 7, .num_pipes = 3, \
	.need_gfx_hws = 1, .has_hotplug = 1, \
	.has_bsd_ring = 1, \
	.has_blt_ring = 1, \
	.has_llc = 1, \
	.has_force_wake = 1

296
static const struct intel_device_info intel_ivybridge_d_info = {
297 298
	GEN7_FEATURES,
	.is_ivybridge = 1,
299 300 301
};

static const struct intel_device_info intel_ivybridge_m_info = {
302 303 304
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.is_mobile = 1,
305
	.has_fbc = 1,
306 307
};

308 309 310 311 312 313
static const struct intel_device_info intel_ivybridge_q_info = {
	GEN7_FEATURES,
	.is_ivybridge = 1,
	.num_pipes = 0, /* legal, last one wins */
};

314
static const struct intel_device_info intel_valleyview_m_info = {
315 316 317
	GEN7_FEATURES,
	.is_mobile = 1,
	.num_pipes = 2,
318
	.is_valleyview = 1,
319
	.display_mmio_offset = VLV_DISPLAY_BASE,
B
Ben Widawsky 已提交
320
	.has_llc = 0, /* legal, last one wins */
321 322 323
};

static const struct intel_device_info intel_valleyview_d_info = {
324 325
	GEN7_FEATURES,
	.num_pipes = 2,
326
	.is_valleyview = 1,
327
	.display_mmio_offset = VLV_DISPLAY_BASE,
B
Ben Widawsky 已提交
328
	.has_llc = 0, /* legal, last one wins */
329 330
};

331
static const struct intel_device_info intel_haswell_d_info = {
332 333
	GEN7_FEATURES,
	.is_haswell = 1,
334
	.has_ddi = 1,
335
	.has_fpga_dbg = 1,
X
Xiang, Haihao 已提交
336
	.has_vebox_ring = 1,
337 338 339
};

static const struct intel_device_info intel_haswell_m_info = {
340 341 342
	GEN7_FEATURES,
	.is_haswell = 1,
	.is_mobile = 1,
343
	.has_ddi = 1,
344
	.has_fpga_dbg = 1,
R
Rodrigo Vivi 已提交
345
	.has_fbc = 1,
X
Xiang, Haihao 已提交
346
	.has_vebox_ring = 1,
347 348
};

349 350 351 352
static const struct pci_device_id pciidlist[] = {		/* aka */
	INTEL_VGA_DEVICE(0x3577, &intel_i830_info),		/* I830_M */
	INTEL_VGA_DEVICE(0x2562, &intel_845g_info),		/* 845_G */
	INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),		/* I855_GM */
353
	INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
	INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),		/* I865_G */
	INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),		/* I915_G */
	INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),		/* E7221_G */
	INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),		/* I915_GM */
	INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),		/* I945_G */
	INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),		/* I945_GM */
	INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),		/* I945_GME */
	INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),		/* I946_GZ */
	INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),		/* G35_G */
	INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),		/* I965_Q */
	INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),		/* I965_G */
	INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),		/* Q35_G */
	INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),		/* G33_G */
	INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),		/* Q33_G */
	INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),		/* I965_GM */
	INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),		/* I965_GME */
	INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),		/* GM45_G */
	INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),		/* IGD_E_G */
	INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),		/* Q45_G */
	INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),		/* G45_G */
	INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),		/* G41_G */
	INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),		/* B43_G */
376
	INTEL_VGA_DEVICE(0x2e92, &intel_g45_info),		/* B43_G.1 */
377 378 379 380
	INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
	INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
	INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
	INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
381
	INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
382 383
	INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
	INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
384
	INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
385
	INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
386
	INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
387
	INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
388 389 390 391 392
	INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
	INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
	INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
	INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
	INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
393
	INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
394
	INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
395 396
	INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
	INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
397
	INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
398 399
	INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
	INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
400
	INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
401 402
	INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
	INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
403
	INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
404 405 406 407 408 409
	INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
	INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
	INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
	INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
	INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
	INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
410 411
	INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
	INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
412
	INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
413 414
	INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
	INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
415
	INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
416 417
	INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
	INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
418 419 420 421 422 423 424
	INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
	INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
	INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
	INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
	INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
	INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
	INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
425 426
	INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
	INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
427
	INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
428 429
	INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
	INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
430
	INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
431 432
	INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
	INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
433 434 435 436 437 438 439
	INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
	INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
	INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
	INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
	INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
	INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
	INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
440 441
	INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
	INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
442
	INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
443 444
	INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
	INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
445
	INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
446 447
	INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
	INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
448 449 450 451 452 453 454
	INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
	INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
	INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
	INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
	INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
	INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
	INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
455
	INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
J
Jesse Barnes 已提交
456 457 458
	INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
	INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
	INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
459 460
	INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
	INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
461
	{0, 0, 0}
L
Linus Torvalds 已提交
462 463
};

J
Jesse Barnes 已提交
464 465 466 467
#if defined(CONFIG_DRM_I915_KMS)
MODULE_DEVICE_TABLE(pci, pciidlist);
#endif

468
void intel_detect_pch(struct drm_device *dev)
469 470 471 472
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct pci_dev *pch;

B
Ben Widawsky 已提交
473 474 475 476 477 478 479 480
	/* In all current cases, num_pipes is equivalent to the PCH_NOP setting
	 * (which really amounts to a PCH but no South Display).
	 */
	if (INTEL_INFO(dev)->num_pipes == 0) {
		dev_priv->pch_type = PCH_NOP;
		return;
	}

481 482 483 484 485
	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
486 487 488 489 490
	 *
	 * In some virtualized environments (e.g. XEN), there is irrelevant
	 * ISA bridge in the system. To work reliably, we should scan trhough
	 * all the ISA bridge devices and check for the first match, instead
	 * of only checking the first one.
491 492
	 */
	pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
493 494
	while (pch) {
		struct pci_dev *curr = pch;
495
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
496
			unsigned short id;
497
			id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
498
			dev_priv->pch_id = id;
499

500 501 502
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
503
				WARN_ON(!IS_GEN5(dev));
504
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
505 506
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
507
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
J
Jesse Barnes 已提交
508 509 510 511
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
				DRM_DEBUG_KMS("Found PatherPoint PCH\n");
512
				WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
513 514 515
			} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint PCH\n");
516
				WARN_ON(!IS_HASWELL(dev));
517
				WARN_ON(IS_ULT(dev));
W
Wei Shun Chang 已提交
518 519 520 521
			} else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
				DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
				WARN_ON(!IS_HASWELL(dev));
522
				WARN_ON(!IS_ULT(dev));
523 524
			} else {
				goto check_next;
525
			}
526 527
			pci_dev_put(pch);
			break;
528
		}
529 530 531
check_next:
		pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, curr);
		pci_dev_put(curr);
532
	}
533 534
	if (!pch)
		DRM_DEBUG_KMS("No PCH found?\n");
535 536
}

537 538 539 540 541 542 543 544
bool i915_semaphore_is_enabled(struct drm_device *dev)
{
	if (INTEL_INFO(dev)->gen < 6)
		return 0;

	if (i915_semaphores >= 0)
		return i915_semaphores;

545
#ifdef CONFIG_INTEL_IOMMU
546
	/* Enable semaphores on SNB when IO remapping is off */
547 548 549
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif
550 551 552 553

	return 1;
}

554
static int i915_drm_freeze(struct drm_device *dev)
J
Jesse Barnes 已提交
555
{
556
	struct drm_i915_private *dev_priv = dev->dev_private;
557
	struct drm_crtc *crtc;
558

559 560 561 562 563
	/* ignore lid events during suspend */
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_SUSPENDED;
	mutex_unlock(&dev_priv->modeset_restore_lock);

564 565 566
	/* We do a lot of poking in a lot of registers, make sure they work
	 * properly. */
	hsw_disable_package_c8(dev_priv);
567 568
	intel_set_power_well(dev, true);

569 570
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
571 572
	pci_save_state(dev->pdev);

573
	/* If KMS is active, we do the leavevt stuff here */
574
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
575 576 577 578 579
		int error;

		mutex_lock(&dev->struct_mutex);
		error = i915_gem_idle(dev);
		mutex_unlock(&dev->struct_mutex);
580
		if (error) {
581
			dev_err(&dev->pdev->dev,
582 583 584
				"GEM idle failed, resume might fail\n");
			return error;
		}
585

586 587
		cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);

588
		drm_irq_uninstall(dev);
589
		dev_priv->enable_hotplug_processing = false;
590 591 592 593 594 595
		/*
		 * Disable CRTCs directly since we want to preserve sw state
		 * for _thaw.
		 */
		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
			dev_priv->display.crtc_disable(crtc);
596 597

		intel_modeset_suspend_hw(dev);
598 599
	}

600 601
	i915_save_state(dev);

602
	intel_opregion_fini(dev);
603

604
	console_lock();
605
	intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
606 607
	console_unlock();

608
	return 0;
609 610
}

611
int i915_suspend(struct drm_device *dev, pm_message_t state)
612 613 614 615 616 617 618 619 620 621 622 623
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (state.event == PM_EVENT_PRETHAW)
		return 0;

624 625 626

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
627

628 629 630 631
	error = i915_drm_freeze(dev);
	if (error)
		return error;

632 633 634 635 636
	if (state.event == PM_EVENT_SUSPEND) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
	}
J
Jesse Barnes 已提交
637 638 639 640

	return 0;
}

641 642 643 644 645 646 647 648
void intel_console_resume(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private,
			     console_resume_work);
	struct drm_device *dev = dev_priv->dev;

	console_lock();
649
	intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
650 651 652
	console_unlock();
}

653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670
static void intel_resume_hotplug(struct drm_device *dev)
{
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	mutex_lock(&mode_config->mutex);
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->hot_plug)
			encoder->hot_plug(encoder);

	mutex_unlock(&mode_config->mutex);

	/* Just fire off a uevent and let userspace tell us what to do */
	drm_helper_hpd_irq_event(dev);
}

671
static int __i915_drm_thaw(struct drm_device *dev)
J
Jesse Barnes 已提交
672
{
673
	struct drm_i915_private *dev_priv = dev->dev_private;
674
	int error = 0;
675

676
	i915_restore_state(dev);
677
	intel_opregion_setup(dev);
678

679 680
	/* KMS EnterVT equivalent */
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
P
Paulo Zanoni 已提交
681
		intel_init_pch_refclk(dev);
682

683 684
		mutex_lock(&dev->struct_mutex);

685
		error = i915_gem_init_hw(dev);
686
		mutex_unlock(&dev->struct_mutex);
687

688 689 690
		/* We need working interrupts for modeset enabling ... */
		drm_irq_install(dev);

691
		intel_modeset_init_hw(dev);
692 693 694 695

		drm_modeset_lock_all(dev);
		intel_modeset_setup_hw_state(dev, true);
		drm_modeset_unlock_all(dev);
696 697 698 699 700 701 702

		/*
		 * ... but also need to make sure that hotplug processing
		 * doesn't cause havoc. Like in the driver load code we don't
		 * bother with the tiny race here where we might loose hotplug
		 * notifications.
		 * */
703
		intel_hpd_init(dev);
704
		dev_priv->enable_hotplug_processing = true;
705 706
		/* Config may have changed between suspend and resume */
		intel_resume_hotplug(dev);
J
Jesse Barnes 已提交
707
	}
708

709 710
	intel_opregion_init(dev);

711 712 713 714 715 716
	/*
	 * The console lock can be pretty contented on resume due
	 * to all the printk activity.  Try to keep it out of the hot
	 * path of resume if possible.
	 */
	if (console_trylock()) {
717
		intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
718 719 720 721 722
		console_unlock();
	} else {
		schedule_work(&dev_priv->console_resume_work);
	}

723 724 725 726
	/* Undo what we did at i915_drm_freeze so the refcount goes back to the
	 * expected level. */
	hsw_enable_package_c8(dev_priv);

727 728 729
	mutex_lock(&dev_priv->modeset_restore_lock);
	dev_priv->modeset_restore = MODESET_DONE;
	mutex_unlock(&dev_priv->modeset_restore_lock);
730 731 732
	return error;
}

733 734 735 736
static int i915_drm_thaw(struct drm_device *dev)
{
	int error = 0;

737
	intel_uncore_sanitize(dev);
738 739 740 741 742 743 744 745 746

	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
	}

	__i915_drm_thaw(dev);

747 748 749
	return error;
}

750
int i915_resume(struct drm_device *dev)
751
{
752
	struct drm_i915_private *dev_priv = dev->dev_private;
753 754
	int ret;

755 756 757
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

758 759 760 761 762
	if (pci_enable_device(dev->pdev))
		return -EIO;

	pci_set_master(dev->pdev);

763
	intel_uncore_sanitize(dev);
764 765 766 767 768 769 770 771 772 773 774 775 776

	/*
	 * Platforms with opregion should have sane BIOS, older ones (gen3 and
	 * earlier) need this since the BIOS might clear all our scratch PTEs.
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) &&
	    !dev_priv->opregion.header) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
	}

	ret = __i915_drm_thaw(dev);
777 778 779 780 781
	if (ret)
		return ret;

	drm_kms_helper_poll_enable(dev);
	return 0;
J
Jesse Barnes 已提交
782 783
}

784
/**
785
 * i915_reset - reset chip after a hang
786 787 788 789 790 791 792 793 794 795 796 797 798
 * @dev: drm device to reset
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
799
int i915_reset(struct drm_device *dev)
800 801
{
	drm_i915_private_t *dev_priv = dev->dev_private;
802
	bool simulated;
803
	int ret;
804

C
Chris Wilson 已提交
805 806 807
	if (!i915_try_reset)
		return 0;

808
	mutex_lock(&dev->struct_mutex);
809

810
	i915_gem_reset(dev);
811

812 813 814
	simulated = dev_priv->gpu_error.stop_rings != 0;

	if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
815
		DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
816 817
		ret = -ENODEV;
	} else {
818
		ret = intel_gpu_reset(dev);
819

820 821 822 823 824 825 826 827 828 829 830 831
		/* Also reset the gpu hangman. */
		if (simulated) {
			DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
			dev_priv->gpu_error.stop_rings = 0;
			if (ret == -ENODEV) {
				DRM_ERROR("Reset not implemented, but ignoring "
					  "error for simulated gpu hangs\n");
				ret = 0;
			}
		} else
			dev_priv->gpu_error.last_reset = get_seconds();
	}
832
	if (ret) {
833
		DRM_ERROR("Failed to reset chip.\n");
834
		mutex_unlock(&dev->struct_mutex);
835
		return ret;
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) ||
853
			!dev_priv->ums.mm_suspended) {
854 855 856
		struct intel_ring_buffer *ring;
		int i;

857
		dev_priv->ums.mm_suspended = 0;
858

859 860
		i915_gem_init_swizzling(dev);

861 862
		for_each_ring(ring, dev_priv, i)
			ring->init(ring);
863

864
		i915_gem_context_init(dev);
865 866 867 868 869
		if (dev_priv->mm.aliasing_ppgtt) {
			ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
			if (ret)
				i915_gem_cleanup_aliasing_ppgtt(dev);
		}
D
Daniel Vetter 已提交
870

871 872 873 874 875
		/*
		 * It would make sense to re-init all the other hw state, at
		 * least the rps/rc6/emon init done within modeset_init_hw. For
		 * some unknown reason, this blows up my ilk, so don't.
		 */
876

877
		mutex_unlock(&dev->struct_mutex);
878

879 880
		drm_irq_uninstall(dev);
		drm_irq_install(dev);
881
		intel_hpd_init(dev);
882 883
	} else {
		mutex_unlock(&dev->struct_mutex);
884 885 886 887 888
	}

	return 0;
}

889
static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
890
{
891 892 893
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;

894 895 896 897 898 899 900 901
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

902 903 904 905 906 907 908 909 910 911 912 913
	/* We've managed to ship a kms-enabled ddx that shipped with an XvMC
	 * implementation for gen3 (and only gen3) that used legacy drm maps
	 * (gasp!) to share buffers between X and the client. Hence we need to
	 * keep around the fake agp stuff for gen3, even when kms is enabled. */
	if (intel_info->gen != 3) {
		driver.driver_features &=
			~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
	} else if (!intel_agp_enabled) {
		DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
		return -ENODEV;
	}

914
	return drm_get_pci_dev(pdev, ent, &driver);
915 916 917 918 919 920 921 922 923 924
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

925
static int i915_pm_suspend(struct device *dev)
926
{
927 928 929
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	int error;
930

931 932 933 934
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
935

936 937 938
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

939 940 941
	error = i915_drm_freeze(drm_dev);
	if (error)
		return error;
942

943 944
	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);
945

946
	return 0;
947 948
}

949
static int i915_pm_resume(struct device *dev)
950
{
951 952 953 954
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume(drm_dev);
955 956
}

957
static int i915_pm_freeze(struct device *dev)
958
{
959 960 961 962 963 964 965 966 967
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	return i915_drm_freeze(drm_dev);
968 969
}

970
static int i915_pm_thaw(struct device *dev)
971
{
972 973 974 975
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw(drm_dev);
976 977
}

978
static int i915_pm_poweroff(struct device *dev)
979
{
980 981 982
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

983
	return i915_drm_freeze(drm_dev);
984 985
}

986
static const struct dev_pm_ops i915_pm_ops = {
987 988 989 990 991 992
	.suspend = i915_pm_suspend,
	.resume = i915_pm_resume,
	.freeze = i915_pm_freeze,
	.thaw = i915_pm_thaw,
	.poweroff = i915_pm_poweroff,
	.restore = i915_pm_resume,
993 994
};

995
static const struct vm_operations_struct i915_gem_vm_ops = {
996
	.fault = i915_gem_fault,
997 998
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
999 1000
};

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.fasync = drm_fasync,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
1016
static struct drm_driver driver = {
1017 1018
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
1019
	 */
1020 1021
	.driver_features =
	    DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
1022
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
1023
	.load = i915_driver_load,
J
Jesse Barnes 已提交
1024
	.unload = i915_driver_unload,
1025
	.open = i915_driver_open,
1026 1027
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
1028
	.postclose = i915_driver_postclose,
1029 1030 1031 1032 1033

	/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
	.suspend = i915_suspend,
	.resume = i915_resume,

1034
	.device_is_agp = i915_driver_device_is_agp,
1035 1036
	.master_create = i915_master_create,
	.master_destroy = i915_master_destroy,
1037
#if defined(CONFIG_DEBUG_FS)
1038 1039
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
1040
#endif
1041 1042
	.gem_init_object = i915_gem_init_object,
	.gem_free_object = i915_gem_free_object,
1043
	.gem_vm_ops = &i915_gem_vm_ops,
1044 1045 1046 1047 1048 1049

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

1050 1051 1052
	.dumb_create = i915_gem_dumb_create,
	.dumb_map_offset = i915_gem_mmap_gtt,
	.dumb_destroy = i915_gem_dumb_destroy,
L
Linus Torvalds 已提交
1053
	.ioctls = i915_ioctls,
1054
	.fops = &i915_driver_fops,
1055 1056 1057 1058 1059 1060
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
1061 1062
};

1063 1064 1065 1066 1067 1068 1069 1070
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
1071 1072 1073
static int __init i915_init(void)
{
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095

	/*
	 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
	 * explicitly disabled with the module pararmeter.
	 *
	 * Otherwise, just follow the parameter (defaulting to off).
	 *
	 * Allow optional vga_text_mode_force boot option to override
	 * the default behavior.
	 */
#if defined(CONFIG_DRM_I915_KMS)
	if (i915_modeset != 0)
		driver.driver_features |= DRIVER_MODESET;
#endif
	if (i915_modeset == 1)
		driver.driver_features |= DRIVER_MODESET;

#ifdef CONFIG_VGA_CONSOLE
	if (vgacon_text_force() && i915_modeset == -1)
		driver.driver_features &= ~DRIVER_MODESET;
#endif

1096 1097 1098
	if (!(driver.driver_features & DRIVER_MODESET))
		driver.get_vblank_timestamp = NULL;

1099
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1100 1101 1102 1103
}

static void __exit i915_exit(void)
{
1104
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1105 1106 1107 1108 1109
}

module_init(i915_init);
module_exit(i915_exit);

D
Dave Airlie 已提交
1110 1111
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
1112
MODULE_LICENSE("GPL and additional rights");