i915_drv.c 34.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29

30
#include <linux/device.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
35
#include "i915_trace.h"
36
#include "intel_drv.h"
L
Linus Torvalds 已提交
37

J
Jesse Barnes 已提交
38
#include <linux/console.h>
39
#include <linux/module.h>
40
#include "drm_crtc_helper.h"
J
Jesse Barnes 已提交
41

42
static int i915_modeset __read_mostly = -1;
J
Jesse Barnes 已提交
43
module_param_named(modeset, i915_modeset, int, 0400);
44 45 46
MODULE_PARM_DESC(modeset,
		"Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
		"1=on, -1=force vga console preference [default])");
J
Jesse Barnes 已提交
47

48
unsigned int i915_fbpercrtc __always_unused = 0;
J
Jesse Barnes 已提交
49
module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
L
Linus Torvalds 已提交
50

51
int i915_panel_ignore_lid __read_mostly = 0;
52
module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
53 54 55
MODULE_PARM_DESC(panel_ignore_lid,
		"Override lid status (0=autodetect [default], 1=lid open, "
		"-1=lid closed)");
56

57
unsigned int i915_powersave __read_mostly = 1;
58
module_param_named(powersave, i915_powersave, int, 0600);
59 60
MODULE_PARM_DESC(powersave,
		"Enable powersavings, fbc, downclocking, etc. (default: true)");
61

62
int i915_semaphores __read_mostly = -1;
63
module_param_named(semaphores, i915_semaphores, int, 0600);
64
MODULE_PARM_DESC(semaphores,
65
		"Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
66

67
int i915_enable_rc6 __read_mostly = -1;
68
module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
69
MODULE_PARM_DESC(i915_enable_rc6,
70 71 72 73 74
		"Enable power-saving render C-state 6. "
		"Different stages can be selected via bitmask values "
		"(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
		"For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
		"default: -1 (use per-chip default)");
C
Chris Wilson 已提交
75

76
int i915_enable_fbc __read_mostly = -1;
77
module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
78 79
MODULE_PARM_DESC(i915_enable_fbc,
		"Enable frame buffer compression for power savings "
80
		"(default: -1 (use per-chip default))");
81

82
unsigned int i915_lvds_downclock __read_mostly = 0;
83
module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
84 85 86
MODULE_PARM_DESC(lvds_downclock,
		"Use panel (LVDS/eDP) downclocking for power savings "
		"(default: false)");
87

88 89 90 91 92 93
int i915_lvds_channel_mode __read_mostly;
module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
MODULE_PARM_DESC(lvds_channel_mode,
		 "Specify LVDS channel mode "
		 "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");

94
int i915_panel_use_ssc __read_mostly = -1;
95
module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
96 97
MODULE_PARM_DESC(lvds_use_ssc,
		"Use Spread Spectrum Clock with panels [LVDS/eDP] "
98
		"(default: auto from VBT)");
99

100
int i915_vbt_sdvo_panel_type __read_mostly = -1;
101
module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
102
MODULE_PARM_DESC(vbt_sdvo_panel_type,
103 104
		"Override/Ignore selection of SDVO panel mode in the VBT "
		"(-2=ignore, -1=auto [default], index in VBT BIOS table)");
105

106
static bool i915_try_reset __read_mostly = true;
C
Chris Wilson 已提交
107
module_param_named(reset, i915_try_reset, bool, 0600);
108
MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
C
Chris Wilson 已提交
109

110
bool i915_enable_hangcheck __read_mostly = true;
111
module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
112 113 114 115
MODULE_PARM_DESC(enable_hangcheck,
		"Periodically check GPU activity for detecting hangs. "
		"WARNING: Disabling this can cause system wide hangs. "
		"(default: true)");
116

117 118
int i915_enable_ppgtt __read_mostly = -1;
module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
D
Daniel Vetter 已提交
119 120 121
MODULE_PARM_DESC(i915_enable_ppgtt,
		"Enable PPGTT (default: true)");

122
static struct drm_driver driver;
123
extern int intel_agp_enabled;
124

125
#define INTEL_VGA_DEVICE(id, info) {		\
126
	.class = PCI_BASE_CLASS_DISPLAY << 16,	\
127
	.class_mask = 0xff0000,			\
128 129 130 131
	.vendor = 0x8086,			\
	.device = id,				\
	.subvendor = PCI_ANY_ID,		\
	.subdevice = PCI_ANY_ID,		\
132 133
	.driver_data = (unsigned long) info }

134
static const struct intel_device_info intel_i830_info = {
135
	.gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
136
	.has_overlay = 1, .overlay_needs_physical = 1,
137 138
};

139
static const struct intel_device_info intel_845g_info = {
140
	.gen = 2,
141
	.has_overlay = 1, .overlay_needs_physical = 1,
142 143
};

144
static const struct intel_device_info intel_i85x_info = {
145
	.gen = 2, .is_i85x = 1, .is_mobile = 1,
146
	.cursor_needs_physical = 1,
147
	.has_overlay = 1, .overlay_needs_physical = 1,
148 149
};

150
static const struct intel_device_info intel_i865g_info = {
151
	.gen = 2,
152
	.has_overlay = 1, .overlay_needs_physical = 1,
153 154
};

155
static const struct intel_device_info intel_i915g_info = {
156
	.gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
157
	.has_overlay = 1, .overlay_needs_physical = 1,
158
};
159
static const struct intel_device_info intel_i915gm_info = {
160
	.gen = 3, .is_mobile = 1,
161
	.cursor_needs_physical = 1,
162
	.has_overlay = 1, .overlay_needs_physical = 1,
163
	.supports_tv = 1,
164
};
165
static const struct intel_device_info intel_i945g_info = {
166
	.gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
167
	.has_overlay = 1, .overlay_needs_physical = 1,
168
};
169
static const struct intel_device_info intel_i945gm_info = {
170
	.gen = 3, .is_i945gm = 1, .is_mobile = 1,
171
	.has_hotplug = 1, .cursor_needs_physical = 1,
172
	.has_overlay = 1, .overlay_needs_physical = 1,
173
	.supports_tv = 1,
174 175
};

176
static const struct intel_device_info intel_i965g_info = {
177
	.gen = 4, .is_broadwater = 1,
178
	.has_hotplug = 1,
179
	.has_overlay = 1,
180 181
};

182
static const struct intel_device_info intel_i965gm_info = {
183
	.gen = 4, .is_crestline = 1,
184
	.is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
185
	.has_overlay = 1,
186
	.supports_tv = 1,
187 188
};

189
static const struct intel_device_info intel_g33_info = {
190
	.gen = 3, .is_g33 = 1,
191
	.need_gfx_hws = 1, .has_hotplug = 1,
192
	.has_overlay = 1,
193 194
};

195
static const struct intel_device_info intel_g45_info = {
196
	.gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
197
	.has_pipe_cxsr = 1, .has_hotplug = 1,
198
	.has_bsd_ring = 1,
199 200
};

201
static const struct intel_device_info intel_gm45_info = {
202
	.gen = 4, .is_g4x = 1,
203
	.is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
204
	.has_pipe_cxsr = 1, .has_hotplug = 1,
205
	.supports_tv = 1,
206
	.has_bsd_ring = 1,
207 208
};

209
static const struct intel_device_info intel_pineview_info = {
210
	.gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
211
	.need_gfx_hws = 1, .has_hotplug = 1,
212
	.has_overlay = 1,
213 214
};

215
static const struct intel_device_info intel_ironlake_d_info = {
216
	.gen = 5,
217
	.need_gfx_hws = 1, .has_hotplug = 1,
218
	.has_bsd_ring = 1,
219 220
};

221
static const struct intel_device_info intel_ironlake_m_info = {
222
	.gen = 5, .is_mobile = 1,
223
	.need_gfx_hws = 1, .has_hotplug = 1,
224
	.has_fbc = 1,
225
	.has_bsd_ring = 1,
226 227
};

228
static const struct intel_device_info intel_sandybridge_d_info = {
229
	.gen = 6,
230
	.need_gfx_hws = 1, .has_hotplug = 1,
231
	.has_bsd_ring = 1,
232
	.has_blt_ring = 1,
233
	.has_llc = 1,
234
	.has_force_wake = 1,
235 236
};

237
static const struct intel_device_info intel_sandybridge_m_info = {
238
	.gen = 6, .is_mobile = 1,
239
	.need_gfx_hws = 1, .has_hotplug = 1,
240
	.has_fbc = 1,
241
	.has_bsd_ring = 1,
242
	.has_blt_ring = 1,
243
	.has_llc = 1,
244
	.has_force_wake = 1,
245 246
};

247 248 249 250 251
static const struct intel_device_info intel_ivybridge_d_info = {
	.is_ivybridge = 1, .gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
252
	.has_llc = 1,
253
	.has_force_wake = 1,
254 255 256 257 258 259 260 261
};

static const struct intel_device_info intel_ivybridge_m_info = {
	.is_ivybridge = 1, .gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,	/* FBC is not enabled on Ivybridge mobile yet */
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
262
	.has_llc = 1,
263
	.has_force_wake = 1,
264 265
};

266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
static const struct intel_device_info intel_valleyview_m_info = {
	.gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.is_valleyview = 1,
};

static const struct intel_device_info intel_valleyview_d_info = {
	.gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_fbc = 0,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.is_valleyview = 1,
};

284 285 286 287 288 289
static const struct intel_device_info intel_haswell_d_info = {
	.is_haswell = 1, .gen = 7,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.has_llc = 1,
290
	.has_force_wake = 1,
291 292 293 294 295 296 297 298
};

static const struct intel_device_info intel_haswell_m_info = {
	.is_haswell = 1, .gen = 7, .is_mobile = 1,
	.need_gfx_hws = 1, .has_hotplug = 1,
	.has_bsd_ring = 1,
	.has_blt_ring = 1,
	.has_llc = 1,
299
	.has_force_wake = 1,
300 301
};

302 303 304 305
static const struct pci_device_id pciidlist[] = {		/* aka */
	INTEL_VGA_DEVICE(0x3577, &intel_i830_info),		/* I830_M */
	INTEL_VGA_DEVICE(0x2562, &intel_845g_info),		/* 845_G */
	INTEL_VGA_DEVICE(0x3582, &intel_i85x_info),		/* I855_GM */
306
	INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	INTEL_VGA_DEVICE(0x2572, &intel_i865g_info),		/* I865_G */
	INTEL_VGA_DEVICE(0x2582, &intel_i915g_info),		/* I915_G */
	INTEL_VGA_DEVICE(0x258a, &intel_i915g_info),		/* E7221_G */
	INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info),		/* I915_GM */
	INTEL_VGA_DEVICE(0x2772, &intel_i945g_info),		/* I945_G */
	INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info),		/* I945_GM */
	INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info),		/* I945_GME */
	INTEL_VGA_DEVICE(0x2972, &intel_i965g_info),		/* I946_GZ */
	INTEL_VGA_DEVICE(0x2982, &intel_i965g_info),		/* G35_G */
	INTEL_VGA_DEVICE(0x2992, &intel_i965g_info),		/* I965_Q */
	INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info),		/* I965_G */
	INTEL_VGA_DEVICE(0x29b2, &intel_g33_info),		/* Q35_G */
	INTEL_VGA_DEVICE(0x29c2, &intel_g33_info),		/* G33_G */
	INTEL_VGA_DEVICE(0x29d2, &intel_g33_info),		/* Q33_G */
	INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info),		/* I965_GM */
	INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info),		/* I965_GME */
	INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info),		/* GM45_G */
	INTEL_VGA_DEVICE(0x2e02, &intel_g45_info),		/* IGD_E_G */
	INTEL_VGA_DEVICE(0x2e12, &intel_g45_info),		/* Q45_G */
	INTEL_VGA_DEVICE(0x2e22, &intel_g45_info),		/* G45_G */
	INTEL_VGA_DEVICE(0x2e32, &intel_g45_info),		/* G41_G */
	INTEL_VGA_DEVICE(0x2e42, &intel_g45_info),		/* B43_G */
329
	INTEL_VGA_DEVICE(0x2e92, &intel_g45_info),		/* B43_G.1 */
330 331 332 333
	INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
	INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
	INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
	INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
334
	INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
335 336
	INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
	INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
337
	INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
338
	INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
339
	INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
340
	INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
341 342 343 344 345
	INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
	INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
	INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
	INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
	INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
346
	INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
347 348
	INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
	INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
349
	INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
350 351
	INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
	INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
352
	INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
353 354
	INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
	INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
	INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
	INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
	INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
	INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
	INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
	INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
	INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
	INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
	INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
	INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
	INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
	INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
	INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
	INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
	INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
	INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
	INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
	INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
	INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
	INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
	INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
	INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
	INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
	INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
	INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
	INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
	INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
	INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
383 384 385
	INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
	INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
	INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
386
	{0, 0, 0}
L
Linus Torvalds 已提交
387 388
};

J
Jesse Barnes 已提交
389 390 391 392
#if defined(CONFIG_DRM_I915_KMS)
MODULE_DEVICE_TABLE(pci, pciidlist);
#endif

393
#define INTEL_PCH_DEVICE_ID_MASK	0xff00
394
#define INTEL_PCH_IBX_DEVICE_ID_TYPE	0x3b00
395
#define INTEL_PCH_CPT_DEVICE_ID_TYPE	0x1c00
J
Jesse Barnes 已提交
396
#define INTEL_PCH_PPT_DEVICE_ID_TYPE	0x1e00
397
#define INTEL_PCH_LPT_DEVICE_ID_TYPE	0x8c00
398

399
void intel_detect_pch(struct drm_device *dev)
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct pci_dev *pch;

	/*
	 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
	 * make graphics device passthrough work easy for VMM, that only
	 * need to expose ISA bridge to let driver know the real hardware
	 * underneath. This is a requirement from virtualization team.
	 */
	pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
	if (pch) {
		if (pch->vendor == PCI_VENDOR_ID_INTEL) {
			int id;
			id = pch->device & INTEL_PCH_DEVICE_ID_MASK;

416 417
			if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_IBX;
418
				dev_priv->num_pch_pll = 2;
419 420
				DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
			} else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
421
				dev_priv->pch_type = PCH_CPT;
422
				dev_priv->num_pch_pll = 2;
423
				DRM_DEBUG_KMS("Found CougarPoint PCH\n");
J
Jesse Barnes 已提交
424 425 426
			} else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
				/* PantherPoint is CPT compatible */
				dev_priv->pch_type = PCH_CPT;
427
				dev_priv->num_pch_pll = 2;
J
Jesse Barnes 已提交
428
				DRM_DEBUG_KMS("Found PatherPoint PCH\n");
429 430
			} else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
				dev_priv->pch_type = PCH_LPT;
431
				dev_priv->num_pch_pll = 0;
432
				DRM_DEBUG_KMS("Found LynxPoint PCH\n");
433
			}
434
			BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
435 436 437 438 439
		}
		pci_dev_put(pch);
	}
}

440 441 442 443 444 445 446 447
bool i915_semaphore_is_enabled(struct drm_device *dev)
{
	if (INTEL_INFO(dev)->gen < 6)
		return 0;

	if (i915_semaphores >= 0)
		return i915_semaphores;

448
#ifdef CONFIG_INTEL_IOMMU
449
	/* Enable semaphores on SNB when IO remapping is off */
450 451 452
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
		return false;
#endif
453 454 455 456

	return 1;
}

457
static int i915_drm_freeze(struct drm_device *dev)
J
Jesse Barnes 已提交
458
{
459 460
	struct drm_i915_private *dev_priv = dev->dev_private;

461 462
	drm_kms_helper_poll_disable(dev);

J
Jesse Barnes 已提交
463 464
	pci_save_state(dev->pdev);

465
	/* If KMS is active, we do the leavevt stuff here */
466
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
467 468
		int error = i915_gem_idle(dev);
		if (error) {
469
			dev_err(&dev->pdev->dev,
470 471 472
				"GEM idle failed, resume might fail\n");
			return error;
		}
473 474 475

		intel_modeset_disable(dev);

476
		drm_irq_uninstall(dev);
477 478
	}

479 480
	i915_save_state(dev);

481
	intel_opregion_fini(dev);
482

483 484
	/* Modeset on resume, not lid events */
	dev_priv->modeset_on_lid = 0;
485

486 487 488 489
	console_lock();
	intel_fbdev_set_suspend(dev, 1);
	console_unlock();

490
	return 0;
491 492
}

493
int i915_suspend(struct drm_device *dev, pm_message_t state)
494 495 496 497 498 499 500 501 502 503 504 505
{
	int error;

	if (!dev || !dev->dev_private) {
		DRM_ERROR("dev: %p\n", dev);
		DRM_ERROR("DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	if (state.event == PM_EVENT_PRETHAW)
		return 0;

506 507 508

	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;
509

510 511 512 513
	error = i915_drm_freeze(dev);
	if (error)
		return error;

514 515 516 517 518
	if (state.event == PM_EVENT_SUSPEND) {
		/* Shut down the device */
		pci_disable_device(dev->pdev);
		pci_set_power_state(dev->pdev, PCI_D3hot);
	}
J
Jesse Barnes 已提交
519 520 521 522

	return 0;
}

523
static int i915_drm_thaw(struct drm_device *dev)
J
Jesse Barnes 已提交
524
{
525
	struct drm_i915_private *dev_priv = dev->dev_private;
526
	int error = 0;
527

528 529 530 531 532 533
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_restore_gtt_mappings(dev);
		mutex_unlock(&dev->struct_mutex);
	}

534
	i915_restore_state(dev);
535
	intel_opregion_setup(dev);
536

537 538
	/* KMS EnterVT equivalent */
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
539
		if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
540 541
			ironlake_init_pch_refclk(dev);

542 543 544
		mutex_lock(&dev->struct_mutex);
		dev_priv->mm.suspended = 0;

545
		error = i915_gem_init_hw(dev);
546
		mutex_unlock(&dev->struct_mutex);
547

548
		intel_modeset_init_hw(dev);
549
		intel_modeset_setup_hw_state(dev);
550
		drm_mode_config_reset(dev);
551
		drm_irq_install(dev);
J
Jesse Barnes 已提交
552
	}
553

554 555
	intel_opregion_init(dev);

556
	dev_priv->modeset_on_lid = 0;
557

558 559 560
	console_lock();
	intel_fbdev_set_suspend(dev, 0);
	console_unlock();
561 562 563
	return error;
}

564
int i915_resume(struct drm_device *dev)
565
{
566 567
	int ret;

568 569 570
	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

571 572 573 574 575
	if (pci_enable_device(dev->pdev))
		return -EIO;

	pci_set_master(dev->pdev);

576 577 578 579 580 581
	ret = i915_drm_thaw(dev);
	if (ret)
		return ret;

	drm_kms_helper_poll_enable(dev);
	return 0;
J
Jesse Barnes 已提交
582 583
}

584
static int i8xx_do_reset(struct drm_device *dev)
585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (IS_I85X(dev))
		return -ENODEV;

	I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	if (IS_I830(dev) || IS_845G(dev)) {
		I915_WRITE(DEBUG_RESET_I830,
			   DEBUG_RESET_DISPLAY |
			   DEBUG_RESET_RENDER |
			   DEBUG_RESET_FULL);
		POSTING_READ(DEBUG_RESET_I830);
		msleep(1);

		I915_WRITE(DEBUG_RESET_I830, 0);
		POSTING_READ(DEBUG_RESET_I830);
	}

	msleep(1);

	I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
	POSTING_READ(D_STATE);

	return 0;
}

614 615 616
static int i965_reset_complete(struct drm_device *dev)
{
	u8 gdrst;
617
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
D
Daniel Vetter 已提交
618
	return (gdrst & GRDOM_RESET_ENABLE) == 0;
619 620
}

621
static int i965_do_reset(struct drm_device *dev)
622
{
623
	int ret;
624 625
	u8 gdrst;

626 627 628 629 630
	/*
	 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
	 * well as the reset bit (GR/bit 0).  Setting the GR bit
	 * triggers the reset; when done, the hardware will clear it.
	 */
631
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
632
	pci_write_config_byte(dev->pdev, I965_GDRST,
633 634 635 636 637 638 639 640 641 642 643
			      gdrst | GRDOM_RENDER |
			      GRDOM_RESET_ENABLE);
	ret =  wait_for(i965_reset_complete(dev), 500);
	if (ret)
		return ret;

	/* We can't reset render&media without also resetting display ... */
	pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
	pci_write_config_byte(dev->pdev, I965_GDRST,
			      gdrst | GRDOM_MEDIA |
			      GRDOM_RESET_ENABLE);
644 645 646 647

	return wait_for(i965_reset_complete(dev), 500);
}

648
static int ironlake_do_reset(struct drm_device *dev)
649 650
{
	struct drm_i915_private *dev_priv = dev->dev_private;
651 652 653 654 655 656 657 658 659 660 661 662
	u32 gdrst;
	int ret;

	gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
		   gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
	ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
	if (ret)
		return ret;

	/* We can't reset render&media without also resetting display ... */
	gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
663
	I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
664
		   gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
665
	return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
J
Jesse Barnes 已提交
666 667
}

668
static int gen6_do_reset(struct drm_device *dev)
669 670
{
	struct drm_i915_private *dev_priv = dev->dev_private;
671 672
	int	ret;
	unsigned long irqflags;
673

674 675 676
	/* Hold gt_lock across reset to prevent any register access
	 * with forcewake not set correctly
	 */
677
	spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
678 679 680 681 682 683 684 685 686 687 688 689 690

	/* Reset the chip */

	/* GEN6_GDRST is not in the gt power well, no need to check
	 * for fifo space for the write or forcewake the chip for
	 * the read
	 */
	I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);

	/* Spin waiting for the device to ack the reset request */
	ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);

	/* If reset with a user forcewake, try to restore, otherwise turn it off */
691
	if (dev_priv->forcewake_count)
692
		dev_priv->gt.force_wake_get(dev_priv);
693
	else
694
		dev_priv->gt.force_wake_put(dev_priv);
695 696 697 698

	/* Restore fifo count */
	dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);

699 700
	spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
	return ret;
701 702
}

703
int intel_gpu_reset(struct drm_device *dev)
704
{
705
	struct drm_i915_private *dev_priv = dev->dev_private;
706 707 708 709 710
	int ret = -ENODEV;

	switch (INTEL_INFO(dev)->gen) {
	case 7:
	case 6:
711
		ret = gen6_do_reset(dev);
712 713
		break;
	case 5:
714
		ret = ironlake_do_reset(dev);
715 716
		break;
	case 4:
717
		ret = i965_do_reset(dev);
718 719
		break;
	case 2:
720
		ret = i8xx_do_reset(dev);
721 722 723
		break;
	}

724 725 726 727 728 729 730 731 732 733 734
	/* Also reset the gpu hangman. */
	if (dev_priv->stop_rings) {
		DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
		dev_priv->stop_rings = 0;
		if (ret == -ENODEV) {
			DRM_ERROR("Reset not implemented, but ignoring "
				  "error for simulated gpu hangs\n");
			ret = 0;
		}
	}

735 736 737
	return ret;
}

738
/**
739
 * i915_reset - reset chip after a hang
740 741 742 743 744 745 746 747 748 749 750 751 752
 * @dev: drm device to reset
 *
 * Reset the chip.  Useful if a hang is detected. Returns zero on successful
 * reset or otherwise an error code.
 *
 * Procedure is fairly simple:
 *   - reset the chip using the reset reg
 *   - re-init context state
 *   - re-init hardware status page
 *   - re-init ring buffer
 *   - re-init interrupt state
 *   - re-init display
 */
753
int i915_reset(struct drm_device *dev)
754 755
{
	drm_i915_private_t *dev_priv = dev->dev_private;
756
	int ret;
757

C
Chris Wilson 已提交
758 759 760
	if (!i915_try_reset)
		return 0;

761
	mutex_lock(&dev->struct_mutex);
762

763
	i915_gem_reset(dev);
764

765
	ret = -ENODEV;
766
	if (get_seconds() - dev_priv->last_gpu_reset < 5)
767
		DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
768
	else
769
		ret = intel_gpu_reset(dev);
770

771
	dev_priv->last_gpu_reset = get_seconds();
772
	if (ret) {
773
		DRM_ERROR("Failed to reset chip.\n");
774
		mutex_unlock(&dev->struct_mutex);
775
		return ret;
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
	}

	/* Ok, now get things going again... */

	/*
	 * Everything depends on having the GTT running, so we need to start
	 * there.  Fortunately we don't need to do this unless we reset the
	 * chip at a PCI level.
	 *
	 * Next we need to restore the context, but we don't use those
	 * yet either...
	 *
	 * Ring buffer needs to be re-initialized in the KMS case, or if X
	 * was running at the time of the reset (i.e. we weren't VT
	 * switched away).
	 */
	if (drm_core_check_feature(dev, DRIVER_MODESET) ||
793
			!dev_priv->mm.suspended) {
794 795 796
		struct intel_ring_buffer *ring;
		int i;

797
		dev_priv->mm.suspended = 0;
798

799 800
		i915_gem_init_swizzling(dev);

801 802
		for_each_ring(ring, dev_priv, i)
			ring->init(ring);
803

804
		i915_gem_context_init(dev);
D
Daniel Vetter 已提交
805 806
		i915_gem_init_ppgtt(dev);

807 808 809 810 811
		/*
		 * It would make sense to re-init all the other hw state, at
		 * least the rps/rc6/emon init done within modeset_init_hw. For
		 * some unknown reason, this blows up my ilk, so don't.
		 */
812

813
		mutex_unlock(&dev->struct_mutex);
814

815 816
		drm_irq_uninstall(dev);
		drm_irq_install(dev);
817 818
	} else {
		mutex_unlock(&dev->struct_mutex);
819 820 821 822 823
	}

	return 0;
}

824 825 826
static int __devinit
i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
{
827 828 829
	struct intel_device_info *intel_info =
		(struct intel_device_info *) ent->driver_data;

830 831 832 833 834 835 836 837
	/* Only bind to function 0 of the device. Early generations
	 * used function 1 as a placeholder for multi-head. This causes
	 * us confusion instead, especially on the systems where both
	 * functions have the same PCI-ID!
	 */
	if (PCI_FUNC(pdev->devfn))
		return -ENODEV;

838 839 840 841 842 843 844 845 846 847 848 849
	/* We've managed to ship a kms-enabled ddx that shipped with an XvMC
	 * implementation for gen3 (and only gen3) that used legacy drm maps
	 * (gasp!) to share buffers between X and the client. Hence we need to
	 * keep around the fake agp stuff for gen3, even when kms is enabled. */
	if (intel_info->gen != 3) {
		driver.driver_features &=
			~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
	} else if (!intel_agp_enabled) {
		DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
		return -ENODEV;
	}

850
	return drm_get_pci_dev(pdev, ent, &driver);
851 852 853 854 855 856 857 858 859 860
}

static void
i915_pci_remove(struct pci_dev *pdev)
{
	struct drm_device *dev = pci_get_drvdata(pdev);

	drm_put_dev(dev);
}

861
static int i915_pm_suspend(struct device *dev)
862
{
863 864 865
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);
	int error;
866

867 868 869 870
	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}
871

872 873 874
	if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
		return 0;

875 876 877
	error = i915_drm_freeze(drm_dev);
	if (error)
		return error;
878

879 880
	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);
881

882
	return 0;
883 884
}

885
static int i915_pm_resume(struct device *dev)
886
{
887 888 889 890
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_resume(drm_dev);
891 892
}

893
static int i915_pm_freeze(struct device *dev)
894
{
895 896 897 898 899 900 901 902 903
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	if (!drm_dev || !drm_dev->dev_private) {
		dev_err(dev, "DRM not initialized, aborting suspend.\n");
		return -ENODEV;
	}

	return i915_drm_freeze(drm_dev);
904 905
}

906
static int i915_pm_thaw(struct device *dev)
907
{
908 909 910 911
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

	return i915_drm_thaw(drm_dev);
912 913
}

914
static int i915_pm_poweroff(struct device *dev)
915
{
916 917 918
	struct pci_dev *pdev = to_pci_dev(dev);
	struct drm_device *drm_dev = pci_get_drvdata(pdev);

919
	return i915_drm_freeze(drm_dev);
920 921
}

922
static const struct dev_pm_ops i915_pm_ops = {
923 924 925 926 927 928
	.suspend = i915_pm_suspend,
	.resume = i915_pm_resume,
	.freeze = i915_pm_freeze,
	.thaw = i915_pm_thaw,
	.poweroff = i915_pm_poweroff,
	.restore = i915_pm_resume,
929 930
};

931
static const struct vm_operations_struct i915_gem_vm_ops = {
932
	.fault = i915_gem_fault,
933 934
	.open = drm_gem_vm_open,
	.close = drm_gem_vm_close,
935 936
};

937 938 939 940 941 942 943 944 945 946 947 948 949 950 951
static const struct file_operations i915_driver_fops = {
	.owner = THIS_MODULE,
	.open = drm_open,
	.release = drm_release,
	.unlocked_ioctl = drm_ioctl,
	.mmap = drm_gem_mmap,
	.poll = drm_poll,
	.fasync = drm_fasync,
	.read = drm_read,
#ifdef CONFIG_COMPAT
	.compat_ioctl = i915_compat_ioctl,
#endif
	.llseek = noop_llseek,
};

L
Linus Torvalds 已提交
952
static struct drm_driver driver = {
953 954
	/* Don't use MTRRs here; the Xserver or userspace app should
	 * deal with them for Intel hardware.
D
Dave Airlie 已提交
955
	 */
956 957
	.driver_features =
	    DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
958
	    DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
959
	.load = i915_driver_load,
J
Jesse Barnes 已提交
960
	.unload = i915_driver_unload,
961
	.open = i915_driver_open,
962 963
	.lastclose = i915_driver_lastclose,
	.preclose = i915_driver_preclose,
964
	.postclose = i915_driver_postclose,
965 966 967 968 969

	/* Used in place of i915_pm_ops for non-DRIVER_MODESET */
	.suspend = i915_suspend,
	.resume = i915_resume,

970
	.device_is_agp = i915_driver_device_is_agp,
971 972
	.master_create = i915_master_create,
	.master_destroy = i915_master_destroy,
973
#if defined(CONFIG_DEBUG_FS)
974 975
	.debugfs_init = i915_debugfs_init,
	.debugfs_cleanup = i915_debugfs_cleanup,
976
#endif
977 978
	.gem_init_object = i915_gem_init_object,
	.gem_free_object = i915_gem_free_object,
979
	.gem_vm_ops = &i915_gem_vm_ops,
980 981 982 983 984 985

	.prime_handle_to_fd = drm_gem_prime_handle_to_fd,
	.prime_fd_to_handle = drm_gem_prime_fd_to_handle,
	.gem_prime_export = i915_gem_prime_export,
	.gem_prime_import = i915_gem_prime_import,

986 987 988
	.dumb_create = i915_gem_dumb_create,
	.dumb_map_offset = i915_gem_mmap_gtt,
	.dumb_destroy = i915_gem_dumb_destroy,
L
Linus Torvalds 已提交
989
	.ioctls = i915_ioctls,
990
	.fops = &i915_driver_fops,
991 992 993 994 995 996
	.name = DRIVER_NAME,
	.desc = DRIVER_DESC,
	.date = DRIVER_DATE,
	.major = DRIVER_MAJOR,
	.minor = DRIVER_MINOR,
	.patchlevel = DRIVER_PATCHLEVEL,
L
Linus Torvalds 已提交
997 998
};

999 1000 1001 1002 1003 1004 1005 1006
static struct pci_driver i915_pci_driver = {
	.name = DRIVER_NAME,
	.id_table = pciidlist,
	.probe = i915_pci_probe,
	.remove = i915_pci_remove,
	.driver.pm = &i915_pm_ops,
};

L
Linus Torvalds 已提交
1007 1008 1009
static int __init i915_init(void)
{
	driver.num_ioctls = i915_max_ioctl;
J
Jesse Barnes 已提交
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031

	/*
	 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
	 * explicitly disabled with the module pararmeter.
	 *
	 * Otherwise, just follow the parameter (defaulting to off).
	 *
	 * Allow optional vga_text_mode_force boot option to override
	 * the default behavior.
	 */
#if defined(CONFIG_DRM_I915_KMS)
	if (i915_modeset != 0)
		driver.driver_features |= DRIVER_MODESET;
#endif
	if (i915_modeset == 1)
		driver.driver_features |= DRIVER_MODESET;

#ifdef CONFIG_VGA_CONSOLE
	if (vgacon_text_force() && i915_modeset == -1)
		driver.driver_features &= ~DRIVER_MODESET;
#endif

1032 1033 1034
	if (!(driver.driver_features & DRIVER_MODESET))
		driver.get_vblank_timestamp = NULL;

1035
	return drm_pci_init(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1036 1037 1038 1039
}

static void __exit i915_exit(void)
{
1040
	drm_pci_exit(&driver, &i915_pci_driver);
L
Linus Torvalds 已提交
1041 1042 1043 1044 1045
}

module_init(i915_init);
module_exit(i915_exit);

D
Dave Airlie 已提交
1046 1047
MODULE_AUTHOR(DRIVER_AUTHOR);
MODULE_DESCRIPTION(DRIVER_DESC);
L
Linus Torvalds 已提交
1048
MODULE_LICENSE("GPL and additional rights");
1049

1050 1051
/* We give fast paths for the really cool registers */
#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1052 1053 1054
	((HAS_FORCE_WAKE((dev_priv)->dev)) && \
	 ((reg) < 0x40000) &&            \
	 ((reg) != FORCEWAKE))
1055

1056 1057 1058 1059 1060 1061
static bool IS_DISPLAYREG(u32 reg)
{
	/*
	 * This should make it easier to transition modules over to the
	 * new register block scheme, since we can do it incrementally.
	 */
1062
	if (reg >= VLV_DISPLAY_BASE)
1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
		return false;

	if (reg >= RENDER_RING_BASE &&
	    reg < RENDER_RING_BASE + 0xff)
		return false;
	if (reg >= GEN6_BSD_RING_BASE &&
	    reg < GEN6_BSD_RING_BASE + 0xff)
		return false;
	if (reg >= BLT_RING_BASE &&
	    reg < BLT_RING_BASE + 0xff)
		return false;

	if (reg == PGTBL_ER)
		return false;

	if (reg >= IPEIR_I965 &&
	    reg < HWSTAM)
		return false;

	if (reg == MI_MODE)
		return false;

	if (reg == GFX_MODE_GEN7)
		return false;

	if (reg == RENDER_HWS_PGA_GEN7 ||
	    reg == BSD_HWS_PGA_GEN7 ||
	    reg == BLT_HWS_PGA_GEN7)
		return false;

	if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
	    reg == GEN6_BSD_RNCID)
		return false;

	if (reg == GEN6_BLITTER_ECOSKPD)
		return false;

	if (reg >= 0x4000c &&
	    reg <= 0x4002c)
		return false;

	if (reg >= 0x4f000 &&
	    reg <= 0x4f08f)
		return false;

	if (reg >= 0x4f100 &&
	    reg <= 0x4f11f)
		return false;

	if (reg >= VLV_MASTER_IER &&
	    reg <= GEN6_PMIER)
		return false;

	if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
	    reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
		return false;

	if (reg >= VLV_IIR_RW &&
	    reg <= VLV_ISR)
		return false;

	if (reg == FORCEWAKE_VLV ||
	    reg == FORCEWAKE_ACK_VLV)
		return false;

	if (reg == GEN6_GDRST)
		return false;

	return true;
}

1134 1135 1136 1137
#define __i915_read(x, y) \
u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
	u##x val = 0; \
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1138 1139 1140
		unsigned long irqflags; \
		spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
		if (dev_priv->forcewake_count == 0) \
1141
			dev_priv->gt.force_wake_get(dev_priv); \
1142
		val = read##y(dev_priv->regs + reg); \
1143
		if (dev_priv->forcewake_count == 0) \
1144
			dev_priv->gt.force_wake_put(dev_priv); \
1145
		spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
1146 1147
	} else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
		val = read##y(dev_priv->regs + reg + 0x180000);		\
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
	} else { \
		val = read##y(dev_priv->regs + reg); \
	} \
	trace_i915_reg_rw(false, reg, val, sizeof(val)); \
	return val; \
}

__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1163
	u32 __fifo_ret = 0; \
1164 1165
	trace_i915_reg_rw(true, reg, val, sizeof(val)); \
	if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1166
		__fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
1167
	} \
1168 1169 1170 1171 1172
	if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
		write##y(val, dev_priv->regs + reg + 0x180000);		\
	} else {							\
		write##y(val, dev_priv->regs + reg);			\
	}								\
1173 1174 1175
	if (unlikely(__fifo_ret)) { \
		gen6_gt_check_fifodbg(dev_priv); \
	} \
1176 1177 1178 1179
	if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
		DRM_ERROR("Unclaimed write to %x\n", reg); \
		writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT);	\
	} \
1180 1181 1182 1183 1184 1185
}
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write
B
Ben Widawsky 已提交
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231

static const struct register_whitelist {
	uint64_t offset;
	uint32_t size;
	uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
} whitelist[] = {
	{ RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
};

int i915_reg_read_ioctl(struct drm_device *dev,
			void *data, struct drm_file *file)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_reg_read *reg = data;
	struct register_whitelist const *entry = whitelist;
	int i;

	for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
		if (entry->offset == reg->offset &&
		    (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
			break;
	}

	if (i == ARRAY_SIZE(whitelist))
		return -EINVAL;

	switch (entry->size) {
	case 8:
		reg->val = I915_READ64(reg->offset);
		break;
	case 4:
		reg->val = I915_READ(reg->offset);
		break;
	case 2:
		reg->val = I915_READ16(reg->offset);
		break;
	case 1:
		reg->val = I915_READ8(reg->offset);
		break;
	default:
		WARN_ON(1);
		return -EINVAL;
	}

	return 0;
}