intel_gt.c 23.0 KB
Newer Older
1 2 3 4 5
// SPDX-License-Identifier: MIT
/*
 * Copyright © 2019 Intel Corporation
 */

A
Andi Shyti 已提交
6
#include <drm/drm_managed.h>
7
#include <drm/intel-gtt.h>
A
Andi Shyti 已提交
8

9
#include "gem/i915_gem_internal.h"
10
#include "gem/i915_gem_lmem.h"
11 12
#include "pxp/intel_pxp.h"

13
#include "i915_drv.h"
14
#include "intel_context.h"
15
#include "intel_engine_regs.h"
16
#include "intel_ggtt_gmch.h"
17
#include "intel_gt.h"
18
#include "intel_gt_buffer_pool.h"
19
#include "intel_gt_clock_utils.h"
20
#include "intel_gt_debugfs.h"
21
#include "intel_gt_mcr.h"
22
#include "intel_gt_pm.h"
23
#include "intel_gt_regs.h"
24
#include "intel_gt_requests.h"
25
#include "intel_migrate.h"
26
#include "intel_mocs.h"
27
#include "intel_pm.h"
28
#include "intel_rc6.h"
29
#include "intel_renderstate.h"
30
#include "intel_rps.h"
31
#include "intel_gt_sysfs.h"
32
#include "intel_uncore.h"
33
#include "shmem_utils.h"
34

35
static void __intel_gt_init_early(struct intel_gt *gt)
36
{
37 38
	spin_lock_init(&gt->irq_lock);

39 40
	mutex_init(&gt->tlb_invalidate_lock);

41
	INIT_LIST_HEAD(&gt->closed_vma);
42
	spin_lock_init(&gt->closed_lock);
43

44 45 46
	init_llist_head(&gt->watchdog.list);
	INIT_WORK(&gt->watchdog.work, intel_gt_watchdog_work);

47
	intel_gt_init_buffer_pool(gt);
48
	intel_gt_init_reset(gt);
49
	intel_gt_init_requests(gt);
50
	intel_gt_init_timelines(gt);
51
	intel_gt_pm_init_early(gt);
52

53
	intel_uc_init_early(&gt->uc);
54
	intel_rps_init_early(&gt->rps);
55
}
56

57 58
/* Preliminary initialization of Tile 0 */
void intel_root_gt_init_early(struct drm_i915_private *i915)
59
{
60 61
	struct intel_gt *gt = to_gt(i915);

62 63
	gt->i915 = i915;
	gt->uncore = &i915->uncore;
64 65

	__intel_gt_init_early(gt);
66 67
}

68
static int intel_gt_probe_lmem(struct intel_gt *gt)
69 70
{
	struct drm_i915_private *i915 = gt->i915;
71 72
	unsigned int instance = gt->info.id;
	int id = INTEL_REGION_LMEM_0 + instance;
73 74 75
	struct intel_memory_region *mem;
	int err;

M
Matthew Auld 已提交
76
	mem = intel_gt_setup_lmem(gt);
77 78 79 80 81 82 83 84 85 86 87 88
	if (IS_ERR(mem)) {
		err = PTR_ERR(mem);
		if (err == -ENODEV)
			return 0;

		drm_err(&i915->drm,
			"Failed to setup region(%d) type=%d\n",
			err, INTEL_MEMORY_LOCAL);
		return err;
	}

	mem->id = id;
89
	mem->instance = instance;
90

91 92
	intel_memory_region_set_name(mem, "local%u", mem->instance);

93 94 95 96 97 98 99
	GEM_BUG_ON(!HAS_REGION(i915, id));
	GEM_BUG_ON(i915->mm.regions[id]);
	i915->mm.regions[id] = mem;

	return 0;
}

A
Andi Shyti 已提交
100
int intel_gt_assign_ggtt(struct intel_gt *gt)
101
{
A
Andi Shyti 已提交
102 103 104
	gt->ggtt = drmm_kzalloc(&gt->i915->drm, sizeof(*gt->ggtt), GFP_KERNEL);

	return gt->ggtt ? 0 : -ENOMEM;
105 106
}

107 108
int intel_gt_init_mmio(struct intel_gt *gt)
{
109 110
	intel_gt_init_clock_frequency(gt);

111
	intel_uc_init_mmio(&gt->uc);
112
	intel_sseu_info_init(gt);
113
	intel_gt_mcr_init(gt);
114

115 116 117
	return intel_engines_init_mmio(gt);
}

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
static void init_unused_ring(struct intel_gt *gt, u32 base)
{
	struct intel_uncore *uncore = gt->uncore;

	intel_uncore_write(uncore, RING_CTL(base), 0);
	intel_uncore_write(uncore, RING_HEAD(base), 0);
	intel_uncore_write(uncore, RING_TAIL(base), 0);
	intel_uncore_write(uncore, RING_START(base), 0);
}

static void init_unused_rings(struct intel_gt *gt)
{
	struct drm_i915_private *i915 = gt->i915;

	if (IS_I830(i915)) {
		init_unused_ring(gt, PRB1_BASE);
		init_unused_ring(gt, SRB0_BASE);
		init_unused_ring(gt, SRB1_BASE);
		init_unused_ring(gt, SRB2_BASE);
		init_unused_ring(gt, SRB3_BASE);
138
	} else if (GRAPHICS_VER(i915) == 2) {
139 140
		init_unused_ring(gt, SRB0_BASE);
		init_unused_ring(gt, SRB1_BASE);
141
	} else if (GRAPHICS_VER(i915) == 3) {
142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
		init_unused_ring(gt, PRB1_BASE);
		init_unused_ring(gt, PRB2_BASE);
	}
}

int intel_gt_init_hw(struct intel_gt *gt)
{
	struct drm_i915_private *i915 = gt->i915;
	struct intel_uncore *uncore = gt->uncore;
	int ret;

	gt->last_init_time = ktime_get();

	/* Double layer security blanket, see i915_gem_init() */
	intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);

158
	if (HAS_EDRAM(i915) && GRAPHICS_VER(i915) < 9)
159 160 161 162
		intel_uncore_rmw(uncore, HSW_IDICR, 0, IDIHASHMSK(0xf));

	if (IS_HASWELL(i915))
		intel_uncore_write(uncore,
163
				   HSW_MI_PREDICATE_RESULT_2,
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
				   IS_HSW_GT3(i915) ?
				   LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);

	/* Apply the GT workarounds... */
	intel_gt_apply_workarounds(gt);
	/* ...and determine whether they are sticking. */
	intel_gt_verify_workarounds(gt, "init");

	intel_gt_init_swizzling(gt);

	/*
	 * At least 830 can leave some of the unused rings
	 * "active" (ie. head != tail) after resume which
	 * will prevent c3 entry. Makes sure all unused rings
	 * are totally idle.
	 */
	init_unused_rings(gt);

	ret = i915_ppgtt_init_hw(gt);
	if (ret) {
		DRM_ERROR("Enabling PPGTT failed (%d)\n", ret);
		goto out;
	}

	/* We can't enable contexts until all firmware is loaded */
	ret = intel_uc_init_hw(&gt->uc);
	if (ret) {
		i915_probe_error(i915, "Enabling uc failed (%d)\n", ret);
		goto out;
	}

	intel_mocs_init(gt);

out:
	intel_uncore_forcewake_put(uncore, FORCEWAKE_ALL);
	return ret;
}

202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
static void rmw_set(struct intel_uncore *uncore, i915_reg_t reg, u32 set)
{
	intel_uncore_rmw(uncore, reg, 0, set);
}

static void rmw_clear(struct intel_uncore *uncore, i915_reg_t reg, u32 clr)
{
	intel_uncore_rmw(uncore, reg, clr, 0);
}

static void clear_register(struct intel_uncore *uncore, i915_reg_t reg)
{
	intel_uncore_rmw(uncore, reg, 0, 0);
}

217
static void gen6_clear_engine_error_register(struct intel_engine_cs *engine)
218 219 220 221 222 223 224 225 226 227 228 229 230
{
	GEN6_RING_FAULT_REG_RMW(engine, RING_FAULT_VALID, 0);
	GEN6_RING_FAULT_REG_POSTING_READ(engine);
}

void
intel_gt_clear_error_registers(struct intel_gt *gt,
			       intel_engine_mask_t engine_mask)
{
	struct drm_i915_private *i915 = gt->i915;
	struct intel_uncore *uncore = gt->uncore;
	u32 eir;

231
	if (GRAPHICS_VER(i915) != 2)
232 233
		clear_register(uncore, PGTBL_ER);

234
	if (GRAPHICS_VER(i915) < 4)
235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
		clear_register(uncore, IPEIR(RENDER_RING_BASE));
	else
		clear_register(uncore, IPEIR_I965);

	clear_register(uncore, EIR);
	eir = intel_uncore_read(uncore, EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
		rmw_set(uncore, EMR, eir);
		intel_uncore_write(uncore, GEN2_IIR,
				   I915_MASTER_ERROR_INTERRUPT);
	}

252
	if (GRAPHICS_VER(i915) >= 12) {
253 254
		rmw_clear(uncore, GEN12_RING_FAULT_REG, RING_FAULT_VALID);
		intel_uncore_posting_read(uncore, GEN12_RING_FAULT_REG);
255
	} else if (GRAPHICS_VER(i915) >= 8) {
256 257
		rmw_clear(uncore, GEN8_RING_FAULT_REG, RING_FAULT_VALID);
		intel_uncore_posting_read(uncore, GEN8_RING_FAULT_REG);
258
	} else if (GRAPHICS_VER(i915) >= 6) {
259 260 261
		struct intel_engine_cs *engine;
		enum intel_engine_id id;

262
		for_each_engine_masked(engine, gt, engine_mask, id)
263
			gen6_clear_engine_error_register(engine);
264 265 266 267 268 269 270 271 272
	}
}

static void gen6_check_faults(struct intel_gt *gt)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	u32 fault;

273
	for_each_engine(engine, gt, id) {
274 275
		fault = GEN6_RING_FAULT_REG_READ(engine);
		if (fault & RING_FAULT_VALID) {
276 277 278 279 280 281 282 283 284 285
			drm_dbg(&engine->i915->drm, "Unexpected fault\n"
				"\tAddr: 0x%08lx\n"
				"\tAddress space: %s\n"
				"\tSource ID: %d\n"
				"\tType: %d\n",
				fault & PAGE_MASK,
				fault & RING_FAULT_GTTSEL_MASK ?
				"GGTT" : "PPGTT",
				RING_FAULT_SRCID(fault),
				RING_FAULT_FAULT_TYPE(fault));
286 287 288 289 290 291 292
		}
	}
}

static void gen8_check_faults(struct intel_gt *gt)
{
	struct intel_uncore *uncore = gt->uncore;
293 294 295
	i915_reg_t fault_reg, fault_data0_reg, fault_data1_reg;
	u32 fault;

296
	if (GRAPHICS_VER(gt->i915) >= 12) {
297 298 299 300 301 302 303 304
		fault_reg = GEN12_RING_FAULT_REG;
		fault_data0_reg = GEN12_FAULT_TLB_DATA0;
		fault_data1_reg = GEN12_FAULT_TLB_DATA1;
	} else {
		fault_reg = GEN8_RING_FAULT_REG;
		fault_data0_reg = GEN8_FAULT_TLB_DATA0;
		fault_data1_reg = GEN8_FAULT_TLB_DATA1;
	}
305

306
	fault = intel_uncore_read(uncore, fault_reg);
307 308 309 310
	if (fault & RING_FAULT_VALID) {
		u32 fault_data0, fault_data1;
		u64 fault_addr;

311 312 313
		fault_data0 = intel_uncore_read(uncore, fault_data0_reg);
		fault_data1 = intel_uncore_read(uncore, fault_data1_reg);

314 315 316
		fault_addr = ((u64)(fault_data1 & FAULT_VA_HIGH_BITS) << 44) |
			     ((u64)fault_data0 << 12);

317 318 319 320 321 322 323 324 325 326 327
		drm_dbg(&uncore->i915->drm, "Unexpected fault\n"
			"\tAddr: 0x%08x_%08x\n"
			"\tAddress space: %s\n"
			"\tEngine ID: %d\n"
			"\tSource ID: %d\n"
			"\tType: %d\n",
			upper_32_bits(fault_addr), lower_32_bits(fault_addr),
			fault_data1 & FAULT_GTT_SEL ? "GGTT" : "PPGTT",
			GEN8_RING_FAULT_ENGINE_ID(fault),
			RING_FAULT_SRCID(fault),
			RING_FAULT_FAULT_TYPE(fault));
328 329 330 331 332 333 334 335
	}
}

void intel_gt_check_and_clear_faults(struct intel_gt *gt)
{
	struct drm_i915_private *i915 = gt->i915;

	/* From GEN8 onwards we only have one 'All Engine Fault Register' */
336
	if (GRAPHICS_VER(i915) >= 8)
337
		gen8_check_faults(gt);
338
	else if (GRAPHICS_VER(i915) >= 6)
339 340 341 342 343 344
		gen6_check_faults(gt);
	else
		return;

	intel_gt_clear_error_registers(gt, ALL_ENGINES);
}
345 346 347

void intel_gt_flush_ggtt_writes(struct intel_gt *gt)
{
348
	struct intel_uncore *uncore = gt->uncore;
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
	intel_wakeref_t wakeref;

	/*
	 * No actual flushing is required for the GTT write domain for reads
	 * from the GTT domain. Writes to it "immediately" go to main memory
	 * as far as we know, so there's no chipset flush. It also doesn't
	 * land in the GPU render cache.
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
	 *
	 * We also have to wait a bit for the writes to land from the GTT.
	 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
	 * timing. This issue has only been observed when switching quickly
	 * between GTT writes and CPU reads from inside the kernel on recent hw,
	 * and it appears to only affect discrete GTT blocks (i.e. on LLC
	 * system agents we cannot reproduce this behaviour, until Cannonlake
	 * that was!).
	 */

	wmb();

372
	if (INTEL_INFO(gt->i915)->has_coherent_ggtt)
373 374
		return;

375
	intel_gt_chipset_flush(gt);
376

377
	with_intel_runtime_pm_if_in_use(uncore->rpm, wakeref) {
378
		unsigned long flags;
379

380
		spin_lock_irqsave(&uncore->lock, flags);
381 382
		intel_uncore_posting_read_fw(uncore,
					     RING_HEAD(RENDER_RING_BASE));
383
		spin_unlock_irqrestore(&uncore->lock, flags);
384 385
	}
}
386 387 388 389

void intel_gt_chipset_flush(struct intel_gt *gt)
{
	wmb();
390
	if (GRAPHICS_VER(gt->i915) < 6)
391
		intel_ggtt_gmch_flush();
392
}
393

394 395
void intel_gt_driver_register(struct intel_gt *gt)
{
396 397
	intel_gsc_init(&gt->gsc, gt->i915);

398
	intel_rps_driver_register(&gt->rps);
399

400
	intel_gt_debugfs_register(gt);
401
	intel_gt_sysfs_register(gt);
402 403 404
}

static int intel_gt_init_scratch(struct intel_gt *gt, unsigned int size)
405 406 407 408 409 410
{
	struct drm_i915_private *i915 = gt->i915;
	struct drm_i915_gem_object *obj;
	struct i915_vma *vma;
	int ret;

411 412 413
	obj = i915_gem_object_create_lmem(i915, size,
					  I915_BO_ALLOC_VOLATILE |
					  I915_BO_ALLOC_GPU_ONLY);
414 415
	if (IS_ERR(obj))
		obj = i915_gem_object_create_stolen(i915, size);
416
	if (IS_ERR(obj))
417 418
		obj = i915_gem_object_create_internal(i915, size);
	if (IS_ERR(obj)) {
419
		drm_err(&i915->drm, "Failed to allocate scratch page\n");
420 421 422 423 424 425 426 427 428
		return PTR_ERR(obj);
	}

	vma = i915_vma_instance(obj, &gt->ggtt->vm, NULL);
	if (IS_ERR(vma)) {
		ret = PTR_ERR(vma);
		goto err_unref;
	}

429
	ret = i915_ggtt_pin(vma, NULL, 0, PIN_HIGH);
430 431 432
	if (ret)
		goto err_unref;

433 434
	gt->scratch = i915_vma_make_unshrinkable(vma);

435 436 437 438 439 440 441
	return 0;

err_unref:
	i915_gem_object_put(obj);
	return ret;
}

442
static void intel_gt_fini_scratch(struct intel_gt *gt)
443 444 445
{
	i915_vma_unpin_and_release(&gt->scratch, 0);
}
446

447 448 449
static struct i915_address_space *kernel_vm(struct intel_gt *gt)
{
	if (INTEL_PPGTT(gt->i915) > INTEL_PPGTT_ALIASING)
450
		return &i915_ppgtt_create(gt, I915_BO_ALLOC_PM_EARLY)->vm;
451 452 453 454
	else
		return i915_vm_get(&gt->ggtt->vm);
}

455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
static int __engines_record_defaults(struct intel_gt *gt)
{
	struct i915_request *requests[I915_NUM_ENGINES] = {};
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err = 0;

	/*
	 * As we reset the gpu during very early sanitisation, the current
	 * register state on the GPU should reflect its defaults values.
	 * We load a context onto the hw (with restore-inhibit), then switch
	 * over to a second context to save that default register state. We
	 * can then prime every new context with that state so they all start
	 * from the same default HW values.
	 */

	for_each_engine(engine, gt, id) {
		struct intel_renderstate so;
		struct intel_context *ce;
		struct i915_request *rq;

476 477 478
		/* We must be able to switch to something! */
		GEM_BUG_ON(!engine->kernel_context);

479 480 481 482 483 484
		ce = intel_context_create(engine);
		if (IS_ERR(ce)) {
			err = PTR_ERR(ce);
			goto out;
		}

485 486 487 488 489
		err = intel_renderstate_init(&so, ce);
		if (err)
			goto err;

		rq = i915_request_create(ce);
490 491
		if (IS_ERR(rq)) {
			err = PTR_ERR(rq);
492
			goto err_fini;
493 494 495 496 497 498 499 500 501 502 503 504 505
		}

		err = intel_engine_emit_ctx_wa(rq);
		if (err)
			goto err_rq;

		err = intel_renderstate_emit(&so, rq);
		if (err)
			goto err_rq;

err_rq:
		requests[id] = i915_request_get(rq);
		i915_request_add(rq);
506 507 508 509 510
err_fini:
		intel_renderstate_fini(&so, ce);
err:
		if (err) {
			intel_context_put(ce);
511
			goto out;
512
		}
513 514 515 516 517 518 519 520 521 522
	}

	/* Flush the default context image to memory, and enable powersaving. */
	if (intel_gt_wait_for_idle(gt, I915_GEM_IDLE_TIMEOUT) == -ETIME) {
		err = -EIO;
		goto out;
	}

	for (id = 0; id < ARRAY_SIZE(requests); id++) {
		struct i915_request *rq;
523
		struct file *state;
524 525 526 527 528

		rq = requests[id];
		if (!rq)
			continue;

529 530 531 532 533
		if (rq->fence.error) {
			err = -EIO;
			goto out;
		}

534
		GEM_BUG_ON(!test_bit(CONTEXT_ALLOC_BIT, &rq->context->flags));
535
		if (!rq->context->state)
536 537
			continue;

538 539 540 541
		/* Keep a copy of the state's backing pages; free the obj */
		state = shmem_create_from_object(rq->context->state->obj);
		if (IS_ERR(state)) {
			err = PTR_ERR(state);
542 543
			goto out;
		}
544
		rq->engine->default_state = state;
545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
	}

out:
	/*
	 * If we have to abandon now, we expect the engines to be idle
	 * and ready to be torn-down. The quickest way we can accomplish
	 * this is by declaring ourselves wedged.
	 */
	if (err)
		intel_gt_set_wedged(gt);

	for (id = 0; id < ARRAY_SIZE(requests); id++) {
		struct intel_context *ce;
		struct i915_request *rq;

		rq = requests[id];
		if (!rq)
			continue;

		ce = rq->context;
		i915_request_put(rq);
		intel_context_put(ce);
	}
	return err;
}

static int __engines_verify_workarounds(struct intel_gt *gt)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int err = 0;

	if (!IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
		return 0;

	for_each_engine(engine, gt, id) {
		if (intel_engine_verify_workarounds(engine, "load"))
			err = -EIO;
	}

585 586 587 588
	/* Flush and restore the kernel context for safety */
	if (intel_gt_wait_for_idle(gt, I915_GEM_IDLE_TIMEOUT) == -ETIME)
		err = -EIO;

589 590 591 592 593
	return err;
}

static void __intel_gt_disable(struct intel_gt *gt)
{
594
	intel_gt_set_wedged_on_fini(gt);
595 596 597 598 599 600 601

	intel_gt_suspend_prepare(gt);
	intel_gt_suspend_late(gt);

	GEM_BUG_ON(intel_gt_pm_is_awake(gt));
}

602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
int intel_gt_wait_for_idle(struct intel_gt *gt, long timeout)
{
	long remaining_timeout;

	/* If the device is asleep, we have no requests outstanding */
	if (!intel_gt_pm_is_awake(gt))
		return 0;

	while ((timeout = intel_gt_retire_requests_timeout(gt, timeout,
							   &remaining_timeout)) > 0) {
		cond_resched();
		if (signal_pending(current))
			return -EINTR;
	}

	return timeout ? timeout : intel_uc_wait_for_idle(&gt->uc,
							  remaining_timeout);
}

621 622 623 624
int intel_gt_init(struct intel_gt *gt)
{
	int err;

625
	err = i915_inject_probe_error(gt->i915, -ENODEV);
626 627 628
	if (err)
		return err;

629 630
	intel_gt_init_workarounds(gt);

631 632 633 634 635 636 637 638 639
	/*
	 * This is just a security blanket to placate dragons.
	 * On some systems, we very sporadically observe that the first TLBs
	 * used by the CS may be stale, despite us poking the TLB reset. If
	 * we hold the forcewake during initialisation these problems
	 * just magically go away.
	 */
	intel_uncore_forcewake_get(gt->uncore, FORCEWAKE_ALL);

640 641
	err = intel_gt_init_scratch(gt,
				    GRAPHICS_VER(gt->i915) == 2 ? SZ_256K : SZ_4K);
642 643 644
	if (err)
		goto out_fw;

645 646
	intel_gt_pm_init(gt);

647 648 649
	gt->vm = kernel_vm(gt);
	if (!gt->vm) {
		err = -ENOMEM;
650
		goto err_pm;
651 652
	}

653
	intel_set_mocs_index(gt);
654

655 656 657 658
	err = intel_engines_init(gt);
	if (err)
		goto err_engines;

659 660 661
	err = intel_uc_init(&gt->uc);
	if (err)
		goto err_engines;
662 663 664

	err = intel_gt_resume(gt);
	if (err)
665
		goto err_uc_init;
666

667 668 669 670 671
	err = intel_gt_init_hwconfig(gt);
	if (err)
		drm_err(&gt->i915->drm, "Failed to retrieve hwconfig table: %pe\n",
			ERR_PTR(err));

672 673 674 675 676 677 678 679
	err = __engines_record_defaults(gt);
	if (err)
		goto err_gt;

	err = __engines_verify_workarounds(gt);
	if (err)
		goto err_gt;

680 681
	intel_uc_init_late(&gt->uc);

682 683 684 685
	err = i915_inject_probe_error(gt->i915, -EIO);
	if (err)
		goto err_gt;

686 687
	intel_migrate_init(&gt->migrate, gt);

688 689
	intel_pxp_init(&gt->pxp);

690 691 692 693 694 695 696 697 698 699 700
	goto out_fw;
err_gt:
	__intel_gt_disable(gt);
	intel_uc_fini_hw(&gt->uc);
err_uc_init:
	intel_uc_fini(&gt->uc);
err_engines:
	intel_engines_release(gt);
	i915_vm_put(fetch_and_zero(&gt->vm));
err_pm:
	intel_gt_pm_fini(gt);
701
	intel_gt_fini_scratch(gt);
702 703 704 705
out_fw:
	if (err)
		intel_gt_set_wedged_on_init(gt);
	intel_uncore_forcewake_put(gt->uncore, FORCEWAKE_ALL);
706
	return err;
707 708 709 710
}

void intel_gt_driver_remove(struct intel_gt *gt)
{
711 712
	__intel_gt_disable(gt);

713
	intel_migrate_fini(&gt->migrate);
714
	intel_uc_driver_remove(&gt->uc);
715 716

	intel_engines_release(gt);
717 718

	intel_gt_flush_buffer_pool(gt);
719 720 721 722
}

void intel_gt_driver_unregister(struct intel_gt *gt)
{
723 724
	intel_wakeref_t wakeref;

725
	intel_gt_sysfs_unregister(gt);
726
	intel_rps_driver_unregister(&gt->rps);
727
	intel_gsc_fini(&gt->gsc);
728

729 730
	intel_pxp_fini(&gt->pxp);

731 732 733 734 735
	/*
	 * Upon unregistering the device to prevent any new users, cancel
	 * all in-flight requests so that we can quickly unbind the active
	 * resources.
	 */
736
	intel_gt_set_wedged_on_fini(gt);
737 738 739 740

	/* Scrub all HW state upon release */
	with_intel_runtime_pm(gt->uncore->rpm, wakeref)
		__intel_gt_reset(gt, ALL_ENGINES);
741 742 743 744
}

void intel_gt_driver_release(struct intel_gt *gt)
{
745 746 747 748 749 750
	struct i915_address_space *vm;

	vm = fetch_and_zero(&gt->vm);
	if (vm) /* FIXME being called twice on error paths :( */
		i915_vm_put(vm);

751
	intel_wa_list_free(&gt->wa_list);
752
	intel_gt_pm_fini(gt);
753
	intel_gt_fini_scratch(gt);
754
	intel_gt_fini_buffer_pool(gt);
755
	intel_gt_fini_hwconfig(gt);
756 757
}

758
void intel_gt_driver_late_release_all(struct drm_i915_private *i915)
759
{
760 761 762
	struct intel_gt *gt;
	unsigned int id;

763 764 765
	/* We need to wait for inflight RCU frees to release their grip */
	rcu_barrier();

766 767 768 769 770 771 772
	for_each_gt(gt, i915, id) {
		intel_uc_driver_late_release(&gt->uc);
		intel_gt_fini_requests(gt);
		intel_gt_fini_reset(gt);
		intel_gt_fini_timelines(gt);
		intel_engines_free(gt);
	}
773
}
774

775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873
static int intel_gt_tile_setup(struct intel_gt *gt, phys_addr_t phys_addr)
{
	int ret;

	if (!gt_is_root(gt)) {
		struct intel_uncore_mmio_debug *mmio_debug;
		struct intel_uncore *uncore;

		uncore = kzalloc(sizeof(*uncore), GFP_KERNEL);
		if (!uncore)
			return -ENOMEM;

		mmio_debug = kzalloc(sizeof(*mmio_debug), GFP_KERNEL);
		if (!mmio_debug) {
			kfree(uncore);
			return -ENOMEM;
		}

		gt->uncore = uncore;
		gt->uncore->debug = mmio_debug;

		__intel_gt_init_early(gt);
	}

	intel_uncore_init_early(gt->uncore, gt);

	ret = intel_uncore_setup_mmio(gt->uncore, phys_addr);
	if (ret)
		return ret;

	gt->phys_addr = phys_addr;

	return 0;
}

static void
intel_gt_tile_cleanup(struct intel_gt *gt)
{
	intel_uncore_cleanup_mmio(gt->uncore);

	if (!gt_is_root(gt)) {
		kfree(gt->uncore->debug);
		kfree(gt->uncore);
		kfree(gt);
	}
}

int intel_gt_probe_all(struct drm_i915_private *i915)
{
	struct pci_dev *pdev = to_pci_dev(i915->drm.dev);
	struct intel_gt *gt = &i915->gt0;
	phys_addr_t phys_addr;
	unsigned int mmio_bar;
	int ret;

	mmio_bar = GRAPHICS_VER(i915) == 2 ? 1 : 0;
	phys_addr = pci_resource_start(pdev, mmio_bar);

	/*
	 * We always have at least one primary GT on any device
	 * and it has been already initialized early during probe
	 * in i915_driver_probe()
	 */
	ret = intel_gt_tile_setup(gt, phys_addr);
	if (ret)
		return ret;

	i915->gt[0] = gt;

	/* TODO: add more tiles */
	return 0;
}

int intel_gt_tiles_init(struct drm_i915_private *i915)
{
	struct intel_gt *gt;
	unsigned int id;
	int ret;

	for_each_gt(gt, i915, id) {
		ret = intel_gt_probe_lmem(gt);
		if (ret)
			return ret;
	}

	return 0;
}

void intel_gt_release_all(struct drm_i915_private *i915)
{
	struct intel_gt *gt;
	unsigned int id;

	for_each_gt(gt, i915, id) {
		intel_gt_tile_cleanup(gt);
		i915->gt[id] = NULL;
	}
}

874 875 876 877
void intel_gt_info_print(const struct intel_gt_info *info,
			 struct drm_printer *p)
{
	drm_printf(p, "available engines: %x\n", info->engine_mask);
878 879

	intel_sseu_dump(&info->sseu, p);
880
}
881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921

struct reg_and_bit {
	i915_reg_t reg;
	u32 bit;
};

static struct reg_and_bit
get_reg_and_bit(const struct intel_engine_cs *engine, const bool gen8,
		const i915_reg_t *regs, const unsigned int num)
{
	const unsigned int class = engine->class;
	struct reg_and_bit rb = { };

	if (drm_WARN_ON_ONCE(&engine->i915->drm,
			     class >= num || !regs[class].reg))
		return rb;

	rb.reg = regs[class];
	if (gen8 && class == VIDEO_DECODE_CLASS)
		rb.reg.reg += 4 * engine->instance; /* GEN8_M2TCR */
	else
		rb.bit = engine->instance;

	rb.bit = BIT(rb.bit);

	return rb;
}

void intel_gt_invalidate_tlbs(struct intel_gt *gt)
{
	static const i915_reg_t gen8_regs[] = {
		[RENDER_CLASS]			= GEN8_RTCR,
		[VIDEO_DECODE_CLASS]		= GEN8_M1TCR, /* , GEN8_M2TCR */
		[VIDEO_ENHANCEMENT_CLASS]	= GEN8_VTCR,
		[COPY_ENGINE_CLASS]		= GEN8_BTCR,
	};
	static const i915_reg_t gen12_regs[] = {
		[RENDER_CLASS]			= GEN12_GFX_TLB_INV_CR,
		[VIDEO_DECODE_CLASS]		= GEN12_VD_TLB_INV_CR,
		[VIDEO_ENHANCEMENT_CLASS]	= GEN12_VE_TLB_INV_CR,
		[COPY_ENGINE_CLASS]		= GEN12_BLT_TLB_INV_CR,
922
		[COMPUTE_CLASS]			= GEN12_COMPCTX_TLB_INV_CR,
923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954
	};
	struct drm_i915_private *i915 = gt->i915;
	struct intel_uncore *uncore = gt->uncore;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	const i915_reg_t *regs;
	unsigned int num = 0;

	if (I915_SELFTEST_ONLY(gt->awake == -ENODEV))
		return;

	if (GRAPHICS_VER(i915) == 12) {
		regs = gen12_regs;
		num = ARRAY_SIZE(gen12_regs);
	} else if (GRAPHICS_VER(i915) >= 8 && GRAPHICS_VER(i915) <= 11) {
		regs = gen8_regs;
		num = ARRAY_SIZE(gen8_regs);
	} else if (GRAPHICS_VER(i915) < 8) {
		return;
	}

	if (drm_WARN_ONCE(&i915->drm, !num,
			  "Platform does not implement TLB invalidation!"))
		return;

	GEM_TRACE("\n");

	assert_rpm_wakelock_held(&i915->runtime_pm);

	mutex_lock(&gt->tlb_invalidate_lock);
	intel_uncore_forcewake_get(uncore, FORCEWAKE_ALL);

955 956 957 958 959 960 961 962 963 964 965 966 967 968
	spin_lock_irq(&uncore->lock); /* serialise invalidate with GT reset */

	for_each_engine(engine, gt, id) {
		struct reg_and_bit rb;

		rb = get_reg_and_bit(engine, regs == gen8_regs, regs, num);
		if (!i915_mmio_reg_offset(rb.reg))
			continue;

		intel_uncore_write_fw(uncore, rb.reg, rb.bit);
	}

	spin_unlock_irq(&uncore->lock);

969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
	for_each_engine(engine, gt, id) {
		/*
		 * HW architecture suggest typical invalidation time at 40us,
		 * with pessimistic cases up to 100us and a recommendation to
		 * cap at 1ms. We go a bit higher just in case.
		 */
		const unsigned int timeout_us = 100;
		const unsigned int timeout_ms = 4;
		struct reg_and_bit rb;

		rb = get_reg_and_bit(engine, regs == gen8_regs, regs, num);
		if (!i915_mmio_reg_offset(rb.reg))
			continue;

		if (__intel_wait_for_register_fw(uncore,
						 rb.reg, rb.bit, 0,
						 timeout_us, timeout_ms,
						 NULL))
			drm_err_ratelimited(&gt->i915->drm,
					    "%s TLB invalidation did not complete in %ums!\n",
					    engine->name, timeout_ms);
	}

	/*
	 * Use delayed put since a) we mostly expect a flurry of TLB
	 * invalidations so it is good to avoid paying the forcewake cost and
	 * b) it works around a bug in Icelake which cannot cope with too rapid
	 * transitions.
	 */
	intel_uncore_forcewake_put_delayed(uncore, FORCEWAKE_ALL);
	mutex_unlock(&gt->tlb_invalidate_lock);
}