intel_hdmi.c 54.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32
#include <linux/hdmi.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
37
#include "intel_drv.h"
38
#include <drm/i915_drm.h>
39 40
#include "i915_drv.h"

41 42
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
43
	return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
44 45
}

46 47 48
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
49
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
50 51 52
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

P
Paulo Zanoni 已提交
53
	enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
54

55
	WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
56 57 58
	     "HDMI port enabled, expecting disabled\n");
}

59
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
60
{
61 62 63
	struct intel_digital_port *intel_dig_port =
		container_of(encoder, struct intel_digital_port, base.base);
	return &intel_dig_port->hdmi;
C
Chris Wilson 已提交
64 65
}

66 67
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
68
	return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
69 70
}

71
static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
72
{
73 74
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
75
		return VIDEO_DIP_SELECT_AVI;
76
	case HDMI_INFOFRAME_TYPE_SPD:
77
		return VIDEO_DIP_SELECT_SPD;
78 79
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_SELECT_VENDOR;
80
	default:
81
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
82
		return 0;
83 84 85
	}
}

86
static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
87
{
88 89
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
90
		return VIDEO_DIP_ENABLE_AVI;
91
	case HDMI_INFOFRAME_TYPE_SPD:
92
		return VIDEO_DIP_ENABLE_SPD;
93 94
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VENDOR;
95
	default:
96
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
97
		return 0;
98 99 100
	}
}

101
static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
102
{
103 104
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
105
		return VIDEO_DIP_ENABLE_AVI_HSW;
106
	case HDMI_INFOFRAME_TYPE_SPD:
107
		return VIDEO_DIP_ENABLE_SPD_HSW;
108 109
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VS_HSW;
110
	default:
111
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
112 113 114 115
		return 0;
	}
}

116
static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
117 118
				  enum transcoder cpu_transcoder,
				  struct drm_i915_private *dev_priv)
119
{
120 121
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
122
		return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
123
	case HDMI_INFOFRAME_TYPE_SPD:
124
		return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
125 126
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
127
	default:
128
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
129 130 131 132
		return 0;
	}
}

133
static void g4x_write_infoframe(struct drm_encoder *encoder,
134
				enum hdmi_infoframe_type type,
135
				const void *frame, ssize_t len)
136
{
137
	const uint32_t *data = frame;
138 139
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
140
	u32 val = I915_READ(VIDEO_DIP_CTL);
141
	int i;
142

143 144
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

145
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
146
	val |= g4x_infoframe_index(type);
147

148
	val &= ~g4x_infoframe_enable(type);
149

150
	I915_WRITE(VIDEO_DIP_CTL, val);
151

152
	mmiowb();
153
	for (i = 0; i < len; i += 4) {
154 155 156
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
157 158 159
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
160
	mmiowb();
161

162
	val |= g4x_infoframe_enable(type);
163
	val &= ~VIDEO_DIP_FREQ_MASK;
164
	val |= VIDEO_DIP_FREQ_VSYNC;
165

166
	I915_WRITE(VIDEO_DIP_CTL, val);
167
	POSTING_READ(VIDEO_DIP_CTL);
168 169
}

170 171 172 173
static bool g4x_infoframe_enabled(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
174
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
175 176
	u32 val = I915_READ(VIDEO_DIP_CTL);

177 178 179 180
	if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
		return val & VIDEO_DIP_ENABLE;

	return false;
181 182
}

183
static void ibx_write_infoframe(struct drm_encoder *encoder,
184
				enum hdmi_infoframe_type type,
185
				const void *frame, ssize_t len)
186
{
187
	const uint32_t *data = frame;
188 189
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
190
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
191
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
192 193
	u32 val = I915_READ(reg);

194 195
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

196
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
197
	val |= g4x_infoframe_index(type);
198

199
	val &= ~g4x_infoframe_enable(type);
200 201 202

	I915_WRITE(reg, val);

203
	mmiowb();
204 205 206 207
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
208 209 210
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
211
	mmiowb();
212

213
	val |= g4x_infoframe_enable(type);
214
	val &= ~VIDEO_DIP_FREQ_MASK;
215
	val |= VIDEO_DIP_FREQ_VSYNC;
216 217

	I915_WRITE(reg, val);
218
	POSTING_READ(reg);
219 220
}

221 222 223 224 225
static bool ibx_infoframe_enabled(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
226
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
227 228 229
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

230 231 232 233
	if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
		return val & VIDEO_DIP_ENABLE;

	return false;
234 235
}

236
static void cpt_write_infoframe(struct drm_encoder *encoder,
237
				enum hdmi_infoframe_type type,
238
				const void *frame, ssize_t len)
239
{
240
	const uint32_t *data = frame;
241 242
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
243
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
244
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
245
	u32 val = I915_READ(reg);
246

247 248
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

249
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
250
	val |= g4x_infoframe_index(type);
251

252 253
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
254 255
	if (type != HDMI_INFOFRAME_TYPE_AVI)
		val &= ~g4x_infoframe_enable(type);
256

257
	I915_WRITE(reg, val);
258

259
	mmiowb();
260
	for (i = 0; i < len; i += 4) {
261 262 263
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
264 265 266
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
267
	mmiowb();
268

269
	val |= g4x_infoframe_enable(type);
270
	val &= ~VIDEO_DIP_FREQ_MASK;
271
	val |= VIDEO_DIP_FREQ_VSYNC;
272

273
	I915_WRITE(reg, val);
274
	POSTING_READ(reg);
275
}
276

277 278 279 280 281 282 283 284 285 286 287
static bool cpt_infoframe_enabled(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

	return val & VIDEO_DIP_ENABLE;
}

288
static void vlv_write_infoframe(struct drm_encoder *encoder,
289
				enum hdmi_infoframe_type type,
290
				const void *frame, ssize_t len)
291
{
292
	const uint32_t *data = frame;
293 294
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
295
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
296
	int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
297
	u32 val = I915_READ(reg);
298

299 300
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

301
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
302
	val |= g4x_infoframe_index(type);
303

304
	val &= ~g4x_infoframe_enable(type);
305

306
	I915_WRITE(reg, val);
307

308
	mmiowb();
309 310 311 312
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
313 314 315
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
316
	mmiowb();
317

318
	val |= g4x_infoframe_enable(type);
319
	val &= ~VIDEO_DIP_FREQ_MASK;
320
	val |= VIDEO_DIP_FREQ_VSYNC;
321

322
	I915_WRITE(reg, val);
323
	POSTING_READ(reg);
324 325
}

326 327 328 329 330
static bool vlv_infoframe_enabled(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
331
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
332 333 334
	int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

335
	if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
336 337 338
		return val & VIDEO_DIP_ENABLE;

	return false;
339 340
}

341
static void hsw_write_infoframe(struct drm_encoder *encoder,
342
				enum hdmi_infoframe_type type,
343
				const void *frame, ssize_t len)
344
{
345
	const uint32_t *data = frame;
346 347 348
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
349
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
350 351
	u32 data_reg;
	int i;
352
	u32 val = I915_READ(ctl_reg);
353

354
	data_reg = hsw_infoframe_data_reg(type,
355
					  intel_crtc->config->cpu_transcoder,
356
					  dev_priv);
357 358 359
	if (data_reg == 0)
		return;

360
	val &= ~hsw_infoframe_enable(type);
361 362
	I915_WRITE(ctl_reg, val);

363
	mmiowb();
364 365 366 367
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
368 369 370
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
371
	mmiowb();
372

373
	val |= hsw_infoframe_enable(type);
374
	I915_WRITE(ctl_reg, val);
375
	POSTING_READ(ctl_reg);
376 377
}

378 379 380 381 382
static bool hsw_infoframe_enabled(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
383
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
384 385 386 387 388 389
	u32 val = I915_READ(ctl_reg);

	return val & (VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_SPD_HSW |
		      VIDEO_DIP_ENABLE_VS_HSW);
}

390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406
/*
 * The data we write to the DIP data buffer registers is 1 byte bigger than the
 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
 * used for both technologies.
 *
 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
 * DW1:       DB3       | DB2 | DB1 | DB0
 * DW2:       DB7       | DB6 | DB5 | DB4
 * DW3: ...
 *
 * (HB is Header Byte, DB is Data Byte)
 *
 * The hdmi pack() functions don't know about that hardware specific hole so we
 * trick them by giving an offset into the buffer and moving back the header
 * bytes by one.
 */
407 408
static void intel_write_infoframe(struct drm_encoder *encoder,
				  union hdmi_infoframe *frame)
409 410
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
411 412
	uint8_t buffer[VIDEO_DIP_DATA_SIZE];
	ssize_t len;
413

414 415 416 417 418 419 420 421 422 423 424
	/* see comment above for the reason for this offset */
	len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
	if (len < 0)
		return;

	/* Insert the 'hole' (see big comment above) at position 3 */
	buffer[0] = buffer[1];
	buffer[1] = buffer[2];
	buffer[2] = buffer[3];
	buffer[3] = 0;
	len++;
425

426
	intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
427 428
}

429
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
430
					 struct drm_display_mode *adjusted_mode)
431
{
432
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
433
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
434 435
	union hdmi_infoframe frame;
	int ret;
436

437 438 439
	/* Set user selected PAR to incoming mode's member */
	adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;

440 441 442 443 444 445
	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
						       adjusted_mode);
	if (ret < 0) {
		DRM_ERROR("couldn't fill AVI infoframe\n");
		return;
	}
P
Paulo Zanoni 已提交
446

447
	if (intel_hdmi->rgb_quant_range_selectable) {
448
		if (intel_crtc->config->limited_color_range)
449 450
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_LIMITED;
451
		else
452 453
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_FULL;
454 455
	}

456
	intel_write_infoframe(encoder, &frame);
457 458
}

459
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
460
{
461 462 463 464 465 466 467 468
	union hdmi_infoframe frame;
	int ret;

	ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
	if (ret < 0) {
		DRM_ERROR("couldn't fill SPD infoframe\n");
		return;
	}
469

470
	frame.spd.sdi = HDMI_SPD_SDI_PC;
471

472
	intel_write_infoframe(encoder, &frame);
473 474
}

475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
static void
intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
			      struct drm_display_mode *adjusted_mode)
{
	union hdmi_infoframe frame;
	int ret;

	ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
							  adjusted_mode);
	if (ret < 0)
		return;

	intel_write_infoframe(encoder, &frame);
}

490
static void g4x_set_infoframes(struct drm_encoder *encoder,
491
			       bool enable,
492 493
			       struct drm_display_mode *adjusted_mode)
{
494
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
495 496
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
497 498
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
499
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
500

501 502
	assert_hdmi_port_disabled(intel_hdmi);

503 504 505 506 507 508 509 510 511 512 513
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

514
	if (!enable) {
515 516 517 518
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
519
		POSTING_READ(reg);
520 521 522
		return;
	}

523 524 525 526
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
527
			POSTING_READ(reg);
528 529 530 531 532
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

533
	val |= VIDEO_DIP_ENABLE;
534
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
535

536
	I915_WRITE(reg, val);
537
	POSTING_READ(reg);
538

539 540
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
541
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
542 543 544
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
545
			       bool enable,
546 547
			       struct drm_display_mode *adjusted_mode)
{
548 549
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
550 551
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
552 553
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
554
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
555

556 557
	assert_hdmi_port_disabled(intel_hdmi);

558 559 560
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

561
	if (!enable) {
562 563 564 565
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
566
		POSTING_READ(reg);
567 568 569
		return;
	}

570 571 572 573
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
574
			POSTING_READ(reg);
575 576 577 578 579
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

580
	val |= VIDEO_DIP_ENABLE;
581 582
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
583

584
	I915_WRITE(reg, val);
585
	POSTING_READ(reg);
586

587 588
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
589
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
590 591 592
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
593
			       bool enable,
594 595
			       struct drm_display_mode *adjusted_mode)
{
596 597 598 599 600 601
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

602 603
	assert_hdmi_port_disabled(intel_hdmi);

604 605 606
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

607
	if (!enable) {
608 609 610 611
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
612
		POSTING_READ(reg);
613 614 615
		return;
	}

616 617
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
618 619
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
620 621

	I915_WRITE(reg, val);
622
	POSTING_READ(reg);
623

624 625
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
626
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
627 628 629
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
630
			       bool enable,
631 632
			       struct drm_display_mode *adjusted_mode)
{
633
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
634
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
635 636 637 638
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
639
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
640

641 642
	assert_hdmi_port_disabled(intel_hdmi);

643 644 645
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

646
	if (!enable) {
647 648 649 650
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
651
		POSTING_READ(reg);
652 653 654
		return;
	}

655 656 657 658 659 660 661 662 663 664
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
			POSTING_READ(reg);
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

665
	val |= VIDEO_DIP_ENABLE;
666 667
	val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
		 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
668 669

	I915_WRITE(reg, val);
670
	POSTING_READ(reg);
671

672 673
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
674
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
675 676 677
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
678
			       bool enable,
679 680
			       struct drm_display_mode *adjusted_mode)
{
681 682 683
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
684
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
685
	u32 val = I915_READ(reg);
686

687 688
	assert_hdmi_port_disabled(intel_hdmi);

689
	if (!enable) {
690
		I915_WRITE(reg, 0);
691
		POSTING_READ(reg);
692 693 694
		return;
	}

695 696 697 698
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
699
	POSTING_READ(reg);
700

701 702
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
703
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
704 705
}

706
static void intel_hdmi_prepare(struct intel_encoder *encoder)
707
{
708
	struct drm_device *dev = encoder->base.dev;
709
	struct drm_i915_private *dev_priv = dev->dev_private;
710 711
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
712
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
713
	u32 hdmi_val;
714

715
	hdmi_val = SDVO_ENCODING_HDMI;
716
	if (!HAS_PCH_SPLIT(dev))
717
		hdmi_val |= intel_hdmi->color_range;
718
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
719
		hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
720
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
721
		hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
722

723
	if (crtc->config->pipe_bpp > 24)
724
		hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
725
	else
726
		hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
727

728
	if (crtc->config->has_hdmi_sink)
729
		hdmi_val |= HDMI_MODE_SELECT_HDMI;
730

731
	if (HAS_PCH_CPT(dev))
732
		hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
733 734
	else if (IS_CHERRYVIEW(dev))
		hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
735
	else
736
		hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
737

738 739
	I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
	POSTING_READ(intel_hdmi->hdmi_reg);
740 741
}

742 743
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
744
{
745
	struct drm_device *dev = encoder->base.dev;
746
	struct drm_i915_private *dev_priv = dev->dev_private;
747
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
748
	enum intel_display_power_domain power_domain;
749 750
	u32 tmp;

751
	power_domain = intel_display_port_power_domain(encoder);
752
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
753 754
		return false;

755
	tmp = I915_READ(intel_hdmi->hdmi_reg);
756 757 758 759 760 761

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
762 763
	else if (IS_CHERRYVIEW(dev))
		*pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
764 765 766 767 768 769
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

770
static void intel_hdmi_get_config(struct intel_encoder *encoder,
771
				  struct intel_crtc_state *pipe_config)
772 773
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
774 775
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
776
	u32 tmp, flags = 0;
777
	int dotclock;
778 779 780 781 782 783 784 785 786 787 788 789 790

	tmp = I915_READ(intel_hdmi->hdmi_reg);

	if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;

	if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

791 792 793
	if (tmp & HDMI_MODE_SELECT_HDMI)
		pipe_config->has_hdmi_sink = true;

794 795 796
	if (intel_hdmi->infoframe_enabled(&encoder->base))
		pipe_config->has_infoframe = true;

797
	if (tmp & SDVO_AUDIO_ENABLE)
798 799
		pipe_config->has_audio = true;

800 801 802 803
	if (!HAS_PCH_SPLIT(dev) &&
	    tmp & HDMI_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

804
	pipe_config->base.adjusted_mode.flags |= flags;
805 806 807 808 809 810 811 812 813

	if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

	if (HAS_PCH_SPLIT(dev_priv->dev))
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

814
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
815 816
}

817
static void intel_enable_hdmi(struct intel_encoder *encoder)
818
{
819
	struct drm_device *dev = encoder->base.dev;
820
	struct drm_i915_private *dev_priv = dev->dev_private;
821
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
822
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
823
	u32 temp;
824 825
	u32 enable_bits = SDVO_ENABLE;

826
	if (intel_crtc->config->has_audio)
827
		enable_bits |= SDVO_AUDIO_ENABLE;
828

829
	temp = I915_READ(intel_hdmi->hdmi_reg);
830

831
	/* HW workaround for IBX, we need to move the port to transcoder A
832 833 834
	 * before disabling it, so restore the transcoder select bit here. */
	if (HAS_PCH_IBX(dev))
		enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
835

836 837 838
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
839
	if (HAS_PCH_SPLIT(dev)) {
840 841
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
842 843
	}

844 845
	temp |= enable_bits;

846 847
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
848 849 850 851 852

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
853 854
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
855
	}
856

857 858
	if (intel_crtc->config->has_audio) {
		WARN_ON(!intel_crtc->config->has_hdmi_sink);
859 860 861 862
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
863
}
864

865 866
static void vlv_enable_hdmi(struct intel_encoder *encoder)
{
867 868 869 870 871 872 873
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
874
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
875
	u32 temp;
876
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
877

878
	if (crtc->config->has_audio)
879 880
		intel_audio_codec_disable(encoder);

881
	temp = I915_READ(intel_hdmi->hdmi_reg);
882 883 884 885 886 887 888 889 890

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
891 892
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
893 894

			/* Again we need to write this twice. */
895 896
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
897 898 899 900 901 902 903 904

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
905
	}
906

907 908 909 910
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
911 912
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
913 914 915
	}

	temp &= ~enable_bits;
916

917 918
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
919 920 921 922

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
923
	if (HAS_PCH_SPLIT(dev)) {
924 925
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
926
	}
927 928
}

929
static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
930 931 932
{
	struct drm_device *dev = intel_hdmi_to_dev(hdmi);

933
	if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
934
		return 165000;
935
	else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
936 937 938 939 940
		return 300000;
	else
		return 225000;
}

941 942 943
static enum drm_mode_status
intel_hdmi_mode_valid(struct drm_connector *connector,
		      struct drm_display_mode *mode)
944
{
945 946 947 948 949 950 951
	int clock = mode->clock;

	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		clock *= 2;

	if (clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
					 true))
952
		return MODE_CLOCK_HIGH;
953
	if (clock < 20000)
954
		return MODE_CLOCK_LOW;
955 956 957 958 959 960 961

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

962
static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
963
{
964 965
	struct drm_device *dev = crtc_state->base.crtc->dev;
	struct drm_atomic_state *state;
966
	struct intel_encoder *encoder;
967
	struct drm_connector *connector;
968
	struct drm_connector_state *connector_state;
969
	int count = 0, count_hdmi = 0;
970
	int i;
971

972
	if (HAS_GMCH_DISPLAY(dev))
973 974
		return false;

975 976
	state = crtc_state->base.state;

977
	for_each_connector_in_state(state, connector, connector_state, i) {
978 979 980 981 982
		if (connector_state->crtc != crtc_state->base.crtc)
			continue;

		encoder = to_intel_encoder(connector_state->best_encoder);

983 984 985 986 987 988 989 990 991 992 993
		count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
		count++;
	}

	/*
	 * HDMI 12bpc affects the clocks, so it's only possible
	 * when not cloning with other encoder types.
	 */
	return count_hdmi > 0 && count_hdmi == count;
}

994
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
995
			       struct intel_crtc_state *pipe_config)
996
{
997 998
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
999 1000
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
	int clock_12bpc = pipe_config->base.adjusted_mode.crtc_clock * 3 / 2;
1001
	int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
1002
	int desired_bpp;
1003

1004 1005
	pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;

1006 1007 1008
	if (pipe_config->has_hdmi_sink)
		pipe_config->has_infoframe = true;

1009 1010
	if (intel_hdmi->color_range_auto) {
		/* See CEA-861-E - 5.1 Default Encoding Parameters */
1011
		if (pipe_config->has_hdmi_sink &&
1012
		    drm_match_cea_mode(adjusted_mode) > 1)
1013
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
1014 1015 1016 1017
		else
			intel_hdmi->color_range = 0;
	}

1018 1019 1020 1021
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
		pipe_config->pixel_multiplier = 2;
	}

1022
	if (intel_hdmi->color_range)
1023
		pipe_config->limited_color_range = true;
1024

1025 1026 1027
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
		pipe_config->has_pch_encoder = true;

1028 1029 1030
	if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
		pipe_config->has_audio = true;

1031 1032 1033
	/*
	 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
	 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
1034 1035
	 * outputs. We also need to check that the higher clock still fits
	 * within limits.
1036
	 */
1037
	if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
1038
	    clock_12bpc <= portclock_limit &&
1039
	    hdmi_12bpc_possible(pipe_config)) {
1040 1041
		DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
		desired_bpp = 12*3;
1042 1043

		/* Need to adjust the port link by 1.5x for 12bpc. */
1044
		pipe_config->port_clock = clock_12bpc;
1045
	} else {
1046 1047 1048 1049 1050 1051 1052
		DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
		desired_bpp = 8*3;
	}

	if (!pipe_config->bw_constrained) {
		DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
		pipe_config->pipe_bpp = desired_bpp;
1053 1054
	}

1055
	if (adjusted_mode->crtc_clock > portclock_limit) {
1056 1057 1058 1059
		DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
		return false;
	}

1060 1061 1062
	return true;
}

1063 1064
static void
intel_hdmi_unset_edid(struct drm_connector *connector)
1065
{
1066
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1067

1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
	intel_hdmi->has_hdmi_sink = false;
	intel_hdmi->has_audio = false;
	intel_hdmi->rgb_quant_range_selectable = false;

	kfree(to_intel_connector(connector)->detect_edid);
	to_intel_connector(connector)->detect_edid = NULL;
}

static bool
intel_hdmi_set_edid(struct drm_connector *connector)
{
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct intel_encoder *intel_encoder =
		&hdmi_to_dig_port(intel_hdmi)->base;
	enum intel_display_power_domain power_domain;
	struct edid *edid;
	bool connected = false;
1086

1087 1088 1089
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

1090
	edid = drm_get_edid(connector,
1091 1092
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
1093

1094
	intel_display_power_put(dev_priv, power_domain);
1095

1096 1097 1098 1099 1100 1101
	to_intel_connector(connector)->detect_edid = edid;
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
		intel_hdmi->rgb_quant_range_selectable =
			drm_rgb_quant_range_selectable(edid);

		intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
1102 1103
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
1104 1105 1106 1107 1108 1109 1110
				intel_hdmi->force_audio == HDMI_AUDIO_ON;

		if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink =
				drm_detect_hdmi_monitor(edid);

		connected = true;
1111 1112
	}

1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
	return connected;
}

static enum drm_connector_status
intel_hdmi_detect(struct drm_connector *connector, bool force)
{
	enum drm_connector_status status;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	intel_hdmi_unset_edid(connector);

	if (intel_hdmi_set_edid(connector)) {
		struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);

		hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
		status = connector_status_connected;
	} else
		status = connector_status_disconnected;
1133

1134
	return status;
1135 1136
}

1137 1138
static void
intel_hdmi_force(struct drm_connector *connector)
1139
{
1140
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1141

1142 1143
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
1144

1145
	intel_hdmi_unset_edid(connector);
1146

1147 1148
	if (connector->status != connector_status_connected)
		return;
1149

1150 1151 1152
	intel_hdmi_set_edid(connector);
	hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
}
1153

1154 1155 1156 1157 1158 1159 1160
static int intel_hdmi_get_modes(struct drm_connector *connector)
{
	struct edid *edid;

	edid = to_intel_connector(connector)->detect_edid;
	if (edid == NULL)
		return 0;
1161

1162
	return intel_connector_update_modes(connector, edid);
1163 1164
}

1165 1166 1167 1168
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
1169
	struct edid *edid;
1170

1171 1172 1173
	edid = to_intel_connector(connector)->detect_edid;
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
		has_audio = drm_detect_monitor_audio(edid);
1174

1175 1176 1177
	return has_audio;
}

1178 1179
static int
intel_hdmi_set_property(struct drm_connector *connector,
1180 1181
			struct drm_property *property,
			uint64_t val)
1182 1183
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1184 1185
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
1186
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
1187 1188
	int ret;

1189
	ret = drm_object_property_set_value(&connector->base, property, val);
1190 1191 1192
	if (ret)
		return ret;

1193
	if (property == dev_priv->force_audio_property) {
1194
		enum hdmi_force_audio i = val;
1195 1196 1197
		bool has_audio;

		if (i == intel_hdmi->force_audio)
1198 1199
			return 0;

1200
		intel_hdmi->force_audio = i;
1201

1202
		if (i == HDMI_AUDIO_AUTO)
1203 1204
			has_audio = intel_hdmi_detect_audio(connector);
		else
1205
			has_audio = (i == HDMI_AUDIO_ON);
1206

1207 1208
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
1209

1210
		intel_hdmi->has_audio = has_audio;
1211 1212 1213
		goto done;
	}

1214
	if (property == dev_priv->broadcast_rgb_property) {
1215 1216 1217
		bool old_auto = intel_hdmi->color_range_auto;
		uint32_t old_range = intel_hdmi->color_range;

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_hdmi->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_hdmi->color_range_auto = false;
			intel_hdmi->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_hdmi->color_range_auto = false;
1228
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
1229 1230 1231 1232
			break;
		default:
			return -EINVAL;
		}
1233 1234 1235 1236 1237

		if (old_auto == intel_hdmi->color_range_auto &&
		    old_range == intel_hdmi->color_range)
			return 0;

1238 1239 1240
		goto done;
	}

1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
	if (property == connector->dev->mode_config.aspect_ratio_property) {
		switch (val) {
		case DRM_MODE_PICTURE_ASPECT_NONE:
			intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
			break;
		case DRM_MODE_PICTURE_ASPECT_4_3:
			intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
			break;
		case DRM_MODE_PICTURE_ASPECT_16_9:
			intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
			break;
		default:
			return -EINVAL;
		}
		goto done;
	}

1258 1259 1260
	return -EINVAL;

done:
1261 1262
	if (intel_dig_port->base.base.crtc)
		intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
1263 1264 1265 1266

	return 0;
}

1267 1268 1269 1270 1271
static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode =
1272
		&intel_crtc->config->base.adjusted_mode;
1273

1274 1275
	intel_hdmi_prepare(encoder);

1276
	intel_hdmi->set_infoframes(&encoder->base,
1277
				   intel_crtc->config->has_hdmi_sink,
1278
				   adjusted_mode);
1279 1280
}

1281
static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
1282 1283
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1284
	struct intel_hdmi *intel_hdmi = &dport->hdmi;
1285 1286 1287 1288
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1289
	struct drm_display_mode *adjusted_mode =
1290
		&intel_crtc->config->base.adjusted_mode;
1291
	enum dpio_channel port = vlv_dport_to_channel(dport);
1292 1293 1294 1295
	int pipe = intel_crtc->pipe;
	u32 val;

	/* Enable clock channels for this port */
1296
	mutex_lock(&dev_priv->dpio_lock);
1297
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
1298 1299 1300 1301 1302 1303
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1304
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1305 1306

	/* HDMI 1.0V-2dB */
1307 1308 1309 1310 1311 1312 1313 1314
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
	vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1315 1316

	/* Program lane clock */
1317 1318
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
1319
	mutex_unlock(&dev_priv->dpio_lock);
1320

1321
	intel_hdmi->set_infoframes(&encoder->base,
1322
				   intel_crtc->config->has_hdmi_sink,
1323
				   adjusted_mode);
1324

1325 1326
	intel_enable_hdmi(encoder);

1327
	vlv_wait_port_ready(dev_priv, dport);
1328 1329
}

1330
static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1331 1332 1333 1334
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1335 1336
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1337
	enum dpio_channel port = vlv_dport_to_channel(dport);
1338
	int pipe = intel_crtc->pipe;
1339

1340 1341
	intel_hdmi_prepare(encoder);

1342
	/* Program Tx lane resets to default */
1343
	mutex_lock(&dev_priv->dpio_lock);
1344
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
1345 1346
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1347
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
1348 1349 1350 1351 1352 1353
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
			 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1354 1355 1356 1357 1358 1359
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);

	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1360
	mutex_unlock(&dev_priv->dpio_lock);
1361 1362
}

1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

1374 1375
	intel_hdmi_prepare(encoder);

1376 1377
	mutex_lock(&dev_priv->dpio_lock);

1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

1429
static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
1430 1431 1432
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1433 1434
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1435
	enum dpio_channel port = vlv_dport_to_channel(dport);
1436
	int pipe = intel_crtc->pipe;
1437 1438 1439

	/* Reset lanes to avoid HDMI flicker (VLV w/a) */
	mutex_lock(&dev_priv->dpio_lock);
1440 1441
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
1442 1443 1444
	mutex_unlock(&dev_priv->dpio_lock);
}

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
static void chv_hdmi_post_disable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
1459
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1460
	val |= CHV_PCS_REQ_SOFTRESET_EN;
1461
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1462

1463 1464 1465 1466 1467 1468 1469 1470 1471
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1472
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1473
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1474 1475 1476 1477

	mutex_unlock(&dev_priv->dpio_lock);
}

1478 1479 1480
static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1481
	struct intel_hdmi *intel_hdmi = &dport->hdmi;
1482 1483 1484 1485
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1486
	struct drm_display_mode *adjusted_mode =
1487
		&intel_crtc->config->base.adjusted_mode;
1488 1489
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
1490
	int data, i, stagger;
1491 1492 1493
	u32 val;

	mutex_lock(&dev_priv->dpio_lock);
1494

1495 1496 1497 1498 1499 1500 1501 1502 1503
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

1504
	/* Deassert soft data lane reset*/
1505
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1506
	val |= CHV_PCS_REQ_SOFTRESET_EN;
1507 1508 1509 1510 1511 1512 1513 1514 1515
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1516

1517
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1518
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1519
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1520 1521

	/* Program Tx latency optimal setting */
1522 1523 1524 1525 1526 1527 1528 1529
	for (i = 0; i < 4; i++) {
		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
	if (intel_crtc->config->port_clock > 270000)
		stagger = 0x18;
	else if (intel_crtc->config->port_clock > 135000)
		stagger = 0xd;
	else if (intel_crtc->config->port_clock > 67500)
		stagger = 0x7;
	else if (intel_crtc->config->port_clock > 33750)
		stagger = 0x4;
	else
		stagger = 0x2;

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val |= DPIO_TX2_STAGGER_MASK(0x1f);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(6) |
		       DPIO_TX2_STAGGER_MULT(0));

	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
		       DPIO_LANESTAGGER_STRAP(stagger) |
		       DPIO_LANESTAGGER_STRAP_OVRD |
		       DPIO_TX1_STAGGER_MASK(0x1f) |
		       DPIO_TX1_STAGGER_MULT(7) |
		       DPIO_TX2_STAGGER_MULT(5));
1562 1563

	/* Clear calc init */
1564 1565
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
1566 1567
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1568 1569 1570 1571
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
1572 1573
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1574
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
1575

1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

1586 1587
	/* FIXME: Program the support xxx V-dB */
	/* Use 800mV-0dB */
1588 1589 1590 1591 1592 1593
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
1594

1595 1596
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
1597 1598
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
1599 1600
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
1601 1602

	/* Disable unique transition scale */
1603 1604 1605 1606 1607
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622

	/* Additional steps for 1200mV-0dB */
#if 0
	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
	if (ch)
		val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
	else
		val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);

	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
			vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
				(0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
#endif
	/* Start swing calculation */
1623 1624 1625 1626 1627 1628 1629
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
1630 1631 1632 1633 1634 1635 1636 1637

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

1638
	intel_hdmi->set_infoframes(&encoder->base,
1639
				   intel_crtc->config->has_hdmi_sink,
1640 1641
				   adjusted_mode);

1642 1643 1644 1645 1646
	intel_enable_hdmi(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

1647 1648
static void intel_hdmi_destroy(struct drm_connector *connector)
{
1649
	kfree(to_intel_connector(connector)->detect_edid);
1650
	drm_connector_cleanup(connector);
1651
	kfree(connector);
1652 1653 1654
}

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
1655
	.dpms = intel_connector_dpms,
1656
	.detect = intel_hdmi_detect,
1657
	.force = intel_hdmi_force,
1658
	.fill_modes = drm_helper_probe_single_connector_modes,
1659
	.set_property = intel_hdmi_set_property,
1660
	.atomic_get_property = intel_connector_atomic_get_property,
1661
	.destroy = intel_hdmi_destroy,
1662
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1663
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1664 1665 1666 1667 1668
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
1669
	.best_encoder = intel_best_encoder,
1670 1671 1672
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
1673
	.destroy = intel_encoder_destroy,
1674 1675
};

1676 1677 1678 1679 1680 1681 1682 1683 1684
static void
intel_attach_aspect_ratio_property(struct drm_connector *connector)
{
	if (!drm_mode_create_aspect_ratio_property(connector->dev))
		drm_object_attach_property(&connector->base,
			connector->dev->mode_config.aspect_ratio_property,
			DRM_MODE_PICTURE_ASPECT_NONE);
}

1685 1686 1687
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
1688
	intel_attach_force_audio_property(connector);
1689
	intel_attach_broadcast_rgb_property(connector);
1690
	intel_hdmi->color_range_auto = true;
1691 1692
	intel_attach_aspect_ratio_property(connector);
	intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1693 1694
}

P
Paulo Zanoni 已提交
1695 1696
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector)
1697
{
1698 1699 1700 1701
	struct drm_connector *connector = &intel_connector->base;
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
1702
	struct drm_i915_private *dev_priv = dev->dev_private;
1703
	enum port port = intel_dig_port->port;
1704

1705
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
1706
			   DRM_MODE_CONNECTOR_HDMIA);
1707 1708
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

1709
	connector->interlace_allowed = 1;
1710
	connector->doublescan_allowed = 0;
1711
	connector->stereo_allowed = 1;
1712

1713 1714
	switch (port) {
	case PORT_B:
J
Jani Nikula 已提交
1715 1716 1717 1718
		if (IS_BROXTON(dev_priv))
			intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
		else
			intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
1719
		intel_encoder->hpd_pin = HPD_PORT_B;
1720 1721
		break;
	case PORT_C:
J
Jani Nikula 已提交
1722 1723 1724 1725
		if (IS_BROXTON(dev_priv))
			intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
		else
			intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
1726
		intel_encoder->hpd_pin = HPD_PORT_C;
1727 1728
		break;
	case PORT_D:
J
Jani Nikula 已提交
1729 1730 1731
		if (WARN_ON(IS_BROXTON(dev_priv)))
			intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
		else if (IS_CHERRYVIEW(dev_priv))
1732
			intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
1733
		else
1734
			intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
1735
		intel_encoder->hpd_pin = HPD_PORT_D;
1736 1737
		break;
	case PORT_A:
1738
		intel_encoder->hpd_pin = HPD_PORT_A;
1739 1740
		/* Internal port only for eDP. */
	default:
1741
		BUG();
1742
	}
1743

1744
	if (IS_VALLEYVIEW(dev)) {
1745
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1746
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1747
		intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
1748
	} else if (IS_G4X(dev)) {
1749 1750
		intel_hdmi->write_infoframe = g4x_write_infoframe;
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1751
		intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
1752
	} else if (HAS_DDI(dev)) {
1753
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1754
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1755
		intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
1756 1757
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1758
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1759
		intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
1760 1761
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1762
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1763
		intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
1764
	}
1765

P
Paulo Zanoni 已提交
1766
	if (HAS_DDI(dev))
1767 1768 1769
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
1770
	intel_connector->unregister = intel_connector_unregister;
1771 1772 1773 1774

	intel_hdmi_add_properties(intel_hdmi, connector);

	intel_connector_attach_encoder(intel_connector, intel_encoder);
1775
	drm_connector_register(connector);
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}

1787
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
1788 1789 1790 1791 1792
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct intel_connector *intel_connector;

1793
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
1794 1795 1796
	if (!intel_dig_port)
		return;

1797
	intel_connector = intel_connector_alloc();
1798 1799 1800 1801 1802 1803 1804 1805 1806
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
1807

1808
	intel_encoder->compute_config = intel_hdmi_compute_config;
P
Paulo Zanoni 已提交
1809 1810
	intel_encoder->disable = intel_disable_hdmi;
	intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1811
	intel_encoder->get_config = intel_hdmi_get_config;
1812
	if (IS_CHERRYVIEW(dev)) {
1813
		intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
1814 1815
		intel_encoder->pre_enable = chv_hdmi_pre_enable;
		intel_encoder->enable = vlv_enable_hdmi;
1816
		intel_encoder->post_disable = chv_hdmi_post_disable;
1817
	} else if (IS_VALLEYVIEW(dev)) {
1818 1819
		intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
		intel_encoder->pre_enable = vlv_hdmi_pre_enable;
1820
		intel_encoder->enable = vlv_enable_hdmi;
1821
		intel_encoder->post_disable = vlv_hdmi_post_disable;
1822
	} else {
1823
		intel_encoder->pre_enable = intel_hdmi_pre_enable;
1824
		intel_encoder->enable = intel_enable_hdmi;
1825
	}
1826

1827
	intel_encoder->type = INTEL_OUTPUT_HDMI;
1828 1829 1830 1831 1832 1833 1834 1835
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
1836
	intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
1837 1838 1839 1840 1841 1842 1843
	/*
	 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
	 * to work on real hardware. And since g4x can send infoframes to
	 * only one port anyway, nothing is lost by allowing it.
	 */
	if (IS_G4X(dev))
		intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
1844

1845
	intel_dig_port->port = port;
1846
	intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
1847
	intel_dig_port->dp.output_reg = 0;
1848

1849
	intel_hdmi_init_connector(intel_dig_port, intel_connector);
1850
}