mlx5_ib.h 44.9 KB
Newer Older
1
/* SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB */
2
/*
3
 * Copyright (c) 2013-2020, Mellanox Technologies inc. All rights reserved.
4
 * Copyright (c) 2020, Intel Corporation. All rights reserved.
5 6 7 8 9 10 11 12
 */

#ifndef MLX5_IB_H
#define MLX5_IB_H

#include <linux/kernel.h>
#include <linux/sched.h>
#include <rdma/ib_verbs.h>
13
#include <rdma/ib_umem.h>
14 15 16
#include <rdma/ib_smi.h>
#include <linux/mlx5/driver.h>
#include <linux/mlx5/cq.h>
17
#include <linux/mlx5/fs.h>
18 19
#include <linux/mlx5/qp.h>
#include <linux/types.h>
20
#include <linux/mlx5/transobj.h>
21
#include <rdma/ib_user_verbs.h>
22
#include <rdma/mlx5-abi.h>
23
#include <rdma/uverbs_ioctl.h>
24
#include <rdma/mlx5_user_ioctl_cmds.h>
25
#include <rdma/mlx5_user_ioctl_verbs.h>
26

27 28
#include "srq.h"

29 30 31
#define mlx5_ib_dbg(_dev, format, arg...)                                      \
	dev_dbg(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
		__LINE__, current->pid, ##arg)
32

33 34 35
#define mlx5_ib_err(_dev, format, arg...)                                      \
	dev_err(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
		__LINE__, current->pid, ##arg)
36

37 38 39
#define mlx5_ib_warn(_dev, format, arg...)                                     \
	dev_warn(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,     \
		 __LINE__, current->pid, ##arg)
40

41 42
#define MLX5_IB_DEFAULT_UIDX 0xffffff
#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
43

44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
static __always_inline unsigned long
__mlx5_log_page_size_to_bitmap(unsigned int log_pgsz_bits,
			       unsigned int pgsz_shift)
{
	unsigned int largest_pg_shift =
		min_t(unsigned long, (1ULL << log_pgsz_bits) - 1 + pgsz_shift,
		      BITS_PER_LONG - 1);

	/*
	 * Despite a command allowing it, the device does not support lower than
	 * 4k page size.
	 */
	pgsz_shift = max_t(unsigned int, MLX5_ADAPTER_PAGE_SHIFT, pgsz_shift);
	return GENMASK(largest_pg_shift, pgsz_shift);
}

/*
 * For mkc users, instead of a page_offset the command has a start_iova which
 * specifies both the page_offset and the on-the-wire IOVA
 */
#define mlx5_umem_find_best_pgsz(umem, typ, log_pgsz_fld, pgsz_shift, iova)    \
	ib_umem_find_best_pgsz(umem,                                           \
			       __mlx5_log_page_size_to_bitmap(                 \
				       __mlx5_bit_sz(typ, log_pgsz_fld),       \
				       pgsz_shift),                            \
			       iova)

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
static __always_inline unsigned long
__mlx5_page_offset_to_bitmask(unsigned int page_offset_bits,
			      unsigned int offset_shift)
{
	unsigned int largest_offset_shift =
		min_t(unsigned long, page_offset_bits - 1 + offset_shift,
		      BITS_PER_LONG - 1);

	return GENMASK(largest_offset_shift, offset_shift);
}

/*
 * QP/CQ/WQ/etc type commands take a page offset that satisifies:
 *   page_offset_quantized * (page_size/scale) = page_offset
 * Which restricts allowed page sizes to ones that satisify the above.
 */
unsigned long __mlx5_umem_find_best_quantized_pgoff(
	struct ib_umem *umem, unsigned long pgsz_bitmap,
	unsigned int page_offset_bits, u64 pgoff_bitmask, unsigned int scale,
	unsigned int *page_offset_quantized);
#define mlx5_umem_find_best_quantized_pgoff(umem, typ, log_pgsz_fld,           \
					    pgsz_shift, page_offset_fld,       \
					    scale, page_offset_quantized)      \
	__mlx5_umem_find_best_quantized_pgoff(                                 \
		umem,                                                          \
		__mlx5_log_page_size_to_bitmap(                                \
			__mlx5_bit_sz(typ, log_pgsz_fld), pgsz_shift),         \
		__mlx5_bit_sz(typ, page_offset_fld),                           \
		GENMASK(31, order_base_2(scale)), scale,                       \
		page_offset_quantized)

102 103 104 105 106 107 108 109 110
#define mlx5_umem_find_best_cq_quantized_pgoff(umem, typ, log_pgsz_fld,        \
					       pgsz_shift, page_offset_fld,    \
					       scale, page_offset_quantized)   \
	__mlx5_umem_find_best_quantized_pgoff(                                 \
		umem,                                                          \
		__mlx5_log_page_size_to_bitmap(                                \
			__mlx5_bit_sz(typ, log_pgsz_fld), pgsz_shift),         \
		__mlx5_bit_sz(typ, page_offset_fld), 0, scale,                 \
		page_offset_quantized)
111

112 113 114 115 116
enum {
	MLX5_IB_MMAP_OFFSET_START = 9,
	MLX5_IB_MMAP_OFFSET_END = 255,
};

117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
enum {
	MLX5_IB_MMAP_CMD_SHIFT	= 8,
	MLX5_IB_MMAP_CMD_MASK	= 0xff,
};

enum {
	MLX5_RES_SCAT_DATA32_CQE	= 0x1,
	MLX5_RES_SCAT_DATA64_CQE	= 0x2,
	MLX5_REQ_SCAT_DATA32_CQE	= 0x11,
	MLX5_REQ_SCAT_DATA64_CQE	= 0x22,
};

enum mlx5_ib_mad_ifc_flags {
	MLX5_MAD_IFC_IGNORE_MKEY	= 1,
	MLX5_MAD_IFC_IGNORE_BKEY	= 2,
	MLX5_MAD_IFC_NET_VIEW		= 4,
};

135
enum {
136
	MLX5_CROSS_CHANNEL_BFREG         = 0,
137 138
};

139 140 141 142 143
enum {
	MLX5_CQE_VERSION_V0,
	MLX5_CQE_VERSION_V1,
};

A
Artemy Kovalyov 已提交
144 145 146 147 148
enum {
	MLX5_TM_MAX_RNDV_MSG_SIZE	= 64,
	MLX5_TM_MAX_SGE			= 1,
};

149 150
enum {
	MLX5_IB_INVALID_UAR_INDEX	= BIT(31),
151
	MLX5_IB_INVALID_BFREG		= BIT(31),
152 153
};

154 155 156 157 158 159 160 161 162 163
enum {
	MLX5_MAX_MEMIC_PAGES = 0x100,
	MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
};

enum {
	MLX5_MEMIC_BASE_ALIGN	= 6,
	MLX5_MEMIC_BASE_SIZE	= 1 << MLX5_MEMIC_BASE_ALIGN,
};

Y
Yishai Hadas 已提交
164 165
enum mlx5_ib_mmap_type {
	MLX5_IB_MMAP_TYPE_MEMIC = 1,
166
	MLX5_IB_MMAP_TYPE_VAR = 2,
167 168
	MLX5_IB_MMAP_TYPE_UAR_WC = 3,
	MLX5_IB_MMAP_TYPE_UAR_NC = 4,
169
	MLX5_IB_MMAP_TYPE_MEMIC_OP = 5,
Y
Yishai Hadas 已提交
170 171
};

172 173 174 175 176 177 178 179 180 181 182
struct mlx5_bfreg_info {
	u32 *sys_pages;
	int num_low_latency_bfregs;
	unsigned int *count;

	/*
	 * protect bfreg allocation data structs
	 */
	struct mutex lock;
	u32 ver;
	u8 lib_uar_4k : 1;
183
	u8 lib_uar_dyn : 1;
184 185 186 187 188
	u32 num_sys_pages;
	u32 num_static_sys_pages;
	u32 total_num_bfregs;
	u32 num_dyn_bfregs;
};
189

190 191 192 193 194 195 196
struct mlx5_ib_ucontext {
	struct ib_ucontext	ibucontext;
	struct list_head	db_page_list;

	/* protect doorbell record alloc/free
	 */
	struct mutex		db_page_mutex;
197
	struct mlx5_bfreg_info	bfregi;
198
	u8			cqe_version;
199 200
	/* Transport Domain number */
	u32			tdn;
201

202
	u64			lib_caps;
Y
Yishai Hadas 已提交
203
	u16			devx_uid;
204 205
	/* For RoCE LAG TX affinity */
	atomic_t		tx_port_affinity;
206 207 208 209 210 211 212 213 214 215
};

static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
{
	return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
}

struct mlx5_ib_pd {
	struct ib_pd		ibpd;
	u32			pdn;
216
	u16			uid;
217 218
};

219 220
enum {
	MLX5_IB_FLOW_ACTION_MODIFY_HEADER,
221
	MLX5_IB_FLOW_ACTION_PACKET_REFORMAT,
222
	MLX5_IB_FLOW_ACTION_DECAP,
223 224
};

225
#define MLX5_IB_FLOW_MCAST_PRIO		(MLX5_BY_PASS_NUM_PRIOS - 1)
226
#define MLX5_IB_FLOW_LAST_PRIO		(MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
227 228 229 230 231 232
#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
#error "Invalid number of bypass priorities"
#endif
#define MLX5_IB_FLOW_LEFTOVERS_PRIO	(MLX5_IB_FLOW_MCAST_PRIO + 1)

#define MLX5_IB_NUM_FLOW_FT		(MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
233
#define MLX5_IB_NUM_SNIFFER_FTS		2
234
#define MLX5_IB_NUM_EGRESS_FTS		1
235 236 237 238 239 240 241 242
struct mlx5_ib_flow_prio {
	struct mlx5_flow_table		*flow_table;
	unsigned int			refcount;
};

struct mlx5_ib_flow_handler {
	struct list_head		list;
	struct ib_flow			ibflow;
243
	struct mlx5_ib_flow_prio	*prio;
M
Mark Bloch 已提交
244
	struct mlx5_flow_handle		*rule;
245
	struct ib_counters		*ibcounters;
246 247
	struct mlx5_ib_dev		*dev;
	struct mlx5_ib_flow_matcher	*flow_matcher;
248 249
};

250 251 252 253
struct mlx5_ib_flow_matcher {
	struct mlx5_ib_match_params matcher_mask;
	int			mask_len;
	enum mlx5_ib_flow_type	flow_type;
254
	enum mlx5_flow_namespace_type ns_type;
255 256 257 258 259 260
	u16			priority;
	struct mlx5_core_dev	*mdev;
	atomic_t		usecnt;
	u8			match_criteria_enable;
};

261 262 263 264 265
struct mlx5_ib_pp {
	u16 index;
	struct mlx5_core_dev *mdev;
};

266 267
struct mlx5_ib_flow_db {
	struct mlx5_ib_flow_prio	prios[MLX5_IB_NUM_FLOW_FT];
268
	struct mlx5_ib_flow_prio	egress_prios[MLX5_IB_NUM_FLOW_FT];
269
	struct mlx5_ib_flow_prio	sniffer[MLX5_IB_NUM_SNIFFER_FTS];
270
	struct mlx5_ib_flow_prio	egress[MLX5_IB_NUM_EGRESS_FTS];
271
	struct mlx5_ib_flow_prio	fdb;
272
	struct mlx5_ib_flow_prio	rdma_rx[MLX5_IB_NUM_FLOW_FT];
273
	struct mlx5_ib_flow_prio	rdma_tx[MLX5_IB_NUM_FLOW_FT];
274
	struct mlx5_flow_table		*lag_demux_ft;
275 276 277 278 279 280 281 282
	/* Protect flow steering bypass flow tables
	 * when add/del flow rules.
	 * only single add/removal of flow steering rule could be done
	 * simultaneously.
	 */
	struct mutex			lock;
};

283 284 285 286
/* Use macros here so that don't have to duplicate
 * enum ib_send_flags and enum ib_qp_type for low-level driver
 */

287 288 289 290 291 292
#define MLX5_IB_SEND_UMR_ENABLE_MR	       (IB_SEND_RESERVED_START << 0)
#define MLX5_IB_SEND_UMR_DISABLE_MR	       (IB_SEND_RESERVED_START << 1)
#define MLX5_IB_SEND_UMR_FAIL_IF_FREE	       (IB_SEND_RESERVED_START << 2)
#define MLX5_IB_SEND_UMR_UPDATE_XLT	       (IB_SEND_RESERVED_START << 3)
#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION    (IB_SEND_RESERVED_START << 4)
#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS       IB_SEND_RESERVED_END
293

294
#define MLX5_IB_QPT_REG_UMR	IB_QPT_RESERVED1
H
Haggai Eran 已提交
295 296 297 298 299
/*
 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
 * creates the actual hardware QP.
 */
#define MLX5_IB_QPT_HW_GSI	IB_QPT_RESERVED2
300 301
#define MLX5_IB_QPT_DCI		IB_QPT_RESERVED3
#define MLX5_IB_QPT_DCT		IB_QPT_RESERVED4
302 303
#define MLX5_IB_WR_UMR		IB_WR_RESERVED1

304 305 306
#define MLX5_IB_UMR_OCTOWORD	       16
#define MLX5_IB_UMR_XLT_ALIGNMENT      64

307 308 309 310 311 312
#define MLX5_IB_UPD_XLT_ZAP	      BIT(0)
#define MLX5_IB_UPD_XLT_ENABLE	      BIT(1)
#define MLX5_IB_UPD_XLT_ATOMIC	      BIT(2)
#define MLX5_IB_UPD_XLT_ADDR	      BIT(3)
#define MLX5_IB_UPD_XLT_PD	      BIT(4)
#define MLX5_IB_UPD_XLT_ACCESS	      BIT(5)
313
#define MLX5_IB_UPD_XLT_INDIRECT      BIT(6)
314

315 316 317 318 319
/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
 *
 * These flags are intended for internal use by the mlx5_ib driver, and they
 * rely on the range reserved for that use in the ib_qp_create_flags enum.
 */
320
#define MLX5_IB_QP_CREATE_SQPN_QP1	IB_QP_CREATE_RESERVED_START
321
#define MLX5_IB_QP_CREATE_WC_TEST	(IB_QP_CREATE_RESERVED_START << 1)
322

323 324 325 326 327
struct wr_list {
	u16	opcode;
	u16	next;
};

328 329
enum mlx5_ib_rq_flags {
	MLX5_IB_RQ_CVLAN_STRIPPING	= 1 << 0,
330
	MLX5_IB_RQ_PCI_WRITE_END_PADDING	= 1 << 1,
331 332
};

333
struct mlx5_ib_wq {
334
	struct mlx5_frag_buf_ctrl fbc;
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
	u64		       *wrid;
	u32		       *wr_data;
	struct wr_list	       *w_list;
	unsigned	       *wqe_head;
	u16		        unsig_count;

	/* serialize post to the work queue
	 */
	spinlock_t		lock;
	int			wqe_cnt;
	int			max_post;
	int			max_gs;
	int			offset;
	int			wqe_shift;
	unsigned		head;
	unsigned		tail;
	u16			cur_post;
352
	u16			last_poll;
353
	void			*cur_edge;
354 355
};

356 357
enum mlx5_ib_wq_flags {
	MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
358
	MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
359 360
};

361 362 363 364
#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13
365
#define MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES 3
366

367 368
struct mlx5_ib_rwq {
	struct ib_wq		ibwq;
369
	struct mlx5_core_qp	core_qp;
370 371 372 373 374
	u32			rq_num_pas;
	u32			log_rq_stride;
	u32			log_rq_size;
	u32			rq_page_offset;
	u32			log_page_size;
375 376 377
	u32			log_num_strides;
	u32			two_byte_shift_en;
	u32			single_stride_log_num_of_bytes;
378 379 380 381 382 383 384 385
	struct ib_umem		*umem;
	size_t			buf_size;
	unsigned int		page_shift;
	struct mlx5_db		db;
	u32			user_index;
	u32			wqe_count;
	u32			wqe_shift;
	int			wq_sig;
386
	u32			create_flags; /* Use enum mlx5_ib_wq_flags */
387 388
};

389 390 391
struct mlx5_ib_rwq_ind_table {
	struct ib_rwq_ind_table ib_rwq_ind_tbl;
	u32			rqtn;
392
	u16			uid;
393 394
};

395 396 397 398 399 400 401 402 403 404 405 406 407 408 409
struct mlx5_ib_ubuffer {
	struct ib_umem	       *umem;
	int			buf_size;
	u64			buf_addr;
};

struct mlx5_ib_qp_base {
	struct mlx5_ib_qp	*container_mibqp;
	struct mlx5_core_qp	mqp;
	struct mlx5_ib_ubuffer	ubuffer;
};

struct mlx5_ib_qp_trans {
	struct mlx5_ib_qp_base	base;
	u16			xrcdn;
410
	u32			alt_port;
411 412 413 414
	u8			atomic_rd_en;
	u8			resp_depth;
};

Y
Yishai Hadas 已提交
415 416 417 418
struct mlx5_ib_rss_qp {
	u32	tirn;
};

419
struct mlx5_ib_rq {
420 421 422 423
	struct mlx5_ib_qp_base base;
	struct mlx5_ib_wq	*rq;
	struct mlx5_ib_ubuffer	ubuffer;
	struct mlx5_db		*doorbell;
424
	u32			tirn;
425
	u8			state;
426
	u32			flags;
427 428 429 430 431 432 433
};

struct mlx5_ib_sq {
	struct mlx5_ib_qp_base base;
	struct mlx5_ib_wq	*sq;
	struct mlx5_ib_ubuffer  ubuffer;
	struct mlx5_db		*doorbell;
434
	struct mlx5_flow_handle	*flow_rule;
435 436
	u32			tisn;
	u8			state;
437 438 439
};

struct mlx5_ib_raw_packet_qp {
440
	struct mlx5_ib_sq sq;
441 442 443
	struct mlx5_ib_rq rq;
};

444 445 446 447 448 449
struct mlx5_bf {
	int			buf_size;
	unsigned long		offset;
	struct mlx5_sq_bfreg   *bfreg;
};

450 451 452 453 454
struct mlx5_ib_dct {
	struct mlx5_core_dct    mdct;
	u32                     *in;
};

455 456
struct mlx5_ib_gsi_qp {
	struct ib_qp *rx_qp;
457
	u32 port_num;
458 459 460 461 462 463 464 465 466 467 468 469 470
	struct ib_qp_cap cap;
	struct ib_cq *cq;
	struct mlx5_ib_gsi_wr *outstanding_wrs;
	u32 outstanding_pi, outstanding_ci;
	int num_qps;
	/* Protects access to the tx_qps. Post send operations synchronize
	 * with tx_qp creation in setup_qp(). Also protects the
	 * outstanding_wrs array and indices.
	 */
	spinlock_t lock;
	struct ib_qp **tx_qps;
};

471 472
struct mlx5_ib_qp {
	struct ib_qp		ibqp;
473
	union {
474 475
		struct mlx5_ib_qp_trans trans_qp;
		struct mlx5_ib_raw_packet_qp raw_packet_qp;
Y
Yishai Hadas 已提交
476
		struct mlx5_ib_rss_qp rss_qp;
477
		struct mlx5_ib_dct dct;
478
		struct mlx5_ib_gsi_qp gsi;
479
	};
480
	struct mlx5_frag_buf	buf;
481 482 483 484 485

	struct mlx5_db		db;
	struct mlx5_ib_wq	rq;

	u8			sq_signal_bits;
486
	u8			next_fence;
487 488 489 490 491
	struct mlx5_ib_wq	sq;

	/* serialize qp state modifications
	 */
	struct mutex		mutex;
492
	/* cached variant of create_flags from struct ib_qp_init_attr */
493
	u32			flags;
494
	u32			port;
495 496
	u8			state;
	int			max_inline_data;
497
	struct mlx5_bf	        bf;
498 499
	u8			has_rq:1;
	u8			is_rss:1;
500 501 502 503

	/* only for user space QPs. For kernel
	 * we have it from the bf object
	 */
504
	int			bfregn;
505

506 507 508
	struct list_head	qps_list;
	struct list_head	cq_recv_list;
	struct list_head	cq_send_list;
509
	struct mlx5_rate_limit	rl;
510
	u32                     underlay_qpn;
511
	u32			flags_en;
512 513 514 515 516
	/*
	 * IB/core doesn't store low-level QP types, so
	 * store both MLX and IBTA types in the field below.
	 */
	enum ib_qp_type		type;
M
Mark Zhang 已提交
517 518 519 520
	/* A flag to indicate if there's a new counter is configured
	 * but not take effective
	 */
	u32                     counter_pending;
521
	u16			gsi_lag_port;
522 523 524
};

struct mlx5_ib_cq_buf {
525
	struct mlx5_frag_buf_ctrl fbc;
526
	struct mlx5_frag_buf    frag_buf;
527 528
	struct ib_umem		*umem;
	int			cqe_size;
E
Eli Cohen 已提交
529
	int			nent;
530 531
};

532
struct mlx5_umr_wr {
C
Christoph Hellwig 已提交
533
	struct ib_send_wr		wr;
534 535
	u64				virt_addr;
	u64				offset;
536 537
	struct ib_pd		       *pd;
	unsigned int			page_shift;
538
	unsigned int			xlt_size;
M
Maor Gottlieb 已提交
539
	u64				length;
540 541
	int				access_flags;
	u32				mkey;
542
	u8				ignore_free_state:1;
543 544
};

545
static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
C
Christoph Hellwig 已提交
546 547 548 549
{
	return container_of(wr, struct mlx5_umr_wr, wr);
}

550 551
enum mlx5_ib_cq_pr_flags {
	MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD	= 1 << 0,
552
	MLX5_IB_CQ_PR_FLAGS_REAL_TIME_TS = 1 << 1,
553 554
};

555 556 557 558 559 560 561 562 563 564 565 566 567
struct mlx5_ib_cq {
	struct ib_cq		ibcq;
	struct mlx5_core_cq	mcq;
	struct mlx5_ib_cq_buf	buf;
	struct mlx5_db		db;

	/* serialize access to the CQ
	 */
	spinlock_t		lock;

	/* protect resize cq
	 */
	struct mutex		resize_mutex;
E
Eli Cohen 已提交
568
	struct mlx5_ib_cq_buf  *resize_buf;
569 570
	struct ib_umem	       *resize_umem;
	int			cqe_size;
571 572
	struct list_head	list_send_qp;
	struct list_head	list_recv_qp;
573
	u32			create_flags;
574 575 576
	struct list_head	wc_list;
	enum ib_cq_notify_flags notify_flags;
	struct work_struct	notify_work;
577
	u16			private_flags; /* Use mlx5_ib_cq_pr_flags */
578 579 580 581 582
};

struct mlx5_ib_wc {
	struct ib_wc wc;
	struct list_head list;
583 584 585 586 587
};

struct mlx5_ib_srq {
	struct ib_srq		ibsrq;
	struct mlx5_core_srq	msrq;
588
	struct mlx5_frag_buf	buf;
589
	struct mlx5_db		db;
590
	struct mlx5_frag_buf_ctrl fbc;
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
	u64		       *wrid;
	/* protect SRQ hanlding
	 */
	spinlock_t		lock;
	int			head;
	int			tail;
	u16			wqe_ctr;
	struct ib_umem	       *umem;
	/* serialize arming a SRQ
	 */
	struct mutex		mutex;
	int			wq_sig;
};

struct mlx5_ib_xrcd {
	struct ib_xrcd		ibxrcd;
	u32			xrcdn;
};

610 611 612 613 614
enum mlx5_ib_mtt_access_flags {
	MLX5_IB_MTT_READ  = (1 << 0),
	MLX5_IB_MTT_WRITE = (1 << 1),
};

Y
Yishai Hadas 已提交
615 616 617 618
struct mlx5_user_mmap_entry {
	struct rdma_user_mmap_entry rdma_entry;
	u8 mmap_flag;
	u64 address;
619
	u32 page_idx;
Y
Yishai Hadas 已提交
620 621
};

622 623
#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)

624 625 626 627 628
#define MLX5_IB_DM_MEMIC_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE   |\
					 IB_ACCESS_REMOTE_WRITE  |\
					 IB_ACCESS_REMOTE_READ   |\
					 IB_ACCESS_REMOTE_ATOMIC |\
					 IB_ZERO_BASED)
629

630 631 632 633 634
#define MLX5_IB_DM_SW_ICM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE   |\
					  IB_ACCESS_REMOTE_WRITE  |\
					  IB_ACCESS_REMOTE_READ   |\
					  IB_ZERO_BASED)

635 636 637
#define mlx5_update_odp_stats(mr, counter_name, value)		\
	atomic64_add(value, &((mr)->odp_stats.counter_name))

638
struct mlx5_ib_mr {
639 640 641 642 643 644
	struct ib_mr ibmr;
	struct mlx5_core_mkey mmkey;

	/* User MR data */
	struct mlx5_cache_ent *cache_ent;
	struct ib_umem *umem;
645

646
	/* This is zero'd when the MR is allocated */
647
	union {
648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
		/* Used only while the MR is in the cache */
		struct {
			u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
			struct mlx5_async_work cb_work;
			/* Cache list element */
			struct list_head list;
		};

		/* Used only by kernel MRs (umem == NULL) */
		struct {
			void *descs;
			void *descs_alloc;
			dma_addr_t desc_map;
			int max_descs;
			int ndescs;
			int desc_size;
			int access_mode;

			/* For Kernel IB_MR_TYPE_INTEGRITY */
			struct mlx5_core_sig_ctx *sig;
			struct mlx5_ib_mr *pi_mr;
			struct mlx5_ib_mr *klm_mr;
			struct mlx5_ib_mr *mtt_mr;
			u64 data_iova;
			u64 pi_iova;
			int meta_ndescs;
			int meta_length;
			int data_length;
		};

		/* Used only by User MRs (umem != NULL) */
		struct {
			unsigned int page_shift;
			/* Current access_flags */
			int access_flags;

			/* For User ODP */
			struct mlx5_ib_mr *parent;
			struct xarray implicit_children;
			union {
				struct work_struct work;
			} odp_destroy;
			struct ib_odp_counters odp_stats;
			bool is_odp_implicit;
		};
	};
694 695
};

696 697 698 699 700 701
/* Zero the fields in the mr that are variant depending on usage */
static inline void mlx5_clear_mr(struct mlx5_ib_mr *mr)
{
	memset(mr->out, 0, sizeof(*mr) - offsetof(struct mlx5_ib_mr, out));
}

702 703 704 705 706 707
static inline bool is_odp_mr(struct mlx5_ib_mr *mr)
{
	return IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) && mr->umem &&
	       mr->umem->is_odp;
}

708 709 710 711 712 713
static inline bool is_dmabuf_mr(struct mlx5_ib_mr *mr)
{
	return IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) && mr->umem &&
	       mr->umem->is_dmabuf;
}

714 715 716
struct mlx5_ib_mw {
	struct ib_mw		ibmw;
	struct mlx5_core_mkey	mmkey;
A
Artemy Kovalyov 已提交
717
	int			ndescs;
718 719
};

720 721 722 723 724
struct mlx5_ib_devx_mr {
	struct mlx5_core_mkey	mmkey;
	int			ndescs;
};

725
struct mlx5_ib_umr_context {
726
	struct ib_cqe		cqe;
727 728 729 730
	enum ib_wc_status	status;
	struct completion	done;
};

731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
struct umr_common {
	struct ib_pd	*pd;
	struct ib_cq	*cq;
	struct ib_qp	*qp;
	/* control access to UMR QP
	 */
	struct semaphore	sem;
};

struct mlx5_cache_ent {
	struct list_head	head;
	/* sync access to the cahce entry
	 */
	spinlock_t		lock;


	char                    name[4];
	u32                     order;
749 750 751 752
	u32			xlt;
	u32			access_mode;
	u32			page;

753
	u8 disabled:1;
754
	u8 fill_to_high_water:1;
755

756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
	/*
	 * - available_mrs is the length of list head, ie the number of MRs
	 *   available for immediate allocation.
	 * - total_mrs is available_mrs plus all in use MRs that could be
	 *   returned to the cache.
	 * - limit is the low water mark for available_mrs, 2* limit is the
	 *   upper water mark.
	 * - pending is the number of MRs currently being created
	 */
	u32 total_mrs;
	u32 available_mrs;
	u32 limit;
	u32 pending;

	/* Statistics */
771 772 773 774 775 776 777 778 779 780 781 782 783 784
	u32                     miss;

	struct mlx5_ib_dev     *dev;
	struct work_struct	work;
	struct delayed_work	dwork;
};

struct mlx5_mr_cache {
	struct workqueue_struct *wq;
	struct mlx5_cache_ent	ent[MAX_MR_CACHE_ENTRIES];
	struct dentry		*root;
	unsigned long		last_add;
};

H
Haggai Eran 已提交
785 786
struct mlx5_ib_port_resources {
	struct mlx5_ib_gsi_qp *gsi;
787
	struct work_struct pkey_change_work;
H
Haggai Eran 已提交
788 789
};

790 791
struct mlx5_ib_resources {
	struct ib_cq	*c0;
792 793
	u32 xrcdn0;
	u32 xrcdn1;
794 795
	struct ib_pd	*p0;
	struct ib_srq	*s0;
796
	struct ib_srq	*s1;
H
Haggai Eran 已提交
797 798 799
	struct mlx5_ib_port_resources ports[2];
	/* Protects changes to the port resources */
	struct mutex	mutex;
800 801
};

802
struct mlx5_ib_counters {
803 804
	const char **names;
	size_t *offsets;
805 806
	u32 num_q_counters;
	u32 num_cong_counters;
807
	u32 num_ext_ppcnt_counters;
808 809 810
	u16 set_id;
};

811 812 813 814 815 816 817 818
struct mlx5_ib_multiport_info;

struct mlx5_ib_multiport {
	struct mlx5_ib_multiport_info *mpi;
	/* To be held when accessing the multiport info */
	spinlock_t mpi_lock;
};

819 820 821 822 823 824 825
struct mlx5_roce {
	/* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
	 * netdev pointer
	 */
	rwlock_t		netdev_lock;
	struct net_device	*netdev;
	struct notifier_block	nb;
826
	atomic_t		tx_port_affinity;
827
	enum ib_port_state last_port_state;
828
	struct mlx5_ib_dev	*dev;
829
	u32			native_port_num;
830 831
};

832 833 834 835 836
struct mlx5_ib_port {
	struct mlx5_ib_counters cnts;
	struct mlx5_ib_multiport mp;
	struct mlx5_ib_dbg_cc_params *dbg_cc_params;
	struct mlx5_roce roce;
837
	struct mlx5_eswitch_rep		*rep;
838 839
};

840 841 842 843
struct mlx5_ib_dbg_param {
	int			offset;
	struct mlx5_ib_dev	*dev;
	struct dentry		*dentry;
844
	u32			port_num;
845 846 847 848 849 850 851 852 853
};

enum mlx5_ib_dbg_cc_types {
	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
	MLX5_IB_DBG_CC_RP_TIME_RESET,
	MLX5_IB_DBG_CC_RP_BYTE_RESET,
	MLX5_IB_DBG_CC_RP_THRESHOLD,
	MLX5_IB_DBG_CC_RP_AI_RATE,
854
	MLX5_IB_DBG_CC_RP_MAX_RATE,
855 856 857 858 859 860 861 862 863
	MLX5_IB_DBG_CC_RP_HAI_RATE,
	MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
	MLX5_IB_DBG_CC_RP_MIN_RATE,
	MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
	MLX5_IB_DBG_CC_RP_DCE_TCP_G,
	MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
	MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
	MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
	MLX5_IB_DBG_CC_RP_GD,
864
	MLX5_IB_DBG_CC_NP_MIN_TIME_BETWEEN_CNPS,
865 866 867 868 869 870 871 872 873 874 875
	MLX5_IB_DBG_CC_NP_CNP_DSCP,
	MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
	MLX5_IB_DBG_CC_NP_CNP_PRIO,
	MLX5_IB_DBG_CC_MAX,
};

struct mlx5_ib_dbg_cc_params {
	struct dentry			*root;
	struct mlx5_ib_dbg_param	params[MLX5_IB_DBG_CC_MAX];
};

876 877 878 879 880 881 882 883 884 885 886
enum {
	MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
};

struct mlx5_ib_delay_drop {
	struct mlx5_ib_dev     *dev;
	struct work_struct	delay_drop_work;
	/* serialize setting of delay drop */
	struct mutex		lock;
	u32			timeout;
	bool			activate;
887 888
	atomic_t		events_cnt;
	atomic_t		rqs_cnt;
889
	struct dentry		*dir_debugfs;
890 891
};

892 893
enum mlx5_ib_stages {
	MLX5_IB_STAGE_INIT,
894
	MLX5_IB_STAGE_FS,
895
	MLX5_IB_STAGE_CAPS,
896
	MLX5_IB_STAGE_NON_DEFAULT_CB,
897
	MLX5_IB_STAGE_ROCE,
898
	MLX5_IB_STAGE_QP,
899
	MLX5_IB_STAGE_SRQ,
900
	MLX5_IB_STAGE_DEVICE_RESOURCES,
901
	MLX5_IB_STAGE_DEVICE_NOTIFIER,
902 903 904 905 906
	MLX5_IB_STAGE_ODP,
	MLX5_IB_STAGE_COUNTERS,
	MLX5_IB_STAGE_CONG_DEBUGFS,
	MLX5_IB_STAGE_UAR,
	MLX5_IB_STAGE_BFREG,
907
	MLX5_IB_STAGE_PRE_IB_REG_UMR,
908
	MLX5_IB_STAGE_WHITELIST_UID,
909
	MLX5_IB_STAGE_IB_REG,
910
	MLX5_IB_STAGE_POST_IB_REG_UMR,
911
	MLX5_IB_STAGE_DELAY_DROP,
912
	MLX5_IB_STAGE_RESTRACK,
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927
	MLX5_IB_STAGE_MAX,
};

struct mlx5_ib_stage {
	int (*init)(struct mlx5_ib_dev *dev);
	void (*cleanup)(struct mlx5_ib_dev *dev);
};

#define STAGE_CREATE(_stage, _init, _cleanup) \
	.stage[_stage] = {.init = _init, .cleanup = _cleanup}

struct mlx5_ib_profile {
	struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
};

928 929 930 931
struct mlx5_ib_multiport_info {
	struct list_head list;
	struct mlx5_ib_dev *ibdev;
	struct mlx5_core_dev *mdev;
932
	struct notifier_block mdev_events;
933 934 935 936 937 938 939
	struct completion unref_comp;
	u64 sys_image_guid;
	u32 mdev_refcnt;
	bool is_master;
	bool unaffiliate;
};

940 941 942 943 944 945 946
struct mlx5_ib_flow_action {
	struct ib_flow_action		ib_action;
	union {
		struct {
			u64			    ib_flags;
			struct mlx5_accel_esp_xfrm *ctx;
		} esp_aes_gcm;
947 948 949
		struct {
			struct mlx5_ib_dev *dev;
			u32 sub_type;
950 951 952 953
			union {
				struct mlx5_modify_hdr *modify_hdr;
				struct mlx5_pkt_reformat *pkt_reformat;
			};
954
		} flow_action_raw;
955 956 957
	};
};

958
struct mlx5_dm {
959
	struct mlx5_core_dev *dev;
960 961 962 963 964
	/* This lock is used to protect the access to the shared
	 * allocation map when concurrent requests by different
	 * processes are handled.
	 */
	spinlock_t lock;
965 966 967
	DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
};

968 969 970 971 972 973
struct mlx5_read_counters_attr {
	struct mlx5_fc *hw_cntrs_hndl;
	u64 *out;
	u32 flags;
};

974 975 976 977
enum mlx5_ib_counters_type {
	MLX5_IB_COUNTERS_FLOW,
};

978 979
struct mlx5_ib_mcounters {
	struct ib_counters ibcntrs;
980
	enum mlx5_ib_counters_type type;
981 982 983 984 985 986
	/* number of counters supported for this counters type */
	u32 counters_num;
	struct mlx5_fc *hw_cntrs_hndl;
	/* read function for this counters type */
	int (*read_counters)(struct ib_device *ibdev,
			     struct mlx5_read_counters_attr *read_attr);
987 988 989 990 991 992 993 994
	/* max index set as part of create_flow */
	u32 cntrs_max_index;
	/* number of counters data entries (<description,index> pair) */
	u32 ncounters;
	/* counters data array for descriptions and indexes */
	struct mlx5_ib_flow_counters_desc *counters_data;
	/* protects access to mcounters internal data */
	struct mutex mcntrs_mutex;
995 996 997 998 999 1000 1001 1002
};

static inline struct mlx5_ib_mcounters *
to_mcounters(struct ib_counters *ibcntrs)
{
	return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
}

1003 1004 1005
int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
			   bool is_egress,
			   struct mlx5_flow_act *action);
1006 1007 1008 1009
struct mlx5_ib_lb_state {
	/* protect the user_td */
	struct mutex		mutex;
	u32			user_td;
1010 1011
	int			qps;
	bool			enabled;
1012 1013
};

1014
struct mlx5_ib_pf_eq {
1015
	struct notifier_block irq_nb;
1016 1017 1018 1019 1020 1021 1022 1023
	struct mlx5_ib_dev *dev;
	struct mlx5_eq *core;
	struct work_struct work;
	spinlock_t lock; /* Pagefaults spinlock */
	struct workqueue_struct *wq;
	mempool_t *pool;
};

1024 1025 1026 1027 1028 1029 1030
struct mlx5_devx_event_table {
	struct mlx5_nb devx_nb;
	/* serialize updating the event_xa */
	struct mutex event_xa_lock;
	struct xarray event_xa;
};

1031 1032 1033 1034 1035 1036 1037 1038 1039
struct mlx5_var_table {
	/* serialize updating the bitmap */
	struct mutex bitmap_lock;
	unsigned long *bitmap;
	u64 hw_start_addr;
	u32 stride_size;
	u64 num_var_hw_entries;
};

1040 1041 1042 1043 1044
struct mlx5_port_caps {
	bool has_smi;
	u8 ext_port_cap;
};

1045 1046
struct mlx5_ib_dev {
	struct ib_device		ib_dev;
1047
	struct mlx5_core_dev		*mdev;
1048
	struct notifier_block		mdev_events;
1049 1050 1051 1052
	int				num_ports;
	/* serialize update of capability mask
	 */
	struct mutex			cap_mask_mutex;
1053 1054 1055
	u8				ib_active:1;
	u8				is_rep:1;
	u8				lag_active:1;
1056
	u8				wc_support:1;
1057
	u8				fill_delay;
1058 1059 1060 1061
	struct umr_common		umrc;
	/* sync used page count stats
	 */
	struct mlx5_ib_resources	devr;
1062

1063
	atomic_t			mkey_var;
1064
	struct mlx5_mr_cache		cache;
E
Eli Cohen 已提交
1065
	struct timer_list		delay_timer;
1066 1067
	/* Prevents soft lock on massive reg MRs */
	struct mutex			slow_path_mutex;
1068
	struct ib_odp_caps	odp_caps;
1069
	u64			odp_max_size;
1070
	struct mutex		odp_eq_mutex;
1071 1072
	struct mlx5_ib_pf_eq	odp_pf_eq;

1073 1074
	struct xarray		odp_mkeys;

1075
	u32			null_mkey;
1076
	struct mlx5_ib_flow_db	*flow_db;
1077 1078 1079
	/* protect resources needed as part of reset flow */
	spinlock_t		reset_flow_resource_lock;
	struct list_head	qp_list;
M
Mark Bloch 已提交
1080 1081
	/* Array with num_ports elements */
	struct mlx5_ib_port	*port;
1082
	struct mlx5_sq_bfreg	bfreg;
1083
	struct mlx5_sq_bfreg	wc_bfreg;
1084
	struct mlx5_sq_bfreg	fp_bfreg;
1085
	struct mlx5_ib_delay_drop	delay_drop;
1086
	const struct mlx5_ib_profile	*profile;
1087

1088
	struct mlx5_ib_lb_state		lb;
1089
	u8			umr_fence;
1090 1091
	struct list_head	ib_dev_list;
	u64			sys_image_guid;
1092
	struct mlx5_dm		dm;
1093
	u16			devx_whitelist_uid;
1094
	struct mlx5_srq_table   srq_table;
1095
	struct mlx5_qp_table    qp_table;
1096
	struct mlx5_async_ctx   async_ctx;
1097
	struct mlx5_devx_event_table devx_event_table;
1098
	struct mlx5_var_table var_table;
1099 1100

	struct xarray sig_mrs;
1101
	struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
1102
	u16 pkey_table_len;
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
};

static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
{
	return container_of(mcq, struct mlx5_ib_cq, mcq);
}

static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
{
	return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
}

static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
{
	return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
}

M
Maor Gottlieb 已提交
1120 1121 1122 1123 1124
static inline struct mlx5_ib_dev *mr_to_mdev(struct mlx5_ib_mr *mr)
{
	return to_mdev(mr->ibmr.device);
}

1125 1126 1127 1128 1129 1130 1131 1132
static inline struct mlx5_ib_dev *mlx5_udata_to_mdev(struct ib_udata *udata)
{
	struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);

	return to_mdev(context->ibucontext.device);
}

1133 1134 1135 1136 1137 1138 1139
static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
{
	return container_of(ibcq, struct mlx5_ib_cq, ibcq);
}

static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
{
1140
	return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
1141 1142
}

1143 1144 1145 1146 1147
static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
{
	return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
}

1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
{
	return container_of(ibpd, struct mlx5_ib_pd, ibpd);
}

static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
{
	return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
}

static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
{
	return container_of(ibqp, struct mlx5_ib_qp, ibqp);
}

1163 1164 1165 1166 1167
static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
{
	return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
}

1168 1169 1170 1171 1172
static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
{
	return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
}

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
{
	return container_of(msrq, struct mlx5_ib_srq, msrq);
}

static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
{
	return container_of(ibmr, struct mlx5_ib_mr, ibmr);
}

1183 1184 1185 1186 1187
static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
{
	return container_of(ibmw, struct mlx5_ib_mw, ibmw);
}

1188 1189 1190 1191 1192 1193
static inline struct mlx5_ib_flow_action *
to_mflow_act(struct ib_flow_action *ibact)
{
	return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
}

Y
Yishai Hadas 已提交
1194 1195 1196 1197 1198 1199 1200
static inline struct mlx5_user_mmap_entry *
to_mmmap(struct rdma_user_mmap_entry *rdma_entry)
{
	return container_of(rdma_entry,
		struct mlx5_user_mmap_entry, rdma_entry);
}

1201
int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
1202 1203 1204 1205 1206
			struct mlx5_db *db);
void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
1207
int mlx5_ib_create_ah(struct ib_ah *ah, struct rdma_ah_init_attr *init_attr,
1208
		      struct ib_udata *udata);
1209
int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
1210 1211 1212 1213
static inline int mlx5_ib_destroy_ah(struct ib_ah *ah, u32 flags)
{
	return 0;
}
1214 1215
int mlx5_ib_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *init_attr,
		       struct ib_udata *udata);
1216 1217 1218
int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
		       enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
1219
int mlx5_ib_destroy_srq(struct ib_srq *srq, struct ib_udata *udata);
1220 1221
int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
			  const struct ib_recv_wr **bad_wr);
1222 1223
int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1224 1225 1226 1227 1228 1229 1230
struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
				struct ib_qp_init_attr *init_attr,
				struct ib_udata *udata);
int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
		      int attr_mask, struct ib_udata *udata);
int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
		     struct ib_qp_init_attr *qp_init_attr);
1231
int mlx5_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata);
1232 1233
void mlx5_ib_drain_sq(struct ib_qp *qp);
void mlx5_ib_drain_rq(struct ib_qp *qp);
1234 1235 1236 1237 1238 1239
int mlx5_ib_read_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
			size_t buflen, size_t *bc);
int mlx5_ib_read_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
			size_t buflen, size_t *bc);
int mlx5_ib_read_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index, void *buffer,
			 size_t buflen, size_t *bc);
1240 1241
int mlx5_ib_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
		      struct ib_udata *udata);
L
Leon Romanovsky 已提交
1242
int mlx5_ib_destroy_cq(struct ib_cq *cq, struct ib_udata *udata);
1243 1244 1245 1246 1247 1248 1249 1250
int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
				  u64 virt_addr, int access_flags,
				  struct ib_udata *udata);
1251 1252 1253 1254
struct ib_mr *mlx5_ib_reg_user_mr_dmabuf(struct ib_pd *pd, u64 start,
					 u64 length, u64 virt_addr,
					 int fd, int access_flags,
					 struct ib_udata *udata);
M
Moni Shoua 已提交
1255 1256 1257 1258 1259 1260
int mlx5_ib_advise_mr(struct ib_pd *pd,
		      enum ib_uverbs_advise_mr_advice advice,
		      u32 flags,
		      struct ib_sge *sg_list,
		      u32 num_sge,
		      struct uverbs_attr_bundle *attrs);
1261
int mlx5_ib_alloc_mw(struct ib_mw *mw, struct ib_udata *udata);
1262
int mlx5_ib_dealloc_mw(struct ib_mw *mw);
1263 1264
int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
		       int page_shift, int flags);
1265
int mlx5_ib_update_mr_pas(struct mlx5_ib_mr *mr, unsigned int flags);
1266 1267 1268
struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
					     int access_flags);
void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
1269
void mlx5_ib_free_odp_mr(struct mlx5_ib_mr *mr);
1270 1271 1272
struct ib_mr *mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
				    u64 length, u64 virt_addr, int access_flags,
				    struct ib_pd *pd, struct ib_udata *udata);
1273 1274
int mlx5_ib_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
1275
			       u32 max_num_sg);
1276 1277 1278
struct ib_mr *mlx5_ib_alloc_mr_integrity(struct ib_pd *pd,
					 u32 max_num_sg,
					 u32 max_num_meta_sg);
1279
int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
1280
		      unsigned int *sg_offset);
1281 1282 1283 1284
int mlx5_ib_map_mr_sg_pi(struct ib_mr *ibmr, struct scatterlist *data_sg,
			 int data_sg_nents, unsigned int *data_sg_offset,
			 struct scatterlist *meta_sg, int meta_sg_nents,
			 unsigned int *meta_sg_offset);
1285
int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u32 port_num,
1286
			const struct ib_wc *in_wc, const struct ib_grh *in_grh,
1287 1288
			const struct ib_mad *in, struct ib_mad *out,
			size_t *out_mad_size, u16 *out_mad_pkey_index);
1289
int mlx5_ib_alloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata);
1290
int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata);
1291
int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, unsigned int port);
1292 1293 1294 1295 1296 1297 1298 1299
int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
					 __be64 *sys_image_guid);
int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
				 u16 *max_pkeys);
int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
				 u32 *vendor_id);
int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
1300
int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u32 port, u16 index,
1301
			    u16 *pkey);
1302
int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u32 port, int index,
1303
			    union ib_gid *gid);
1304
int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u32 port,
1305
			    struct ib_port_attr *props);
1306
int mlx5_ib_query_port(struct ib_device *ibdev, u32 port,
1307
		       struct ib_port_attr *props);
1308 1309
void mlx5_ib_populate_pas(struct ib_umem *umem, size_t page_size, __be64 *pas,
			  u64 access_flags);
1310
void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1311
int mlx5_ib_get_cqe_size(struct ib_cq *ibcq);
1312 1313
int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
1314

1315
struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev,
1316
				       unsigned int entry, int access_flags);
1317

1318 1319
int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
			    struct ib_mr_status *mr_status);
1320 1321 1322
struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
				struct ib_wq_init_attr *init_attr,
				struct ib_udata *udata);
1323
int mlx5_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata);
1324 1325
int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
		      u32 wq_attr_mask, struct ib_udata *udata);
1326 1327 1328
int mlx5_ib_create_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_table,
				 struct ib_rwq_ind_table_init_attr *init_attr,
				 struct ib_udata *udata);
1329
int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
1330 1331 1332
struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
				struct ib_dm_mr_attr *attr,
				struct uverbs_attr_bundle *attrs);
1333

1334
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1335
int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
1336
int mlx5r_odp_create_eq(struct mlx5_ib_dev *dev, struct mlx5_ib_pf_eq *eq);
1337
void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev);
1338 1339
int __init mlx5_ib_odp_init(void);
void mlx5_ib_odp_cleanup(void);
1340
void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
1341 1342
void mlx5_odp_populate_xlt(void *xlt, size_t idx, size_t nentries,
			   struct mlx5_ib_mr *mr, int flags);
M
Moni Shoua 已提交
1343 1344 1345 1346

int mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
			       enum ib_uverbs_advise_mr_advice advice,
			       u32 flags, struct ib_sge *sg_list, u32 num_sge);
1347
int mlx5_ib_init_odp_mr(struct mlx5_ib_mr *mr);
1348
int mlx5_ib_init_dmabuf_mr(struct mlx5_ib_mr *mr);
1349 1350
#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
1351 1352 1353 1354 1355
static inline int mlx5r_odp_create_eq(struct mlx5_ib_dev *dev,
				      struct mlx5_ib_pf_eq *eq)
{
	return 0;
}
1356
static inline void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev) {}
1357
static inline int mlx5_ib_odp_init(void) { return 0; }
1358 1359
static inline void mlx5_ib_odp_cleanup(void)				    {}
static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
1360 1361
static inline void mlx5_odp_populate_xlt(void *xlt, size_t idx, size_t nentries,
					 struct mlx5_ib_mr *mr, int flags) {}
1362

1363 1364 1365 1366
static inline int
mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
			   enum ib_uverbs_advise_mr_advice advice, u32 flags,
			   struct ib_sge *sg_list, u32 num_sge)
M
Moni Shoua 已提交
1367 1368 1369
{
	return -EOPNOTSUPP;
}
1370
static inline int mlx5_ib_init_odp_mr(struct mlx5_ib_mr *mr)
1371 1372 1373
{
	return -EOPNOTSUPP;
}
1374 1375 1376 1377
static inline int mlx5_ib_init_dmabuf_mr(struct mlx5_ib_mr *mr)
{
	return -EOPNOTSUPP;
}
1378 1379
#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */

1380 1381
extern const struct mmu_interval_notifier_ops mlx5_mn_ops;

1382 1383 1384 1385
/* Needed for rep profile */
void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
		      const struct mlx5_ib_profile *profile,
		      int stage);
1386 1387
int __mlx5_ib_add(struct mlx5_ib_dev *dev,
		  const struct mlx5_ib_profile *profile);
1388

1389
int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
1390
			  u32 port, struct ifla_vf_info *info);
1391
int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
1392
			      u32 port, int state);
1393
int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
1394 1395
			 u32 port, struct ifla_vf_stats *stats);
int mlx5_ib_get_vf_guid(struct ib_device *device, int vf, u32 port,
1396 1397
			struct ifla_vf_guid *node_guid,
			struct ifla_vf_guid *port_guid);
1398
int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u32 port,
1399 1400
			u64 guid, int type);

1401 1402
__be16 mlx5_get_roce_udp_sport_min(const struct mlx5_ib_dev *dev,
				   const struct ib_gid_attr *attr);
1403

1404 1405
void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u32 port_num);
void mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u32 port_num);
1406

H
Haggai Eran 已提交
1407
/* GSI QP helper functions */
1408 1409
int mlx5_ib_create_gsi(struct ib_pd *pd, struct mlx5_ib_qp *mqp,
		       struct ib_qp_init_attr *attr);
1410
int mlx5_ib_destroy_gsi(struct mlx5_ib_qp *mqp);
H
Haggai Eran 已提交
1411 1412 1413 1414 1415
int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
			  int attr_mask);
int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
			 int qp_attr_mask,
			 struct ib_qp_init_attr *qp_init_attr);
1416 1417 1418 1419
int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
			  const struct ib_send_wr **bad_wr);
int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
			  const struct ib_recv_wr **bad_wr);
1420
void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
H
Haggai Eran 已提交
1421

1422 1423
int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);

1424 1425
void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
			int bfregn);
1426 1427
struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
1428 1429
						   u32 ib_port_num,
						   u32 *native_port_num);
1430
void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
1431
				  u32 port_num);
1432

1433 1434
extern const struct uapi_definition mlx5_ib_devx_defs[];
extern const struct uapi_definition mlx5_ib_flow_defs[];
1435
extern const struct uapi_definition mlx5_ib_qos_defs[];
1436 1437
extern const struct uapi_definition mlx5_ib_std_types_defs[];

1438 1439 1440 1441 1442 1443 1444 1445
static inline void init_query_mad(struct ib_smp *mad)
{
	mad->base_version  = 1;
	mad->mgmt_class    = IB_MGMT_CLASS_SUBN_LID_ROUTED;
	mad->class_version = 1;
	mad->method	   = IB_MGMT_METHOD_GET;
}

1446 1447
static inline int is_qp1(enum ib_qp_type qp_type)
{
1448
	return qp_type == MLX5_IB_QPT_HW_GSI || qp_type == IB_QPT_GSI;
1449 1450
}

1451 1452 1453
#define MLX5_MAX_UMR_SHIFT 16
#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)

1454 1455 1456 1457 1458 1459
static inline u32 check_cq_create_flags(u32 flags)
{
	/*
	 * It returns non-zero value for unsupported CQ
	 * create flags, otherwise it returns zero.
	 */
1460 1461
	return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
			  IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
1462
}
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477

static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
				     u32 *user_index)
{
	if (cqe_version) {
		if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
		    (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
			return -EINVAL;
		*user_index = cmd_uidx;
	} else {
		*user_index = MLX5_IB_DEFAULT_UIDX;
	}

	return 0;
}
1478 1479 1480 1481 1482 1483 1484 1485

static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
				    struct mlx5_ib_create_qp *ucmd,
				    int inlen,
				    u32 *user_index)
{
	u8 cqe_version = ucontext->cqe_version;

1486 1487
	if ((offsetofend(typeof(*ucmd), uidx) <= inlen) && !cqe_version &&
	    (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1488 1489
		return 0;

1490
	if ((offsetofend(typeof(*ucmd), uidx) <= inlen) != !!cqe_version)
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
		return -EINVAL;

	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
}

static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
				     struct mlx5_ib_create_srq *ucmd,
				     int inlen,
				     u32 *user_index)
{
	u8 cqe_version = ucontext->cqe_version;

1503 1504
	if ((offsetofend(typeof(*ucmd), uidx) <= inlen) && !cqe_version &&
	    (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
1505 1506
		return 0;

1507
	if ((offsetofend(typeof(*ucmd), uidx) <= inlen) != !!cqe_version)
1508 1509 1510 1511
		return -EINVAL;

	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
}
1512 1513 1514 1515 1516 1517 1518

static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
{
	return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
				MLX5_UARS_IN_PAGE : 1;
}

1519 1520
static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
				      struct mlx5_bfreg_info *bfregi)
1521
{
1522
	return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
1523 1524
}

1525
extern void *xlt_emergency_page;
1526

1527
int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
1528
			struct mlx5_bfreg_info *bfregi, u32 bfregn,
1529
			bool dyn_bfreg);
M
Mark Zhang 已提交
1530

1531 1532
static inline bool mlx5_ib_can_load_pas_with_umr(struct mlx5_ib_dev *dev,
						 size_t length)
1533
{
1534 1535 1536 1537 1538 1539 1540 1541
	/*
	 * umr_check_mkey_mask() rejects MLX5_MKEY_MASK_PAGE_SIZE which is
	 * always set if MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (aka
	 * MLX5_IB_UPD_XLT_ADDR and MLX5_IB_UPD_XLT_ENABLE) is set. Thus, a mkey
	 * can never be enabled without this capability. Simplify this weird
	 * quirky hardware by just saying it can't use PAS lists with UMR at
	 * all.
	 */
1542 1543 1544
	if (MLX5_CAP_GEN(dev->mdev, umr_modify_entity_size_disabled))
		return false;

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
	/*
	 * length is the size of the MR in bytes when mlx5_ib_update_xlt() is
	 * used.
	 */
	if (!MLX5_CAP_GEN(dev->mdev, umr_extended_translation_offset) &&
	    length >= MLX5_MAX_UMR_PAGES * PAGE_SIZE)
		return false;
	return true;
}

/*
 * true if an existing MR can be reconfigured to new access_flags using UMR.
 * Older HW cannot use UMR to update certain elements of the MKC. See
 * umr_check_mkey_mask(), get_umr_update_access_mask() and umr_check_mkey_mask()
 */
static inline bool mlx5_ib_can_reconfig_with_umr(struct mlx5_ib_dev *dev,
						 unsigned int current_access_flags,
						 unsigned int target_access_flags)
{
	unsigned int diffs = current_access_flags ^ target_access_flags;

	if ((diffs & IB_ACCESS_REMOTE_ATOMIC) &&
1567 1568 1569 1570
	    MLX5_CAP_GEN(dev->mdev, atomic) &&
	    MLX5_CAP_GEN(dev->mdev, umr_modify_atomic_disabled))
		return false;

1571
	if ((diffs & IB_ACCESS_RELAXED_ORDERING) &&
1572 1573 1574 1575
	    MLX5_CAP_GEN(dev->mdev, relaxed_ordering_write) &&
	    !MLX5_CAP_GEN(dev->mdev, relaxed_ordering_write_umr))
		return false;

1576 1577 1578
	if ((diffs & IB_ACCESS_RELAXED_ORDERING) &&
	    MLX5_CAP_GEN(dev->mdev, relaxed_ordering_read) &&
	    !MLX5_CAP_GEN(dev->mdev, relaxed_ordering_read_umr))
1579 1580
		return false;

1581 1582
	return true;
}
1583

1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
static inline int mlx5r_store_odp_mkey(struct mlx5_ib_dev *dev,
				       struct mlx5_core_mkey *mmkey)
{
	refcount_set(&mmkey->usecount, 1);

	return xa_err(xa_store(&dev->odp_mkeys, mlx5_base_mkey(mmkey->key),
			       mmkey, GFP_KERNEL));
}

/* deref an mkey that can participate in ODP flow */
static inline void mlx5r_deref_odp_mkey(struct mlx5_core_mkey *mmkey)
{
	if (refcount_dec_and_test(&mmkey->usecount))
		wake_up(&mmkey->wait);
}

/* deref an mkey that can participate in ODP flow and wait for relese */
static inline void mlx5r_deref_wait_odp_mkey(struct mlx5_core_mkey *mmkey)
{
	mlx5r_deref_odp_mkey(mmkey);
	wait_event(mmkey->wait, refcount_read(&mmkey->usecount) == 0);
}

1607
int mlx5_ib_test_wc(struct mlx5_ib_dev *dev);
1608 1609 1610 1611 1612 1613 1614

static inline bool mlx5_ib_lag_should_assign_affinity(struct mlx5_ib_dev *dev)
{
	return dev->lag_active ||
		(MLX5_CAP_GEN(dev->mdev, num_lag_ports) > 1 &&
		 MLX5_CAP_GEN(dev->mdev, lag_tx_port_affinity));
}
1615 1616 1617 1618 1619 1620

static inline bool rt_supported(int ts_cap)
{
	return ts_cap == MLX5_TIMESTAMP_FORMAT_CAP_REAL_TIME ||
	       ts_cap == MLX5_TIMESTAMP_FORMAT_CAP_FREE_RUNNING_AND_REAL_TIME;
}
1621
#endif /* MLX5_IB_H */