mlx5_ib.h 40.2 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#ifndef MLX5_IB_H
#define MLX5_IB_H

#include <linux/kernel.h>
#include <linux/sched.h>
#include <rdma/ib_verbs.h>
39
#include <rdma/ib_umem.h>
40 41 42
#include <rdma/ib_smi.h>
#include <linux/mlx5/driver.h>
#include <linux/mlx5/cq.h>
43
#include <linux/mlx5/fs.h>
44 45
#include <linux/mlx5/qp.h>
#include <linux/types.h>
46
#include <linux/mlx5/transobj.h>
47
#include <rdma/ib_user_verbs.h>
48
#include <rdma/mlx5-abi.h>
49
#include <rdma/uverbs_ioctl.h>
50
#include <rdma/mlx5_user_ioctl_cmds.h>
51
#include <rdma/mlx5_user_ioctl_verbs.h>
52

53 54
#include "srq.h"

55 56 57
#define mlx5_ib_dbg(_dev, format, arg...)                                      \
	dev_dbg(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
		__LINE__, current->pid, ##arg)
58

59 60 61
#define mlx5_ib_err(_dev, format, arg...)                                      \
	dev_err(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
		__LINE__, current->pid, ##arg)
62

63 64 65
#define mlx5_ib_warn(_dev, format, arg...)                                     \
	dev_warn(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,     \
		 __LINE__, current->pid, ##arg)
66

67 68
#define field_avail(type, fld, sz) (offsetof(type, fld) +		\
				    sizeof(((type *)0)->fld) <= (sz))
69 70
#define MLX5_IB_DEFAULT_UIDX 0xffffff
#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
71

72 73
#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
enum {
	MLX5_IB_MMAP_CMD_SHIFT	= 8,
	MLX5_IB_MMAP_CMD_MASK	= 0xff,
};

enum {
	MLX5_RES_SCAT_DATA32_CQE	= 0x1,
	MLX5_RES_SCAT_DATA64_CQE	= 0x2,
	MLX5_REQ_SCAT_DATA32_CQE	= 0x11,
	MLX5_REQ_SCAT_DATA64_CQE	= 0x22,
};

enum mlx5_ib_mad_ifc_flags {
	MLX5_MAD_IFC_IGNORE_MKEY	= 1,
	MLX5_MAD_IFC_IGNORE_BKEY	= 2,
	MLX5_MAD_IFC_NET_VIEW		= 4,
};

92
enum {
93
	MLX5_CROSS_CHANNEL_BFREG         = 0,
94 95
};

96 97 98 99 100
enum {
	MLX5_CQE_VERSION_V0,
	MLX5_CQE_VERSION_V1,
};

A
Artemy Kovalyov 已提交
101 102 103 104 105
enum {
	MLX5_TM_MAX_RNDV_MSG_SIZE	= 64,
	MLX5_TM_MAX_SGE			= 1,
};

106 107
enum {
	MLX5_IB_INVALID_UAR_INDEX	= BIT(31),
108
	MLX5_IB_INVALID_BFREG		= BIT(31),
109 110
};

111 112 113 114 115 116 117 118 119 120
enum {
	MLX5_MAX_MEMIC_PAGES = 0x100,
	MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
};

enum {
	MLX5_MEMIC_BASE_ALIGN	= 6,
	MLX5_MEMIC_BASE_SIZE	= 1 << MLX5_MEMIC_BASE_ALIGN,
};

121 122 123 124 125 126 127
struct mlx5_ib_ucontext {
	struct ib_ucontext	ibucontext;
	struct list_head	db_page_list;

	/* protect doorbell record alloc/free
	 */
	struct mutex		db_page_mutex;
128
	struct mlx5_bfreg_info	bfregi;
129
	u8			cqe_version;
130 131
	/* Transport Domain number */
	u32			tdn;
132

133
	u64			lib_caps;
134
	DECLARE_BITMAP(dm_pages, MLX5_MAX_MEMIC_PAGES);
Y
Yishai Hadas 已提交
135
	u16			devx_uid;
136 137
	/* For RoCE LAG TX affinity */
	atomic_t		tx_port_affinity;
138 139 140 141 142 143 144 145 146 147
};

static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
{
	return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
}

struct mlx5_ib_pd {
	struct ib_pd		ibpd;
	u32			pdn;
148
	u16			uid;
149 150
};

151 152
enum {
	MLX5_IB_FLOW_ACTION_MODIFY_HEADER,
153
	MLX5_IB_FLOW_ACTION_PACKET_REFORMAT,
154
	MLX5_IB_FLOW_ACTION_DECAP,
155 156
};

157
#define MLX5_IB_FLOW_MCAST_PRIO		(MLX5_BY_PASS_NUM_PRIOS - 1)
158
#define MLX5_IB_FLOW_LAST_PRIO		(MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
159 160 161 162 163 164
#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
#error "Invalid number of bypass priorities"
#endif
#define MLX5_IB_FLOW_LEFTOVERS_PRIO	(MLX5_IB_FLOW_MCAST_PRIO + 1)

#define MLX5_IB_NUM_FLOW_FT		(MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
165
#define MLX5_IB_NUM_SNIFFER_FTS		2
166
#define MLX5_IB_NUM_EGRESS_FTS		1
167 168 169 170 171 172 173 174
struct mlx5_ib_flow_prio {
	struct mlx5_flow_table		*flow_table;
	unsigned int			refcount;
};

struct mlx5_ib_flow_handler {
	struct list_head		list;
	struct ib_flow			ibflow;
175
	struct mlx5_ib_flow_prio	*prio;
M
Mark Bloch 已提交
176
	struct mlx5_flow_handle		*rule;
177
	struct ib_counters		*ibcounters;
178 179
	struct mlx5_ib_dev		*dev;
	struct mlx5_ib_flow_matcher	*flow_matcher;
180 181
};

182 183 184 185
struct mlx5_ib_flow_matcher {
	struct mlx5_ib_match_params matcher_mask;
	int			mask_len;
	enum mlx5_ib_flow_type	flow_type;
186
	enum mlx5_flow_namespace_type ns_type;
187 188 189 190 191 192
	u16			priority;
	struct mlx5_core_dev	*mdev;
	atomic_t		usecnt;
	u8			match_criteria_enable;
};

193 194
struct mlx5_ib_flow_db {
	struct mlx5_ib_flow_prio	prios[MLX5_IB_NUM_FLOW_FT];
195
	struct mlx5_ib_flow_prio	egress_prios[MLX5_IB_NUM_FLOW_FT];
196
	struct mlx5_ib_flow_prio	sniffer[MLX5_IB_NUM_SNIFFER_FTS];
197
	struct mlx5_ib_flow_prio	egress[MLX5_IB_NUM_EGRESS_FTS];
198
	struct mlx5_ib_flow_prio	fdb;
199
	struct mlx5_flow_table		*lag_demux_ft;
200 201 202 203 204 205 206 207
	/* Protect flow steering bypass flow tables
	 * when add/del flow rules.
	 * only single add/removal of flow steering rule could be done
	 * simultaneously.
	 */
	struct mutex			lock;
};

208 209 210 211
/* Use macros here so that don't have to duplicate
 * enum ib_send_flags and enum ib_qp_type for low-level driver
 */

212 213 214 215 216 217
#define MLX5_IB_SEND_UMR_ENABLE_MR	       (IB_SEND_RESERVED_START << 0)
#define MLX5_IB_SEND_UMR_DISABLE_MR	       (IB_SEND_RESERVED_START << 1)
#define MLX5_IB_SEND_UMR_FAIL_IF_FREE	       (IB_SEND_RESERVED_START << 2)
#define MLX5_IB_SEND_UMR_UPDATE_XLT	       (IB_SEND_RESERVED_START << 3)
#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION    (IB_SEND_RESERVED_START << 4)
#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS       IB_SEND_RESERVED_END
218

219
#define MLX5_IB_QPT_REG_UMR	IB_QPT_RESERVED1
H
Haggai Eran 已提交
220 221 222 223 224
/*
 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
 * creates the actual hardware QP.
 */
#define MLX5_IB_QPT_HW_GSI	IB_QPT_RESERVED2
225 226
#define MLX5_IB_QPT_DCI		IB_QPT_RESERVED3
#define MLX5_IB_QPT_DCT		IB_QPT_RESERVED4
227 228
#define MLX5_IB_WR_UMR		IB_WR_RESERVED1

229 230 231
#define MLX5_IB_UMR_OCTOWORD	       16
#define MLX5_IB_UMR_XLT_ALIGNMENT      64

232 233 234 235 236 237
#define MLX5_IB_UPD_XLT_ZAP	      BIT(0)
#define MLX5_IB_UPD_XLT_ENABLE	      BIT(1)
#define MLX5_IB_UPD_XLT_ATOMIC	      BIT(2)
#define MLX5_IB_UPD_XLT_ADDR	      BIT(3)
#define MLX5_IB_UPD_XLT_PD	      BIT(4)
#define MLX5_IB_UPD_XLT_ACCESS	      BIT(5)
238
#define MLX5_IB_UPD_XLT_INDIRECT      BIT(6)
239

240 241 242 243 244 245 246 247 248 249 250 251
/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
 *
 * These flags are intended for internal use by the mlx5_ib driver, and they
 * rely on the range reserved for that use in the ib_qp_create_flags enum.
 */

/* Create a UD QP whose source QP number is 1 */
static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
{
	return IB_QP_CREATE_RESERVED_START;
}

252 253 254 255 256
struct wr_list {
	u16	opcode;
	u16	next;
};

257 258
enum mlx5_ib_rq_flags {
	MLX5_IB_RQ_CVLAN_STRIPPING	= 1 << 0,
259
	MLX5_IB_RQ_PCI_WRITE_END_PADDING	= 1 << 1,
260 261
};

262
struct mlx5_ib_wq {
263
	struct mlx5_frag_buf_ctrl fbc;
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
	u64		       *wrid;
	u32		       *wr_data;
	struct wr_list	       *w_list;
	unsigned	       *wqe_head;
	u16		        unsig_count;

	/* serialize post to the work queue
	 */
	spinlock_t		lock;
	int			wqe_cnt;
	int			max_post;
	int			max_gs;
	int			offset;
	int			wqe_shift;
	unsigned		head;
	unsigned		tail;
	u16			cur_post;
281
	void			*cur_edge;
282 283
};

284 285
enum mlx5_ib_wq_flags {
	MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
286
	MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
287 288
};

289 290 291 292 293
#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13

294 295
struct mlx5_ib_rwq {
	struct ib_wq		ibwq;
296
	struct mlx5_core_qp	core_qp;
297 298 299 300 301
	u32			rq_num_pas;
	u32			log_rq_stride;
	u32			log_rq_size;
	u32			rq_page_offset;
	u32			log_page_size;
302 303 304
	u32			log_num_strides;
	u32			two_byte_shift_en;
	u32			single_stride_log_num_of_bytes;
305 306 307 308 309 310 311 312 313
	struct ib_umem		*umem;
	size_t			buf_size;
	unsigned int		page_shift;
	int			create_type;
	struct mlx5_db		db;
	u32			user_index;
	u32			wqe_count;
	u32			wqe_shift;
	int			wq_sig;
314
	u32			create_flags; /* Use enum mlx5_ib_wq_flags */
315 316
};

317 318 319 320 321 322
enum {
	MLX5_QP_USER,
	MLX5_QP_KERNEL,
	MLX5_QP_EMPTY
};

323 324 325 326 327
enum {
	MLX5_WQ_USER,
	MLX5_WQ_KERNEL
};

328 329 330
struct mlx5_ib_rwq_ind_table {
	struct ib_rwq_ind_table ib_rwq_ind_tbl;
	u32			rqtn;
331
	u16			uid;
332 333
};

334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
struct mlx5_ib_ubuffer {
	struct ib_umem	       *umem;
	int			buf_size;
	u64			buf_addr;
};

struct mlx5_ib_qp_base {
	struct mlx5_ib_qp	*container_mibqp;
	struct mlx5_core_qp	mqp;
	struct mlx5_ib_ubuffer	ubuffer;
};

struct mlx5_ib_qp_trans {
	struct mlx5_ib_qp_base	base;
	u16			xrcdn;
	u8			alt_port;
	u8			atomic_rd_en;
	u8			resp_depth;
};

Y
Yishai Hadas 已提交
354 355 356 357
struct mlx5_ib_rss_qp {
	u32	tirn;
};

358
struct mlx5_ib_rq {
359 360 361 362
	struct mlx5_ib_qp_base base;
	struct mlx5_ib_wq	*rq;
	struct mlx5_ib_ubuffer	ubuffer;
	struct mlx5_db		*doorbell;
363
	u32			tirn;
364
	u8			state;
365
	u32			flags;
366 367 368 369 370 371 372
};

struct mlx5_ib_sq {
	struct mlx5_ib_qp_base base;
	struct mlx5_ib_wq	*sq;
	struct mlx5_ib_ubuffer  ubuffer;
	struct mlx5_db		*doorbell;
373
	struct mlx5_flow_handle	*flow_rule;
374 375
	u32			tisn;
	u8			state;
376 377 378
};

struct mlx5_ib_raw_packet_qp {
379
	struct mlx5_ib_sq sq;
380 381 382
	struct mlx5_ib_rq rq;
};

383 384 385 386 387 388
struct mlx5_bf {
	int			buf_size;
	unsigned long		offset;
	struct mlx5_sq_bfreg   *bfreg;
};

389 390 391 392 393
struct mlx5_ib_dct {
	struct mlx5_core_dct    mdct;
	u32                     *in;
};

394 395
struct mlx5_ib_qp {
	struct ib_qp		ibqp;
396
	union {
397 398
		struct mlx5_ib_qp_trans trans_qp;
		struct mlx5_ib_raw_packet_qp raw_packet_qp;
Y
Yishai Hadas 已提交
399
		struct mlx5_ib_rss_qp rss_qp;
400
		struct mlx5_ib_dct dct;
401
	};
402
	struct mlx5_frag_buf	buf;
403 404 405 406 407

	struct mlx5_db		db;
	struct mlx5_ib_wq	rq;

	u8			sq_signal_bits;
408
	u8			next_fence;
409 410 411 412 413 414 415 416 417 418 419
	struct mlx5_ib_wq	sq;

	/* serialize qp state modifications
	 */
	struct mutex		mutex;
	u32			flags;
	u8			port;
	u8			state;
	int			wq_sig;
	int			scat_cqe;
	int			max_inline_data;
420
	struct mlx5_bf	        bf;
421 422 423 424 425
	int			has_rq;

	/* only for user space QPs. For kernel
	 * we have it from the bf object
	 */
426
	int			bfregn;
427 428

	int			create_type;
429 430 431

	/* Store signature errors */
	bool			signature_en;
432

433 434 435
	struct list_head	qps_list;
	struct list_head	cq_recv_list;
	struct list_head	cq_send_list;
436
	struct mlx5_rate_limit	rl;
437
	u32                     underlay_qpn;
438
	u32			flags_en;
439 440
	/* storage for qp sub type when core qp type is IB_QPT_DRIVER */
	enum ib_qp_type		qp_sub_type;
441 442 443
};

struct mlx5_ib_cq_buf {
444
	struct mlx5_frag_buf_ctrl fbc;
445
	struct mlx5_frag_buf    frag_buf;
446 447
	struct ib_umem		*umem;
	int			cqe_size;
E
Eli Cohen 已提交
448
	int			nent;
449 450 451
};

enum mlx5_ib_qp_flags {
452 453 454 455 456 457
	MLX5_IB_QP_LSO                          = IB_QP_CREATE_IPOIB_UD_LSO,
	MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK     = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
	MLX5_IB_QP_CROSS_CHANNEL            = IB_QP_CREATE_CROSS_CHANNEL,
	MLX5_IB_QP_MANAGED_SEND             = IB_QP_CREATE_MANAGED_SEND,
	MLX5_IB_QP_MANAGED_RECV             = IB_QP_CREATE_MANAGED_RECV,
	MLX5_IB_QP_SIGNATURE_HANDLING           = 1 << 5,
458 459
	/* QP uses 1 as its source QP number */
	MLX5_IB_QP_SQPN_QP1			= 1 << 6,
460
	MLX5_IB_QP_CAP_SCATTER_FCS		= 1 << 7,
461
	MLX5_IB_QP_RSS				= 1 << 8,
462
	MLX5_IB_QP_CVLAN_STRIPPING		= 1 << 9,
463
	MLX5_IB_QP_UNDERLAY			= 1 << 10,
464
	MLX5_IB_QP_PCI_WRITE_END_PADDING	= 1 << 11,
465
	MLX5_IB_QP_TUNNEL_OFFLOAD		= 1 << 12,
466
	MLX5_IB_QP_PACKET_BASED_CREDIT		= 1 << 13,
467 468
};

469
struct mlx5_umr_wr {
C
Christoph Hellwig 已提交
470
	struct ib_send_wr		wr;
471 472
	u64				virt_addr;
	u64				offset;
473 474
	struct ib_pd		       *pd;
	unsigned int			page_shift;
475
	unsigned int			xlt_size;
M
Maor Gottlieb 已提交
476
	u64				length;
477 478 479 480
	int				access_flags;
	u32				mkey;
};

481
static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
C
Christoph Hellwig 已提交
482 483 484 485
{
	return container_of(wr, struct mlx5_umr_wr, wr);
}

486 487 488 489 490
struct mlx5_shared_mr_info {
	int mr_id;
	struct ib_umem		*umem;
};

491 492 493 494
enum mlx5_ib_cq_pr_flags {
	MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD	= 1 << 0,
};

495 496 497 498 499 500 501 502 503 504 505 506 507
struct mlx5_ib_cq {
	struct ib_cq		ibcq;
	struct mlx5_core_cq	mcq;
	struct mlx5_ib_cq_buf	buf;
	struct mlx5_db		db;

	/* serialize access to the CQ
	 */
	spinlock_t		lock;

	/* protect resize cq
	 */
	struct mutex		resize_mutex;
E
Eli Cohen 已提交
508
	struct mlx5_ib_cq_buf  *resize_buf;
509 510
	struct ib_umem	       *resize_umem;
	int			cqe_size;
511 512
	struct list_head	list_send_qp;
	struct list_head	list_recv_qp;
513
	u32			create_flags;
514 515 516
	struct list_head	wc_list;
	enum ib_cq_notify_flags notify_flags;
	struct work_struct	notify_work;
517
	u16			private_flags; /* Use mlx5_ib_cq_pr_flags */
518 519 520 521 522
};

struct mlx5_ib_wc {
	struct ib_wc wc;
	struct list_head list;
523 524 525 526 527
};

struct mlx5_ib_srq {
	struct ib_srq		ibsrq;
	struct mlx5_core_srq	msrq;
528
	struct mlx5_frag_buf	buf;
529
	struct mlx5_db		db;
530
	struct mlx5_frag_buf_ctrl fbc;
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
	u64		       *wrid;
	/* protect SRQ hanlding
	 */
	spinlock_t		lock;
	int			head;
	int			tail;
	u16			wqe_ctr;
	struct ib_umem	       *umem;
	/* serialize arming a SRQ
	 */
	struct mutex		mutex;
	int			wq_sig;
};

struct mlx5_ib_xrcd {
	struct ib_xrcd		ibxrcd;
	u32			xrcdn;
};

550 551 552 553 554
enum mlx5_ib_mtt_access_flags {
	MLX5_IB_MTT_READ  = (1 << 0),
	MLX5_IB_MTT_WRITE = (1 << 1),
};

555 556 557
struct mlx5_ib_dm {
	struct ib_dm		ibdm;
	phys_addr_t		dev_addr;
558 559
	u32			type;
	size_t			size;
560 561
};

562 563
#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)

564 565 566 567 568
#define MLX5_IB_DM_MEMIC_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE   |\
					 IB_ACCESS_REMOTE_WRITE  |\
					 IB_ACCESS_REMOTE_READ   |\
					 IB_ACCESS_REMOTE_ATOMIC |\
					 IB_ZERO_BASED)
569

570 571
struct mlx5_ib_mr {
	struct ib_mr		ibmr;
572 573 574 575 576
	void			*descs;
	dma_addr_t		desc_map;
	int			ndescs;
	int			max_descs;
	int			desc_size;
577
	int			access_mode;
578
	struct mlx5_core_mkey	mmkey;
579 580 581 582
	struct ib_umem	       *umem;
	struct mlx5_shared_mr_info	*smr_info;
	struct list_head	list;
	int			order;
583
	bool			allocated_from_cache;
584
	int			npages;
E
Eli Cohen 已提交
585
	struct mlx5_ib_dev     *dev;
586
	u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
587
	struct mlx5_core_sig_ctx    *sig;
588
	int			live;
589
	void			*descs_alloc;
590
	int			access_flags; /* Needed for rereg MR */
591 592 593 594

	struct mlx5_ib_mr      *parent;
	atomic_t		num_leaf_free;
	wait_queue_head_t       q_leaf_free;
595
	struct mlx5_async_work  cb_work;
596
	atomic_t		num_pending_prefetch;
597 598
};

599 600 601 602 603 604
static inline bool is_odp_mr(struct mlx5_ib_mr *mr)
{
	return IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) && mr->umem &&
	       mr->umem->is_odp;
}

605 606 607
struct mlx5_ib_mw {
	struct ib_mw		ibmw;
	struct mlx5_core_mkey	mmkey;
A
Artemy Kovalyov 已提交
608
	int			ndescs;
609 610
};

611 612 613 614 615 616
struct mlx5_ib_devx_mr {
	struct mlx5_core_mkey	mmkey;
	int			ndescs;
	struct rcu_head		rcu;
};

617
struct mlx5_ib_umr_context {
618
	struct ib_cqe		cqe;
619 620 621 622
	enum ib_wc_status	status;
	struct completion	done;
};

623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
struct umr_common {
	struct ib_pd	*pd;
	struct ib_cq	*cq;
	struct ib_qp	*qp;
	/* control access to UMR QP
	 */
	struct semaphore	sem;
};

enum {
	MLX5_FMR_INVALID,
	MLX5_FMR_VALID,
	MLX5_FMR_BUSY,
};

struct mlx5_cache_ent {
	struct list_head	head;
	/* sync access to the cahce entry
	 */
	spinlock_t		lock;


	char                    name[4];
	u32                     order;
647 648 649 650
	u32			xlt;
	u32			access_mode;
	u32			page;

651 652 653 654 655 656 657 658
	u32			size;
	u32                     cur;
	u32                     miss;
	u32			limit;

	struct mlx5_ib_dev     *dev;
	struct work_struct	work;
	struct delayed_work	dwork;
E
Eli Cohen 已提交
659
	int			pending;
660
	struct completion	compl;
661 662 663 664 665 666 667 668 669 670
};

struct mlx5_mr_cache {
	struct workqueue_struct *wq;
	struct mlx5_cache_ent	ent[MAX_MR_CACHE_ENTRIES];
	int			stopped;
	struct dentry		*root;
	unsigned long		last_add;
};

H
Haggai Eran 已提交
671 672 673
struct mlx5_ib_gsi_qp;

struct mlx5_ib_port_resources {
674
	struct mlx5_ib_resources *devr;
H
Haggai Eran 已提交
675
	struct mlx5_ib_gsi_qp *gsi;
676
	struct work_struct pkey_change_work;
H
Haggai Eran 已提交
677 678
};

679 680 681 682 683 684
struct mlx5_ib_resources {
	struct ib_cq	*c0;
	struct ib_xrcd	*x0;
	struct ib_xrcd	*x1;
	struct ib_pd	*p0;
	struct ib_srq	*s0;
685
	struct ib_srq	*s1;
H
Haggai Eran 已提交
686 687 688
	struct mlx5_ib_port_resources ports[2];
	/* Protects changes to the port resources */
	struct mutex	mutex;
689 690
};

691
struct mlx5_ib_counters {
692 693
	const char **names;
	size_t *offsets;
694 695
	u32 num_q_counters;
	u32 num_cong_counters;
696
	u32 num_ext_ppcnt_counters;
697
	u16 set_id;
698
	bool set_id_valid;
699 700
};

701 702 703 704 705 706 707 708
struct mlx5_ib_multiport_info;

struct mlx5_ib_multiport {
	struct mlx5_ib_multiport_info *mpi;
	/* To be held when accessing the multiport info */
	spinlock_t mpi_lock;
};

709 710 711 712 713 714 715
struct mlx5_roce {
	/* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
	 * netdev pointer
	 */
	rwlock_t		netdev_lock;
	struct net_device	*netdev;
	struct notifier_block	nb;
716
	atomic_t		tx_port_affinity;
717
	enum ib_port_state last_port_state;
718 719
	struct mlx5_ib_dev	*dev;
	u8			native_port_num;
720 721
};

722 723 724 725 726
struct mlx5_ib_port {
	struct mlx5_ib_counters cnts;
	struct mlx5_ib_multiport mp;
	struct mlx5_ib_dbg_cc_params *dbg_cc_params;
	struct mlx5_roce roce;
727
	struct mlx5_eswitch_rep		*rep;
728 729
};

730 731 732 733
struct mlx5_ib_dbg_param {
	int			offset;
	struct mlx5_ib_dev	*dev;
	struct dentry		*dentry;
734
	u8			port_num;
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
};

enum mlx5_ib_dbg_cc_types {
	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
	MLX5_IB_DBG_CC_RP_TIME_RESET,
	MLX5_IB_DBG_CC_RP_BYTE_RESET,
	MLX5_IB_DBG_CC_RP_THRESHOLD,
	MLX5_IB_DBG_CC_RP_AI_RATE,
	MLX5_IB_DBG_CC_RP_HAI_RATE,
	MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
	MLX5_IB_DBG_CC_RP_MIN_RATE,
	MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
	MLX5_IB_DBG_CC_RP_DCE_TCP_G,
	MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
	MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
	MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
	MLX5_IB_DBG_CC_RP_GD,
	MLX5_IB_DBG_CC_NP_CNP_DSCP,
	MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
	MLX5_IB_DBG_CC_NP_CNP_PRIO,
	MLX5_IB_DBG_CC_MAX,
};

struct mlx5_ib_dbg_cc_params {
	struct dentry			*root;
	struct mlx5_ib_dbg_param	params[MLX5_IB_DBG_CC_MAX];
};

764 765 766 767
enum {
	MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
};

768 769 770 771 772 773 774
struct mlx5_ib_dbg_delay_drop {
	struct dentry		*dir_debugfs;
	struct dentry		*rqs_cnt_debugfs;
	struct dentry		*events_cnt_debugfs;
	struct dentry		*timeout_debugfs;
};

775 776 777 778 779 780 781
struct mlx5_ib_delay_drop {
	struct mlx5_ib_dev     *dev;
	struct work_struct	delay_drop_work;
	/* serialize setting of delay drop */
	struct mutex		lock;
	u32			timeout;
	bool			activate;
782 783 784
	atomic_t		events_cnt;
	atomic_t		rqs_cnt;
	struct mlx5_ib_dbg_delay_drop *dbg;
785 786
};

787 788
enum mlx5_ib_stages {
	MLX5_IB_STAGE_INIT,
789
	MLX5_IB_STAGE_FLOW_DB,
790
	MLX5_IB_STAGE_CAPS,
791
	MLX5_IB_STAGE_NON_DEFAULT_CB,
792
	MLX5_IB_STAGE_ROCE,
793
	MLX5_IB_STAGE_SRQ,
794
	MLX5_IB_STAGE_DEVICE_RESOURCES,
795
	MLX5_IB_STAGE_DEVICE_NOTIFIER,
796 797 798 799 800
	MLX5_IB_STAGE_ODP,
	MLX5_IB_STAGE_COUNTERS,
	MLX5_IB_STAGE_CONG_DEBUGFS,
	MLX5_IB_STAGE_UAR,
	MLX5_IB_STAGE_BFREG,
801
	MLX5_IB_STAGE_PRE_IB_REG_UMR,
802
	MLX5_IB_STAGE_WHITELIST_UID,
803
	MLX5_IB_STAGE_IB_REG,
804
	MLX5_IB_STAGE_POST_IB_REG_UMR,
805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821
	MLX5_IB_STAGE_DELAY_DROP,
	MLX5_IB_STAGE_CLASS_ATTR,
	MLX5_IB_STAGE_MAX,
};

struct mlx5_ib_stage {
	int (*init)(struct mlx5_ib_dev *dev);
	void (*cleanup)(struct mlx5_ib_dev *dev);
};

#define STAGE_CREATE(_stage, _init, _cleanup) \
	.stage[_stage] = {.init = _init, .cleanup = _cleanup}

struct mlx5_ib_profile {
	struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
};

822 823 824 825
struct mlx5_ib_multiport_info {
	struct list_head list;
	struct mlx5_ib_dev *ibdev;
	struct mlx5_core_dev *mdev;
826
	struct notifier_block mdev_events;
827 828 829 830 831 832 833
	struct completion unref_comp;
	u64 sys_image_guid;
	u32 mdev_refcnt;
	bool is_master;
	bool unaffiliate;
};

834 835 836 837 838 839 840
struct mlx5_ib_flow_action {
	struct ib_flow_action		ib_action;
	union {
		struct {
			u64			    ib_flags;
			struct mlx5_accel_esp_xfrm *ctx;
		} esp_aes_gcm;
841 842 843 844 845
		struct {
			struct mlx5_ib_dev *dev;
			u32 sub_type;
			u32 action_id;
		} flow_action_raw;
846 847 848
	};
};

849
struct mlx5_dm {
850
	struct mlx5_core_dev *dev;
851 852 853 854 855
	/* This lock is used to protect the access to the shared
	 * allocation map when concurrent requests by different
	 * processes are handled.
	 */
	spinlock_t lock;
856 857 858
	DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
};

859 860 861 862 863 864
struct mlx5_read_counters_attr {
	struct mlx5_fc *hw_cntrs_hndl;
	u64 *out;
	u32 flags;
};

865 866 867 868
enum mlx5_ib_counters_type {
	MLX5_IB_COUNTERS_FLOW,
};

869 870
struct mlx5_ib_mcounters {
	struct ib_counters ibcntrs;
871
	enum mlx5_ib_counters_type type;
872 873 874 875 876 877
	/* number of counters supported for this counters type */
	u32 counters_num;
	struct mlx5_fc *hw_cntrs_hndl;
	/* read function for this counters type */
	int (*read_counters)(struct ib_device *ibdev,
			     struct mlx5_read_counters_attr *read_attr);
878 879 880 881 882 883 884 885
	/* max index set as part of create_flow */
	u32 cntrs_max_index;
	/* number of counters data entries (<description,index> pair) */
	u32 ncounters;
	/* counters data array for descriptions and indexes */
	struct mlx5_ib_flow_counters_desc *counters_data;
	/* protects access to mcounters internal data */
	struct mutex mcntrs_mutex;
886 887 888 889 890 891 892 893
};

static inline struct mlx5_ib_mcounters *
to_mcounters(struct ib_counters *ibcntrs)
{
	return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
}

894 895 896
int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
			   bool is_egress,
			   struct mlx5_flow_act *action);
897 898 899 900
struct mlx5_ib_lb_state {
	/* protect the user_td */
	struct mutex		mutex;
	u32			user_td;
901 902
	int			qps;
	bool			enabled;
903 904
};

905 906 907 908 909 910 911 912 913
struct mlx5_ib_pf_eq {
	struct mlx5_ib_dev *dev;
	struct mlx5_eq *core;
	struct work_struct work;
	spinlock_t lock; /* Pagefaults spinlock */
	struct workqueue_struct *wq;
	mempool_t *pool;
};

914 915
struct mlx5_ib_dev {
	struct ib_device		ib_dev;
916
	struct mlx5_core_dev		*mdev;
917
	struct notifier_block		mdev_events;
918 919 920 921 922 923 924 925 926 927
	int				num_ports;
	/* serialize update of capability mask
	 */
	struct mutex			cap_mask_mutex;
	bool				ib_active;
	struct umr_common		umrc;
	/* sync used page count stats
	 */
	struct mlx5_ib_resources	devr;
	struct mlx5_mr_cache		cache;
E
Eli Cohen 已提交
928
	struct timer_list		delay_timer;
929 930
	/* Prevents soft lock on massive reg MRs */
	struct mutex			slow_path_mutex;
E
Eli Cohen 已提交
931
	int				fill_delay;
932
	struct ib_odp_caps	odp_caps;
933
	u64			odp_max_size;
934 935
	struct mlx5_ib_pf_eq	odp_pf_eq;

936 937 938 939 940
	/*
	 * Sleepable RCU that prevents destruction of MRs while they are still
	 * being used by a page fault handler.
	 */
	struct srcu_struct      mr_srcu;
941
	u32			null_mkey;
942
	struct mlx5_ib_flow_db	*flow_db;
943 944 945
	/* protect resources needed as part of reset flow */
	spinlock_t		reset_flow_resource_lock;
	struct list_head	qp_list;
M
Mark Bloch 已提交
946 947
	/* Array with num_ports elements */
	struct mlx5_ib_port	*port;
948 949
	struct mlx5_sq_bfreg	bfreg;
	struct mlx5_sq_bfreg	fp_bfreg;
950
	struct mlx5_ib_delay_drop	delay_drop;
951
	const struct mlx5_ib_profile	*profile;
952
	bool			is_rep;
953
	int				lag_active;
954

955
	struct mlx5_ib_lb_state		lb;
956
	u8			umr_fence;
957 958
	struct list_head	ib_dev_list;
	u64			sys_image_guid;
959
	struct mlx5_dm		dm;
960
	u16			devx_whitelist_uid;
961
	struct mlx5_srq_table   srq_table;
962
	struct mlx5_async_ctx   async_ctx;
963
	int			free_port;
964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980
};

static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
{
	return container_of(mcq, struct mlx5_ib_cq, mcq);
}

static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
{
	return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
}

static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
{
	return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
}

981 982 983 984 985 986 987 988
static inline struct mlx5_ib_dev *mlx5_udata_to_mdev(struct ib_udata *udata)
{
	struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);

	return to_mdev(context->ibucontext.device);
}

989 990 991 992 993 994 995
static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
{
	return container_of(ibcq, struct mlx5_ib_cq, ibcq);
}

static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
{
996
	return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
997 998
}

999 1000 1001 1002 1003
static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
{
	return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
}

1004
static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
1005
{
1006
	return container_of(mmkey, struct mlx5_ib_mr, mmkey);
1007 1008
}

1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
{
	return container_of(ibpd, struct mlx5_ib_pd, ibpd);
}

static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
{
	return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
}

static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
{
	return container_of(ibqp, struct mlx5_ib_qp, ibqp);
}

1024 1025 1026 1027 1028
static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
{
	return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
}

1029 1030 1031 1032 1033
static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
{
	return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
}

1034 1035 1036 1037 1038
static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
{
	return container_of(msrq, struct mlx5_ib_srq, msrq);
}

1039 1040 1041 1042 1043
static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
{
	return container_of(ibdm, struct mlx5_ib_dm, ibdm);
}

1044 1045 1046 1047 1048
static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
{
	return container_of(ibmr, struct mlx5_ib_mr, ibmr);
}

1049 1050 1051 1052 1053
static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
{
	return container_of(ibmw, struct mlx5_ib_mw, ibmw);
}

1054 1055 1056 1057 1058 1059
static inline struct mlx5_ib_flow_action *
to_mflow_act(struct ib_flow_action *ibact)
{
	return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
}

1060 1061
int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context,
			struct ib_udata *udata, unsigned long virt,
1062 1063 1064 1065 1066
			struct mlx5_db *db);
void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
1067 1068
int mlx5_ib_create_ah(struct ib_ah *ah, struct rdma_ah_attr *ah_attr, u32 flags,
		      struct ib_udata *udata);
1069
int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
1070
void mlx5_ib_destroy_ah(struct ib_ah *ah, u32 flags);
1071 1072
int mlx5_ib_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *init_attr,
		       struct ib_udata *udata);
1073 1074 1075
int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
		       enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
1076
void mlx5_ib_destroy_srq(struct ib_srq *srq, struct ib_udata *udata);
1077 1078
int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
			  const struct ib_recv_wr **bad_wr);
1079 1080
int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1081 1082 1083 1084 1085 1086 1087
struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
				struct ib_qp_init_attr *init_attr,
				struct ib_udata *udata);
int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
		      int attr_mask, struct ib_udata *udata);
int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
		     struct ib_qp_init_attr *qp_init_attr);
1088
int mlx5_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata);
1089 1090
void mlx5_ib_drain_sq(struct ib_qp *qp);
void mlx5_ib_drain_rq(struct ib_qp *qp);
1091 1092 1093 1094
int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
		      const struct ib_send_wr **bad_wr);
int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
		      const struct ib_recv_wr **bad_wr);
1095 1096 1097 1098 1099 1100
int mlx5_ib_read_user_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
			     int buflen, size_t *bc);
int mlx5_ib_read_user_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
			     int buflen, size_t *bc);
int mlx5_ib_read_user_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index,
			      void *buffer, int buflen, size_t *bc);
1101 1102
struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
				const struct ib_cq_init_attr *attr,
1103
				struct ib_udata *udata);
1104
int mlx5_ib_destroy_cq(struct ib_cq *cq, struct ib_udata *udata);
1105 1106 1107 1108 1109 1110 1111 1112
int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
				  u64 virt_addr, int access_flags,
				  struct ib_udata *udata);
M
Moni Shoua 已提交
1113 1114 1115 1116 1117 1118
int mlx5_ib_advise_mr(struct ib_pd *pd,
		      enum ib_uverbs_advise_mr_advice advice,
		      u32 flags,
		      struct ib_sge *sg_list,
		      u32 num_sge,
		      struct uverbs_attr_bundle *attrs);
1119 1120 1121
struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
			       struct ib_udata *udata);
int mlx5_ib_dealloc_mw(struct ib_mw *mw);
1122 1123
int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
		       int page_shift, int flags);
1124
struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
1125
					     struct ib_udata *udata,
1126 1127
					     int access_flags);
void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
1128 1129 1130
int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
			  u64 length, u64 virt_addr, int access_flags,
			  struct ib_pd *pd, struct ib_udata *udata);
1131 1132 1133
int mlx5_ib_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
			       u32 max_num_sg, struct ib_udata *udata);
1134
int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
1135
		      unsigned int *sg_offset);
1136
int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
1137
			const struct ib_wc *in_wc, const struct ib_grh *in_grh,
1138 1139 1140
			const struct ib_mad_hdr *in, size_t in_mad_size,
			struct ib_mad_hdr *out, size_t *out_mad_size,
			u16 *out_mad_pkey_index);
1141
struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
1142
				   struct ib_udata *udata);
1143
int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata);
1144 1145
int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
					  struct ib_smp *out_mad);
int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
					 __be64 *sys_image_guid);
int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
				 u16 *max_pkeys);
int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
				 u32 *vendor_id);
int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
			    u16 *pkey);
int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
			    union ib_gid *gid);
int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
			    struct ib_port_attr *props);
1162 1163 1164 1165
int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
		       struct ib_port_attr *props);
int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
1166 1167 1168
void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
			unsigned long max_page_shift,
			int *count, int *shift,
1169
			int *ncont, int *order);
1170 1171 1172
void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
			    int page_shift, size_t offset, size_t num_pages,
			    __be64 *pas, int access_flags);
1173
void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1174
			  int page_shift, __be64 *pas, int access_flags);
1175
void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1176
int mlx5_ib_get_cqe_size(struct ib_cq *ibcq);
1177 1178
int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
1179 1180 1181

struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
1182 1183
int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
			    struct ib_mr_status *mr_status);
1184 1185 1186
struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
				struct ib_wq_init_attr *init_attr,
				struct ib_udata *udata);
1187
int mlx5_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata);
1188 1189
int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
		      u32 wq_attr_mask, struct ib_udata *udata);
1190 1191 1192 1193
struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
						      struct ib_rwq_ind_table_init_attr *init_attr,
						      struct ib_udata *udata);
int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
1194
bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
1195 1196 1197 1198
struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
			       struct ib_ucontext *context,
			       struct ib_dm_alloc_attr *attr,
			       struct uverbs_attr_bundle *attrs);
1199
int mlx5_ib_dealloc_dm(struct ib_dm *ibdm, struct uverbs_attr_bundle *attrs);
1200 1201 1202
struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
				struct ib_dm_mr_attr *attr,
				struct uverbs_attr_bundle *attrs);
1203

1204
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1205
void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
1206
int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
1207
void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev);
1208 1209
int __init mlx5_ib_odp_init(void);
void mlx5_ib_odp_cleanup(void);
1210
void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp, unsigned long start,
1211
			      unsigned long end);
1212 1213 1214
void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
			   size_t nentries, struct mlx5_ib_mr *mr, int flags);
M
Moni Shoua 已提交
1215 1216 1217 1218

int mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
			       enum ib_uverbs_advise_mr_advice advice,
			       u32 flags, struct ib_sge *sg_list, u32 num_sge);
1219
#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1220
static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
1221
{
1222
	return;
1223
}
1224 1225

static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
1226
static inline void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev) {}
1227
static inline int mlx5_ib_odp_init(void) { return 0; }
1228 1229 1230 1231 1232
static inline void mlx5_ib_odp_cleanup(void)				    {}
static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
					 size_t nentries, struct mlx5_ib_mr *mr,
					 int flags) {}
1233

1234 1235 1236 1237
static inline int
mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
			   enum ib_uverbs_advise_mr_advice advice, u32 flags,
			   struct ib_sge *sg_list, u32 num_sge)
M
Moni Shoua 已提交
1238 1239 1240
{
	return -EOPNOTSUPP;
}
1241 1242 1243
static inline void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp,
					    unsigned long start,
					    unsigned long end){};
1244 1245
#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */

1246 1247 1248 1249 1250 1251 1252
/* Needed for rep profile */
void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
		      const struct mlx5_ib_profile *profile,
		      int stage);
void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
		    const struct mlx5_ib_profile *profile);

1253 1254 1255 1256 1257 1258 1259 1260 1261
int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
			  u8 port, struct ifla_vf_info *info);
int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
			      u8 port, int state);
int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
			 u8 port, struct ifla_vf_stats *stats);
int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
			u64 guid, int type);

1262 1263
__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
			       const struct ib_gid_attr *attr);
1264

1265
void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1266
void mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1267

H
Haggai Eran 已提交
1268 1269 1270 1271 1272 1273 1274 1275 1276
/* GSI QP helper functions */
struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
				    struct ib_qp_init_attr *init_attr);
int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
			  int attr_mask);
int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
			 int qp_attr_mask,
			 struct ib_qp_init_attr *qp_init_attr);
1277 1278 1279 1280
int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
			  const struct ib_send_wr **bad_wr);
int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
			  const struct ib_recv_wr **bad_wr);
1281
void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
H
Haggai Eran 已提交
1282

1283 1284
int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);

1285 1286
void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
			int bfregn);
1287 1288 1289 1290 1291 1292
struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
						   u8 ib_port_num,
						   u8 *native_port_num);
void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
				  u8 port_num);
1293

Y
Yishai Hadas 已提交
1294
#if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
1295
int mlx5_ib_devx_create(struct mlx5_ib_dev *dev, bool is_user);
1296
void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid);
Y
Yishai Hadas 已提交
1297
const struct uverbs_object_tree_def *mlx5_ib_get_devx_tree(void);
1298 1299
extern const struct uapi_definition mlx5_ib_devx_defs[];
extern const struct uapi_definition mlx5_ib_flow_defs[];
1300 1301
struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
	struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
1302 1303
	struct mlx5_flow_act *flow_act, u32 counter_id,
	void *cmd_in, int inlen, int dest_id, int dest_type);
1304
bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
1305
bool mlx5_ib_devx_is_flow_counter(void *obj, u32 *counter_id);
1306
int mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root);
1307
void mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction);
Y
Yishai Hadas 已提交
1308 1309
#else
static inline int
1310 1311
mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
			   bool is_user) { return -EOPNOTSUPP; }
1312
static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid) {}
1313 1314 1315 1316 1317
static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
					     int *dest_type)
{
	return false;
}
1318 1319 1320 1321 1322
static inline void
mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction)
{
	return;
};
Y
Yishai Hadas 已提交
1323
#endif
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
static inline void init_query_mad(struct ib_smp *mad)
{
	mad->base_version  = 1;
	mad->mgmt_class    = IB_MGMT_CLASS_SUBN_LID_ROUTED;
	mad->class_version = 1;
	mad->method	   = IB_MGMT_METHOD_GET;
}

static inline u8 convert_access(int acc)
{
	return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC       : 0) |
	       (acc & IB_ACCESS_REMOTE_WRITE  ? MLX5_PERM_REMOTE_WRITE : 0) |
	       (acc & IB_ACCESS_REMOTE_READ   ? MLX5_PERM_REMOTE_READ  : 0) |
	       (acc & IB_ACCESS_LOCAL_WRITE   ? MLX5_PERM_LOCAL_WRITE  : 0) |
	       MLX5_PERM_LOCAL_READ;
}

1341 1342
static inline int is_qp1(enum ib_qp_type qp_type)
{
H
Haggai Eran 已提交
1343
	return qp_type == MLX5_IB_QPT_HW_GSI;
1344 1345
}

1346 1347 1348
#define MLX5_MAX_UMR_SHIFT 16
#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)

1349 1350 1351 1352 1353 1354
static inline u32 check_cq_create_flags(u32 flags)
{
	/*
	 * It returns non-zero value for unsupported CQ
	 * create flags, otherwise it returns zero.
	 */
1355 1356
	return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
			  IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
1357
}
1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372

static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
				     u32 *user_index)
{
	if (cqe_version) {
		if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
		    (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
			return -EINVAL;
		*user_index = cmd_uidx;
	} else {
		*user_index = MLX5_IB_DEFAULT_UIDX;
	}

	return 0;
}
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408

static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
				    struct mlx5_ib_create_qp *ucmd,
				    int inlen,
				    u32 *user_index)
{
	u8 cqe_version = ucontext->cqe_version;

	if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
	    !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
		return 0;

	if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
	       !!cqe_version))
		return -EINVAL;

	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
}

static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
				     struct mlx5_ib_create_srq *ucmd,
				     int inlen,
				     u32 *user_index)
{
	u8 cqe_version = ucontext->cqe_version;

	if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
	    !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
		return 0;

	if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
	       !!cqe_version))
		return -EINVAL;

	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
}
1409 1410 1411 1412 1413 1414 1415

static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
{
	return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
				MLX5_UARS_IN_PAGE : 1;
}

1416 1417
static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
				      struct mlx5_bfreg_info *bfregi)
1418
{
1419
	return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
1420 1421
}

1422 1423 1424
unsigned long mlx5_ib_get_xlt_emergency_page(void);
void mlx5_ib_put_xlt_emergency_page(void);

1425
int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
1426
			struct mlx5_bfreg_info *bfregi, u32 bfregn,
1427
			bool dyn_bfreg);
1428
#endif /* MLX5_IB_H */