mlx5_ib.h 42.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#ifndef MLX5_IB_H
#define MLX5_IB_H

#include <linux/kernel.h>
#include <linux/sched.h>
#include <rdma/ib_verbs.h>
39
#include <rdma/ib_umem.h>
40 41 42
#include <rdma/ib_smi.h>
#include <linux/mlx5/driver.h>
#include <linux/mlx5/cq.h>
43
#include <linux/mlx5/fs.h>
44 45
#include <linux/mlx5/qp.h>
#include <linux/types.h>
46
#include <linux/mlx5/transobj.h>
47
#include <rdma/ib_user_verbs.h>
48
#include <rdma/mlx5-abi.h>
49
#include <rdma/uverbs_ioctl.h>
50
#include <rdma/mlx5_user_ioctl_cmds.h>
51
#include <rdma/mlx5_user_ioctl_verbs.h>
52

53 54
#include "srq.h"

55 56 57
#define mlx5_ib_dbg(_dev, format, arg...)                                      \
	dev_dbg(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
		__LINE__, current->pid, ##arg)
58

59 60 61
#define mlx5_ib_err(_dev, format, arg...)                                      \
	dev_err(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,      \
		__LINE__, current->pid, ##arg)
62

63 64 65
#define mlx5_ib_warn(_dev, format, arg...)                                     \
	dev_warn(&(_dev)->ib_dev.dev, "%s:%d:(pid %d): " format, __func__,     \
		 __LINE__, current->pid, ##arg)
66

67 68
#define field_avail(type, fld, sz) (offsetof(type, fld) +		\
				    sizeof(((type *)0)->fld) <= (sz))
69 70
#define MLX5_IB_DEFAULT_UIDX 0xffffff
#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
71

72 73
#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)

74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91
enum {
	MLX5_IB_MMAP_CMD_SHIFT	= 8,
	MLX5_IB_MMAP_CMD_MASK	= 0xff,
};

enum {
	MLX5_RES_SCAT_DATA32_CQE	= 0x1,
	MLX5_RES_SCAT_DATA64_CQE	= 0x2,
	MLX5_REQ_SCAT_DATA32_CQE	= 0x11,
	MLX5_REQ_SCAT_DATA64_CQE	= 0x22,
};

enum mlx5_ib_mad_ifc_flags {
	MLX5_MAD_IFC_IGNORE_MKEY	= 1,
	MLX5_MAD_IFC_IGNORE_BKEY	= 2,
	MLX5_MAD_IFC_NET_VIEW		= 4,
};

92
enum {
93
	MLX5_CROSS_CHANNEL_BFREG         = 0,
94 95
};

96 97 98 99 100
enum {
	MLX5_CQE_VERSION_V0,
	MLX5_CQE_VERSION_V1,
};

A
Artemy Kovalyov 已提交
101 102 103 104 105
enum {
	MLX5_TM_MAX_RNDV_MSG_SIZE	= 64,
	MLX5_TM_MAX_SGE			= 1,
};

106 107
enum {
	MLX5_IB_INVALID_UAR_INDEX	= BIT(31),
108
	MLX5_IB_INVALID_BFREG		= BIT(31),
109 110
};

111 112 113 114 115 116 117 118 119 120
enum {
	MLX5_MAX_MEMIC_PAGES = 0x100,
	MLX5_MEMIC_ALLOC_SIZE_MASK = 0x3f,
};

enum {
	MLX5_MEMIC_BASE_ALIGN	= 6,
	MLX5_MEMIC_BASE_SIZE	= 1 << MLX5_MEMIC_BASE_ALIGN,
};

121 122 123 124
#define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev)                                        \
	(MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity))
#define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev))

125 126 127 128 129 130 131
struct mlx5_ib_ucontext {
	struct ib_ucontext	ibucontext;
	struct list_head	db_page_list;

	/* protect doorbell record alloc/free
	 */
	struct mutex		db_page_mutex;
132
	struct mlx5_bfreg_info	bfregi;
133
	u8			cqe_version;
134 135
	/* Transport Domain number */
	u32			tdn;
136

137
	u64			lib_caps;
138
	DECLARE_BITMAP(dm_pages, MLX5_MAX_MEMIC_PAGES);
Y
Yishai Hadas 已提交
139
	u16			devx_uid;
140 141
	/* For RoCE LAG TX affinity */
	atomic_t		tx_port_affinity;
142 143 144 145 146 147 148 149 150 151
};

static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
{
	return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
}

struct mlx5_ib_pd {
	struct ib_pd		ibpd;
	u32			pdn;
152
	u16			uid;
153 154
};

155 156
enum {
	MLX5_IB_FLOW_ACTION_MODIFY_HEADER,
157
	MLX5_IB_FLOW_ACTION_PACKET_REFORMAT,
158
	MLX5_IB_FLOW_ACTION_DECAP,
159 160
};

161
#define MLX5_IB_FLOW_MCAST_PRIO		(MLX5_BY_PASS_NUM_PRIOS - 1)
162
#define MLX5_IB_FLOW_LAST_PRIO		(MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
163 164 165 166 167 168
#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
#error "Invalid number of bypass priorities"
#endif
#define MLX5_IB_FLOW_LEFTOVERS_PRIO	(MLX5_IB_FLOW_MCAST_PRIO + 1)

#define MLX5_IB_NUM_FLOW_FT		(MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
169
#define MLX5_IB_NUM_SNIFFER_FTS		2
170
#define MLX5_IB_NUM_EGRESS_FTS		1
171 172 173 174 175 176 177 178
struct mlx5_ib_flow_prio {
	struct mlx5_flow_table		*flow_table;
	unsigned int			refcount;
};

struct mlx5_ib_flow_handler {
	struct list_head		list;
	struct ib_flow			ibflow;
179
	struct mlx5_ib_flow_prio	*prio;
M
Mark Bloch 已提交
180
	struct mlx5_flow_handle		*rule;
181
	struct ib_counters		*ibcounters;
182 183
	struct mlx5_ib_dev		*dev;
	struct mlx5_ib_flow_matcher	*flow_matcher;
184 185
};

186 187 188 189
struct mlx5_ib_flow_matcher {
	struct mlx5_ib_match_params matcher_mask;
	int			mask_len;
	enum mlx5_ib_flow_type	flow_type;
190
	enum mlx5_flow_namespace_type ns_type;
191 192 193 194 195 196
	u16			priority;
	struct mlx5_core_dev	*mdev;
	atomic_t		usecnt;
	u8			match_criteria_enable;
};

197 198
struct mlx5_ib_flow_db {
	struct mlx5_ib_flow_prio	prios[MLX5_IB_NUM_FLOW_FT];
199
	struct mlx5_ib_flow_prio	egress_prios[MLX5_IB_NUM_FLOW_FT];
200
	struct mlx5_ib_flow_prio	sniffer[MLX5_IB_NUM_SNIFFER_FTS];
201
	struct mlx5_ib_flow_prio	egress[MLX5_IB_NUM_EGRESS_FTS];
202
	struct mlx5_ib_flow_prio	fdb;
203
	struct mlx5_flow_table		*lag_demux_ft;
204 205 206 207 208 209 210 211
	/* Protect flow steering bypass flow tables
	 * when add/del flow rules.
	 * only single add/removal of flow steering rule could be done
	 * simultaneously.
	 */
	struct mutex			lock;
};

212 213 214 215
/* Use macros here so that don't have to duplicate
 * enum ib_send_flags and enum ib_qp_type for low-level driver
 */

216 217 218 219 220 221
#define MLX5_IB_SEND_UMR_ENABLE_MR	       (IB_SEND_RESERVED_START << 0)
#define MLX5_IB_SEND_UMR_DISABLE_MR	       (IB_SEND_RESERVED_START << 1)
#define MLX5_IB_SEND_UMR_FAIL_IF_FREE	       (IB_SEND_RESERVED_START << 2)
#define MLX5_IB_SEND_UMR_UPDATE_XLT	       (IB_SEND_RESERVED_START << 3)
#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION    (IB_SEND_RESERVED_START << 4)
#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS       IB_SEND_RESERVED_END
222

223
#define MLX5_IB_QPT_REG_UMR	IB_QPT_RESERVED1
H
Haggai Eran 已提交
224 225 226 227 228
/*
 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
 * creates the actual hardware QP.
 */
#define MLX5_IB_QPT_HW_GSI	IB_QPT_RESERVED2
229 230
#define MLX5_IB_QPT_DCI		IB_QPT_RESERVED3
#define MLX5_IB_QPT_DCT		IB_QPT_RESERVED4
231 232
#define MLX5_IB_WR_UMR		IB_WR_RESERVED1

233 234 235
#define MLX5_IB_UMR_OCTOWORD	       16
#define MLX5_IB_UMR_XLT_ALIGNMENT      64

236 237 238 239 240 241
#define MLX5_IB_UPD_XLT_ZAP	      BIT(0)
#define MLX5_IB_UPD_XLT_ENABLE	      BIT(1)
#define MLX5_IB_UPD_XLT_ATOMIC	      BIT(2)
#define MLX5_IB_UPD_XLT_ADDR	      BIT(3)
#define MLX5_IB_UPD_XLT_PD	      BIT(4)
#define MLX5_IB_UPD_XLT_ACCESS	      BIT(5)
242
#define MLX5_IB_UPD_XLT_INDIRECT      BIT(6)
243

244 245 246 247 248 249 250 251 252 253 254 255
/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
 *
 * These flags are intended for internal use by the mlx5_ib driver, and they
 * rely on the range reserved for that use in the ib_qp_create_flags enum.
 */

/* Create a UD QP whose source QP number is 1 */
static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
{
	return IB_QP_CREATE_RESERVED_START;
}

256 257 258 259 260
struct wr_list {
	u16	opcode;
	u16	next;
};

261 262
enum mlx5_ib_rq_flags {
	MLX5_IB_RQ_CVLAN_STRIPPING	= 1 << 0,
263
	MLX5_IB_RQ_PCI_WRITE_END_PADDING	= 1 << 1,
264 265
};

266
struct mlx5_ib_wq {
267
	struct mlx5_frag_buf_ctrl fbc;
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	u64		       *wrid;
	u32		       *wr_data;
	struct wr_list	       *w_list;
	unsigned	       *wqe_head;
	u16		        unsig_count;

	/* serialize post to the work queue
	 */
	spinlock_t		lock;
	int			wqe_cnt;
	int			max_post;
	int			max_gs;
	int			offset;
	int			wqe_shift;
	unsigned		head;
	unsigned		tail;
	u16			cur_post;
285
	void			*cur_edge;
286 287
};

288 289
enum mlx5_ib_wq_flags {
	MLX5_IB_WQ_FLAGS_DELAY_DROP = 0x1,
290
	MLX5_IB_WQ_FLAGS_STRIDING_RQ = 0x2,
291 292
};

293 294 295 296 297
#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9
#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16
#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6
#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13

298 299
struct mlx5_ib_rwq {
	struct ib_wq		ibwq;
300
	struct mlx5_core_qp	core_qp;
301 302 303 304 305
	u32			rq_num_pas;
	u32			log_rq_stride;
	u32			log_rq_size;
	u32			rq_page_offset;
	u32			log_page_size;
306 307 308
	u32			log_num_strides;
	u32			two_byte_shift_en;
	u32			single_stride_log_num_of_bytes;
309 310 311 312 313 314 315 316 317
	struct ib_umem		*umem;
	size_t			buf_size;
	unsigned int		page_shift;
	int			create_type;
	struct mlx5_db		db;
	u32			user_index;
	u32			wqe_count;
	u32			wqe_shift;
	int			wq_sig;
318
	u32			create_flags; /* Use enum mlx5_ib_wq_flags */
319 320
};

321 322 323 324 325 326
enum {
	MLX5_QP_USER,
	MLX5_QP_KERNEL,
	MLX5_QP_EMPTY
};

327 328 329 330 331
enum {
	MLX5_WQ_USER,
	MLX5_WQ_KERNEL
};

332 333 334
struct mlx5_ib_rwq_ind_table {
	struct ib_rwq_ind_table ib_rwq_ind_tbl;
	u32			rqtn;
335
	u16			uid;
336 337
};

338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
struct mlx5_ib_ubuffer {
	struct ib_umem	       *umem;
	int			buf_size;
	u64			buf_addr;
};

struct mlx5_ib_qp_base {
	struct mlx5_ib_qp	*container_mibqp;
	struct mlx5_core_qp	mqp;
	struct mlx5_ib_ubuffer	ubuffer;
};

struct mlx5_ib_qp_trans {
	struct mlx5_ib_qp_base	base;
	u16			xrcdn;
	u8			alt_port;
	u8			atomic_rd_en;
	u8			resp_depth;
};

Y
Yishai Hadas 已提交
358 359 360 361
struct mlx5_ib_rss_qp {
	u32	tirn;
};

362
struct mlx5_ib_rq {
363 364 365 366
	struct mlx5_ib_qp_base base;
	struct mlx5_ib_wq	*rq;
	struct mlx5_ib_ubuffer	ubuffer;
	struct mlx5_db		*doorbell;
367
	u32			tirn;
368
	u8			state;
369
	u32			flags;
370 371 372 373 374 375 376
};

struct mlx5_ib_sq {
	struct mlx5_ib_qp_base base;
	struct mlx5_ib_wq	*sq;
	struct mlx5_ib_ubuffer  ubuffer;
	struct mlx5_db		*doorbell;
377
	struct mlx5_flow_handle	*flow_rule;
378 379
	u32			tisn;
	u8			state;
380 381 382
};

struct mlx5_ib_raw_packet_qp {
383
	struct mlx5_ib_sq sq;
384 385 386
	struct mlx5_ib_rq rq;
};

387 388 389 390 391 392
struct mlx5_bf {
	int			buf_size;
	unsigned long		offset;
	struct mlx5_sq_bfreg   *bfreg;
};

393 394 395 396 397
struct mlx5_ib_dct {
	struct mlx5_core_dct    mdct;
	u32                     *in;
};

398 399
struct mlx5_ib_qp {
	struct ib_qp		ibqp;
400
	union {
401 402
		struct mlx5_ib_qp_trans trans_qp;
		struct mlx5_ib_raw_packet_qp raw_packet_qp;
Y
Yishai Hadas 已提交
403
		struct mlx5_ib_rss_qp rss_qp;
404
		struct mlx5_ib_dct dct;
405
	};
406
	struct mlx5_frag_buf	buf;
407 408 409 410 411

	struct mlx5_db		db;
	struct mlx5_ib_wq	rq;

	u8			sq_signal_bits;
412
	u8			next_fence;
413 414 415 416 417 418 419 420 421 422 423
	struct mlx5_ib_wq	sq;

	/* serialize qp state modifications
	 */
	struct mutex		mutex;
	u32			flags;
	u8			port;
	u8			state;
	int			wq_sig;
	int			scat_cqe;
	int			max_inline_data;
424
	struct mlx5_bf	        bf;
425 426 427 428 429
	int			has_rq;

	/* only for user space QPs. For kernel
	 * we have it from the bf object
	 */
430
	int			bfregn;
431 432

	int			create_type;
433

434 435 436
	struct list_head	qps_list;
	struct list_head	cq_recv_list;
	struct list_head	cq_send_list;
437
	struct mlx5_rate_limit	rl;
438
	u32                     underlay_qpn;
439
	u32			flags_en;
440 441
	/* storage for qp sub type when core qp type is IB_QPT_DRIVER */
	enum ib_qp_type		qp_sub_type;
M
Mark Zhang 已提交
442 443 444 445
	/* A flag to indicate if there's a new counter is configured
	 * but not take effective
	 */
	u32                     counter_pending;
446 447 448
};

struct mlx5_ib_cq_buf {
449
	struct mlx5_frag_buf_ctrl fbc;
450
	struct mlx5_frag_buf    frag_buf;
451 452
	struct ib_umem		*umem;
	int			cqe_size;
E
Eli Cohen 已提交
453
	int			nent;
454 455 456
};

enum mlx5_ib_qp_flags {
457 458 459 460 461 462
	MLX5_IB_QP_LSO                          = IB_QP_CREATE_IPOIB_UD_LSO,
	MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK     = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
	MLX5_IB_QP_CROSS_CHANNEL            = IB_QP_CREATE_CROSS_CHANNEL,
	MLX5_IB_QP_MANAGED_SEND             = IB_QP_CREATE_MANAGED_SEND,
	MLX5_IB_QP_MANAGED_RECV             = IB_QP_CREATE_MANAGED_RECV,
	MLX5_IB_QP_SIGNATURE_HANDLING           = 1 << 5,
463 464
	/* QP uses 1 as its source QP number */
	MLX5_IB_QP_SQPN_QP1			= 1 << 6,
465
	MLX5_IB_QP_CAP_SCATTER_FCS		= 1 << 7,
466
	MLX5_IB_QP_RSS				= 1 << 8,
467
	MLX5_IB_QP_CVLAN_STRIPPING		= 1 << 9,
468
	MLX5_IB_QP_UNDERLAY			= 1 << 10,
469
	MLX5_IB_QP_PCI_WRITE_END_PADDING	= 1 << 11,
470
	MLX5_IB_QP_TUNNEL_OFFLOAD		= 1 << 12,
471
	MLX5_IB_QP_PACKET_BASED_CREDIT		= 1 << 13,
472 473
};

474
struct mlx5_umr_wr {
C
Christoph Hellwig 已提交
475
	struct ib_send_wr		wr;
476 477
	u64				virt_addr;
	u64				offset;
478 479
	struct ib_pd		       *pd;
	unsigned int			page_shift;
480
	unsigned int			xlt_size;
M
Maor Gottlieb 已提交
481
	u64				length;
482 483
	int				access_flags;
	u32				mkey;
484
	u8				ignore_free_state:1;
485 486
};

487
static inline const struct mlx5_umr_wr *umr_wr(const struct ib_send_wr *wr)
C
Christoph Hellwig 已提交
488 489 490 491
{
	return container_of(wr, struct mlx5_umr_wr, wr);
}

492 493 494 495 496
struct mlx5_shared_mr_info {
	int mr_id;
	struct ib_umem		*umem;
};

497 498 499 500
enum mlx5_ib_cq_pr_flags {
	MLX5_IB_CQ_PR_FLAGS_CQE_128_PAD	= 1 << 0,
};

501 502 503 504 505 506 507 508 509 510 511 512 513
struct mlx5_ib_cq {
	struct ib_cq		ibcq;
	struct mlx5_core_cq	mcq;
	struct mlx5_ib_cq_buf	buf;
	struct mlx5_db		db;

	/* serialize access to the CQ
	 */
	spinlock_t		lock;

	/* protect resize cq
	 */
	struct mutex		resize_mutex;
E
Eli Cohen 已提交
514
	struct mlx5_ib_cq_buf  *resize_buf;
515 516
	struct ib_umem	       *resize_umem;
	int			cqe_size;
517 518
	struct list_head	list_send_qp;
	struct list_head	list_recv_qp;
519
	u32			create_flags;
520 521 522
	struct list_head	wc_list;
	enum ib_cq_notify_flags notify_flags;
	struct work_struct	notify_work;
523
	u16			private_flags; /* Use mlx5_ib_cq_pr_flags */
524 525 526 527 528
};

struct mlx5_ib_wc {
	struct ib_wc wc;
	struct list_head list;
529 530 531 532 533
};

struct mlx5_ib_srq {
	struct ib_srq		ibsrq;
	struct mlx5_core_srq	msrq;
534
	struct mlx5_frag_buf	buf;
535
	struct mlx5_db		db;
536
	struct mlx5_frag_buf_ctrl fbc;
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555
	u64		       *wrid;
	/* protect SRQ hanlding
	 */
	spinlock_t		lock;
	int			head;
	int			tail;
	u16			wqe_ctr;
	struct ib_umem	       *umem;
	/* serialize arming a SRQ
	 */
	struct mutex		mutex;
	int			wq_sig;
};

struct mlx5_ib_xrcd {
	struct ib_xrcd		ibxrcd;
	u32			xrcdn;
};

556 557 558 559 560
enum mlx5_ib_mtt_access_flags {
	MLX5_IB_MTT_READ  = (1 << 0),
	MLX5_IB_MTT_WRITE = (1 << 1),
};

561 562 563
struct mlx5_ib_dm {
	struct ib_dm		ibdm;
	phys_addr_t		dev_addr;
564 565
	u32			type;
	size_t			size;
566 567 568 569 570 571
	union {
		struct {
			u32	obj_id;
		} icm_dm;
		/* other dm types specific params should be added here */
	};
572 573
};

574 575
#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)

576 577 578 579 580
#define MLX5_IB_DM_MEMIC_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE   |\
					 IB_ACCESS_REMOTE_WRITE  |\
					 IB_ACCESS_REMOTE_READ   |\
					 IB_ACCESS_REMOTE_ATOMIC |\
					 IB_ZERO_BASED)
581

582 583 584 585 586
#define MLX5_IB_DM_SW_ICM_ALLOWED_ACCESS (IB_ACCESS_LOCAL_WRITE   |\
					  IB_ACCESS_REMOTE_WRITE  |\
					  IB_ACCESS_REMOTE_READ   |\
					  IB_ZERO_BASED)

587 588
struct mlx5_ib_mr {
	struct ib_mr		ibmr;
589 590 591
	void			*descs;
	dma_addr_t		desc_map;
	int			ndescs;
592 593 594
	int			data_length;
	int			meta_ndescs;
	int			meta_length;
595 596
	int			max_descs;
	int			desc_size;
597
	int			access_mode;
598
	struct mlx5_core_mkey	mmkey;
599 600 601 602
	struct ib_umem	       *umem;
	struct mlx5_shared_mr_info	*smr_info;
	struct list_head	list;
	int			order;
603
	bool			allocated_from_cache;
604
	int			npages;
E
Eli Cohen 已提交
605
	struct mlx5_ib_dev     *dev;
606
	u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
607
	struct mlx5_core_sig_ctx    *sig;
608
	int			live;
609
	void			*descs_alloc;
610
	int			access_flags; /* Needed for rereg MR */
611 612

	struct mlx5_ib_mr      *parent;
613 614 615 616
	/* Needed for IB_MR_TYPE_INTEGRITY */
	struct mlx5_ib_mr      *pi_mr;
	struct mlx5_ib_mr      *klm_mr;
	struct mlx5_ib_mr      *mtt_mr;
617
	u64			data_iova;
618 619
	u64			pi_iova;

620 621
	atomic_t		num_leaf_free;
	wait_queue_head_t       q_leaf_free;
622
	struct mlx5_async_work  cb_work;
623
	atomic_t		num_pending_prefetch;
624 625
};

626 627 628 629 630 631
static inline bool is_odp_mr(struct mlx5_ib_mr *mr)
{
	return IS_ENABLED(CONFIG_INFINIBAND_ON_DEMAND_PAGING) && mr->umem &&
	       mr->umem->is_odp;
}

632 633 634
struct mlx5_ib_mw {
	struct ib_mw		ibmw;
	struct mlx5_core_mkey	mmkey;
A
Artemy Kovalyov 已提交
635
	int			ndescs;
636 637
};

638 639 640 641 642 643
struct mlx5_ib_devx_mr {
	struct mlx5_core_mkey	mmkey;
	int			ndescs;
	struct rcu_head		rcu;
};

644
struct mlx5_ib_umr_context {
645
	struct ib_cqe		cqe;
646 647 648 649
	enum ib_wc_status	status;
	struct completion	done;
};

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673
struct umr_common {
	struct ib_pd	*pd;
	struct ib_cq	*cq;
	struct ib_qp	*qp;
	/* control access to UMR QP
	 */
	struct semaphore	sem;
};

enum {
	MLX5_FMR_INVALID,
	MLX5_FMR_VALID,
	MLX5_FMR_BUSY,
};

struct mlx5_cache_ent {
	struct list_head	head;
	/* sync access to the cahce entry
	 */
	spinlock_t		lock;


	char                    name[4];
	u32                     order;
674 675 676 677
	u32			xlt;
	u32			access_mode;
	u32			page;

678 679 680 681 682 683 684 685
	u32			size;
	u32                     cur;
	u32                     miss;
	u32			limit;

	struct mlx5_ib_dev     *dev;
	struct work_struct	work;
	struct delayed_work	dwork;
E
Eli Cohen 已提交
686
	int			pending;
687
	struct completion	compl;
688 689 690 691 692 693 694 695 696 697
};

struct mlx5_mr_cache {
	struct workqueue_struct *wq;
	struct mlx5_cache_ent	ent[MAX_MR_CACHE_ENTRIES];
	int			stopped;
	struct dentry		*root;
	unsigned long		last_add;
};

H
Haggai Eran 已提交
698 699 700
struct mlx5_ib_gsi_qp;

struct mlx5_ib_port_resources {
701
	struct mlx5_ib_resources *devr;
H
Haggai Eran 已提交
702
	struct mlx5_ib_gsi_qp *gsi;
703
	struct work_struct pkey_change_work;
H
Haggai Eran 已提交
704 705
};

706 707 708 709 710 711
struct mlx5_ib_resources {
	struct ib_cq	*c0;
	struct ib_xrcd	*x0;
	struct ib_xrcd	*x1;
	struct ib_pd	*p0;
	struct ib_srq	*s0;
712
	struct ib_srq	*s1;
H
Haggai Eran 已提交
713 714 715
	struct mlx5_ib_port_resources ports[2];
	/* Protects changes to the port resources */
	struct mutex	mutex;
716 717
};

718
struct mlx5_ib_counters {
719 720
	const char **names;
	size_t *offsets;
721 722
	u32 num_q_counters;
	u32 num_cong_counters;
723
	u32 num_ext_ppcnt_counters;
724
	u16 set_id;
725
	bool set_id_valid;
726 727
};

728 729 730 731 732 733 734 735
struct mlx5_ib_multiport_info;

struct mlx5_ib_multiport {
	struct mlx5_ib_multiport_info *mpi;
	/* To be held when accessing the multiport info */
	spinlock_t mpi_lock;
};

736 737 738 739 740 741 742
struct mlx5_roce {
	/* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
	 * netdev pointer
	 */
	rwlock_t		netdev_lock;
	struct net_device	*netdev;
	struct notifier_block	nb;
743
	atomic_t		tx_port_affinity;
744
	enum ib_port_state last_port_state;
745 746
	struct mlx5_ib_dev	*dev;
	u8			native_port_num;
747 748
};

749 750 751 752 753
struct mlx5_ib_port {
	struct mlx5_ib_counters cnts;
	struct mlx5_ib_multiport mp;
	struct mlx5_ib_dbg_cc_params *dbg_cc_params;
	struct mlx5_roce roce;
754
	struct mlx5_eswitch_rep		*rep;
755 756
};

757 758 759 760
struct mlx5_ib_dbg_param {
	int			offset;
	struct mlx5_ib_dev	*dev;
	struct dentry		*dentry;
761
	u8			port_num;
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
};

enum mlx5_ib_dbg_cc_types {
	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE,
	MLX5_IB_DBG_CC_RP_CLAMP_TGT_RATE_ATI,
	MLX5_IB_DBG_CC_RP_TIME_RESET,
	MLX5_IB_DBG_CC_RP_BYTE_RESET,
	MLX5_IB_DBG_CC_RP_THRESHOLD,
	MLX5_IB_DBG_CC_RP_AI_RATE,
	MLX5_IB_DBG_CC_RP_HAI_RATE,
	MLX5_IB_DBG_CC_RP_MIN_DEC_FAC,
	MLX5_IB_DBG_CC_RP_MIN_RATE,
	MLX5_IB_DBG_CC_RP_RATE_TO_SET_ON_FIRST_CNP,
	MLX5_IB_DBG_CC_RP_DCE_TCP_G,
	MLX5_IB_DBG_CC_RP_DCE_TCP_RTT,
	MLX5_IB_DBG_CC_RP_RATE_REDUCE_MONITOR_PERIOD,
	MLX5_IB_DBG_CC_RP_INITIAL_ALPHA_VALUE,
	MLX5_IB_DBG_CC_RP_GD,
	MLX5_IB_DBG_CC_NP_CNP_DSCP,
	MLX5_IB_DBG_CC_NP_CNP_PRIO_MODE,
	MLX5_IB_DBG_CC_NP_CNP_PRIO,
	MLX5_IB_DBG_CC_MAX,
};

struct mlx5_ib_dbg_cc_params {
	struct dentry			*root;
	struct mlx5_ib_dbg_param	params[MLX5_IB_DBG_CC_MAX];
};

791 792 793 794
enum {
	MLX5_MAX_DELAY_DROP_TIMEOUT_MS = 100,
};

795 796 797 798 799 800 801
struct mlx5_ib_dbg_delay_drop {
	struct dentry		*dir_debugfs;
	struct dentry		*rqs_cnt_debugfs;
	struct dentry		*events_cnt_debugfs;
	struct dentry		*timeout_debugfs;
};

802 803 804 805 806 807 808
struct mlx5_ib_delay_drop {
	struct mlx5_ib_dev     *dev;
	struct work_struct	delay_drop_work;
	/* serialize setting of delay drop */
	struct mutex		lock;
	u32			timeout;
	bool			activate;
809 810 811
	atomic_t		events_cnt;
	atomic_t		rqs_cnt;
	struct mlx5_ib_dbg_delay_drop *dbg;
812 813
};

814 815
enum mlx5_ib_stages {
	MLX5_IB_STAGE_INIT,
816
	MLX5_IB_STAGE_FLOW_DB,
817
	MLX5_IB_STAGE_CAPS,
818
	MLX5_IB_STAGE_NON_DEFAULT_CB,
819
	MLX5_IB_STAGE_ROCE,
820
	MLX5_IB_STAGE_SRQ,
821
	MLX5_IB_STAGE_DEVICE_RESOURCES,
822
	MLX5_IB_STAGE_DEVICE_NOTIFIER,
823 824 825 826 827
	MLX5_IB_STAGE_ODP,
	MLX5_IB_STAGE_COUNTERS,
	MLX5_IB_STAGE_CONG_DEBUGFS,
	MLX5_IB_STAGE_UAR,
	MLX5_IB_STAGE_BFREG,
828
	MLX5_IB_STAGE_PRE_IB_REG_UMR,
829
	MLX5_IB_STAGE_WHITELIST_UID,
830
	MLX5_IB_STAGE_IB_REG,
831
	MLX5_IB_STAGE_POST_IB_REG_UMR,
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848
	MLX5_IB_STAGE_DELAY_DROP,
	MLX5_IB_STAGE_CLASS_ATTR,
	MLX5_IB_STAGE_MAX,
};

struct mlx5_ib_stage {
	int (*init)(struct mlx5_ib_dev *dev);
	void (*cleanup)(struct mlx5_ib_dev *dev);
};

#define STAGE_CREATE(_stage, _init, _cleanup) \
	.stage[_stage] = {.init = _init, .cleanup = _cleanup}

struct mlx5_ib_profile {
	struct mlx5_ib_stage stage[MLX5_IB_STAGE_MAX];
};

849 850 851 852
struct mlx5_ib_multiport_info {
	struct list_head list;
	struct mlx5_ib_dev *ibdev;
	struct mlx5_core_dev *mdev;
853
	struct notifier_block mdev_events;
854 855 856 857 858 859 860
	struct completion unref_comp;
	u64 sys_image_guid;
	u32 mdev_refcnt;
	bool is_master;
	bool unaffiliate;
};

861 862 863 864 865 866 867
struct mlx5_ib_flow_action {
	struct ib_flow_action		ib_action;
	union {
		struct {
			u64			    ib_flags;
			struct mlx5_accel_esp_xfrm *ctx;
		} esp_aes_gcm;
868 869 870 871 872
		struct {
			struct mlx5_ib_dev *dev;
			u32 sub_type;
			u32 action_id;
		} flow_action_raw;
873 874 875
	};
};

876
struct mlx5_dm {
877
	struct mlx5_core_dev *dev;
878 879 880 881 882
	/* This lock is used to protect the access to the shared
	 * allocation map when concurrent requests by different
	 * processes are handled.
	 */
	spinlock_t lock;
883
	DECLARE_BITMAP(memic_alloc_pages, MLX5_MAX_MEMIC_PAGES);
884 885
	unsigned long *steering_sw_icm_alloc_blocks;
	unsigned long *header_modify_sw_icm_alloc_blocks;
886 887
};

888 889 890 891 892 893
struct mlx5_read_counters_attr {
	struct mlx5_fc *hw_cntrs_hndl;
	u64 *out;
	u32 flags;
};

894 895 896 897
enum mlx5_ib_counters_type {
	MLX5_IB_COUNTERS_FLOW,
};

898 899
struct mlx5_ib_mcounters {
	struct ib_counters ibcntrs;
900
	enum mlx5_ib_counters_type type;
901 902 903 904 905 906
	/* number of counters supported for this counters type */
	u32 counters_num;
	struct mlx5_fc *hw_cntrs_hndl;
	/* read function for this counters type */
	int (*read_counters)(struct ib_device *ibdev,
			     struct mlx5_read_counters_attr *read_attr);
907 908 909 910 911 912 913 914
	/* max index set as part of create_flow */
	u32 cntrs_max_index;
	/* number of counters data entries (<description,index> pair) */
	u32 ncounters;
	/* counters data array for descriptions and indexes */
	struct mlx5_ib_flow_counters_desc *counters_data;
	/* protects access to mcounters internal data */
	struct mutex mcntrs_mutex;
915 916 917 918 919 920 921 922
};

static inline struct mlx5_ib_mcounters *
to_mcounters(struct ib_counters *ibcntrs)
{
	return container_of(ibcntrs, struct mlx5_ib_mcounters, ibcntrs);
}

923 924 925
int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
			   bool is_egress,
			   struct mlx5_flow_act *action);
926 927 928 929
struct mlx5_ib_lb_state {
	/* protect the user_td */
	struct mutex		mutex;
	u32			user_td;
930 931
	int			qps;
	bool			enabled;
932 933
};

934
struct mlx5_ib_pf_eq {
935
	struct notifier_block irq_nb;
936 937 938 939 940 941 942 943
	struct mlx5_ib_dev *dev;
	struct mlx5_eq *core;
	struct work_struct work;
	spinlock_t lock; /* Pagefaults spinlock */
	struct workqueue_struct *wq;
	mempool_t *pool;
};

944 945 946 947 948 949 950
struct mlx5_devx_event_table {
	struct mlx5_nb devx_nb;
	/* serialize updating the event_xa */
	struct mutex event_xa_lock;
	struct xarray event_xa;
};

951 952
struct mlx5_ib_dev {
	struct ib_device		ib_dev;
953
	struct mlx5_core_dev		*mdev;
954
	struct notifier_block		mdev_events;
955 956 957 958 959 960 961 962 963 964
	int				num_ports;
	/* serialize update of capability mask
	 */
	struct mutex			cap_mask_mutex;
	bool				ib_active;
	struct umr_common		umrc;
	/* sync used page count stats
	 */
	struct mlx5_ib_resources	devr;
	struct mlx5_mr_cache		cache;
E
Eli Cohen 已提交
965
	struct timer_list		delay_timer;
966 967
	/* Prevents soft lock on massive reg MRs */
	struct mutex			slow_path_mutex;
E
Eli Cohen 已提交
968
	int				fill_delay;
969
	struct ib_odp_caps	odp_caps;
970
	u64			odp_max_size;
971 972
	struct mlx5_ib_pf_eq	odp_pf_eq;

973 974 975 976 977
	/*
	 * Sleepable RCU that prevents destruction of MRs while they are still
	 * being used by a page fault handler.
	 */
	struct srcu_struct      mr_srcu;
978
	u32			null_mkey;
979
	struct mlx5_ib_flow_db	*flow_db;
980 981 982
	/* protect resources needed as part of reset flow */
	spinlock_t		reset_flow_resource_lock;
	struct list_head	qp_list;
M
Mark Bloch 已提交
983 984
	/* Array with num_ports elements */
	struct mlx5_ib_port	*port;
985 986
	struct mlx5_sq_bfreg	bfreg;
	struct mlx5_sq_bfreg	fp_bfreg;
987
	struct mlx5_ib_delay_drop	delay_drop;
988
	const struct mlx5_ib_profile	*profile;
989
	bool			is_rep;
990
	int				lag_active;
991

992
	struct mlx5_ib_lb_state		lb;
993
	u8			umr_fence;
994 995
	struct list_head	ib_dev_list;
	u64			sys_image_guid;
996
	struct mlx5_dm		dm;
997
	u16			devx_whitelist_uid;
998
	struct mlx5_srq_table   srq_table;
999
	struct mlx5_async_ctx   async_ctx;
1000
	struct mlx5_devx_event_table devx_event_table;
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
};

static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
{
	return container_of(mcq, struct mlx5_ib_cq, mcq);
}

static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
{
	return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
}

static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
{
	return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
}

1018 1019 1020 1021 1022 1023 1024 1025
static inline struct mlx5_ib_dev *mlx5_udata_to_mdev(struct ib_udata *udata)
{
	struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);

	return to_mdev(context->ibucontext.device);
}

1026 1027 1028 1029 1030 1031 1032
static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
{
	return container_of(ibcq, struct mlx5_ib_cq, ibcq);
}

static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
{
1033
	return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
1034 1035
}

1036 1037 1038 1039 1040
static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
{
	return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
}

1041
static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
1042
{
1043
	return container_of(mmkey, struct mlx5_ib_mr, mmkey);
1044 1045
}

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
{
	return container_of(ibpd, struct mlx5_ib_pd, ibpd);
}

static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
{
	return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
}

static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
{
	return container_of(ibqp, struct mlx5_ib_qp, ibqp);
}

1061 1062 1063 1064 1065
static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
{
	return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
}

1066 1067 1068 1069 1070
static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
{
	return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
}

1071 1072 1073 1074 1075
static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
{
	return container_of(msrq, struct mlx5_ib_srq, msrq);
}

1076 1077 1078 1079 1080
static inline struct mlx5_ib_dm *to_mdm(struct ib_dm *ibdm)
{
	return container_of(ibdm, struct mlx5_ib_dm, ibdm);
}

1081 1082 1083 1084 1085
static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
{
	return container_of(ibmr, struct mlx5_ib_mr, ibmr);
}

1086 1087 1088 1089 1090
static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
{
	return container_of(ibmw, struct mlx5_ib_mw, ibmw);
}

1091 1092 1093 1094 1095 1096
static inline struct mlx5_ib_flow_action *
to_mflow_act(struct ib_flow_action *ibact)
{
	return container_of(ibact, struct mlx5_ib_flow_action, ib_action);
}

1097 1098
int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context,
			struct ib_udata *udata, unsigned long virt,
1099 1100 1101 1102 1103
			struct mlx5_db *db);
void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
1104 1105
int mlx5_ib_create_ah(struct ib_ah *ah, struct rdma_ah_attr *ah_attr, u32 flags,
		      struct ib_udata *udata);
1106
int mlx5_ib_query_ah(struct ib_ah *ibah, struct rdma_ah_attr *ah_attr);
1107
void mlx5_ib_destroy_ah(struct ib_ah *ah, u32 flags);
1108 1109
int mlx5_ib_create_srq(struct ib_srq *srq, struct ib_srq_init_attr *init_attr,
		       struct ib_udata *udata);
1110 1111 1112
int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
		       enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
1113
void mlx5_ib_destroy_srq(struct ib_srq *srq, struct ib_udata *udata);
1114 1115
int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, const struct ib_recv_wr *wr,
			  const struct ib_recv_wr **bad_wr);
1116 1117
int mlx5_ib_enable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
void mlx5_ib_disable_lb(struct mlx5_ib_dev *dev, bool td, bool qp);
1118 1119 1120 1121 1122 1123 1124
struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
				struct ib_qp_init_attr *init_attr,
				struct ib_udata *udata);
int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
		      int attr_mask, struct ib_udata *udata);
int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
		     struct ib_qp_init_attr *qp_init_attr);
1125
int mlx5_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata);
1126 1127
void mlx5_ib_drain_sq(struct ib_qp *qp);
void mlx5_ib_drain_rq(struct ib_qp *qp);
1128 1129 1130 1131
int mlx5_ib_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
		      const struct ib_send_wr **bad_wr);
int mlx5_ib_post_recv(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
		      const struct ib_recv_wr **bad_wr);
1132 1133 1134 1135 1136 1137
int mlx5_ib_read_user_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
			     int buflen, size_t *bc);
int mlx5_ib_read_user_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
			     int buflen, size_t *bc);
int mlx5_ib_read_user_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index,
			      void *buffer, int buflen, size_t *bc);
1138 1139
int mlx5_ib_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
		      struct ib_udata *udata);
1140
void mlx5_ib_destroy_cq(struct ib_cq *cq, struct ib_udata *udata);
1141 1142 1143 1144 1145 1146 1147 1148
int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
				  u64 virt_addr, int access_flags,
				  struct ib_udata *udata);
M
Moni Shoua 已提交
1149 1150 1151 1152 1153 1154
int mlx5_ib_advise_mr(struct ib_pd *pd,
		      enum ib_uverbs_advise_mr_advice advice,
		      u32 flags,
		      struct ib_sge *sg_list,
		      u32 num_sge,
		      struct uverbs_attr_bundle *attrs);
1155 1156 1157
struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
			       struct ib_udata *udata);
int mlx5_ib_dealloc_mw(struct ib_mw *mw);
1158 1159
int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
		       int page_shift, int flags);
1160
struct mlx5_ib_mr *mlx5_ib_alloc_implicit_mr(struct mlx5_ib_pd *pd,
1161
					     struct ib_udata *udata,
1162 1163
					     int access_flags);
void mlx5_ib_free_implicit_mr(struct mlx5_ib_mr *mr);
1164 1165 1166
int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
			  u64 length, u64 virt_addr, int access_flags,
			  struct ib_pd *pd, struct ib_udata *udata);
1167 1168 1169
int mlx5_ib_dereg_mr(struct ib_mr *ibmr, struct ib_udata *udata);
struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
			       u32 max_num_sg, struct ib_udata *udata);
1170 1171 1172
struct ib_mr *mlx5_ib_alloc_mr_integrity(struct ib_pd *pd,
					 u32 max_num_sg,
					 u32 max_num_meta_sg);
1173
int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
1174
		      unsigned int *sg_offset);
1175 1176 1177 1178
int mlx5_ib_map_mr_sg_pi(struct ib_mr *ibmr, struct scatterlist *data_sg,
			 int data_sg_nents, unsigned int *data_sg_offset,
			 struct scatterlist *meta_sg, int meta_sg_nents,
			 unsigned int *meta_sg_offset);
1179
int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
1180
			const struct ib_wc *in_wc, const struct ib_grh *in_grh,
1181 1182 1183
			const struct ib_mad_hdr *in, size_t in_mad_size,
			struct ib_mad_hdr *out, size_t *out_mad_size,
			u16 *out_mad_pkey_index);
1184
struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
1185
				   struct ib_udata *udata);
1186
int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata);
1187 1188
int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
					  struct ib_smp *out_mad);
int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
					 __be64 *sys_image_guid);
int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
				 u16 *max_pkeys);
int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
				 u32 *vendor_id);
int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
			    u16 *pkey);
int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
			    union ib_gid *gid);
int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
			    struct ib_port_attr *props);
1205 1206 1207 1208
int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
		       struct ib_port_attr *props);
int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
1209 1210 1211
void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
			unsigned long max_page_shift,
			int *count, int *shift,
1212
			int *ncont, int *order);
1213 1214 1215
void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
			    int page_shift, size_t offset, size_t num_pages,
			    __be64 *pas, int access_flags);
1216
void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
1217
			  int page_shift, __be64 *pas, int access_flags);
1218
void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
1219
int mlx5_ib_get_cqe_size(struct ib_cq *ibcq);
1220 1221
int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
1222 1223 1224

struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
1225 1226
int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
			    struct ib_mr_status *mr_status);
1227 1228 1229
struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
				struct ib_wq_init_attr *init_attr,
				struct ib_udata *udata);
1230
void mlx5_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata);
1231 1232
int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
		      u32 wq_attr_mask, struct ib_udata *udata);
1233 1234 1235 1236
struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
						      struct ib_rwq_ind_table_init_attr *init_attr,
						      struct ib_udata *udata);
int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
1237
bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev);
1238 1239 1240 1241
struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
			       struct ib_ucontext *context,
			       struct ib_dm_alloc_attr *attr,
			       struct uverbs_attr_bundle *attrs);
1242
int mlx5_ib_dealloc_dm(struct ib_dm *ibdm, struct uverbs_attr_bundle *attrs);
1243 1244 1245
struct ib_mr *mlx5_ib_reg_dm_mr(struct ib_pd *pd, struct ib_dm *dm,
				struct ib_dm_mr_attr *attr,
				struct uverbs_attr_bundle *attrs);
1246

1247
#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1248
void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
1249
int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
1250
void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev);
1251 1252
int __init mlx5_ib_odp_init(void);
void mlx5_ib_odp_cleanup(void);
1253
void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp, unsigned long start,
1254
			      unsigned long end);
1255 1256 1257
void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent);
void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
			   size_t nentries, struct mlx5_ib_mr *mr, int flags);
M
Moni Shoua 已提交
1258 1259 1260 1261

int mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
			       enum ib_uverbs_advise_mr_advice advice,
			       u32 flags, struct ib_sge *sg_list, u32 num_sge);
1262
#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
1263
static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
1264
{
1265
	return;
1266
}
1267 1268

static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
1269
static inline void mlx5_ib_odp_cleanup_one(struct mlx5_ib_dev *ibdev) {}
1270
static inline int mlx5_ib_odp_init(void) { return 0; }
1271 1272 1273 1274 1275
static inline void mlx5_ib_odp_cleanup(void)				    {}
static inline void mlx5_odp_init_mr_cache_entry(struct mlx5_cache_ent *ent) {}
static inline void mlx5_odp_populate_klm(struct mlx5_klm *pklm, size_t offset,
					 size_t nentries, struct mlx5_ib_mr *mr,
					 int flags) {}
1276

1277 1278 1279 1280
static inline int
mlx5_ib_advise_mr_prefetch(struct ib_pd *pd,
			   enum ib_uverbs_advise_mr_advice advice, u32 flags,
			   struct ib_sge *sg_list, u32 num_sge)
M
Moni Shoua 已提交
1281 1282 1283
{
	return -EOPNOTSUPP;
}
1284 1285 1286
static inline void mlx5_ib_invalidate_range(struct ib_umem_odp *umem_odp,
					    unsigned long start,
					    unsigned long end){};
1287 1288
#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */

1289 1290 1291 1292 1293 1294 1295
/* Needed for rep profile */
void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
		      const struct mlx5_ib_profile *profile,
		      int stage);
void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
		    const struct mlx5_ib_profile *profile);

1296 1297 1298 1299 1300 1301 1302 1303 1304
int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
			  u8 port, struct ifla_vf_info *info);
int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
			      u8 port, int state);
int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
			 u8 port, struct ifla_vf_stats *stats);
int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
			u64 guid, int type);

1305 1306
__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
			       const struct ib_gid_attr *attr);
1307

1308
void mlx5_ib_cleanup_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1309
void mlx5_ib_init_cong_debugfs(struct mlx5_ib_dev *dev, u8 port_num);
1310

H
Haggai Eran 已提交
1311 1312 1313 1314 1315 1316 1317 1318 1319
/* GSI QP helper functions */
struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
				    struct ib_qp_init_attr *init_attr);
int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
			  int attr_mask);
int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
			 int qp_attr_mask,
			 struct ib_qp_init_attr *qp_init_attr);
1320 1321 1322 1323
int mlx5_ib_gsi_post_send(struct ib_qp *qp, const struct ib_send_wr *wr,
			  const struct ib_send_wr **bad_wr);
int mlx5_ib_gsi_post_recv(struct ib_qp *qp, const struct ib_recv_wr *wr,
			  const struct ib_recv_wr **bad_wr);
1324
void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
H
Haggai Eran 已提交
1325

1326 1327
int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);

1328 1329
void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi,
			int bfregn);
1330 1331 1332 1333 1334 1335
struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi);
struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *dev,
						   u8 ib_port_num,
						   u8 *native_port_num);
void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *dev,
				  u8 port_num);
1336

Y
Yishai Hadas 已提交
1337
#if IS_ENABLED(CONFIG_INFINIBAND_USER_ACCESS)
1338
int mlx5_ib_devx_create(struct mlx5_ib_dev *dev, bool is_user);
1339
void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid);
1340 1341
void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev);
void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev);
Y
Yishai Hadas 已提交
1342
const struct uverbs_object_tree_def *mlx5_ib_get_devx_tree(void);
1343 1344
extern const struct uapi_definition mlx5_ib_devx_defs[];
extern const struct uapi_definition mlx5_ib_flow_defs[];
1345 1346
struct mlx5_ib_flow_handler *mlx5_ib_raw_fs_rule_add(
	struct mlx5_ib_dev *dev, struct mlx5_ib_flow_matcher *fs_matcher,
1347
	struct mlx5_flow_context *flow_context,
1348 1349
	struct mlx5_flow_act *flow_act, u32 counter_id,
	void *cmd_in, int inlen, int dest_id, int dest_type);
1350
bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id, int *dest_type);
1351
bool mlx5_ib_devx_is_flow_counter(void *obj, u32 *counter_id);
1352
int mlx5_ib_get_flow_trees(const struct uverbs_object_tree_def **root);
1353
void mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction);
Y
Yishai Hadas 已提交
1354 1355
#else
static inline int
1356 1357
mlx5_ib_devx_create(struct mlx5_ib_dev *dev,
			   bool is_user) { return -EOPNOTSUPP; }
1358
static inline void mlx5_ib_devx_destroy(struct mlx5_ib_dev *dev, u16 uid) {}
1359 1360
static inline void mlx5_ib_devx_init_event_table(struct mlx5_ib_dev *dev) {}
static inline void mlx5_ib_devx_cleanup_event_table(struct mlx5_ib_dev *dev) {}
1361 1362 1363 1364 1365
static inline bool mlx5_ib_devx_is_flow_dest(void *obj, int *dest_id,
					     int *dest_type)
{
	return false;
}
1366 1367 1368 1369 1370
static inline void
mlx5_ib_destroy_flow_action_raw(struct mlx5_ib_flow_action *maction)
{
	return;
};
Y
Yishai Hadas 已提交
1371
#endif
1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
static inline void init_query_mad(struct ib_smp *mad)
{
	mad->base_version  = 1;
	mad->mgmt_class    = IB_MGMT_CLASS_SUBN_LID_ROUTED;
	mad->class_version = 1;
	mad->method	   = IB_MGMT_METHOD_GET;
}

static inline u8 convert_access(int acc)
{
	return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC       : 0) |
	       (acc & IB_ACCESS_REMOTE_WRITE  ? MLX5_PERM_REMOTE_WRITE : 0) |
	       (acc & IB_ACCESS_REMOTE_READ   ? MLX5_PERM_REMOTE_READ  : 0) |
	       (acc & IB_ACCESS_LOCAL_WRITE   ? MLX5_PERM_LOCAL_WRITE  : 0) |
	       MLX5_PERM_LOCAL_READ;
}

1389 1390
static inline int is_qp1(enum ib_qp_type qp_type)
{
H
Haggai Eran 已提交
1391
	return qp_type == MLX5_IB_QPT_HW_GSI;
1392 1393
}

1394 1395 1396
#define MLX5_MAX_UMR_SHIFT 16
#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)

1397 1398 1399 1400 1401 1402
static inline u32 check_cq_create_flags(u32 flags)
{
	/*
	 * It returns non-zero value for unsupported CQ
	 * create flags, otherwise it returns zero.
	 */
1403 1404
	return (flags & ~(IB_UVERBS_CQ_FLAGS_IGNORE_OVERRUN |
			  IB_UVERBS_CQ_FLAGS_TIMESTAMP_COMPLETION));
1405
}
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420

static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
				     u32 *user_index)
{
	if (cqe_version) {
		if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
		    (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
			return -EINVAL;
		*user_index = cmd_uidx;
	} else {
		*user_index = MLX5_IB_DEFAULT_UIDX;
	}

	return 0;
}
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456

static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
				    struct mlx5_ib_create_qp *ucmd,
				    int inlen,
				    u32 *user_index)
{
	u8 cqe_version = ucontext->cqe_version;

	if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
	    !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
		return 0;

	if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
	       !!cqe_version))
		return -EINVAL;

	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
}

static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
				     struct mlx5_ib_create_srq *ucmd,
				     int inlen,
				     u32 *user_index)
{
	u8 cqe_version = ucontext->cqe_version;

	if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
	    !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
		return 0;

	if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
	       !!cqe_version))
		return -EINVAL;

	return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
}
1457 1458 1459 1460 1461 1462 1463

static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
{
	return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
				MLX5_UARS_IN_PAGE : 1;
}

1464 1465
static inline int get_num_static_uars(struct mlx5_ib_dev *dev,
				      struct mlx5_bfreg_info *bfregi)
1466
{
1467
	return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_static_sys_pages;
1468 1469
}

1470 1471 1472
unsigned long mlx5_ib_get_xlt_emergency_page(void);
void mlx5_ib_put_xlt_emergency_page(void);

1473
int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
1474
			struct mlx5_bfreg_info *bfregi, u32 bfregn,
1475
			bool dyn_bfreg);
M
Mark Zhang 已提交
1476 1477

int mlx5_ib_qp_set_counter(struct ib_qp *qp, struct rdma_counter *counter);
1478
#endif /* MLX5_IB_H */