sata_mv.c 76.8 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
4
 * Copyright 2005: EMC Corporation, all rights reserved.
5
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

J
Jeff Garzik 已提交
24 25 26 27 28 29 30 31
/*
  sata_mv TODO list:

  1) Needs a full errata audit for all chipsets.  I implemented most
  of the errata workarounds found in the Marvell vendor driver, but
  I distinctly remember a couple workarounds (one related to PCI-X)
  are still needed.

32 33 34 35 36 37 38
  2) Improve/fix IRQ and error handling sequences.

  3) ATAPI support (Marvell claims the 60xx/70xx chips can do it).

  4) Think about TCQ support here, and for libata in general
  with controllers that suppport it via host-queuing hardware
  (a software-only implementation could be a nightmare).
J
Jeff Garzik 已提交
39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64

  5) Investigate problems with PCI Message Signalled Interrupts (MSI).

  6) Add port multiplier support (intermediate)

  8) Develop a low-power-consumption strategy, and implement it.

  9) [Experiment, low priority] See if ATAPI can be supported using
  "unknown FIS" or "vendor-specific FIS" support, or something creative
  like that.

  10) [Experiment, low priority] Investigate interrupt coalescing.
  Quite often, especially with PCI Message Signalled Interrupts (MSI),
  the overhead reduced by interrupt mitigation is quite often not
  worth the latency cost.

  11) [Experiment, Marvell value added] Is it possible to use target
  mode to cross-connect two Linux boxes with Marvell cards?  If so,
  creating LibATA target mode support would be very interesting.

  Target mode, for those without docs, is the ability to directly
  connect two SATA controllers.

*/


65 66 67 68 69 70 71 72
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
73
#include <linux/device.h>
74
#include <scsi/scsi_host.h>
75
#include <scsi/scsi_cmnd.h>
J
Jeff Garzik 已提交
76
#include <scsi/scsi_device.h>
77 78 79
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
80
#define DRV_VERSION	"1.20"
81 82 83 84 85 86 87 88 89 90 91 92

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
93 94 95 96 97 98
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

99
	MV_SATAHC0_REG_BASE	= 0x20000,
100
	MV_FLASH_CTL		= 0x1046c,
101 102
	MV_GPIO_PORT_CTL	= 0x104f0,
	MV_RESET_CFG		= 0x180d8,
103 104 105 106 107 108

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

109 110 111 112 113 114 115 116 117
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
118
	MV_MAX_SG_CT		= 256,
119 120
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),

121 122 123
	MV_PORTS_PER_HC		= 4,
	/* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
	MV_PORT_HC_SHIFT	= 2,
124
	/* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
125 126 127 128 129
	MV_PORT_MASK		= 3,

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
130
	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
131 132
				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
				  ATA_FLAG_PIO_POLLING,
133
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
134

135 136
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
137 138
	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
139 140 141 142 143
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,
144 145
	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
146 147 148

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

149 150
	/* PCI interface registers */

151 152
	PCI_COMMAND_OFS		= 0xc00,

153 154 155 156 157
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

158 159 160 161 162 163 164 165 166 167 168
	MV_PCI_MODE		= 0xd00,
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
	MV_PCI_XBAR_TMOUT	= 0x1d04,
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

169 170
	PCI_IRQ_CAUSE_OFS	= 0x1d58,
	PCI_IRQ_MASK_OFS	= 0x1d5c,
171 172
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

173 174
	PCIE_IRQ_CAUSE_OFS	= 0x1900,
	PCIE_IRQ_MASK_OFS	= 0x1910,
M
Mark Lord 已提交
175
	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
176

177 178 179 180 181 182 183 184 185
	HC_MAIN_IRQ_CAUSE_OFS	= 0x1d60,
	HC_MAIN_IRQ_MASK_OFS	= 0x1d64,
	PORT0_ERR		= (1 << 0),	/* shift by port # */
	PORT0_DONE		= (1 << 1),	/* shift by port # */
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
186 187
	PORTS_0_3_COAL_DONE	= (1 << 8),
	PORTS_4_7_COAL_DONE	= (1 << 17),
188 189 190 191 192
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
193
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
194
	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
195 196
				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
				   HC_MAIN_RSVD),
197 198
	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
				   HC_MAIN_RSVD_5),
199 200 201 202 203

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
204
	CRPB_DMA_DONE		= (1 << 0),	/* shift by port # */
205 206 207 208
	HC_IRQ_COAL		= (1 << 4),	/* IRQ coalescing */
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
209 210
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
211 212 213 214

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
M
Mark Lord 已提交
215
	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
216
	PHY_MODE3		= 0x310,
217 218
	PHY_MODE4		= 0x314,
	PHY_MODE2		= 0x330,
219 220 221
	MV5_PHY_MODE		= 0x74,
	MV5_LT_MODE		= 0x30,
	MV5_PHY_CTL		= 0x0C,
222 223 224
	SATA_INTERFACE_CTL	= 0x050,

	MV_M2_PREAMP_MASK	= 0x7e0,
225 226 227

	/* Port registers */
	EDMA_CFG_OFS		= 0,
M
Mark Lord 已提交
228 229 230 231 232
	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
233 234 235

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
236 237 238 239 240 241
	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
	EDMA_ERR_DEV		= (1 << 2),	/* device error */
	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
242 243
	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
244
	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
245
	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
246 247 248 249
	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
M
Mark Lord 已提交
250

251
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
M
Mark Lord 已提交
252 253 254 255 256
	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */

257
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
M
Mark Lord 已提交
258

259
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
M
Mark Lord 已提交
260 261 262 263 264 265
	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */

266
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
M
Mark Lord 已提交
267

268
	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
269 270
	EDMA_ERR_OVERRUN_5	= (1 << 5),
	EDMA_ERR_UNDERRUN_5	= (1 << 6),
M
Mark Lord 已提交
271 272 273 274 275 276

	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
				  EDMA_ERR_LNK_CTRL_RX_1 |
				  EDMA_ERR_LNK_CTRL_RX_3 |
				  EDMA_ERR_LNK_CTRL_TX,

277 278 279 280 281 282
	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_SERR |
				  EDMA_ERR_SELF_DIS |
283
				  EDMA_ERR_CRQB_PAR |
284 285 286 287 288 289 290 291 292 293 294 295 296 297
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY |
				  EDMA_ERR_LNK_CTRL_RX_2 |
				  EDMA_ERR_LNK_DATA_RX |
				  EDMA_ERR_LNK_DATA_TX |
				  EDMA_ERR_TRANS_PROTO,
	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_OVERRUN_5 |
				  EDMA_ERR_UNDERRUN_5 |
				  EDMA_ERR_SELF_DIS_5 |
298
				  EDMA_ERR_CRQB_PAR |
299 300 301
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY,
302

303 304 305 306 307 308 309 310 311 312 313
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

J
Jeff Garzik 已提交
314 315 316 317
	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
	EDMA_EN			= (1 << 0),	/* enable EDMA */
	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
	ATA_RST			= (1 << 2),	/* reset trans/link/phy */
318

319
	EDMA_IORDY_TMOUT	= 0x34,
320 321
	EDMA_ARB_CFG		= 0x38,

322 323
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
324 325 326 327
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
328
	MV_HP_ERRATA_XX42A0	= (1 << 5),
J
Jeff Garzik 已提交
329 330 331
	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
332
	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
333

334
	/* Port private flags (pp_flags) */
J
Jeff Garzik 已提交
335
	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
336
	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
J
Jeff Garzik 已提交
337
	MV_PP_FLAG_HAD_A_RESET	= (1 << 2),	/* 1st hard reset complete? */
338 339
};

340 341
#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
342
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
343

J
Jeff Garzik 已提交
344
enum {
J
Jeff Garzik 已提交
345 346 347 348
	/* DMA boundary 0xffff is required by the s/g splitting
	 * we need on /length/ in mv_fill-sg().
	 */
	MV_DMA_BOUNDARY		= 0xffffU,
J
Jeff Garzik 已提交
349

J
Jeff Garzik 已提交
350 351 352
	/* mask of register bits containing lower 32 bits
	 * of EDMA request queue DMA address
	 */
J
Jeff Garzik 已提交
353 354
	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

J
Jeff Garzik 已提交
355
	/* ditto, for response queue */
J
Jeff Garzik 已提交
356 357 358
	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

359 360 361 362 363 364
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
365 366
	chip_6042,
	chip_7042,
367 368
};

369 370
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
371 372 373 374
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
375
};
376

377
struct mv_crqb_iie {
M
Mark Lord 已提交
378 379 380 381 382
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
383 384
};

385 386
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
387 388 389
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
390 391
};

392 393
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
394 395 396 397
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
398
};
399

400 401 402 403 404
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
405 406
	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
407 408 409 410

	unsigned int		req_idx;
	unsigned int		resp_idx;

411 412 413
	u32			pp_flags;
};

414 415 416 417 418
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

419 420 421 422 423 424 425
struct mv_host_priv {
	u32			hp_flags;
	struct mv_port_signal	signal[8];
	const struct mv_hw_ops	*ops;
	u32			irq_cause_ofs;
	u32			irq_mask_ofs;
	u32			unmask_all_irqs;
426 427 428 429 430 431 432 433
	/*
	 * These consistent DMA memory pools give us guaranteed
	 * alignment for hardware-accessed data structures,
	 * and less memory waste in accomplishing the alignment.
	 */
	struct dma_pool		*crqb_pool;
	struct dma_pool		*crpb_pool;
	struct dma_pool		*sg_tbl_pool;
434 435
};

436
struct mv_hw_ops {
437 438
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
439 440 441
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
442 443
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
444 445
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
446 447
};

448
static void mv_irq_clear(struct ata_port *ap);
449 450 451 452
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
453 454 455
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
static void mv_qc_prep(struct ata_queued_cmd *qc);
456
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
457
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
458 459 460
static void mv_error_handler(struct ata_port *ap);
static void mv_eh_freeze(struct ata_port *ap);
static void mv_eh_thaw(struct ata_port *ap);
461
static void mv6_dev_config(struct ata_device *dev);
462 463
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);

464 465
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
466 467 468
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
469 470
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
471 472
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
473

474 475
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
476 477 478
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
479 480
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
481 482
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
483 484
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no);
485 486 487
static void mv_edma_cfg(struct mv_port_priv *pp, struct mv_host_priv *hpriv,
			void __iomem *port_mmio, int want_ncq);
static int __mv_stop_dma(struct ata_port *ap);
488

489 490 491 492
/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
 * because we have to allow room for worst case splitting of
 * PRDs for 64K boundaries in mv_fill_sg().
 */
493 494 495 496 497 498 499
static struct scsi_host_template mv5_sht = {
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
J
Jeff Garzik 已提交
500
	.sg_tablesize		= MV_MAX_SG_CT / 2,
501 502 503 504 505
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= 1,
	.proc_name		= DRV_NAME,
	.dma_boundary		= MV_DMA_BOUNDARY,
J
Jeff Garzik 已提交
506
	.slave_configure	= ata_scsi_slave_config,
507 508 509 510 511
	.slave_destroy		= ata_scsi_slave_destroy,
	.bios_param		= ata_std_bios_param,
};

static struct scsi_host_template mv6_sht = {
512 513 514 515
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
M
Mark Lord 已提交
516 517
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= MV_MAX_Q_DEPTH - 1,
518
	.this_id		= ATA_SHT_THIS_ID,
J
Jeff Garzik 已提交
519
	.sg_tablesize		= MV_MAX_SG_CT / 2,
520 521
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
522
	.use_clustering		= 1,
523 524
	.proc_name		= DRV_NAME,
	.dma_boundary		= MV_DMA_BOUNDARY,
J
Jeff Garzik 已提交
525
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
526
	.slave_destroy		= ata_scsi_slave_destroy,
527 528 529
	.bios_param		= ata_std_bios_param,
};

530 531 532 533 534 535 536
static const struct ata_port_operations mv5_ops = {
	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

537
	.cable_detect		= ata_cable_sata,
538 539 540

	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
541
	.data_xfer		= ata_data_xfer,
542 543

	.irq_clear		= mv_irq_clear,
544
	.irq_on			= ata_irq_on,
545

546 547 548 549
	.error_handler		= mv_error_handler,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,

550 551 552 553 554 555 556 557
	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

static const struct ata_port_operations mv6_ops = {
558
	.dev_config             = mv6_dev_config,
559 560 561 562 563 564
	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

565
	.cable_detect		= ata_cable_sata,
566

567 568
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
569
	.data_xfer		= ata_data_xfer,
570 571

	.irq_clear		= mv_irq_clear,
572
	.irq_on			= ata_irq_on,
573

574 575 576
	.error_handler		= mv_error_handler,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
M
Mark Lord 已提交
577
	.qc_defer		= ata_std_qc_defer,
578

579 580 581
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

582 583
	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
584 585
};

586 587 588 589 590 591 592
static const struct ata_port_operations mv_iie_ops = {
	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

593
	.cable_detect		= ata_cable_sata,
594 595 596

	.qc_prep		= mv_qc_prep_iie,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
597
	.data_xfer		= ata_data_xfer,
598 599

	.irq_clear		= mv_irq_clear,
600
	.irq_on			= ata_irq_on,
601

602 603 604
	.error_handler		= mv_error_handler,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
M
Mark Lord 已提交
605
	.qc_defer		= ata_std_qc_defer,
606

607 608 609 610 611 612 613
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

614
static const struct ata_port_info mv_port_info[] = {
615
	{  /* chip_504x */
J
Jeff Garzik 已提交
616
		.flags		= MV_COMMON_FLAGS,
617
		.pio_mask	= 0x1f,	/* pio0-4 */
618
		.udma_mask	= ATA_UDMA6,
619
		.port_ops	= &mv5_ops,
620 621
	},
	{  /* chip_508x */
622
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
623
		.pio_mask	= 0x1f,	/* pio0-4 */
624
		.udma_mask	= ATA_UDMA6,
625
		.port_ops	= &mv5_ops,
626
	},
627
	{  /* chip_5080 */
628
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
629
		.pio_mask	= 0x1f,	/* pio0-4 */
630
		.udma_mask	= ATA_UDMA6,
631
		.port_ops	= &mv5_ops,
632
	},
633
	{  /* chip_604x */
M
Mark Lord 已提交
634 635
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
636
		.pio_mask	= 0x1f,	/* pio0-4 */
637
		.udma_mask	= ATA_UDMA6,
638
		.port_ops	= &mv6_ops,
639 640
	},
	{  /* chip_608x */
641
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
M
Mark Lord 已提交
642
				  ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
643
		.pio_mask	= 0x1f,	/* pio0-4 */
644
		.udma_mask	= ATA_UDMA6,
645
		.port_ops	= &mv6_ops,
646
	},
647
	{  /* chip_6042 */
M
Mark Lord 已提交
648 649
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
650
		.pio_mask	= 0x1f,	/* pio0-4 */
651
		.udma_mask	= ATA_UDMA6,
652 653 654
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
M
Mark Lord 已提交
655 656
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
657
		.pio_mask	= 0x1f,	/* pio0-4 */
658
		.udma_mask	= ATA_UDMA6,
659 660
		.port_ops	= &mv_iie_ops,
	},
661 662
};

663
static const struct pci_device_id mv_pci_tbl[] = {
664 665 666 667
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
668 669 670
	/* RocketRAID 1740/174x have different identifiers */
	{ PCI_VDEVICE(TTI, 0x1740), chip_508x },
	{ PCI_VDEVICE(TTI, 0x1742), chip_508x },
671 672 673 674 675 676 677 678 679

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

680 681 682
	/* Adaptec 1430SA */
	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },

683
	/* Marvell 7042 support */
M
Morrison, Tom 已提交
684 685
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

686 687 688 689
	/* Highpoint RocketRAID PCIe series */
	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

690
	{ }			/* terminate list */
691 692 693 694 695 696 697 698 699
};

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
	.probe			= mv_init_one,
	.remove			= ata_pci_remove_one,
};

700 701 702 703 704
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
705 706
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
707 708 709 710 711 712 713
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
714 715
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
716 717
};

718 719 720 721 722 723
/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

788 789
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
790
	return  mv_hc_base_from_port(base, port) +
791
		MV_SATAHC_ARBTR_REG_SZ +
792
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
793 794 795 796
}

static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
T
Tejun Heo 已提交
797
	return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no);
798 799
}

J
Jeff Garzik 已提交
800
static inline int mv_get_hc_count(unsigned long port_flags)
801
{
J
Jeff Garzik 已提交
802
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
803 804 805
}

static void mv_irq_clear(struct ata_port *ap)
806 807 808
{
}

809 810 811 812
static void mv_set_edma_ptrs(void __iomem *port_mmio,
			     struct mv_host_priv *hpriv,
			     struct mv_port_priv *pp)
{
813 814
	u32 index;

815 816 817
	/*
	 * initialize request queue
	 */
818 819
	index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;

820 821
	WARN_ON(pp->crqb_dma & 0x3ff);
	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
822
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
823 824 825
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
826
		writelfl((pp->crqb_dma & 0xffffffff) | index,
827 828
			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
	else
829
		writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
830 831 832 833

	/*
	 * initialize response queue
	 */
834 835
	index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT;

836 837 838 839
	WARN_ON(pp->crpb_dma & 0xff);
	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
840
		writelfl((pp->crpb_dma & 0xffffffff) | index,
841 842
			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
	else
843
		writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
844

845
	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
846 847 848
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
}

849 850 851 852 853
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
854 855
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
856 857 858 859
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
860
static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
861
			 struct mv_port_priv *pp, u8 protocol)
862
{
863 864 865 866 867 868 869
	int want_ncq = (protocol == ATA_PROT_NCQ);

	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
		if (want_ncq != using_ncq)
			__mv_stop_dma(ap);
	}
870
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
M
Mark Lord 已提交
871 872 873 874 875 876
		struct mv_host_priv *hpriv = ap->host->private_data;
		int hard_port = mv_hardport_from_port(ap->port_no);
		void __iomem *hc_mmio = mv_hc_base_from_port(
				ap->host->iomap[MV_PRIMARY_BAR], hard_port);
		u32 hc_irq_cause, ipending;

877
		/* clear EDMA event indicators, if any */
M
Mark Lord 已提交
878
		writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
879

M
Mark Lord 已提交
880 881 882 883 884 885 886 887 888
		/* clear EDMA interrupt indicator, if any */
		hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
		ipending = (DEV_IRQ << hard_port) |
				(CRPB_DMA_DONE << hard_port);
		if (hc_irq_cause & ipending) {
			writelfl(hc_irq_cause & ~ipending,
				 hc_mmio + HC_IRQ_CAUSE_OFS);
		}

889
		mv_edma_cfg(pp, hpriv, port_mmio, want_ncq);
M
Mark Lord 已提交
890 891 892 893

		/* clear FIS IRQ Cause */
		writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
894
		mv_set_edma_ptrs(port_mmio, hpriv, pp);
895

M
Mark Lord 已提交
896
		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
897 898
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
M
Mark Lord 已提交
899
	WARN_ON(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)));
900 901
}

902
/**
J
Jeff Garzik 已提交
903
 *      __mv_stop_dma - Disable eDMA engine
904 905
 *      @ap: ATA channel to manipulate
 *
906 907
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
908 909 910 911
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
912
static int __mv_stop_dma(struct ata_port *ap)
913
{
914 915 916
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp	= ap->private_data;
	u32 reg;
917
	int i, err = 0;
918

919
	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
920
		/* Disable EDMA if active.   The disable bit auto clears.
921 922 923
		 */
		writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
924
	} else {
925
		WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS));
926
	}
927

928 929 930
	/* now properly wait for the eDMA to stop */
	for (i = 1000; i > 0; i--) {
		reg = readl(port_mmio + EDMA_CMD_OFS);
931
		if (!(reg & EDMA_EN))
932
			break;
933

934 935 936
		udelay(100);
	}

937
	if (reg & EDMA_EN) {
938
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
939
		err = -EIO;
940
	}
941 942

	return err;
943 944
}

J
Jeff Garzik 已提交
945 946 947 948 949 950 951 952 953 954 955 956
static int mv_stop_dma(struct ata_port *ap)
{
	unsigned long flags;
	int rc;

	spin_lock_irqsave(&ap->host->lock, flags);
	rc = __mv_stop_dma(ap);
	spin_unlock_irqrestore(&ap->host->lock, flags);

	return rc;
}

J
Jeff Garzik 已提交
957
#ifdef ATA_DEBUG
958
static void mv_dump_mem(void __iomem *start, unsigned bytes)
959
{
960 961 962 963
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
964
			printk("%08x ", readl(start + b));
965 966 967 968 969
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
970 971
#endif

972 973 974 975 976 977 978 979
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
980 981
			(void) pci_read_config_dword(pdev, b, &dw);
			printk("%08x ", dw);
982 983 984 985 986 987 988 989 990 991
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
992
	void __iomem *hc_base = mv_hc_base(mmio_base,
993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
1006
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1019
		hc_base = mv_hc_base(mmio_base, hc);
1020 1021 1022 1023 1024
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
1025
		DPRINTK("EDMA regs (port %i):\n", p);
1026
		mv_dump_mem(port_base, 0x54);
1027
		DPRINTK("SATA regs (port %i):\n", p);
1028 1029 1030
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

1053
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1054 1055 1056
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1057 1058 1059 1060 1061
	if (ofs != 0xffffffffU) {
		*val = readl(mv_ap_base(ap) + ofs);
		return 0;
	} else
		return -EINVAL;
1062 1063
}

1064
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1065 1066 1067
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1068
	if (ofs != 0xffffffffU) {
1069
		writelfl(val, mv_ap_base(ap) + ofs);
1070 1071 1072
		return 0;
	} else
		return -EINVAL;
1073 1074
}

1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
static void mv6_dev_config(struct ata_device *adev)
{
	/*
	 * We don't have hob_nsect when doing NCQ commands on Gen-II.
	 * See mv_qc_prep() for more info.
	 */
	if (adev->flags & ATA_DFLAG_NCQ)
		if (adev->max_sectors > ATA_MAX_SECTORS)
			adev->max_sectors = ATA_MAX_SECTORS;
}

1086 1087
static void mv_edma_cfg(struct mv_port_priv *pp, struct mv_host_priv *hpriv,
			void __iomem *port_mmio, int want_ncq)
1088
{
M
Mark Lord 已提交
1089
	u32 cfg;
1090 1091

	/* set up non-NCQ EDMA configuration */
M
Mark Lord 已提交
1092
	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1093

M
Mark Lord 已提交
1094
	if (IS_GEN_I(hpriv))
1095 1096
		cfg |= (1 << 8);	/* enab config burst size mask */

M
Mark Lord 已提交
1097
	else if (IS_GEN_II(hpriv))
1098 1099 1100
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;

	else if (IS_GEN_IIE(hpriv)) {
1101 1102
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
1103
		cfg |= (1 << 18);	/* enab early completion */
1104
		cfg |= (1 << 17);	/* enab cut-through (dis stor&forwrd) */
1105 1106
	}

1107 1108 1109 1110 1111 1112
	if (want_ncq) {
		cfg |= EDMA_CFG_NCQ;
		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
	} else
		pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;

1113 1114 1115
	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

1116 1117 1118 1119
static void mv_port_free_dma_mem(struct ata_port *ap)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
1120
	int tag;
1121 1122 1123 1124 1125 1126 1127 1128 1129

	if (pp->crqb) {
		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
		pp->crqb = NULL;
	}
	if (pp->crpb) {
		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
		pp->crpb = NULL;
	}
1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
	/*
	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
	 * For later hardware, we have one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (pp->sg_tbl[tag]) {
			if (tag == 0 || !IS_GEN_I(hpriv))
				dma_pool_free(hpriv->sg_tbl_pool,
					      pp->sg_tbl[tag],
					      pp->sg_tbl_dma[tag]);
			pp->sg_tbl[tag] = NULL;
		}
1142 1143 1144
	}
}

1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1155 1156
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1157 1158
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
1159 1160
	struct mv_port_priv *pp;
	void __iomem *port_mmio = mv_ap_base(ap);
J
Jeff Garzik 已提交
1161
	unsigned long flags;
1162
	int tag, rc;
1163

1164
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1165
	if (!pp)
1166
		return -ENOMEM;
1167
	ap->private_data = pp;
1168

1169 1170
	rc = ata_pad_alloc(ap, dev);
	if (rc)
1171
		return rc;
1172

1173 1174 1175 1176
	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
	if (!pp->crqb)
		return -ENOMEM;
	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1177

1178 1179 1180 1181
	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
	if (!pp->crpb)
		goto out_port_free_dma_mem;
	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1182

1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	/*
	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
	 * For later hardware, we need one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (tag == 0 || !IS_GEN_I(hpriv)) {
			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
			if (!pp->sg_tbl[tag])
				goto out_port_free_dma_mem;
		} else {
			pp->sg_tbl[tag]     = pp->sg_tbl[0];
			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
		}
	}
1198

J
Jeff Garzik 已提交
1199 1200
	spin_lock_irqsave(&ap->host->lock, flags);

1201
	mv_edma_cfg(pp, hpriv, port_mmio, 0);
1202
	mv_set_edma_ptrs(port_mmio, hpriv, pp);
1203

J
Jeff Garzik 已提交
1204 1205
	spin_unlock_irqrestore(&ap->host->lock, flags);

1206 1207 1208 1209 1210
	/* Don't turn on EDMA here...do it before DMA commands only.  Else
	 * we'll be unable to send non-data, PIO, etc due to restricted access
	 * to shadow regs.
	 */
	return 0;
1211 1212 1213 1214

out_port_free_dma_mem:
	mv_port_free_dma_mem(ap);
	return -ENOMEM;
1215 1216
}

1217 1218 1219 1220 1221 1222 1223
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
1224
 *      This routine uses the host lock to protect the DMA stop.
1225
 */
1226 1227 1228
static void mv_port_stop(struct ata_port *ap)
{
	mv_stop_dma(ap);
1229
	mv_port_free_dma_mem(ap);
1230 1231
}

1232 1233 1234 1235 1236 1237 1238 1239 1240
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1241
static void mv_fill_sg(struct ata_queued_cmd *qc)
1242 1243
{
	struct mv_port_priv *pp = qc->ap->private_data;
1244
	struct scatterlist *sg;
J
Jeff Garzik 已提交
1245
	struct mv_sg *mv_sg, *last_sg = NULL;
T
Tejun Heo 已提交
1246
	unsigned int si;
1247

1248
	mv_sg = pp->sg_tbl[qc->tag];
T
Tejun Heo 已提交
1249
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1250 1251
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1252

1253 1254 1255
		while (sg_len) {
			u32 offset = addr & 0xffff;
			u32 len = sg_len;
1256

1257 1258 1259 1260 1261
			if ((offset + sg_len > 0x10000))
				len = 0x10000 - offset;

			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
J
Jeff Garzik 已提交
1262
			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1263 1264 1265 1266

			sg_len -= len;
			addr += len;

J
Jeff Garzik 已提交
1267
			last_sg = mv_sg;
1268 1269
			mv_sg++;
		}
1270
	}
J
Jeff Garzik 已提交
1271 1272 1273

	if (likely(last_sg))
		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1274 1275
}

1276
static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1277
{
M
Mark Lord 已提交
1278
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1279
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1280
	*cmdw = cpu_to_le16(tmp);
1281 1282
}

1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1295 1296 1297 1298
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1299
	__le16 *cw;
1300 1301
	struct ata_taskfile *tf;
	u16 flags = 0;
1302
	unsigned in_index;
1303

M
Mark Lord 已提交
1304 1305
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1306
		return;
1307

1308 1309
	/* Fill in command request block
	 */
1310
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1311
		flags |= CRQB_FLAG_READ;
1312
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1313 1314
	flags |= qc->tag << CRQB_TAG_SHIFT;

1315 1316
	/* get current queue index from software */
	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1317 1318

	pp->crqb[in_index].sg_addr =
1319
		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1320
	pp->crqb[in_index].sg_addr_hi =
1321
		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1322
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1323

1324
	cw = &pp->crqb[in_index].ata_cmd[0];
1325 1326 1327 1328 1329 1330 1331
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
	 * NCQ.  NCQ will drop hob_nsect.
1332
	 */
1333 1334 1335 1336 1337
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1338
	case ATA_CMD_WRITE_FUA_EXT:
1339 1340 1341 1342
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1343
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1391
	unsigned in_index;
1392 1393
	u32 flags = 0;

M
Mark Lord 已提交
1394 1395
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1396 1397 1398 1399 1400 1401 1402
		return;

	/* Fill in Gen IIE command request block
	 */
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1403
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1404
	flags |= qc->tag << CRQB_TAG_SHIFT;
1405
	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1406

1407 1408
	/* get current queue index from software */
	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1409 1410

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1411 1412
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1438 1439 1440 1441
		return;
	mv_fill_sg(qc);
}

1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1454
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1455
{
1456 1457 1458
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
1459
	u32 in_index;
1460

M
Mark Lord 已提交
1461 1462
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ)) {
1463 1464 1465 1466
		/* We're about to send a non-EDMA capable command to the
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
J
Jeff Garzik 已提交
1467
		__mv_stop_dma(ap);
1468 1469 1470
		return ata_qc_issue_prot(qc);
	}

1471
	mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
1472 1473

	pp->req_idx++;
1474

1475
	in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;
1476 1477

	/* and write the request in pointer to kick the EDMA to life */
1478 1479
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1480 1481 1482 1483

	return 0;
}

1484 1485 1486
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
1487
 *      @reset_allowed: bool: 0 == don't trigger from reset here
1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
 *
 *      In most cases, just clear the interrupt and move on.  However,
 *      some cases require an eDMA reset, which is done right before
 *      the COMRESET in mv_phy_reset().  The SERR case requires a
 *      clear of pending errors in the SATA SERROR register.  Finally,
 *      if the port disabled DMA, update our cached copy to match.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1498
static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
1499 1500
{
	void __iomem *port_mmio = mv_ap_base(ap);
1501 1502 1503 1504 1505
	u32 edma_err_cause, eh_freeze_mask, serr = 0;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
	unsigned int action = 0, err_mask = 0;
T
Tejun Heo 已提交
1506
	struct ata_eh_info *ehi = &ap->link.eh_info;
1507

1508
	ata_ehi_clear_desc(ehi);
1509

1510 1511 1512 1513
	if (!edma_enabled) {
		/* just a guess: do we need to do this? should we
		 * expand this, and do it in all cases?
		 */
1514 1515
		sata_scr_read(&ap->link, SCR_ERROR, &serr);
		sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1516
	}
1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528

	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause);

	/*
	 * all generations share these EDMA error cause bits
	 */

	if (edma_err_cause & EDMA_ERR_DEV)
		err_mask |= AC_ERR_DEV;
	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
1529
			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1530 1531 1532
			EDMA_ERR_INTRL_PAR)) {
		err_mask |= AC_ERR_ATA_BUS;
		action |= ATA_EH_HARDRESET;
T
Tejun Heo 已提交
1533
		ata_ehi_push_desc(ehi, "parity error");
1534 1535 1536 1537
	}
	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
T
Tejun Heo 已提交
1538
			"dev disconnect" : "dev connect");
M
Mark Lord 已提交
1539
		action |= ATA_EH_HARDRESET;
1540 1541
	}

1542
	if (IS_GEN_I(hpriv)) {
1543 1544 1545 1546 1547
		eh_freeze_mask = EDMA_EH_FREEZE_5;

		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
			struct mv_port_priv *pp	= ap->private_data;
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1548
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1549 1550 1551 1552 1553 1554 1555
		}
	} else {
		eh_freeze_mask = EDMA_EH_FREEZE;

		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
			struct mv_port_priv *pp	= ap->private_data;
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1556
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1557 1558 1559
		}

		if (edma_err_cause & EDMA_ERR_SERR) {
1560 1561
			sata_scr_read(&ap->link, SCR_ERROR, &serr);
			sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1562 1563 1564
			err_mask = AC_ERR_ATA_BUS;
			action |= ATA_EH_HARDRESET;
		}
1565
	}
1566 1567

	/* Clear EDMA now that SERR cleanup done */
M
Mark Lord 已提交
1568
	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1569

1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599
	if (!err_mask) {
		err_mask = AC_ERR_OTHER;
		action |= ATA_EH_HARDRESET;
	}

	ehi->serror |= serr;
	ehi->action |= action;

	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;

	if (edma_err_cause & eh_freeze_mask)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
}

static void mv_intr_pio(struct ata_port *ap)
{
	struct ata_queued_cmd *qc;
	u8 ata_status;

	/* ignore spurious intr if drive still BUSY */
	ata_status = readb(ap->ioaddr.status_addr);
	if (unlikely(ata_status & ATA_BUSY))
		return;

	/* get active ATA command */
T
Tejun Heo 已提交
1600
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625
	if (unlikely(!qc))			/* no active tag */
		return;
	if (qc->tf.flags & ATA_TFLAG_POLLING)	/* polling; we don't own qc */
		return;

	/* and finally, complete the ATA command */
	qc->err_mask |= ac_err_mask(ata_status);
	ata_qc_complete(qc);
}

static void mv_intr_edma(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
	struct ata_queued_cmd *qc;
	u32 out_index, in_index;
	bool work_done = false;

	/* get h/w response queue pointer */
	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	while (1) {
		u16 status;
1626
		unsigned int tag;
1627 1628 1629 1630 1631 1632 1633

		/* get s/w response queue last-read pointer, and compare */
		out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK;
		if (in_index == out_index)
			break;

		/* 50xx: get active ATA command */
J
Jeff Garzik 已提交
1634
		if (IS_GEN_I(hpriv))
T
Tejun Heo 已提交
1635
			tag = ap->link.active_tag;
1636

1637 1638 1639
		/* Gen II/IIE: get active ATA command via tag, to enable
		 * support for queueing.  this works transparently for
		 * queued and non-queued modes.
1640
		 */
1641 1642
		else
			tag = le16_to_cpu(pp->crpb[out_index].id) & 0x1f;
1643

1644
		qc = ata_qc_from_tag(ap, tag);
1645

1646 1647 1648
		/* For non-NCQ mode, the lower 8 bits of status
		 * are from EDMA_ERR_IRQ_CAUSE_OFS,
		 * which should be zero if all went well.
1649 1650
		 */
		status = le16_to_cpu(pp->crpb[out_index].flags);
1651
		if ((status & 0xff) && !(pp->pp_flags & MV_PP_FLAG_NCQ_EN)) {
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
			mv_err_intr(ap, qc);
			return;
		}

		/* and finally, complete the ATA command */
		if (qc) {
			qc->err_mask |=
				ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT);
			ata_qc_complete(qc);
		}

J
Jeff Garzik 已提交
1663
		/* advance software response queue pointer, to
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
		 * indicate (after the loop completes) to hardware
		 * that we have consumed a response queue entry.
		 */
		work_done = true;
		pp->resp_idx++;
	}

	if (work_done)
		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
			 (out_index << EDMA_RSP_Q_PTR_SHIFT),
			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1675 1676
}

1677 1678
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
1679
 *      @host: host specific structure
1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
 *      @relevant: port error bits relevant to this host controller
 *      @hc: which host controller we're to look at
 *
 *      Read then write clear the HC interrupt status then walk each
 *      port connected to the HC and see if it needs servicing.  Port
 *      success ints are reported in the HC interrupt status reg, the
 *      port error ints are reported in the higher level main
 *      interrupt status register and thus are passed in via the
 *      'relevant' argument.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1693
static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
1694
{
T
Tejun Heo 已提交
1695
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
1696 1697
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 hc_irq_cause;
1698
	int port, port0;
1699

1700
	if (hc == 0)
1701
		port0 = 0;
1702
	else
1703 1704 1705 1706
		port0 = MV_PORTS_PER_HC;

	/* we'll need the HC success int register in most cases */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1707 1708 1709 1710
	if (!hc_irq_cause)
		return;

	writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1711 1712

	VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
1713
		hc, relevant, hc_irq_cause);
1714 1715

	for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
J
Jeff Garzik 已提交
1716
		struct ata_port *ap = host->ports[port];
M
Mark Lord 已提交
1717
		struct mv_port_priv *pp = ap->private_data;
1718
		int have_err_bits, hard_port, shift;
J
Jeff Garzik 已提交
1719

1720
		if ((!ap) || (ap->flags & ATA_FLAG_DISABLED))
1721 1722
			continue;

1723
		shift = port << 1;		/* (port * 2) */
1724 1725 1726
		if (port >= MV_PORTS_PER_HC) {
			shift++;	/* skip bit 8 in the HC Main IRQ reg */
		}
1727 1728 1729 1730
		have_err_bits = ((PORT0_ERR << shift) & relevant);

		if (unlikely(have_err_bits)) {
			struct ata_queued_cmd *qc;
1731

T
Tejun Heo 已提交
1732
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
			if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
				continue;

			mv_err_intr(ap, qc);
			continue;
		}

		hard_port = mv_hardport_from_port(port); /* range 0..3 */

		if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
			if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause)
				mv_intr_edma(ap);
		} else {
			if ((DEV_IRQ << hard_port) & hc_irq_cause)
				mv_intr_pio(ap);
1748 1749 1750 1751 1752
		}
	}
	VPRINTK("EXIT\n");
}

1753 1754
static void mv_pci_error(struct ata_host *host, void __iomem *mmio)
{
1755
	struct mv_host_priv *hpriv = host->private_data;
1756 1757 1758 1759 1760 1761
	struct ata_port *ap;
	struct ata_queued_cmd *qc;
	struct ata_eh_info *ehi;
	unsigned int i, err_mask, printed = 0;
	u32 err_cause;

1762
	err_cause = readl(mmio + hpriv->irq_cause_ofs);
1763 1764 1765 1766 1767 1768 1769

	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
		   err_cause);

	DPRINTK("All regs @ PCI error\n");
	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));

1770
	writelfl(0, mmio + hpriv->irq_cause_ofs);
1771 1772 1773

	for (i = 0; i < host->n_ports; i++) {
		ap = host->ports[i];
1774
		if (!ata_link_offline(&ap->link)) {
T
Tejun Heo 已提交
1775
			ehi = &ap->link.eh_info;
1776 1777 1778 1779 1780 1781
			ata_ehi_clear_desc(ehi);
			if (!printed++)
				ata_ehi_push_desc(ehi,
					"PCI err cause 0x%08x", err_cause);
			err_mask = AC_ERR_HOST_BUS;
			ehi->action = ATA_EH_HARDRESET;
T
Tejun Heo 已提交
1782
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1783 1784 1785 1786 1787 1788 1789 1790 1791 1792
			if (qc)
				qc->err_mask |= err_mask;
			else
				ehi->err_mask |= err_mask;

			ata_port_freeze(ap);
		}
	}
}

1793
/**
1794
 *      mv_interrupt - Main interrupt event handler
1795 1796 1797 1798 1799 1800 1801 1802
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
1803
 *      LOCKING:
J
Jeff Garzik 已提交
1804
 *      This routine holds the host lock while processing pending
1805 1806
 *      interrupts.
 */
1807
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1808
{
J
Jeff Garzik 已提交
1809
	struct ata_host *host = dev_instance;
1810
	unsigned int hc, handled = 0, n_hcs;
T
Tejun Heo 已提交
1811
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
M
Mark Lord 已提交
1812
	u32 irq_stat, irq_mask;
1813

M
Mark Lord 已提交
1814
	spin_lock(&host->lock);
1815
	irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);
M
Mark Lord 已提交
1816
	irq_mask = readl(mmio + HC_MAIN_IRQ_MASK_OFS);
1817 1818 1819 1820

	/* check the cases where we either have nothing pending or have read
	 * a bogus register value which can indicate HW removal or PCI fault
	 */
M
Mark Lord 已提交
1821 1822
	if (!(irq_stat & irq_mask) || (0xffffffffU == irq_stat))
		goto out_unlock;
1823

J
Jeff Garzik 已提交
1824
	n_hcs = mv_get_hc_count(host->ports[0]->flags);
1825

1826 1827 1828 1829 1830 1831
	if (unlikely(irq_stat & PCI_ERR)) {
		mv_pci_error(host, mmio);
		handled = 1;
		goto out_unlock;	/* skip all other HC irq handling */
	}

1832 1833 1834
	for (hc = 0; hc < n_hcs; hc++) {
		u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
		if (relevant) {
J
Jeff Garzik 已提交
1835
			mv_host_intr(host, relevant, hc);
1836
			handled = 1;
1837 1838
		}
	}
1839

1840
out_unlock:
J
Jeff Garzik 已提交
1841
	spin_unlock(&host->lock);
1842 1843 1844 1845

	return IRQ_RETVAL(handled);
}

1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

1871
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1872
{
T
Tejun Heo 已提交
1873 1874
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1875 1876
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

1877 1878 1879 1880 1881
	if (ofs != 0xffffffffU) {
		*val = readl(addr + ofs);
		return 0;
	} else
		return -EINVAL;
1882 1883
}

1884
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1885
{
T
Tejun Heo 已提交
1886 1887
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1888 1889
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

1890
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
1891
		writelfl(val, addr + ofs);
1892 1893 1894
		return 0;
	} else
		return -EINVAL;
1895 1896
}

1897 1898 1899 1900
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	int early_5080;

1901
	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

	mv_reset_pci_bus(pdev, mmio);
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	writel(0x0fcfffff, mmio + MV_FLASH_CTL);
}

1917
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1918 1919
			   void __iomem *mmio)
{
1920 1921 1922 1923 1924 1925 1926
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
1927 1928
}

1929
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1930
{
1931 1932 1933 1934 1935 1936 1937 1938 1939
	u32 tmp;

	writel(0, mmio + MV_GPIO_PORT_CTL);

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
1940 1941
}

1942 1943
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
1944
{
1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
		tmp = readl(phy_mmio + MV5_LT_MODE);
		tmp |= (1 << 19);
		writel(tmp, phy_mmio + MV5_LT_MODE);

		tmp = readl(phy_mmio + MV5_PHY_CTL);
		tmp &= ~0x3;
		tmp |= 0x1;
		writel(tmp, phy_mmio + MV5_PHY_CTL);
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
1966 1967
}

1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);

	mv_channel_reset(hpriv, mmio, port);

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
1999
{
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
2029 2030
}

J
Jeff Garzik 已提交
2031 2032 2033 2034
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
{
2035 2036
	struct ata_host     *host = dev_get_drvdata(&pdev->dev);
	struct mv_host_priv *hpriv = host->private_data;
J
Jeff Garzik 已提交
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
	u32 tmp;

	tmp = readl(mmio + MV_PCI_MODE);
	tmp &= 0xff00ffff;
	writel(tmp, mmio + MV_PCI_MODE);

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
	ZERO(HC_MAIN_IRQ_MASK_OFS);
	ZERO(MV_PCI_SERR_MASK);
2048 2049
	ZERO(hpriv->irq_cause_ofs);
	ZERO(hpriv->irq_mask_ofs);
J
Jeff Garzik 已提交
2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

	tmp = readl(mmio + MV_GPIO_PORT_CTL);
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
	writel(tmp, mmio + MV_GPIO_PORT_CTL);
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2078 2079
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
2094
		if (PCI_MASTER_EMPTY & t)
J
Jeff Garzik 已提交
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132
			break;
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

2133
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2134 2135 2136 2137 2138 2139 2140
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	tmp = readl(mmio + MV_RESET_CFG);
	if ((tmp & (1 << 0)) == 0) {
2141
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

2153
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2154
{
2155
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
J
Jeff Garzik 已提交
2156 2157
}

2158
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2159
			   unsigned int port)
2160
{
2161 2162
	void __iomem *port_mmio = mv_port_base(mmio, port);

2163
	u32 hp_flags = hpriv->hp_flags;
2164 2165
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2166
	int fix_phy_mode4 =
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
	u32 m2, tmp;

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

	/* who knows what this magic does */
	tmp = readl(port_mmio + PHY_MODE3);
	tmp &= ~0x7F800000;
	tmp |= 0x2A800000;
	writel(tmp, port_mmio + PHY_MODE3);
2190 2191

	if (fix_phy_mode4) {
2192
		u32 m4;
2193 2194

		m4 = readl(port_mmio + PHY_MODE4);
2195 2196 2197

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			tmp = readl(port_mmio + 0x310);
2198 2199 2200 2201

		m4 = (m4 & ~(1 << 1)) | (1 << 0);

		writel(m4, port_mmio + PHY_MODE4);
2202 2203 2204

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			writel(tmp, port_mmio + 0x310);
2205 2206 2207 2208 2209 2210
	}

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
2211 2212
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
2213
	m2 &= ~(1 << 16);
2214

2215 2216 2217 2218 2219 2220
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

2221 2222 2223
	writel(m2, port_mmio + PHY_MODE2);
}

2224 2225 2226 2227 2228 2229 2230
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);

2231
	if (IS_GEN_II(hpriv)) {
2232
		u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2233 2234
		ifctl |= (1 << 7);		/* enable gen2i speed */
		ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
		writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
	}

	udelay(25);		/* allow reset propagation */

	/* Spec never mentions clearing the bit.  Marvell's driver does
	 * clear the bit, however.
	 */
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

2247
	if (IS_GEN_I(hpriv))
2248 2249 2250
		mdelay(1);
}

2251
/**
2252
 *      mv_phy_reset - Perform eDMA reset followed by COMRESET
2253 2254 2255 2256 2257 2258 2259 2260
 *      @ap: ATA channel to manipulate
 *
 *      Part of this is taken from __sata_phy_reset and modified to
 *      not sleep since this routine gets called from interrupt level.
 *
 *      LOCKING:
 *      Inherited from caller.  This is coded to safe to call at
 *      interrupt level, i.e. it does not sleep.
2261
 */
2262 2263
static void mv_phy_reset(struct ata_port *ap, unsigned int *class,
			 unsigned long deadline)
2264
{
J
Jeff Garzik 已提交
2265
	struct mv_port_priv *pp	= ap->private_data;
J
Jeff Garzik 已提交
2266
	struct mv_host_priv *hpriv = ap->host->private_data;
2267
	void __iomem *port_mmio = mv_ap_base(ap);
2268 2269
	int retry = 5;
	u32 sstatus;
2270 2271 2272

	VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);

2273 2274 2275 2276 2277 2278 2279 2280
#ifdef DEBUG
	{
		u32 sstatus, serror, scontrol;

		mv_scr_read(ap, SCR_STATUS, &sstatus);
		mv_scr_read(ap, SCR_ERROR, &serror);
		mv_scr_read(ap, SCR_CONTROL, &scontrol);
		DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
2281
			"SCtrl 0x%08x\n", sstatus, serror, scontrol);
2282 2283
	}
#endif
2284

2285 2286
	/* Issue COMRESET via SControl */
comreset_retry:
2287
	sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x301);
2288
	msleep(1);
2289

2290
	sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x300);
2291
	msleep(20);
2292

2293
	do {
2294
		sata_scr_read(&ap->link, SCR_STATUS, &sstatus);
2295
		if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0))
2296
			break;
2297

2298
		msleep(1);
2299
	} while (time_before(jiffies, deadline));
2300

2301
	/* work around errata */
2302
	if (IS_GEN_II(hpriv) &&
2303 2304 2305
	    (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
	    (retry-- > 0))
		goto comreset_retry;
J
Jeff Garzik 已提交
2306

2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
#ifdef DEBUG
	{
		u32 sstatus, serror, scontrol;

		mv_scr_read(ap, SCR_STATUS, &sstatus);
		mv_scr_read(ap, SCR_ERROR, &serror);
		mv_scr_read(ap, SCR_CONTROL, &scontrol);
		DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
			"SCtrl 0x%08x\n", sstatus, serror, scontrol);
	}
#endif
2318

2319
	if (ata_link_offline(&ap->link)) {
2320
		*class = ATA_DEV_NONE;
2321 2322 2323
		return;
	}

2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
	/* even after SStatus reflects that device is ready,
	 * it seems to take a while for link to be fully
	 * established (and thus Status no longer 0x80/0x7F),
	 * so we poll a bit for that, here.
	 */
	retry = 20;
	while (1) {
		u8 drv_stat = ata_check_status(ap);
		if ((drv_stat != 0x80) && (drv_stat != 0x7f))
			break;
2334
		msleep(500);
2335 2336
		if (retry-- <= 0)
			break;
2337 2338
		if (time_after(jiffies, deadline))
			break;
2339 2340
	}

2341 2342 2343
	/* FIXME: if we passed the deadline, the following
	 * code probably produces an invalid result
	 */
2344

2345
	/* finally, read device signature from TF registers */
2346
	*class = ata_dev_try_classify(ap->link.device, 1, NULL);
J
Jeff Garzik 已提交
2347 2348 2349

	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

2350
	WARN_ON(pp->pp_flags & MV_PP_FLAG_EDMA_EN);
J
Jeff Garzik 已提交
2351

2352
	VPRINTK("EXIT\n");
2353 2354
}

T
Tejun Heo 已提交
2355
static int mv_prereset(struct ata_link *link, unsigned long deadline)
2356
{
T
Tejun Heo 已提交
2357
	struct ata_port *ap = link->ap;
2358
	struct mv_port_priv *pp	= ap->private_data;
T
Tejun Heo 已提交
2359
	struct ata_eh_context *ehc = &link->eh_context;
2360
	int rc;
J
Jeff Garzik 已提交
2361

2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
	rc = mv_stop_dma(ap);
	if (rc)
		ehc->i.action |= ATA_EH_HARDRESET;

	if (!(pp->pp_flags & MV_PP_FLAG_HAD_A_RESET)) {
		pp->pp_flags |= MV_PP_FLAG_HAD_A_RESET;
		ehc->i.action |= ATA_EH_HARDRESET;
	}

	/* if we're about to do hardreset, nothing more to do */
	if (ehc->i.action & ATA_EH_HARDRESET)
		return 0;

T
Tejun Heo 已提交
2375
	if (ata_link_online(link))
2376 2377 2378 2379 2380
		rc = ata_wait_ready(ap, deadline);
	else
		rc = -ENODEV;

	return rc;
2381 2382
}

T
Tejun Heo 已提交
2383
static int mv_hardreset(struct ata_link *link, unsigned int *class,
2384
			unsigned long deadline)
2385
{
T
Tejun Heo 已提交
2386
	struct ata_port *ap = link->ap;
2387
	struct mv_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
2388
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
2389

2390
	mv_stop_dma(ap);
2391

2392
	mv_channel_reset(hpriv, mmio, ap->port_no);
2393

2394 2395 2396 2397 2398
	mv_phy_reset(ap, class, deadline);

	return 0;
}

T
Tejun Heo 已提交
2399
static void mv_postreset(struct ata_link *link, unsigned int *classes)
2400
{
T
Tejun Heo 已提交
2401
	struct ata_port *ap = link->ap;
2402 2403 2404
	u32 serr;

	/* print link status */
T
Tejun Heo 已提交
2405
	sata_print_link_status(link);
2406

2407
	/* clear SError */
T
Tejun Heo 已提交
2408 2409
	sata_scr_read(link, SCR_ERROR, &serr);
	sata_scr_write_flush(link, SCR_ERROR, serr);
2410 2411 2412 2413 2414

	/* bail out if no device is present */
	if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
		DPRINTK("EXIT, no device\n");
		return;
2415
	}
2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477

	/* set up device control */
	iowrite8(ap->ctl, ap->ioaddr.ctl_addr);
}

static void mv_error_handler(struct ata_port *ap)
{
	ata_do_eh(ap, mv_prereset, ata_std_softreset,
		  mv_hardreset, mv_postreset);
}

static void mv_eh_freeze(struct ata_port *ap)
{
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
	u32 tmp, mask;
	unsigned int shift;

	/* FIXME: handle coalescing completion events properly */

	shift = ap->port_no * 2;
	if (hc > 0)
		shift++;

	mask = 0x3 << shift;

	/* disable assertion of portN err, done events */
	tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS);
	writelfl(tmp & ~mask, mmio + HC_MAIN_IRQ_MASK_OFS);
}

static void mv_eh_thaw(struct ata_port *ap)
{
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 tmp, mask, hc_irq_cause;
	unsigned int shift, hc_port_no = ap->port_no;

	/* FIXME: handle coalescing completion events properly */

	shift = ap->port_no * 2;
	if (hc > 0) {
		shift++;
		hc_port_no -= 4;
	}

	mask = 0x3 << shift;

	/* clear EDMA errors on this port */
	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* clear pending irq events */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
	hc_irq_cause &= ~(1 << hc_port_no);	/* clear CRPB-done */
	hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */
	writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);

	/* enable assertion of portN err, done events */
	tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS);
	writelfl(tmp | mask, mmio + HC_MAIN_IRQ_MASK_OFS);
2478 2479
}

2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2492
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2493
{
T
Tejun Heo 已提交
2494
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2495 2496
	unsigned serr_ofs;

2497
	/* PIO related setup
2498 2499
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2500
	port->error_addr =
2501 2502 2503 2504 2505 2506
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2507
	port->status_addr =
2508 2509 2510 2511 2512
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
2513
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2514

2515 2516 2517 2518 2519
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
2520 2521
	/* unmask all non-transient EDMA error interrupts */
	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2522

2523
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2524 2525 2526
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2527 2528
}

2529
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2530
{
2531 2532
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2533 2534
	u32 hp_flags = hpriv->hp_flags;

2535
	switch (board_idx) {
2536 2537
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
2538
		hp_flags |= MV_HP_GEN_I;
2539

2540
		switch (pdev->revision) {
2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2555 2556
	case chip_504x:
	case chip_508x:
2557
		hpriv->ops = &mv5xxx_ops;
2558
		hp_flags |= MV_HP_GEN_I;
2559

2560
		switch (pdev->revision) {
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2572 2573 2574 2575 2576
		}
		break;

	case chip_604x:
	case chip_608x:
2577
		hpriv->ops = &mv6xxx_ops;
2578
		hp_flags |= MV_HP_GEN_II;
2579

2580
		switch (pdev->revision) {
2581 2582 2583 2584 2585
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2586 2587 2588
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2589 2590
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2591 2592 2593 2594
			break;
		}
		break;

2595
	case chip_7042:
2596
		hp_flags |= MV_HP_PCIE;
2597 2598 2599
		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
		    (pdev->device == 0x2300 || pdev->device == 0x2310))
		{
2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624
			/*
			 * Highpoint RocketRAID PCIe 23xx series cards:
			 *
			 * Unconfigured drives are treated as "Legacy"
			 * by the BIOS, and it overwrites sector 8 with
			 * a "Lgcy" metadata block prior to Linux boot.
			 *
			 * Configured drives (RAID or JBOD) leave sector 8
			 * alone, but instead overwrite a high numbered
			 * sector for the RAID metadata.  This sector can
			 * be determined exactly, by truncating the physical
			 * drive capacity to a nice even GB value.
			 *
			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
			 *
			 * Warn the user, lest they think we're just buggy.
			 */
			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
				" BIOS CORRUPTS DATA on all attached drives,"
				" regardless of if/how they are configured."
				" BEWARE!\n");
			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
				" use sectors 8-9 on \"Legacy\" drives,"
				" and avoid the final two gigabytes on"
				" all RocketRAID BIOS initialized drives.\n");
2625
		}
2626 2627 2628 2629
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;
		hp_flags |= MV_HP_GEN_IIE;

2630
		switch (pdev->revision) {
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644
		case 0x0:
			hp_flags |= MV_HP_ERRATA_XX42A0;
			break;
		case 0x1:
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;

2645
	default:
2646 2647
		dev_printk(KERN_ERR, &pdev->dev,
			   "BUG: invalid board index %u\n", board_idx);
2648 2649 2650 2651
		return 1;
	}

	hpriv->hp_flags = hp_flags;
2652 2653 2654 2655 2656 2657 2658 2659 2660
	if (hp_flags & MV_HP_PCIE) {
		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
	} else {
		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
	}
2661 2662 2663 2664

	return 0;
}

2665
/**
2666
 *      mv_init_host - Perform some early initialization of the host.
2667 2668
 *	@host: ATA host to initialize
 *      @board_idx: controller index
2669 2670 2671 2672 2673 2674 2675
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2676
static int mv_init_host(struct ata_host *host, unsigned int board_idx)
2677 2678
{
	int rc = 0, n_hc, port, hc;
2679 2680 2681
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
	struct mv_host_priv *hpriv = host->private_data;
2682

2683 2684 2685
	/* global interrupt mask */
	writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);

2686
	rc = mv_chip_id(host, board_idx);
2687 2688 2689
	if (rc)
		goto done;

2690
	n_hc = mv_get_hc_count(host->ports[0]->flags);
2691

2692
	for (port = 0; port < host->n_ports; port++)
2693
		hpriv->ops->read_preamp(hpriv, port, mmio);
2694

2695
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2696
	if (rc)
2697 2698
		goto done;

2699 2700
	hpriv->ops->reset_flash(hpriv, mmio);
	hpriv->ops->reset_bus(pdev, mmio);
2701
	hpriv->ops->enable_leds(hpriv, mmio);
2702

2703
	for (port = 0; port < host->n_ports; port++) {
2704
		if (IS_GEN_II(hpriv)) {
2705 2706
			void __iomem *port_mmio = mv_port_base(mmio, port);

2707
			u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2708 2709
			ifctl |= (1 << 7);		/* enable gen2i speed */
			ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2710 2711 2712
			writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
		}

2713
		hpriv->ops->phy_errata(hpriv, mmio, port);
2714 2715
	}

2716
	for (port = 0; port < host->n_ports; port++) {
2717
		struct ata_port *ap = host->ports[port];
2718
		void __iomem *port_mmio = mv_port_base(mmio, port);
2719 2720 2721 2722 2723 2724
		unsigned int offset = port_mmio - mmio;

		mv_port_init(&ap->ioaddr, port_mmio);

		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
2725 2726 2727
	}

	for (hc = 0; hc < n_hc; hc++) {
2728 2729 2730 2731 2732 2733 2734 2735 2736
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2737 2738
	}

2739
	/* Clear any currently outstanding host interrupt conditions */
2740
	writelfl(0, mmio + hpriv->irq_cause_ofs);
2741 2742

	/* and unmask interrupt generation for host regs */
2743
	writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
2744

2745
	if (IS_GEN_I(hpriv))
2746 2747 2748
		writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS);
	else
		writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
2749 2750

	VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2751
		"PCI int cause/mask=0x%08x/0x%08x\n",
2752 2753
		readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
		readl(mmio + HC_MAIN_IRQ_MASK_OFS),
2754 2755
		readl(mmio + hpriv->irq_cause_ofs),
		readl(mmio + hpriv->irq_mask_ofs));
2756

2757
done:
2758 2759 2760
	return rc;
}

2761 2762
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
2763
 *      @host: ATA host to print info about
2764 2765 2766 2767 2768 2769
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2770
static void mv_print_info(struct ata_host *host)
2771
{
2772 2773
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2774
	u8 scc;
2775
	const char *scc_s, *gen;
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
		scc_s = "?";

	if (IS_GEN_I(hpriv))
		gen = "I";
	else if (IS_GEN_II(hpriv))
		gen = "II";
	else if (IS_GEN_IIE(hpriv))
		gen = "IIE";
	else
		gen = "?";
2796

2797
	dev_printk(KERN_INFO, &pdev->dev,
2798 2799
	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
2800 2801 2802
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822
static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
{
	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
							     MV_CRQB_Q_SZ, 0);
	if (!hpriv->crqb_pool)
		return -ENOMEM;

	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
							     MV_CRPB_Q_SZ, 0);
	if (!hpriv->crpb_pool)
		return -ENOMEM;

	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
							     MV_SG_TBL_SZ, 0);
	if (!hpriv->sg_tbl_pool)
		return -ENOMEM;

	return 0;
}

2823 2824 2825 2826 2827 2828 2829 2830
/**
 *      mv_init_one - handle a positive probe of a Marvell host
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2831 2832
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
2833
	static int printed_version;
2834
	unsigned int board_idx = (unsigned int)ent->driver_data;
2835 2836 2837 2838
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	int n_ports, rc;
2839

2840 2841
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2842

2843 2844 2845 2846 2847 2848 2849 2850 2851 2852
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;

	/* acquire resources */
2853 2854
	rc = pcim_enable_device(pdev);
	if (rc)
2855 2856
		return rc;

T
Tejun Heo 已提交
2857 2858
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
2859
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
2860
	if (rc)
2861
		return rc;
2862
	host->iomap = pcim_iomap_table(pdev);
2863

2864 2865 2866 2867
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

2868 2869 2870 2871
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

2872
	/* initialize adapter */
2873
	rc = mv_init_host(host, board_idx);
2874 2875
	if (rc)
		return rc;
2876

2877
	/* Enable interrupts */
2878
	if (msi && pci_enable_msi(pdev))
2879
		pci_intx(pdev, 1);
2880

2881
	mv_dump_pci_cfg(pdev, 0x68);
2882
	mv_print_info(host);
2883

2884
	pci_set_master(pdev);
2885
	pci_try_set_mwi(pdev);
2886
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
2887
				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
2888 2889 2890 2891
}

static int __init mv_init(void)
{
2892
	return pci_register_driver(&mv_pci_driver);
2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905
}

static void __exit mv_exit(void)
{
	pci_unregister_driver(&mv_pci_driver);
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);

2906 2907 2908
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");

2909 2910
module_init(mv_init);
module_exit(mv_exit);