sata_mv.c 76.7 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
4
 * Copyright 2005: EMC Corporation, all rights reserved.
5
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

J
Jeff Garzik 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
/*
  sata_mv TODO list:

  1) Needs a full errata audit for all chipsets.  I implemented most
  of the errata workarounds found in the Marvell vendor driver, but
  I distinctly remember a couple workarounds (one related to PCI-X)
  are still needed.

  4) Add NCQ support (easy to intermediate, once new-EH support appears)

  5) Investigate problems with PCI Message Signalled Interrupts (MSI).

  6) Add port multiplier support (intermediate)

  8) Develop a low-power-consumption strategy, and implement it.

  9) [Experiment, low priority] See if ATAPI can be supported using
  "unknown FIS" or "vendor-specific FIS" support, or something creative
  like that.

  10) [Experiment, low priority] Investigate interrupt coalescing.
  Quite often, especially with PCI Message Signalled Interrupts (MSI),
  the overhead reduced by interrupt mitigation is quite often not
  worth the latency cost.

  11) [Experiment, Marvell value added] Is it possible to use target
  mode to cross-connect two Linux boxes with Marvell cards?  If so,
  creating LibATA target mode support would be very interesting.

  Target mode, for those without docs, is the ability to directly
  connect two SATA controllers.

  13) Verify that 7042 is fully supported.  I only have a 6042.

*/


61 62 63 64 65 66 67 68
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
#include <linux/dma-mapping.h>
69
#include <linux/device.h>
70
#include <scsi/scsi_host.h>
71
#include <scsi/scsi_cmnd.h>
J
Jeff Garzik 已提交
72
#include <scsi/scsi_device.h>
73 74 75
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
J
Jeff Garzik 已提交
76
#define DRV_VERSION	"1.01"
77 78 79 80 81 82 83 84 85 86 87 88

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
89 90 91 92 93 94
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

95
	MV_SATAHC0_REG_BASE	= 0x20000,
96
	MV_FLASH_CTL		= 0x1046c,
97 98
	MV_GPIO_PORT_CTL	= 0x104f0,
	MV_RESET_CFG		= 0x180d8,
99 100 101 102 103 104

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

105 106 107 108 109 110 111 112 113
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
114
	MV_MAX_SG_CT		= 256,
115 116
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),

117 118 119
	MV_PORTS_PER_HC		= 4,
	/* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
	MV_PORT_HC_SHIFT	= 2,
120
	/* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
121 122 123 124 125
	MV_PORT_MASK		= 3,

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
126
	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
127 128
				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
				  ATA_FLAG_PIO_POLLING,
129
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
130

131 132
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
133 134
	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
135 136 137 138 139
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,
140 141
	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
142 143 144

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

145 146
	/* PCI interface registers */

147 148
	PCI_COMMAND_OFS		= 0xc00,

149 150 151 152 153
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

154 155 156 157 158 159 160 161 162 163 164
	MV_PCI_MODE		= 0xd00,
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
	MV_PCI_XBAR_TMOUT	= 0x1d04,
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

165 166
	PCI_IRQ_CAUSE_OFS	= 0x1d58,
	PCI_IRQ_MASK_OFS	= 0x1d5c,
167 168
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

169 170
	PCIE_IRQ_CAUSE_OFS	= 0x1900,
	PCIE_IRQ_MASK_OFS	= 0x1910,
M
Mark Lord 已提交
171
	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
172

173 174 175 176 177 178 179 180 181
	HC_MAIN_IRQ_CAUSE_OFS	= 0x1d60,
	HC_MAIN_IRQ_MASK_OFS	= 0x1d64,
	PORT0_ERR		= (1 << 0),	/* shift by port # */
	PORT0_DONE		= (1 << 1),	/* shift by port # */
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
182 183
	PORTS_0_3_COAL_DONE	= (1 << 8),
	PORTS_4_7_COAL_DONE	= (1 << 17),
184 185 186 187 188
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
189
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
190
	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
191 192
				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
				   HC_MAIN_RSVD),
193 194
	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
				   HC_MAIN_RSVD_5),
195 196 197 198 199

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
200
	CRPB_DMA_DONE		= (1 << 0),	/* shift by port # */
201 202 203 204
	HC_IRQ_COAL		= (1 << 4),	/* IRQ coalescing */
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
205 206
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
207 208 209 210

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
M
Mark Lord 已提交
211
	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
212
	PHY_MODE3		= 0x310,
213 214
	PHY_MODE4		= 0x314,
	PHY_MODE2		= 0x330,
215 216 217
	MV5_PHY_MODE		= 0x74,
	MV5_LT_MODE		= 0x30,
	MV5_PHY_CTL		= 0x0C,
218 219 220
	SATA_INTERFACE_CTL	= 0x050,

	MV_M2_PREAMP_MASK	= 0x7e0,
221 222 223

	/* Port registers */
	EDMA_CFG_OFS		= 0,
M
Mark Lord 已提交
224 225 226 227 228
	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
229 230 231

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
232 233 234 235 236 237
	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
	EDMA_ERR_DEV		= (1 << 2),	/* device error */
	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
238 239
	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
240
	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
241
	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
242 243 244 245
	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
M
Mark Lord 已提交
246

247
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
M
Mark Lord 已提交
248 249 250 251 252
	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */

253
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
M
Mark Lord 已提交
254

255
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
M
Mark Lord 已提交
256 257 258 259 260 261
	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */

262
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
M
Mark Lord 已提交
263

264
	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
265 266
	EDMA_ERR_OVERRUN_5	= (1 << 5),
	EDMA_ERR_UNDERRUN_5	= (1 << 6),
M
Mark Lord 已提交
267 268 269 270 271 272

	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
				  EDMA_ERR_LNK_CTRL_RX_1 |
				  EDMA_ERR_LNK_CTRL_RX_3 |
				  EDMA_ERR_LNK_CTRL_TX,

273 274 275 276 277 278
	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_SERR |
				  EDMA_ERR_SELF_DIS |
279
				  EDMA_ERR_CRQB_PAR |
280 281 282 283 284 285 286 287 288 289 290 291 292 293
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY |
				  EDMA_ERR_LNK_CTRL_RX_2 |
				  EDMA_ERR_LNK_DATA_RX |
				  EDMA_ERR_LNK_DATA_TX |
				  EDMA_ERR_TRANS_PROTO,
	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_OVERRUN_5 |
				  EDMA_ERR_UNDERRUN_5 |
				  EDMA_ERR_SELF_DIS_5 |
294
				  EDMA_ERR_CRQB_PAR |
295 296 297
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY,
298

299 300 301 302 303 304 305 306 307 308 309
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

J
Jeff Garzik 已提交
310 311 312 313
	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
	EDMA_EN			= (1 << 0),	/* enable EDMA */
	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
	ATA_RST			= (1 << 2),	/* reset trans/link/phy */
314

315
	EDMA_IORDY_TMOUT	= 0x34,
316 317
	EDMA_ARB_CFG		= 0x38,

318 319
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
320 321 322 323
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
324
	MV_HP_ERRATA_XX42A0	= (1 << 5),
J
Jeff Garzik 已提交
325 326 327
	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
328
	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
329

330
	/* Port private flags (pp_flags) */
J
Jeff Garzik 已提交
331
	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
332
	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
J
Jeff Garzik 已提交
333
	MV_PP_FLAG_HAD_A_RESET	= (1 << 2),	/* 1st hard reset complete? */
334 335
};

336 337
#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
338
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
339

J
Jeff Garzik 已提交
340
enum {
J
Jeff Garzik 已提交
341 342 343 344
	/* DMA boundary 0xffff is required by the s/g splitting
	 * we need on /length/ in mv_fill-sg().
	 */
	MV_DMA_BOUNDARY		= 0xffffU,
J
Jeff Garzik 已提交
345

J
Jeff Garzik 已提交
346 347 348
	/* mask of register bits containing lower 32 bits
	 * of EDMA request queue DMA address
	 */
J
Jeff Garzik 已提交
349 350
	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

J
Jeff Garzik 已提交
351
	/* ditto, for response queue */
J
Jeff Garzik 已提交
352 353 354
	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

355 356 357 358 359 360
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
361 362
	chip_6042,
	chip_7042,
363 364
};

365 366
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
367 368 369 370
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
371
};
372

373
struct mv_crqb_iie {
M
Mark Lord 已提交
374 375 376 377 378
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
379 380
};

381 382
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
383 384 385
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
386 387
};

388 389
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
390 391 392 393
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
394
};
395

396 397 398 399 400
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
401 402
	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
403 404 405 406

	unsigned int		req_idx;
	unsigned int		resp_idx;

407 408 409
	u32			pp_flags;
};

410 411 412 413 414
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

415 416 417 418 419 420 421
struct mv_host_priv {
	u32			hp_flags;
	struct mv_port_signal	signal[8];
	const struct mv_hw_ops	*ops;
	u32			irq_cause_ofs;
	u32			irq_mask_ofs;
	u32			unmask_all_irqs;
422 423 424 425 426 427 428 429
	/*
	 * These consistent DMA memory pools give us guaranteed
	 * alignment for hardware-accessed data structures,
	 * and less memory waste in accomplishing the alignment.
	 */
	struct dma_pool		*crqb_pool;
	struct dma_pool		*crpb_pool;
	struct dma_pool		*sg_tbl_pool;
430 431
};

432
struct mv_hw_ops {
433 434
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
435 436 437
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
438 439
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
440 441
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
442 443
};

444
static void mv_irq_clear(struct ata_port *ap);
445 446 447 448
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
449 450 451
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
static void mv_qc_prep(struct ata_queued_cmd *qc);
452
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
453
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
454 455 456
static void mv_error_handler(struct ata_port *ap);
static void mv_eh_freeze(struct ata_port *ap);
static void mv_eh_thaw(struct ata_port *ap);
457
static void mv6_dev_config(struct ata_device *dev);
458 459
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);

460 461
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
462 463 464
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
465 466
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
467 468
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
469

470 471
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
472 473 474
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
475 476
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
477 478
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
479 480
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no);
481 482 483
static void mv_edma_cfg(struct mv_port_priv *pp, struct mv_host_priv *hpriv,
			void __iomem *port_mmio, int want_ncq);
static int __mv_stop_dma(struct ata_port *ap);
484

485 486 487 488
/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
 * because we have to allow room for worst case splitting of
 * PRDs for 64K boundaries in mv_fill_sg().
 */
489 490 491 492 493 494 495
static struct scsi_host_template mv5_sht = {
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
	.can_queue		= ATA_DEF_QUEUE,
	.this_id		= ATA_SHT_THIS_ID,
J
Jeff Garzik 已提交
496
	.sg_tablesize		= MV_MAX_SG_CT / 2,
497 498 499 500 501
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= 1,
	.proc_name		= DRV_NAME,
	.dma_boundary		= MV_DMA_BOUNDARY,
J
Jeff Garzik 已提交
502
	.slave_configure	= ata_scsi_slave_config,
503 504 505 506 507
	.slave_destroy		= ata_scsi_slave_destroy,
	.bios_param		= ata_std_bios_param,
};

static struct scsi_host_template mv6_sht = {
508 509 510 511
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
M
Mark Lord 已提交
512 513
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= MV_MAX_Q_DEPTH - 1,
514
	.this_id		= ATA_SHT_THIS_ID,
J
Jeff Garzik 已提交
515
	.sg_tablesize		= MV_MAX_SG_CT / 2,
516 517
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
518
	.use_clustering		= 1,
519 520
	.proc_name		= DRV_NAME,
	.dma_boundary		= MV_DMA_BOUNDARY,
J
Jeff Garzik 已提交
521
	.slave_configure	= ata_scsi_slave_config,
T
Tejun Heo 已提交
522
	.slave_destroy		= ata_scsi_slave_destroy,
523 524 525
	.bios_param		= ata_std_bios_param,
};

526 527 528 529 530 531 532
static const struct ata_port_operations mv5_ops = {
	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

533
	.cable_detect		= ata_cable_sata,
534 535 536

	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
537
	.data_xfer		= ata_data_xfer,
538 539

	.irq_clear		= mv_irq_clear,
540
	.irq_on			= ata_irq_on,
541

542 543 544 545
	.error_handler		= mv_error_handler,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,

546 547 548 549 550 551 552 553
	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

static const struct ata_port_operations mv6_ops = {
554
	.dev_config             = mv6_dev_config,
555 556 557 558 559 560
	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

561
	.cable_detect		= ata_cable_sata,
562

563 564
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
565
	.data_xfer		= ata_data_xfer,
566 567

	.irq_clear		= mv_irq_clear,
568
	.irq_on			= ata_irq_on,
569

570 571 572
	.error_handler		= mv_error_handler,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
M
Mark Lord 已提交
573
	.qc_defer		= ata_std_qc_defer,
574

575 576 577
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

578 579
	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
580 581
};

582 583 584 585 586 587 588
static const struct ata_port_operations mv_iie_ops = {
	.tf_load		= ata_tf_load,
	.tf_read		= ata_tf_read,
	.check_status		= ata_check_status,
	.exec_command		= ata_exec_command,
	.dev_select		= ata_std_dev_select,

589
	.cable_detect		= ata_cable_sata,
590 591 592

	.qc_prep		= mv_qc_prep_iie,
	.qc_issue		= mv_qc_issue,
T
Tejun Heo 已提交
593
	.data_xfer		= ata_data_xfer,
594 595

	.irq_clear		= mv_irq_clear,
596
	.irq_on			= ata_irq_on,
597

598 599 600
	.error_handler		= mv_error_handler,
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
M
Mark Lord 已提交
601
	.qc_defer		= ata_std_qc_defer,
602

603 604 605 606 607 608 609
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

610
static const struct ata_port_info mv_port_info[] = {
611
	{  /* chip_504x */
J
Jeff Garzik 已提交
612
		.flags		= MV_COMMON_FLAGS,
613
		.pio_mask	= 0x1f,	/* pio0-4 */
614
		.udma_mask	= ATA_UDMA6,
615
		.port_ops	= &mv5_ops,
616 617
	},
	{  /* chip_508x */
618
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
619
		.pio_mask	= 0x1f,	/* pio0-4 */
620
		.udma_mask	= ATA_UDMA6,
621
		.port_ops	= &mv5_ops,
622
	},
623
	{  /* chip_5080 */
624
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
625
		.pio_mask	= 0x1f,	/* pio0-4 */
626
		.udma_mask	= ATA_UDMA6,
627
		.port_ops	= &mv5_ops,
628
	},
629
	{  /* chip_604x */
M
Mark Lord 已提交
630 631
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
632
		.pio_mask	= 0x1f,	/* pio0-4 */
633
		.udma_mask	= ATA_UDMA6,
634
		.port_ops	= &mv6_ops,
635 636
	},
	{  /* chip_608x */
637
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
M
Mark Lord 已提交
638
				  ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
639
		.pio_mask	= 0x1f,	/* pio0-4 */
640
		.udma_mask	= ATA_UDMA6,
641
		.port_ops	= &mv6_ops,
642
	},
643
	{  /* chip_6042 */
M
Mark Lord 已提交
644 645
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
646
		.pio_mask	= 0x1f,	/* pio0-4 */
647
		.udma_mask	= ATA_UDMA6,
648 649 650
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
M
Mark Lord 已提交
651 652
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
653
		.pio_mask	= 0x1f,	/* pio0-4 */
654
		.udma_mask	= ATA_UDMA6,
655 656
		.port_ops	= &mv_iie_ops,
	},
657 658
};

659
static const struct pci_device_id mv_pci_tbl[] = {
660 661 662 663
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
664 665 666
	/* RocketRAID 1740/174x have different identifiers */
	{ PCI_VDEVICE(TTI, 0x1740), chip_508x },
	{ PCI_VDEVICE(TTI, 0x1742), chip_508x },
667 668 669 670 671 672 673 674 675

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

676 677 678
	/* Adaptec 1430SA */
	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },

679
	/* Marvell 7042 support */
M
Morrison, Tom 已提交
680 681
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

682 683 684 685
	/* Highpoint RocketRAID PCIe series */
	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

686
	{ }			/* terminate list */
687 688 689 690 691 692 693 694 695
};

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
	.probe			= mv_init_one,
	.remove			= ata_pci_remove_one,
};

696 697 698 699 700
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
701 702
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
703 704 705 706 707 708 709
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
710 711
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
712 713
};

714 715 716 717 718 719
/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

784 785
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
786
	return  mv_hc_base_from_port(base, port) +
787
		MV_SATAHC_ARBTR_REG_SZ +
788
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
789 790 791 792
}

static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
T
Tejun Heo 已提交
793
	return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no);
794 795
}

J
Jeff Garzik 已提交
796
static inline int mv_get_hc_count(unsigned long port_flags)
797
{
J
Jeff Garzik 已提交
798
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
799 800 801
}

static void mv_irq_clear(struct ata_port *ap)
802 803 804
{
}

805 806 807 808
static void mv_set_edma_ptrs(void __iomem *port_mmio,
			     struct mv_host_priv *hpriv,
			     struct mv_port_priv *pp)
{
809 810
	u32 index;

811 812 813
	/*
	 * initialize request queue
	 */
814 815
	index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;

816 817
	WARN_ON(pp->crqb_dma & 0x3ff);
	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
818
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
819 820 821
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
822
		writelfl((pp->crqb_dma & 0xffffffff) | index,
823 824
			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
	else
825
		writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
826 827 828 829

	/*
	 * initialize response queue
	 */
830 831
	index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT;

832 833 834 835
	WARN_ON(pp->crpb_dma & 0xff);
	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
836
		writelfl((pp->crpb_dma & 0xffffffff) | index,
837 838
			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
	else
839
		writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
840

841
	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
842 843 844
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
}

845 846 847 848 849
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
850 851
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
852 853 854 855
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
856
static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
857
			 struct mv_port_priv *pp, u8 protocol)
858
{
859 860 861 862 863 864 865
	int want_ncq = (protocol == ATA_PROT_NCQ);

	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
		if (want_ncq != using_ncq)
			__mv_stop_dma(ap);
	}
866
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
M
Mark Lord 已提交
867 868 869 870 871 872
		struct mv_host_priv *hpriv = ap->host->private_data;
		int hard_port = mv_hardport_from_port(ap->port_no);
		void __iomem *hc_mmio = mv_hc_base_from_port(
				ap->host->iomap[MV_PRIMARY_BAR], hard_port);
		u32 hc_irq_cause, ipending;

873
		/* clear EDMA event indicators, if any */
M
Mark Lord 已提交
874
		writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
875

M
Mark Lord 已提交
876 877 878 879 880 881 882 883 884
		/* clear EDMA interrupt indicator, if any */
		hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
		ipending = (DEV_IRQ << hard_port) |
				(CRPB_DMA_DONE << hard_port);
		if (hc_irq_cause & ipending) {
			writelfl(hc_irq_cause & ~ipending,
				 hc_mmio + HC_IRQ_CAUSE_OFS);
		}

885
		mv_edma_cfg(pp, hpriv, port_mmio, want_ncq);
M
Mark Lord 已提交
886 887 888 889

		/* clear FIS IRQ Cause */
		writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
890
		mv_set_edma_ptrs(port_mmio, hpriv, pp);
891

M
Mark Lord 已提交
892
		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
893 894
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
M
Mark Lord 已提交
895
	WARN_ON(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)));
896 897
}

898
/**
J
Jeff Garzik 已提交
899
 *      __mv_stop_dma - Disable eDMA engine
900 901
 *      @ap: ATA channel to manipulate
 *
902 903
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
904 905 906 907
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
908
static int __mv_stop_dma(struct ata_port *ap)
909
{
910 911 912
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp	= ap->private_data;
	u32 reg;
913
	int i, err = 0;
914

915
	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
916
		/* Disable EDMA if active.   The disable bit auto clears.
917 918 919
		 */
		writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
		pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
920
	} else {
921
		WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS));
922
	}
923

924 925 926
	/* now properly wait for the eDMA to stop */
	for (i = 1000; i > 0; i--) {
		reg = readl(port_mmio + EDMA_CMD_OFS);
927
		if (!(reg & EDMA_EN))
928
			break;
929

930 931 932
		udelay(100);
	}

933
	if (reg & EDMA_EN) {
934
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
935
		err = -EIO;
936
	}
937 938

	return err;
939 940
}

J
Jeff Garzik 已提交
941 942 943 944 945 946 947 948 949 950 951 952
static int mv_stop_dma(struct ata_port *ap)
{
	unsigned long flags;
	int rc;

	spin_lock_irqsave(&ap->host->lock, flags);
	rc = __mv_stop_dma(ap);
	spin_unlock_irqrestore(&ap->host->lock, flags);

	return rc;
}

J
Jeff Garzik 已提交
953
#ifdef ATA_DEBUG
954
static void mv_dump_mem(void __iomem *start, unsigned bytes)
955
{
956 957 958 959
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
960
			printk("%08x ", readl(start + b));
961 962 963 964 965
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
966 967
#endif

968 969 970 971 972 973 974 975
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
976 977
			(void) pci_read_config_dword(pdev, b, &dw);
			printk("%08x ", dw);
978 979 980 981 982 983 984 985 986 987
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
988
	void __iomem *hc_base = mv_hc_base(mmio_base,
989 990 991 992 993 994 995 996 997 998 999 1000 1001
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
1002
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1015
		hc_base = mv_hc_base(mmio_base, hc);
1016 1017 1018 1019 1020
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
1021
		DPRINTK("EDMA regs (port %i):\n", p);
1022
		mv_dump_mem(port_base, 0x54);
1023
		DPRINTK("SATA regs (port %i):\n", p);
1024 1025 1026
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

1049
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1050 1051 1052
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1053 1054 1055 1056 1057
	if (ofs != 0xffffffffU) {
		*val = readl(mv_ap_base(ap) + ofs);
		return 0;
	} else
		return -EINVAL;
1058 1059
}

1060
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1061 1062 1063
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1064
	if (ofs != 0xffffffffU) {
1065
		writelfl(val, mv_ap_base(ap) + ofs);
1066 1067 1068
		return 0;
	} else
		return -EINVAL;
1069 1070
}

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
static void mv6_dev_config(struct ata_device *adev)
{
	/*
	 * We don't have hob_nsect when doing NCQ commands on Gen-II.
	 * See mv_qc_prep() for more info.
	 */
	if (adev->flags & ATA_DFLAG_NCQ)
		if (adev->max_sectors > ATA_MAX_SECTORS)
			adev->max_sectors = ATA_MAX_SECTORS;
}

1082 1083
static void mv_edma_cfg(struct mv_port_priv *pp, struct mv_host_priv *hpriv,
			void __iomem *port_mmio, int want_ncq)
1084
{
M
Mark Lord 已提交
1085
	u32 cfg;
1086 1087

	/* set up non-NCQ EDMA configuration */
M
Mark Lord 已提交
1088
	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1089

M
Mark Lord 已提交
1090
	if (IS_GEN_I(hpriv))
1091 1092
		cfg |= (1 << 8);	/* enab config burst size mask */

M
Mark Lord 已提交
1093
	else if (IS_GEN_II(hpriv))
1094 1095 1096
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;

	else if (IS_GEN_IIE(hpriv)) {
1097 1098
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
1099
		cfg |= (1 << 18);	/* enab early completion */
1100
		cfg |= (1 << 17);	/* enab cut-through (dis stor&forwrd) */
1101 1102
	}

1103 1104 1105 1106 1107 1108
	if (want_ncq) {
		cfg |= EDMA_CFG_NCQ;
		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
	} else
		pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;

1109 1110 1111
	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

1112 1113 1114 1115
static void mv_port_free_dma_mem(struct ata_port *ap)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
1116
	int tag;
1117 1118 1119 1120 1121 1122 1123 1124 1125

	if (pp->crqb) {
		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
		pp->crqb = NULL;
	}
	if (pp->crpb) {
		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
		pp->crpb = NULL;
	}
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
	/*
	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
	 * For later hardware, we have one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (pp->sg_tbl[tag]) {
			if (tag == 0 || !IS_GEN_I(hpriv))
				dma_pool_free(hpriv->sg_tbl_pool,
					      pp->sg_tbl[tag],
					      pp->sg_tbl_dma[tag]);
			pp->sg_tbl[tag] = NULL;
		}
1138 1139 1140
	}
}

1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1151 1152
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1153 1154
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
1155 1156
	struct mv_port_priv *pp;
	void __iomem *port_mmio = mv_ap_base(ap);
J
Jeff Garzik 已提交
1157
	unsigned long flags;
1158
	int tag, rc;
1159

1160
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1161
	if (!pp)
1162
		return -ENOMEM;
1163
	ap->private_data = pp;
1164

1165 1166
	rc = ata_pad_alloc(ap, dev);
	if (rc)
1167
		return rc;
1168

1169 1170 1171 1172
	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
	if (!pp->crqb)
		return -ENOMEM;
	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1173

1174 1175 1176 1177
	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
	if (!pp->crpb)
		goto out_port_free_dma_mem;
	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1178

1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193
	/*
	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
	 * For later hardware, we need one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (tag == 0 || !IS_GEN_I(hpriv)) {
			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
			if (!pp->sg_tbl[tag])
				goto out_port_free_dma_mem;
		} else {
			pp->sg_tbl[tag]     = pp->sg_tbl[0];
			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
		}
	}
1194

J
Jeff Garzik 已提交
1195 1196
	spin_lock_irqsave(&ap->host->lock, flags);

1197
	mv_edma_cfg(pp, hpriv, port_mmio, 0);
1198
	mv_set_edma_ptrs(port_mmio, hpriv, pp);
1199

J
Jeff Garzik 已提交
1200 1201
	spin_unlock_irqrestore(&ap->host->lock, flags);

1202 1203 1204 1205 1206
	/* Don't turn on EDMA here...do it before DMA commands only.  Else
	 * we'll be unable to send non-data, PIO, etc due to restricted access
	 * to shadow regs.
	 */
	return 0;
1207 1208 1209 1210

out_port_free_dma_mem:
	mv_port_free_dma_mem(ap);
	return -ENOMEM;
1211 1212
}

1213 1214 1215 1216 1217 1218 1219
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
1220
 *      This routine uses the host lock to protect the DMA stop.
1221
 */
1222 1223 1224
static void mv_port_stop(struct ata_port *ap)
{
	mv_stop_dma(ap);
1225
	mv_port_free_dma_mem(ap);
1226 1227
}

1228 1229 1230 1231 1232 1233 1234 1235 1236
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1237
static void mv_fill_sg(struct ata_queued_cmd *qc)
1238 1239
{
	struct mv_port_priv *pp = qc->ap->private_data;
1240
	struct scatterlist *sg;
J
Jeff Garzik 已提交
1241
	struct mv_sg *mv_sg, *last_sg = NULL;
T
Tejun Heo 已提交
1242
	unsigned int si;
1243

1244
	mv_sg = pp->sg_tbl[qc->tag];
T
Tejun Heo 已提交
1245
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1246 1247
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1248

1249 1250 1251
		while (sg_len) {
			u32 offset = addr & 0xffff;
			u32 len = sg_len;
1252

1253 1254 1255 1256 1257
			if ((offset + sg_len > 0x10000))
				len = 0x10000 - offset;

			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
J
Jeff Garzik 已提交
1258
			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1259 1260 1261 1262

			sg_len -= len;
			addr += len;

J
Jeff Garzik 已提交
1263
			last_sg = mv_sg;
1264 1265
			mv_sg++;
		}
1266
	}
J
Jeff Garzik 已提交
1267 1268 1269

	if (likely(last_sg))
		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1270 1271
}

1272
static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1273
{
M
Mark Lord 已提交
1274
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1275
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1276
	*cmdw = cpu_to_le16(tmp);
1277 1278
}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1291 1292 1293 1294
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1295
	__le16 *cw;
1296 1297
	struct ata_taskfile *tf;
	u16 flags = 0;
1298
	unsigned in_index;
1299

M
Mark Lord 已提交
1300 1301
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1302
		return;
1303

1304 1305
	/* Fill in command request block
	 */
1306
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1307
		flags |= CRQB_FLAG_READ;
1308
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1309 1310
	flags |= qc->tag << CRQB_TAG_SHIFT;

1311 1312
	/* get current queue index from software */
	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1313 1314

	pp->crqb[in_index].sg_addr =
1315
		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1316
	pp->crqb[in_index].sg_addr_hi =
1317
		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1318
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1319

1320
	cw = &pp->crqb[in_index].ata_cmd[0];
1321 1322 1323 1324 1325 1326 1327
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
	 * NCQ.  NCQ will drop hob_nsect.
1328
	 */
1329 1330 1331 1332 1333
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1334
	case ATA_CMD_WRITE_FUA_EXT:
1335 1336 1337 1338
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1339
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1387
	unsigned in_index;
1388 1389
	u32 flags = 0;

M
Mark Lord 已提交
1390 1391
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1392 1393 1394 1395 1396 1397 1398
		return;

	/* Fill in Gen IIE command request block
	 */
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1399
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1400
	flags |= qc->tag << CRQB_TAG_SHIFT;
1401
	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1402

1403 1404
	/* get current queue index from software */
	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1405 1406

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1407 1408
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1434 1435 1436 1437
		return;
	mv_fill_sg(qc);
}

1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1450
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1451
{
1452 1453 1454
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
1455
	u32 in_index;
1456

M
Mark Lord 已提交
1457 1458
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ)) {
1459 1460 1461 1462
		/* We're about to send a non-EDMA capable command to the
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
J
Jeff Garzik 已提交
1463
		__mv_stop_dma(ap);
1464 1465 1466
		return ata_qc_issue_prot(qc);
	}

1467
	mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
1468 1469

	pp->req_idx++;
1470

1471
	in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;
1472 1473

	/* and write the request in pointer to kick the EDMA to life */
1474 1475
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1476 1477 1478 1479

	return 0;
}

1480 1481 1482
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
1483
 *      @reset_allowed: bool: 0 == don't trigger from reset here
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
 *
 *      In most cases, just clear the interrupt and move on.  However,
 *      some cases require an eDMA reset, which is done right before
 *      the COMRESET in mv_phy_reset().  The SERR case requires a
 *      clear of pending errors in the SATA SERROR register.  Finally,
 *      if the port disabled DMA, update our cached copy to match.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1494
static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
1495 1496
{
	void __iomem *port_mmio = mv_ap_base(ap);
1497 1498 1499 1500 1501
	u32 edma_err_cause, eh_freeze_mask, serr = 0;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
	unsigned int action = 0, err_mask = 0;
T
Tejun Heo 已提交
1502
	struct ata_eh_info *ehi = &ap->link.eh_info;
1503

1504
	ata_ehi_clear_desc(ehi);
1505

1506 1507 1508 1509
	if (!edma_enabled) {
		/* just a guess: do we need to do this? should we
		 * expand this, and do it in all cases?
		 */
1510 1511
		sata_scr_read(&ap->link, SCR_ERROR, &serr);
		sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1512
	}
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524

	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause);

	/*
	 * all generations share these EDMA error cause bits
	 */

	if (edma_err_cause & EDMA_ERR_DEV)
		err_mask |= AC_ERR_DEV;
	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
1525
			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1526 1527 1528
			EDMA_ERR_INTRL_PAR)) {
		err_mask |= AC_ERR_ATA_BUS;
		action |= ATA_EH_HARDRESET;
T
Tejun Heo 已提交
1529
		ata_ehi_push_desc(ehi, "parity error");
1530 1531 1532 1533
	}
	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
T
Tejun Heo 已提交
1534
			"dev disconnect" : "dev connect");
M
Mark Lord 已提交
1535
		action |= ATA_EH_HARDRESET;
1536 1537
	}

1538
	if (IS_GEN_I(hpriv)) {
1539 1540 1541 1542 1543
		eh_freeze_mask = EDMA_EH_FREEZE_5;

		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
			struct mv_port_priv *pp	= ap->private_data;
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1544
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1545 1546 1547 1548 1549 1550 1551
		}
	} else {
		eh_freeze_mask = EDMA_EH_FREEZE;

		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
			struct mv_port_priv *pp	= ap->private_data;
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1552
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1553 1554 1555
		}

		if (edma_err_cause & EDMA_ERR_SERR) {
1556 1557
			sata_scr_read(&ap->link, SCR_ERROR, &serr);
			sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1558 1559 1560
			err_mask = AC_ERR_ATA_BUS;
			action |= ATA_EH_HARDRESET;
		}
1561
	}
1562 1563

	/* Clear EDMA now that SERR cleanup done */
M
Mark Lord 已提交
1564
	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1565

1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
	if (!err_mask) {
		err_mask = AC_ERR_OTHER;
		action |= ATA_EH_HARDRESET;
	}

	ehi->serror |= serr;
	ehi->action |= action;

	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;

	if (edma_err_cause & eh_freeze_mask)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
}

static void mv_intr_pio(struct ata_port *ap)
{
	struct ata_queued_cmd *qc;
	u8 ata_status;

	/* ignore spurious intr if drive still BUSY */
	ata_status = readb(ap->ioaddr.status_addr);
	if (unlikely(ata_status & ATA_BUSY))
		return;

	/* get active ATA command */
T
Tejun Heo 已提交
1596
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
	if (unlikely(!qc))			/* no active tag */
		return;
	if (qc->tf.flags & ATA_TFLAG_POLLING)	/* polling; we don't own qc */
		return;

	/* and finally, complete the ATA command */
	qc->err_mask |= ac_err_mask(ata_status);
	ata_qc_complete(qc);
}

static void mv_intr_edma(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
	struct ata_queued_cmd *qc;
	u32 out_index, in_index;
	bool work_done = false;

	/* get h/w response queue pointer */
	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	while (1) {
		u16 status;
1622
		unsigned int tag;
1623 1624 1625 1626 1627 1628 1629

		/* get s/w response queue last-read pointer, and compare */
		out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK;
		if (in_index == out_index)
			break;

		/* 50xx: get active ATA command */
J
Jeff Garzik 已提交
1630
		if (IS_GEN_I(hpriv))
T
Tejun Heo 已提交
1631
			tag = ap->link.active_tag;
1632

1633 1634 1635
		/* Gen II/IIE: get active ATA command via tag, to enable
		 * support for queueing.  this works transparently for
		 * queued and non-queued modes.
1636
		 */
1637 1638
		else
			tag = le16_to_cpu(pp->crpb[out_index].id) & 0x1f;
1639

1640
		qc = ata_qc_from_tag(ap, tag);
1641

1642 1643 1644
		/* For non-NCQ mode, the lower 8 bits of status
		 * are from EDMA_ERR_IRQ_CAUSE_OFS,
		 * which should be zero if all went well.
1645 1646
		 */
		status = le16_to_cpu(pp->crpb[out_index].flags);
1647
		if ((status & 0xff) && !(pp->pp_flags & MV_PP_FLAG_NCQ_EN)) {
1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
			mv_err_intr(ap, qc);
			return;
		}

		/* and finally, complete the ATA command */
		if (qc) {
			qc->err_mask |=
				ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT);
			ata_qc_complete(qc);
		}

J
Jeff Garzik 已提交
1659
		/* advance software response queue pointer, to
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
		 * indicate (after the loop completes) to hardware
		 * that we have consumed a response queue entry.
		 */
		work_done = true;
		pp->resp_idx++;
	}

	if (work_done)
		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
			 (out_index << EDMA_RSP_Q_PTR_SHIFT),
			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1671 1672
}

1673 1674
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
1675
 *      @host: host specific structure
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
 *      @relevant: port error bits relevant to this host controller
 *      @hc: which host controller we're to look at
 *
 *      Read then write clear the HC interrupt status then walk each
 *      port connected to the HC and see if it needs servicing.  Port
 *      success ints are reported in the HC interrupt status reg, the
 *      port error ints are reported in the higher level main
 *      interrupt status register and thus are passed in via the
 *      'relevant' argument.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1689
static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
1690
{
T
Tejun Heo 已提交
1691
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
1692 1693
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 hc_irq_cause;
1694
	int port, port0;
1695

1696
	if (hc == 0)
1697
		port0 = 0;
1698
	else
1699 1700 1701 1702
		port0 = MV_PORTS_PER_HC;

	/* we'll need the HC success int register in most cases */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1703 1704 1705 1706
	if (!hc_irq_cause)
		return;

	writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1707 1708

	VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
1709
		hc, relevant, hc_irq_cause);
1710 1711

	for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
J
Jeff Garzik 已提交
1712
		struct ata_port *ap = host->ports[port];
M
Mark Lord 已提交
1713
		struct mv_port_priv *pp = ap->private_data;
1714
		int have_err_bits, hard_port, shift;
J
Jeff Garzik 已提交
1715

1716
		if ((!ap) || (ap->flags & ATA_FLAG_DISABLED))
1717 1718
			continue;

1719
		shift = port << 1;		/* (port * 2) */
1720 1721 1722
		if (port >= MV_PORTS_PER_HC) {
			shift++;	/* skip bit 8 in the HC Main IRQ reg */
		}
1723 1724 1725 1726
		have_err_bits = ((PORT0_ERR << shift) & relevant);

		if (unlikely(have_err_bits)) {
			struct ata_queued_cmd *qc;
1727

T
Tejun Heo 已提交
1728
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743
			if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
				continue;

			mv_err_intr(ap, qc);
			continue;
		}

		hard_port = mv_hardport_from_port(port); /* range 0..3 */

		if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
			if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause)
				mv_intr_edma(ap);
		} else {
			if ((DEV_IRQ << hard_port) & hc_irq_cause)
				mv_intr_pio(ap);
1744 1745 1746 1747 1748
		}
	}
	VPRINTK("EXIT\n");
}

1749 1750
static void mv_pci_error(struct ata_host *host, void __iomem *mmio)
{
1751
	struct mv_host_priv *hpriv = host->private_data;
1752 1753 1754 1755 1756 1757
	struct ata_port *ap;
	struct ata_queued_cmd *qc;
	struct ata_eh_info *ehi;
	unsigned int i, err_mask, printed = 0;
	u32 err_cause;

1758
	err_cause = readl(mmio + hpriv->irq_cause_ofs);
1759 1760 1761 1762 1763 1764 1765

	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
		   err_cause);

	DPRINTK("All regs @ PCI error\n");
	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));

1766
	writelfl(0, mmio + hpriv->irq_cause_ofs);
1767 1768 1769

	for (i = 0; i < host->n_ports; i++) {
		ap = host->ports[i];
1770
		if (!ata_link_offline(&ap->link)) {
T
Tejun Heo 已提交
1771
			ehi = &ap->link.eh_info;
1772 1773 1774 1775 1776 1777
			ata_ehi_clear_desc(ehi);
			if (!printed++)
				ata_ehi_push_desc(ehi,
					"PCI err cause 0x%08x", err_cause);
			err_mask = AC_ERR_HOST_BUS;
			ehi->action = ATA_EH_HARDRESET;
T
Tejun Heo 已提交
1778
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
			if (qc)
				qc->err_mask |= err_mask;
			else
				ehi->err_mask |= err_mask;

			ata_port_freeze(ap);
		}
	}
}

1789
/**
1790
 *      mv_interrupt - Main interrupt event handler
1791 1792 1793 1794 1795 1796 1797 1798
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
1799
 *      LOCKING:
J
Jeff Garzik 已提交
1800
 *      This routine holds the host lock while processing pending
1801 1802
 *      interrupts.
 */
1803
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1804
{
J
Jeff Garzik 已提交
1805
	struct ata_host *host = dev_instance;
1806
	unsigned int hc, handled = 0, n_hcs;
T
Tejun Heo 已提交
1807
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
M
Mark Lord 已提交
1808
	u32 irq_stat, irq_mask;
1809

M
Mark Lord 已提交
1810
	spin_lock(&host->lock);
1811
	irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);
M
Mark Lord 已提交
1812
	irq_mask = readl(mmio + HC_MAIN_IRQ_MASK_OFS);
1813 1814 1815 1816

	/* check the cases where we either have nothing pending or have read
	 * a bogus register value which can indicate HW removal or PCI fault
	 */
M
Mark Lord 已提交
1817 1818
	if (!(irq_stat & irq_mask) || (0xffffffffU == irq_stat))
		goto out_unlock;
1819

J
Jeff Garzik 已提交
1820
	n_hcs = mv_get_hc_count(host->ports[0]->flags);
1821

1822 1823 1824 1825 1826 1827
	if (unlikely(irq_stat & PCI_ERR)) {
		mv_pci_error(host, mmio);
		handled = 1;
		goto out_unlock;	/* skip all other HC irq handling */
	}

1828 1829 1830
	for (hc = 0; hc < n_hcs; hc++) {
		u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
		if (relevant) {
J
Jeff Garzik 已提交
1831
			mv_host_intr(host, relevant, hc);
1832
			handled = 1;
1833 1834
		}
	}
1835

1836
out_unlock:
J
Jeff Garzik 已提交
1837
	spin_unlock(&host->lock);
1838 1839 1840 1841

	return IRQ_RETVAL(handled);
}

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

1867
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1868
{
T
Tejun Heo 已提交
1869 1870
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1871 1872
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

1873 1874 1875 1876 1877
	if (ofs != 0xffffffffU) {
		*val = readl(addr + ofs);
		return 0;
	} else
		return -EINVAL;
1878 1879
}

1880
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1881
{
T
Tejun Heo 已提交
1882 1883
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1884 1885
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

1886
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
1887
		writelfl(val, addr + ofs);
1888 1889 1890
		return 0;
	} else
		return -EINVAL;
1891 1892
}

1893 1894 1895 1896
static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
{
	int early_5080;

1897
	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

	mv_reset_pci_bus(pdev, mmio);
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	writel(0x0fcfffff, mmio + MV_FLASH_CTL);
}

1913
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1914 1915
			   void __iomem *mmio)
{
1916 1917 1918 1919 1920 1921 1922
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
1923 1924
}

1925
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1926
{
1927 1928 1929 1930 1931 1932 1933 1934 1935
	u32 tmp;

	writel(0, mmio + MV_GPIO_PORT_CTL);

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
1936 1937
}

1938 1939
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
1940
{
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
		tmp = readl(phy_mmio + MV5_LT_MODE);
		tmp |= (1 << 19);
		writel(tmp, phy_mmio + MV5_LT_MODE);

		tmp = readl(phy_mmio + MV5_PHY_CTL);
		tmp &= ~0x3;
		tmp |= 0x1;
		writel(tmp, phy_mmio + MV5_PHY_CTL);
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
1962 1963
}

1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);

	mv_channel_reset(hpriv, mmio, port);

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
1995
{
1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
2025 2026
}

J
Jeff Garzik 已提交
2027 2028 2029 2030
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
{
2031 2032
	struct ata_host     *host = dev_get_drvdata(&pdev->dev);
	struct mv_host_priv *hpriv = host->private_data;
J
Jeff Garzik 已提交
2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043
	u32 tmp;

	tmp = readl(mmio + MV_PCI_MODE);
	tmp &= 0xff00ffff;
	writel(tmp, mmio + MV_PCI_MODE);

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
	ZERO(HC_MAIN_IRQ_MASK_OFS);
	ZERO(MV_PCI_SERR_MASK);
2044 2045
	ZERO(hpriv->irq_cause_ofs);
	ZERO(hpriv->irq_mask_ofs);
J
Jeff Garzik 已提交
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

	tmp = readl(mmio + MV_GPIO_PORT_CTL);
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
	writel(tmp, mmio + MV_GPIO_PORT_CTL);
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2074 2075
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
2090
		if (PCI_MASTER_EMPTY & t)
J
Jeff Garzik 已提交
2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
			break;
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

2129
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2130 2131 2132 2133 2134 2135 2136
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	tmp = readl(mmio + MV_RESET_CFG);
	if ((tmp & (1 << 0)) == 0) {
2137
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

2149
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2150
{
2151
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
J
Jeff Garzik 已提交
2152 2153
}

2154
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2155
			   unsigned int port)
2156
{
2157 2158
	void __iomem *port_mmio = mv_port_base(mmio, port);

2159
	u32 hp_flags = hpriv->hp_flags;
2160 2161
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2162
	int fix_phy_mode4 =
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
	u32 m2, tmp;

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

	/* who knows what this magic does */
	tmp = readl(port_mmio + PHY_MODE3);
	tmp &= ~0x7F800000;
	tmp |= 0x2A800000;
	writel(tmp, port_mmio + PHY_MODE3);
2186 2187

	if (fix_phy_mode4) {
2188
		u32 m4;
2189 2190

		m4 = readl(port_mmio + PHY_MODE4);
2191 2192 2193

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			tmp = readl(port_mmio + 0x310);
2194 2195 2196 2197

		m4 = (m4 & ~(1 << 1)) | (1 << 0);

		writel(m4, port_mmio + PHY_MODE4);
2198 2199 2200

		if (hp_flags & MV_HP_ERRATA_60X1B2)
			writel(tmp, port_mmio + 0x310);
2201 2202 2203 2204 2205 2206
	}

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
2207 2208
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
2209
	m2 &= ~(1 << 16);
2210

2211 2212 2213 2214 2215 2216
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

2217 2218 2219
	writel(m2, port_mmio + PHY_MODE2);
}

2220 2221 2222 2223 2224 2225 2226
static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);

2227
	if (IS_GEN_II(hpriv)) {
2228
		u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2229 2230
		ifctl |= (1 << 7);		/* enable gen2i speed */
		ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
		writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
	}

	udelay(25);		/* allow reset propagation */

	/* Spec never mentions clearing the bit.  Marvell's driver does
	 * clear the bit, however.
	 */
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

2243
	if (IS_GEN_I(hpriv))
2244 2245 2246
		mdelay(1);
}

2247
/**
2248
 *      mv_phy_reset - Perform eDMA reset followed by COMRESET
2249 2250 2251 2252 2253 2254 2255 2256
 *      @ap: ATA channel to manipulate
 *
 *      Part of this is taken from __sata_phy_reset and modified to
 *      not sleep since this routine gets called from interrupt level.
 *
 *      LOCKING:
 *      Inherited from caller.  This is coded to safe to call at
 *      interrupt level, i.e. it does not sleep.
2257
 */
2258 2259
static void mv_phy_reset(struct ata_port *ap, unsigned int *class,
			 unsigned long deadline)
2260
{
J
Jeff Garzik 已提交
2261
	struct mv_port_priv *pp	= ap->private_data;
J
Jeff Garzik 已提交
2262
	struct mv_host_priv *hpriv = ap->host->private_data;
2263
	void __iomem *port_mmio = mv_ap_base(ap);
2264 2265
	int retry = 5;
	u32 sstatus;
2266 2267 2268

	VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);

2269 2270 2271 2272 2273 2274 2275 2276
#ifdef DEBUG
	{
		u32 sstatus, serror, scontrol;

		mv_scr_read(ap, SCR_STATUS, &sstatus);
		mv_scr_read(ap, SCR_ERROR, &serror);
		mv_scr_read(ap, SCR_CONTROL, &scontrol);
		DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
2277
			"SCtrl 0x%08x\n", sstatus, serror, scontrol);
2278 2279
	}
#endif
2280

2281 2282
	/* Issue COMRESET via SControl */
comreset_retry:
2283
	sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x301);
2284
	msleep(1);
2285

2286
	sata_scr_write_flush(&ap->link, SCR_CONTROL, 0x300);
2287
	msleep(20);
2288

2289
	do {
2290
		sata_scr_read(&ap->link, SCR_STATUS, &sstatus);
2291
		if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0))
2292
			break;
2293

2294
		msleep(1);
2295
	} while (time_before(jiffies, deadline));
2296

2297
	/* work around errata */
2298
	if (IS_GEN_II(hpriv) &&
2299 2300 2301
	    (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
	    (retry-- > 0))
		goto comreset_retry;
J
Jeff Garzik 已提交
2302

2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
#ifdef DEBUG
	{
		u32 sstatus, serror, scontrol;

		mv_scr_read(ap, SCR_STATUS, &sstatus);
		mv_scr_read(ap, SCR_ERROR, &serror);
		mv_scr_read(ap, SCR_CONTROL, &scontrol);
		DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
			"SCtrl 0x%08x\n", sstatus, serror, scontrol);
	}
#endif
2314

2315
	if (ata_link_offline(&ap->link)) {
2316
		*class = ATA_DEV_NONE;
2317 2318 2319
		return;
	}

2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
	/* even after SStatus reflects that device is ready,
	 * it seems to take a while for link to be fully
	 * established (and thus Status no longer 0x80/0x7F),
	 * so we poll a bit for that, here.
	 */
	retry = 20;
	while (1) {
		u8 drv_stat = ata_check_status(ap);
		if ((drv_stat != 0x80) && (drv_stat != 0x7f))
			break;
2330
		msleep(500);
2331 2332
		if (retry-- <= 0)
			break;
2333 2334
		if (time_after(jiffies, deadline))
			break;
2335 2336
	}

2337 2338 2339
	/* FIXME: if we passed the deadline, the following
	 * code probably produces an invalid result
	 */
2340

2341
	/* finally, read device signature from TF registers */
2342
	*class = ata_dev_try_classify(ap->link.device, 1, NULL);
J
Jeff Garzik 已提交
2343 2344 2345

	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

2346
	WARN_ON(pp->pp_flags & MV_PP_FLAG_EDMA_EN);
J
Jeff Garzik 已提交
2347

2348
	VPRINTK("EXIT\n");
2349 2350
}

T
Tejun Heo 已提交
2351
static int mv_prereset(struct ata_link *link, unsigned long deadline)
2352
{
T
Tejun Heo 已提交
2353
	struct ata_port *ap = link->ap;
2354
	struct mv_port_priv *pp	= ap->private_data;
T
Tejun Heo 已提交
2355
	struct ata_eh_context *ehc = &link->eh_context;
2356
	int rc;
J
Jeff Garzik 已提交
2357

2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370
	rc = mv_stop_dma(ap);
	if (rc)
		ehc->i.action |= ATA_EH_HARDRESET;

	if (!(pp->pp_flags & MV_PP_FLAG_HAD_A_RESET)) {
		pp->pp_flags |= MV_PP_FLAG_HAD_A_RESET;
		ehc->i.action |= ATA_EH_HARDRESET;
	}

	/* if we're about to do hardreset, nothing more to do */
	if (ehc->i.action & ATA_EH_HARDRESET)
		return 0;

T
Tejun Heo 已提交
2371
	if (ata_link_online(link))
2372 2373 2374 2375 2376
		rc = ata_wait_ready(ap, deadline);
	else
		rc = -ENODEV;

	return rc;
2377 2378
}

T
Tejun Heo 已提交
2379
static int mv_hardreset(struct ata_link *link, unsigned int *class,
2380
			unsigned long deadline)
2381
{
T
Tejun Heo 已提交
2382
	struct ata_port *ap = link->ap;
2383
	struct mv_host_priv *hpriv = ap->host->private_data;
T
Tejun Heo 已提交
2384
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
2385

2386
	mv_stop_dma(ap);
2387

2388
	mv_channel_reset(hpriv, mmio, ap->port_no);
2389

2390 2391 2392 2393 2394
	mv_phy_reset(ap, class, deadline);

	return 0;
}

T
Tejun Heo 已提交
2395
static void mv_postreset(struct ata_link *link, unsigned int *classes)
2396
{
T
Tejun Heo 已提交
2397
	struct ata_port *ap = link->ap;
2398 2399 2400
	u32 serr;

	/* print link status */
T
Tejun Heo 已提交
2401
	sata_print_link_status(link);
2402

2403
	/* clear SError */
T
Tejun Heo 已提交
2404 2405
	sata_scr_read(link, SCR_ERROR, &serr);
	sata_scr_write_flush(link, SCR_ERROR, serr);
2406 2407 2408 2409 2410

	/* bail out if no device is present */
	if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
		DPRINTK("EXIT, no device\n");
		return;
2411
	}
2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473

	/* set up device control */
	iowrite8(ap->ctl, ap->ioaddr.ctl_addr);
}

static void mv_error_handler(struct ata_port *ap)
{
	ata_do_eh(ap, mv_prereset, ata_std_softreset,
		  mv_hardreset, mv_postreset);
}

static void mv_eh_freeze(struct ata_port *ap)
{
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
	u32 tmp, mask;
	unsigned int shift;

	/* FIXME: handle coalescing completion events properly */

	shift = ap->port_no * 2;
	if (hc > 0)
		shift++;

	mask = 0x3 << shift;

	/* disable assertion of portN err, done events */
	tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS);
	writelfl(tmp & ~mask, mmio + HC_MAIN_IRQ_MASK_OFS);
}

static void mv_eh_thaw(struct ata_port *ap)
{
	void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 tmp, mask, hc_irq_cause;
	unsigned int shift, hc_port_no = ap->port_no;

	/* FIXME: handle coalescing completion events properly */

	shift = ap->port_no * 2;
	if (hc > 0) {
		shift++;
		hc_port_no -= 4;
	}

	mask = 0x3 << shift;

	/* clear EDMA errors on this port */
	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* clear pending irq events */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
	hc_irq_cause &= ~(1 << hc_port_no);	/* clear CRPB-done */
	hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */
	writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);

	/* enable assertion of portN err, done events */
	tmp = readl(mmio + HC_MAIN_IRQ_MASK_OFS);
	writelfl(tmp | mask, mmio + HC_MAIN_IRQ_MASK_OFS);
2474 2475
}

2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2488
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2489
{
T
Tejun Heo 已提交
2490
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2491 2492
	unsigned serr_ofs;

2493
	/* PIO related setup
2494 2495
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2496
	port->error_addr =
2497 2498 2499 2500 2501 2502
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2503
	port->status_addr =
2504 2505 2506 2507 2508
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
2509
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2510

2511 2512 2513 2514 2515
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
2516 2517
	/* unmask all non-transient EDMA error interrupts */
	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2518

2519
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2520 2521 2522
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2523 2524
}

2525
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2526
{
2527 2528
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2529 2530
	u32 hp_flags = hpriv->hp_flags;

2531
	switch (board_idx) {
2532 2533
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
2534
		hp_flags |= MV_HP_GEN_I;
2535

2536
		switch (pdev->revision) {
2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2551 2552
	case chip_504x:
	case chip_508x:
2553
		hpriv->ops = &mv5xxx_ops;
2554
		hp_flags |= MV_HP_GEN_I;
2555

2556
		switch (pdev->revision) {
2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2568 2569 2570 2571 2572
		}
		break;

	case chip_604x:
	case chip_608x:
2573
		hpriv->ops = &mv6xxx_ops;
2574
		hp_flags |= MV_HP_GEN_II;
2575

2576
		switch (pdev->revision) {
2577 2578 2579 2580 2581
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2582 2583 2584
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2585 2586
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2587 2588 2589 2590
			break;
		}
		break;

2591
	case chip_7042:
2592
		hp_flags |= MV_HP_PCIE;
2593 2594 2595
		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
		    (pdev->device == 0x2300 || pdev->device == 0x2310))
		{
2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
			/*
			 * Highpoint RocketRAID PCIe 23xx series cards:
			 *
			 * Unconfigured drives are treated as "Legacy"
			 * by the BIOS, and it overwrites sector 8 with
			 * a "Lgcy" metadata block prior to Linux boot.
			 *
			 * Configured drives (RAID or JBOD) leave sector 8
			 * alone, but instead overwrite a high numbered
			 * sector for the RAID metadata.  This sector can
			 * be determined exactly, by truncating the physical
			 * drive capacity to a nice even GB value.
			 *
			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
			 *
			 * Warn the user, lest they think we're just buggy.
			 */
			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
				" BIOS CORRUPTS DATA on all attached drives,"
				" regardless of if/how they are configured."
				" BEWARE!\n");
			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
				" use sectors 8-9 on \"Legacy\" drives,"
				" and avoid the final two gigabytes on"
				" all RocketRAID BIOS initialized drives.\n");
2621
		}
2622 2623 2624 2625
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;
		hp_flags |= MV_HP_GEN_IIE;

2626
		switch (pdev->revision) {
2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
		case 0x0:
			hp_flags |= MV_HP_ERRATA_XX42A0;
			break;
		case 0x1:
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;

2641
	default:
2642 2643
		dev_printk(KERN_ERR, &pdev->dev,
			   "BUG: invalid board index %u\n", board_idx);
2644 2645 2646 2647
		return 1;
	}

	hpriv->hp_flags = hp_flags;
2648 2649 2650 2651 2652 2653 2654 2655 2656
	if (hp_flags & MV_HP_PCIE) {
		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
	} else {
		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
	}
2657 2658 2659 2660

	return 0;
}

2661
/**
2662
 *      mv_init_host - Perform some early initialization of the host.
2663 2664
 *	@host: ATA host to initialize
 *      @board_idx: controller index
2665 2666 2667 2668 2669 2670 2671
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2672
static int mv_init_host(struct ata_host *host, unsigned int board_idx)
2673 2674
{
	int rc = 0, n_hc, port, hc;
2675 2676 2677
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
	struct mv_host_priv *hpriv = host->private_data;
2678

2679 2680 2681
	/* global interrupt mask */
	writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);

2682
	rc = mv_chip_id(host, board_idx);
2683 2684 2685
	if (rc)
		goto done;

2686
	n_hc = mv_get_hc_count(host->ports[0]->flags);
2687

2688
	for (port = 0; port < host->n_ports; port++)
2689
		hpriv->ops->read_preamp(hpriv, port, mmio);
2690

2691
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2692
	if (rc)
2693 2694
		goto done;

2695 2696
	hpriv->ops->reset_flash(hpriv, mmio);
	hpriv->ops->reset_bus(pdev, mmio);
2697
	hpriv->ops->enable_leds(hpriv, mmio);
2698

2699
	for (port = 0; port < host->n_ports; port++) {
2700
		if (IS_GEN_II(hpriv)) {
2701 2702
			void __iomem *port_mmio = mv_port_base(mmio, port);

2703
			u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
2704 2705
			ifctl |= (1 << 7);		/* enable gen2i speed */
			ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
2706 2707 2708
			writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
		}

2709
		hpriv->ops->phy_errata(hpriv, mmio, port);
2710 2711
	}

2712
	for (port = 0; port < host->n_ports; port++) {
2713
		struct ata_port *ap = host->ports[port];
2714
		void __iomem *port_mmio = mv_port_base(mmio, port);
2715 2716 2717 2718 2719 2720
		unsigned int offset = port_mmio - mmio;

		mv_port_init(&ap->ioaddr, port_mmio);

		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
		ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
2721 2722 2723
	}

	for (hc = 0; hc < n_hc; hc++) {
2724 2725 2726 2727 2728 2729 2730 2731 2732
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2733 2734
	}

2735
	/* Clear any currently outstanding host interrupt conditions */
2736
	writelfl(0, mmio + hpriv->irq_cause_ofs);
2737 2738

	/* and unmask interrupt generation for host regs */
2739
	writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
2740

2741
	if (IS_GEN_I(hpriv))
2742 2743 2744
		writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS);
	else
		writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
2745 2746

	VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2747
		"PCI int cause/mask=0x%08x/0x%08x\n",
2748 2749
		readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
		readl(mmio + HC_MAIN_IRQ_MASK_OFS),
2750 2751
		readl(mmio + hpriv->irq_cause_ofs),
		readl(mmio + hpriv->irq_mask_ofs));
2752

2753
done:
2754 2755 2756
	return rc;
}

2757 2758
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
2759
 *      @host: ATA host to print info about
2760 2761 2762 2763 2764 2765
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2766
static void mv_print_info(struct ata_host *host)
2767
{
2768 2769
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2770
	u8 scc;
2771
	const char *scc_s, *gen;
2772 2773 2774 2775 2776 2777 2778 2779 2780 2781

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
2782 2783 2784 2785 2786 2787 2788 2789 2790 2791
		scc_s = "?";

	if (IS_GEN_I(hpriv))
		gen = "I";
	else if (IS_GEN_II(hpriv))
		gen = "II";
	else if (IS_GEN_IIE(hpriv))
		gen = "IIE";
	else
		gen = "?";
2792

2793
	dev_printk(KERN_INFO, &pdev->dev,
2794 2795
	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
2796 2797 2798
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
{
	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
							     MV_CRQB_Q_SZ, 0);
	if (!hpriv->crqb_pool)
		return -ENOMEM;

	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
							     MV_CRPB_Q_SZ, 0);
	if (!hpriv->crpb_pool)
		return -ENOMEM;

	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
							     MV_SG_TBL_SZ, 0);
	if (!hpriv->sg_tbl_pool)
		return -ENOMEM;

	return 0;
}

2819 2820 2821 2822 2823 2824 2825 2826
/**
 *      mv_init_one - handle a positive probe of a Marvell host
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2827 2828
static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
{
2829
	static int printed_version;
2830
	unsigned int board_idx = (unsigned int)ent->driver_data;
2831 2832 2833 2834
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	int n_ports, rc;
2835

2836 2837
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2838

2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;

	/* acquire resources */
2849 2850
	rc = pcim_enable_device(pdev);
	if (rc)
2851 2852
		return rc;

T
Tejun Heo 已提交
2853 2854
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
2855
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
2856
	if (rc)
2857
		return rc;
2858
	host->iomap = pcim_iomap_table(pdev);
2859

2860 2861 2862 2863
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

2864 2865 2866 2867
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

2868
	/* initialize adapter */
2869
	rc = mv_init_host(host, board_idx);
2870 2871
	if (rc)
		return rc;
2872

2873
	/* Enable interrupts */
2874
	if (msi && pci_enable_msi(pdev))
2875
		pci_intx(pdev, 1);
2876

2877
	mv_dump_pci_cfg(pdev, 0x68);
2878
	mv_print_info(host);
2879

2880
	pci_set_master(pdev);
2881
	pci_try_set_mwi(pdev);
2882
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
2883
				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
2884 2885 2886 2887
}

static int __init mv_init(void)
{
2888
	return pci_register_driver(&mv_pci_driver);
2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
}

static void __exit mv_exit(void)
{
	pci_unregister_driver(&mv_pci_driver);
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);

2902 2903 2904
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");

2905 2906
module_init(mv_init);
module_exit(mv_exit);