dmub_cmd.h 71.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright 2019 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: AMD
 *
 */

26 27
#ifndef DMUB_CMD_H
#define DMUB_CMD_H
28

29 30 31 32 33 34 35 36 37
#if defined(_TEST_HARNESS) || defined(FPGA_USB4)
#include "dmub_fw_types.h"
#include "include_legacy/atomfirmware.h"

#if defined(_TEST_HARNESS)
#include <string.h>
#endif
#else

38 39 40 41 42
#include <asm/byteorder.h>
#include <linux/types.h>
#include <linux/string.h>
#include <linux/delay.h>

43
#include "atomfirmware.h"
44

45 46
#endif // defined(_TEST_HARNESS) || defined(FPGA_USB4)

47 48
/* Firmware versioning. */
#ifdef DMUB_EXPOSE_VERSION
49
#define DMUB_FW_VERSION_GIT_HASH 0xb3a083a5
50
#define DMUB_FW_VERSION_MAJOR 0
51
#define DMUB_FW_VERSION_MINOR 0
52
#define DMUB_FW_VERSION_REVISION 95
53 54 55 56 57 58 59 60 61 62
#define DMUB_FW_VERSION_TEST 0
#define DMUB_FW_VERSION_VBIOS 0
#define DMUB_FW_VERSION_HOTFIX 0
#define DMUB_FW_VERSION_UCODE (((DMUB_FW_VERSION_MAJOR & 0xFF) << 24) | \
		((DMUB_FW_VERSION_MINOR & 0xFF) << 16) | \
		((DMUB_FW_VERSION_REVISION & 0xFF) << 8) | \
		((DMUB_FW_VERSION_TEST & 0x1) << 7) | \
		((DMUB_FW_VERSION_VBIOS & 0x1) << 6) | \
		(DMUB_FW_VERSION_HOTFIX & 0x3F))

63
#endif
64 65 66

//<DMUB_TYPES>==================================================================
/* Basic type definitions. */
67

68 69
#define __forceinline inline

70 71 72 73
/**
 * Flag from driver to indicate that ABM should be disabled gradually
 * by slowly reversing all backlight programming and pixel compensation.
 */
74
#define SET_ABM_PIPE_GRADUALLY_DISABLE           0
75 76 77 78 79

/**
 * Flag from driver to indicate that ABM should be disabled immediately
 * and undo all backlight programming and pixel compensation.
 */
80
#define SET_ABM_PIPE_IMMEDIATELY_DISABLE         255
81 82 83 84 85

/**
 * Flag from driver to indicate that ABM should be disabled immediately
 * and keep the current backlight programming and pixel compensation.
 */
86
#define SET_ABM_PIPE_IMMEDIATE_KEEP_GAIN_DISABLE 254
87 88 89 90

/**
 * Flag from driver to set the current ABM pipe index or ABM operating level.
 */
91
#define SET_ABM_PIPE_NORMAL                      1
92

93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112
/**
 * Number of ambient light levels in ABM algorithm.
 */
#define NUM_AMBI_LEVEL                  5

/**
 * Number of operating/aggression levels in ABM algorithm.
 */
#define NUM_AGGR_LEVEL                  4

/**
 * Number of segments in the gamma curve.
 */
#define NUM_POWER_FN_SEGS               8

/**
 * Number of segments in the backlight curve.
 */
#define NUM_BL_CURVE_SEGS               16

113 114 115 116 117 118
/* Maximum number of streams on any ASIC. */
#define DMUB_MAX_STREAMS 6

/* Maximum number of planes on any ASIC. */
#define DMUB_MAX_PLANES 6

119 120 121
/* Trace buffer offset for entry */
#define TRACE_BUFFER_ENTRY_OFFSET  16

122 123 124 125 126 127 128 129 130 131 132
/**
 *
 * PSR control version legacy
 */
#define DMUB_CMD_PSR_CONTROL_VERSION_UNKNOWN 0x0
/**
 * PSR control version with multi edp support
 */
#define DMUB_CMD_PSR_CONTROL_VERSION_1 0x1


133
/**
134
 * ABM control version legacy
135
 */
136
#define DMUB_CMD_ABM_CONTROL_VERSION_UNKNOWN 0x0
137 138

/**
139
 * ABM control version with multi edp support
140
 */
141
#define DMUB_CMD_ABM_CONTROL_VERSION_1 0x1
142

143 144 145
/**
 * Physical framebuffer address location, 64-bit.
 */
146 147 148 149
#ifndef PHYSICAL_ADDRESS_LOC
#define PHYSICAL_ADDRESS_LOC union large_integer
#endif

150 151 152
/**
 * OS/FW agnostic memcpy
 */
153 154 155 156
#ifndef dmub_memcpy
#define dmub_memcpy(dest, source, bytes) memcpy((dest), (source), (bytes))
#endif

157 158 159
/**
 * OS/FW agnostic memset
 */
160 161 162 163
#ifndef dmub_memset
#define dmub_memset(dest, val, bytes) memset((dest), (val), (bytes))
#endif

164 165 166 167
#if defined(__cplusplus)
extern "C" {
#endif

168 169 170
/**
 * OS/FW agnostic udelay
 */
171 172 173 174
#ifndef dmub_udelay
#define dmub_udelay(microseconds) udelay(microseconds)
#endif

175 176 177
/**
 * union dmub_addr - DMUB physical/virtual 64-bit address.
 */
178 179
union dmub_addr {
	struct {
180 181 182 183
		uint32_t low_part; /**< Lower 32 bits */
		uint32_t high_part; /**< Upper 32 bits */
	} u; /*<< Low/high bit access */
	uint64_t quad_part; /*<< 64 bit address */
184 185
};

186 187 188
/**
 * Flags that can be set by driver to change some PSR behaviour.
 */
189
union dmub_psr_debug_flags {
190 191 192
	/**
	 * Debug flags.
	 */
193
	struct {
194 195 196
		/**
		 * Enable visual confirm in FW.
		 */
197
		uint32_t visual_confirm : 1;
198 199 200
		/**
		 * Use HW Lock Mgr object to do HW locking in FW.
		 */
201
		uint32_t use_hw_lock_mgr : 1;
202 203

		/**
204
		 * Use TPS3 signal when restore main link.
205
		 */
206
		uint32_t force_wakeup_by_tps3 : 1;
207 208
	} bitfields;

209 210 211
	/**
	 * Union for debug flags.
	 */
212
	uint32_t u32All;
213 214
};

215 216 217 218
/**
 * DMUB feature capabilities.
 * After DMUB init, driver will query FW capabilities prior to enabling certain features.
 */
219
struct dmub_feature_caps {
220 221 222
	/**
	 * Max PSR version supported by FW.
	 */
223 224 225 226
	uint8_t psr;
	uint8_t reserved[7];
};

227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
#if defined(__cplusplus)
}
#endif

//==============================================================================
//</DMUB_TYPES>=================================================================
//==============================================================================
//< DMUB_META>==================================================================
//==============================================================================
#pragma pack(push, 1)

/* Magic value for identifying dmub_fw_meta_info */
#define DMUB_FW_META_MAGIC 0x444D5542

/* Offset from the end of the file to the dmub_fw_meta_info */
#define DMUB_FW_META_OFFSET 0x24

/**
 * struct dmub_fw_meta_info - metadata associated with fw binary
 *
 * NOTE: This should be considered a stable API. Fields should
 *       not be repurposed or reordered. New fields should be
 *       added instead to extend the structure.
 *
 * @magic_value: magic value identifying DMUB firmware meta info
 * @fw_region_size: size of the firmware state region
 * @trace_buffer_size: size of the tracebuffer region
 * @fw_version: the firmware version information
255
 * @dal_fw: 1 if the firmware is DAL
256 257
 */
struct dmub_fw_meta_info {
258 259 260 261 262 263
	uint32_t magic_value; /**< magic value identifying DMUB firmware meta info */
	uint32_t fw_region_size; /**< size of the firmware state region */
	uint32_t trace_buffer_size; /**< size of the tracebuffer region */
	uint32_t fw_version; /**< the firmware version information */
	uint8_t dal_fw; /**< 1 if the firmware is DAL */
	uint8_t reserved[3]; /**< padding bits */
264 265
};

266 267 268
/**
 * union dmub_fw_meta - ensures that dmub_fw_meta_info remains 64 bytes
 */
269
union dmub_fw_meta {
270 271
	struct dmub_fw_meta_info info; /**< metadata info */
	uint8_t reserved[64]; /**< padding bits */
272 273 274
};

#pragma pack(pop)
275

276 277 278
//==============================================================================
//< DMUB Trace Buffer>================================================================
//==============================================================================
279 280 281
/**
 * dmub_trace_code_t - firmware trace code, 32-bits
 */
282 283
typedef uint32_t dmub_trace_code_t;

284 285 286
/**
 * struct dmcub_trace_buf_entry - Firmware trace entry
 */
287
struct dmcub_trace_buf_entry {
288 289 290 291
	dmub_trace_code_t trace_code; /**< trace code for the event */
	uint32_t tick_count; /**< the tick count at time of trace */
	uint32_t param0; /**< trace defined parameter 0 */
	uint32_t param1; /**< trace defined parameter 1 */
292 293
};

294 295 296 297 298 299 300 301
//==============================================================================
//< DMUB_STATUS>================================================================
//==============================================================================

/**
 * DMCUB scratch registers can be used to determine firmware status.
 * Current scratch register usage is as follows:
 *
302
 * SCRATCH0: FW Boot Status register
303
 * SCRATCH5: LVTMA Status Register
304
 * SCRATCH15: FW Boot Options register
305 306
 */

307 308 309
/**
 * union dmub_fw_boot_status - Status bit definitions for SCRATCH0.
 */
310 311
union dmub_fw_boot_status {
	struct {
312 313 314 315
		uint32_t dal_fw : 1; /**< 1 if DAL FW */
		uint32_t mailbox_rdy : 1; /**< 1 if mailbox ready */
		uint32_t optimized_init_done : 1; /**< 1 if optimized init done */
		uint32_t restore_required : 1; /**< 1 if driver should call restore */
316 317 318 319
		uint32_t defer_load : 1; /**< 1 if VBIOS data is deferred programmed */
		uint32_t reserved : 1;
		uint32_t detection_required: 1; /**<  if detection need to be triggered by driver */

320 321
	} bits; /**< status bits */
	uint32_t all; /**< 32-bit access to status bits */
322 323
};

324 325 326
/**
 * enum dmub_fw_boot_status_bit - Enum bit definitions for SCRATCH0.
 */
327
enum dmub_fw_boot_status_bit {
328 329 330 331
	DMUB_FW_BOOT_STATUS_BIT_DAL_FIRMWARE = (1 << 0), /**< 1 if DAL FW */
	DMUB_FW_BOOT_STATUS_BIT_MAILBOX_READY = (1 << 1), /**< 1 if mailbox ready */
	DMUB_FW_BOOT_STATUS_BIT_OPTIMIZED_INIT_DONE = (1 << 2), /**< 1 if init done */
	DMUB_FW_BOOT_STATUS_BIT_RESTORE_REQUIRED = (1 << 3), /**< 1 if driver should call restore */
332
	DMUB_FW_BOOT_STATUS_BIT_DEFERRED_LOADED = (1 << 4), /**< 1 if VBIOS data is deferred programmed */
333
	DMUB_FW_BOOT_STATUS_BIT_DETECTION_REQUIRED = (1 << 6), /**< 1 if detection need to be triggered by driver*/
334 335
};

336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
/* Register bit definition for SCRATCH5 */
union dmub_lvtma_status {
	struct {
		uint32_t psp_ok : 1;
		uint32_t edp_on : 1;
		uint32_t reserved : 30;
	} bits;
	uint32_t all;
};

enum dmub_lvtma_status_bit {
	DMUB_LVTMA_STATUS_BIT_PSP_OK = (1 << 0),
	DMUB_LVTMA_STATUS_BIT_EDP_ON = (1 << 1),
};

351
/**
352
 * union dmub_fw_boot_options - Boot option definitions for SCRATCH14
353
 */
354 355
union dmub_fw_boot_options {
	struct {
356 357 358 359 360 361
		uint32_t pemu_env : 1; /**< 1 if PEMU */
		uint32_t fpga_env : 1; /**< 1 if FPGA */
		uint32_t optimized_init : 1; /**< 1 if optimized init */
		uint32_t skip_phy_access : 1; /**< 1 if PHY access should be skipped */
		uint32_t disable_clk_gate: 1; /**< 1 if clock gating should be disabled */
		uint32_t skip_phy_init_panel_sequence: 1; /**< 1 to skip panel init seq */
362
		uint32_t z10_disable: 1; /**< 1 to disable z10 */
363
		uint32_t enable_dpia: 1; /**< 1 if DPIA should be enabled */
364
		uint32_t invalid_vbios_data: 1; /**< 1 if VBIOS data table is invalid */
365 366 367 368
		uint32_t dpia_supported: 1; /**< 1 if DPIA is supported on this platform */
		uint32_t sel_mux_phy_c_d_phy_f_g: 1; /**< 1 if PHYF/PHYG should be enabled */
		/**< 1 if all root clock gating is enabled and low power memory is enabled*/
		uint32_t power_optimization: 1;
369 370 371
		uint32_t diag_env: 1; /* 1 if diagnostic environment */

		uint32_t reserved : 19; /**< reserved */
372 373
	} bits; /**< boot bits */
	uint32_t all; /**< 32-bit access to bits */
374 375 376
};

enum dmub_fw_boot_options_bit {
377 378 379
	DMUB_FW_BOOT_OPTION_BIT_PEMU_ENV = (1 << 0), /**< 1 if PEMU */
	DMUB_FW_BOOT_OPTION_BIT_FPGA_ENV = (1 << 1), /**< 1 if FPGA */
	DMUB_FW_BOOT_OPTION_BIT_OPTIMIZED_INIT_DONE = (1 << 2), /**< 1 if optimized init done */
380 381
};

382
//==============================================================================
383
//</DMUB_STATUS>================================================================
384 385 386 387 388
//==============================================================================
//< DMUB_VBIOS>=================================================================
//==============================================================================

/*
389 390
 * enum dmub_cmd_vbios_type - VBIOS commands.
 *
391 392 393 394
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_cmd_vbios_type {
395 396 397
	/**
	 * Configures the DIG encoder.
	 */
398
	DMUB_CMD__VBIOS_DIGX_ENCODER_CONTROL = 0,
399 400 401
	/**
	 * Controls the PHY.
	 */
402
	DMUB_CMD__VBIOS_DIG1_TRANSMITTER_CONTROL = 1,
403 404 405
	/**
	 * Sets the pixel clock/symbol clock.
	 */
406
	DMUB_CMD__VBIOS_SET_PIXEL_CLOCK = 2,
407 408 409
	/**
	 * Enables or disables power gating.
	 */
410
	DMUB_CMD__VBIOS_ENABLE_DISP_POWER_GATING = 3,
411
	DMUB_CMD__VBIOS_LVTMA_CONTROL = 15,
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
};

//==============================================================================
//</DMUB_VBIOS>=================================================================
//==============================================================================
//< DMUB_GPINT>=================================================================
//==============================================================================

/**
 * The shifts and masks below may alternatively be used to format and read
 * the command register bits.
 */

#define DMUB_GPINT_DATA_PARAM_MASK 0xFFFF
#define DMUB_GPINT_DATA_PARAM_SHIFT 0

#define DMUB_GPINT_DATA_COMMAND_CODE_MASK 0xFFF
#define DMUB_GPINT_DATA_COMMAND_CODE_SHIFT 16

#define DMUB_GPINT_DATA_STATUS_MASK 0xF
#define DMUB_GPINT_DATA_STATUS_SHIFT 28

/**
 * Command responses.
 */

438 439 440
/**
 * Return response for DMUB_GPINT__STOP_FW command.
 */
441 442 443
#define DMUB_GPINT__STOP_FW_RESPONSE 0xDEADDEAD

/**
444
 * union dmub_gpint_data_register - Format for sending a command via the GPINT.
445 446 447
 */
union dmub_gpint_data_register {
	struct {
448 449 450 451 452
		uint32_t param : 16; /**< 16-bit parameter */
		uint32_t command_code : 12; /**< GPINT command */
		uint32_t status : 4; /**< Command status bit */
	} bits; /**< GPINT bit access */
	uint32_t all; /**< GPINT  32-bit access */
453 454 455
};

/*
456 457
 * enum dmub_gpint_command - GPINT command to DMCUB FW
 *
458 459 460 461
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_gpint_command {
462 463 464
	/**
	 * Invalid command, ignored.
	 */
465
	DMUB_GPINT__INVALID_COMMAND = 0,
466 467 468 469
	/**
	 * DESC: Queries the firmware version.
	 * RETURN: Firmware version.
	 */
470
	DMUB_GPINT__GET_FW_VERSION = 1,
471 472 473 474
	/**
	 * DESC: Halts the firmware.
	 * RETURN: DMUB_GPINT__STOP_FW_RESPONSE (0xDEADDEAD) when halted
	 */
475
	DMUB_GPINT__STOP_FW = 2,
476 477 478 479
	/**
	 * DESC: Get PSR state from FW.
	 * RETURN: PSR state enum. This enum may need to be converted to the legacy PSR state value.
	 */
480
	DMUB_GPINT__GET_PSR_STATE = 7,
481 482 483 484 485
	/**
	 * DESC: Notifies DMCUB of the currently active streams.
	 * ARGS: Stream mask, 1 bit per active stream index.
	 */
	DMUB_GPINT__IDLE_OPT_NOTIFY_STREAM_MASK = 8,
486 487 488 489 490 491
	/**
	 * DESC: Start PSR residency counter. Stop PSR resdiency counter and get value.
	 * ARGS: We can measure residency from various points. The argument will specify the residency mode.
	 *       By default, it is measured from after we powerdown the PHY, to just before we powerup the PHY.
	 * RETURN: PSR residency in milli-percent.
	 */
492
	DMUB_GPINT__PSR_RESIDENCY = 9,
493 494 495 496 497

	/**
	 * DESC: Notifies DMCUB detection is done so detection required can be cleared.
	 */
	DMUB_GPINT__NOTIFY_DETECTION_DONE = 12,
498 499
};

500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
/**
 * INBOX0 generic command definition
 */
union dmub_inbox0_cmd_common {
	struct {
		uint32_t command_code: 8; /**< INBOX0 command code */
		uint32_t param: 24; /**< 24-bit parameter */
	} bits;
	uint32_t all;
};

/**
 * INBOX0 hw_lock command definition
 */
union dmub_inbox0_cmd_lock_hw {
	struct {
		uint32_t command_code: 8;

		/* NOTE: Must be have enough bits to match: enum hw_lock_client */
		uint32_t hw_lock_client: 1;

		/* NOTE: Below fields must match with: struct dmub_hw_lock_inst_flags */
		uint32_t otg_inst: 3;
		uint32_t opp_inst: 3;
		uint32_t dig_inst: 3;

		/* NOTE: Below fields must match with: union dmub_hw_lock_flags */
		uint32_t lock_pipe: 1;
		uint32_t lock_cursor: 1;
		uint32_t lock_dig: 1;
		uint32_t triple_buffer_lock: 1;

		uint32_t lock: 1;				/**< Lock */
		uint32_t should_release: 1;		/**< Release */
		uint32_t reserved: 8; 			/**< Reserved for extending more clients, HW, etc. */
	} bits;
	uint32_t all;
};

union dmub_inbox0_data_register {
	union dmub_inbox0_cmd_common inbox0_cmd_common;
	union dmub_inbox0_cmd_lock_hw inbox0_cmd_lock_hw;
};

enum dmub_inbox0_command {
	/**
	 * DESC: Invalid command, ignored.
	 */
	DMUB_INBOX0_CMD__INVALID_COMMAND = 0,
	/**
	 * DESC: Notification to acquire/release HW lock
	 * ARGS:
	 */
	DMUB_INBOX0_CMD__HW_LOCK = 1,
};
555 556 557 558 559 560
//==============================================================================
//</DMUB_GPINT>=================================================================
//==============================================================================
//< DMUB_CMD>===================================================================
//==============================================================================

561 562 563
/**
 * Size in bytes of each DMUB command.
 */
564
#define DMUB_RB_CMD_SIZE 64
565 566 567 568

/**
 * Maximum number of items in the DMUB ringbuffer.
 */
569
#define DMUB_RB_MAX_ENTRY 128
570 571 572 573

/**
 * Ringbuffer size in bytes.
 */
574
#define DMUB_RB_SIZE (DMUB_RB_CMD_SIZE * DMUB_RB_MAX_ENTRY)
575 576 577 578

/**
 * REG_SET mask for reg offload.
 */
579 580
#define REG_SET_MASK 0xFFFF

581
/*
582 583
 * enum dmub_cmd_type - DMUB inbox command.
 *
584 585 586 587
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */
enum dmub_cmd_type {
588 589 590
	/**
	 * Invalid command.
	 */
591
	DMUB_CMD__NULL = 0,
592 593 594
	/**
	 * Read modify write register sequence offload.
	 */
595
	DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE = 1,
596 597 598
	/**
	 * Field update register sequence offload.
	 */
599
	DMUB_CMD__REG_SEQ_FIELD_UPDATE_SEQ = 2,
600 601 602
	/**
	 * Burst write sequence offload.
	 */
603
	DMUB_CMD__REG_SEQ_BURST_WRITE = 3,
604 605 606
	/**
	 * Reg wait sequence offload.
	 */
607
	DMUB_CMD__REG_REG_WAIT = 4,
608 609 610
	/**
	 * Workaround to avoid HUBP underflow during NV12 playback.
	 */
611
	DMUB_CMD__PLAT_54186_WA = 5,
612 613 614
	/**
	 * Command type used to query FW feature caps.
	 */
615
	DMUB_CMD__QUERY_FEATURE_CAPS = 6,
616 617 618
	/**
	 * Command type used for all PSR commands.
	 */
619
	DMUB_CMD__PSR = 64,
620 621 622
	/**
	 * Command type used for all MALL commands.
	 */
623
	DMUB_CMD__MALL = 65,
624 625 626
	/**
	 * Command type used for all ABM commands.
	 */
627
	DMUB_CMD__ABM = 66,
628 629 630
	/**
	 * Command type used for HW locking in FW.
	 */
631
	DMUB_CMD__HW_LOCK = 69,
632 633 634
	/**
	 * Command type used to access DP AUX.
	 */
635
	DMUB_CMD__DP_AUX_ACCESS = 70,
636 637 638
	/**
	 * Command type used for OUTBOX1 notification enable
	 */
639
	DMUB_CMD__OUTBOX1_ENABLE = 71,
640 641 642 643 644 645 646 647 648 649 650 651
	/**
	 * Command type used for all idle optimization commands.
	 */
	DMUB_CMD__IDLE_OPT = 72,
	/**
	 * Command type used for all clock manager commands.
	 */
	DMUB_CMD__CLK_MGR = 73,
	/**
	 * Command type used for all panel control commands.
	 */
	DMUB_CMD__PANEL_CNTL = 74,
652 653 654 655
	/**
	 * Command type used for interfacing with DPIA.
	 */
	DMUB_CMD__DPIA = 77,
656 657 658 659
	/**
	 * Command type used for EDID CEA parsing
	 */
	DMUB_CMD__EDID_CEA = 79,
660 661 662
	/**
	 * Command type used for all VBIOS interface commands.
	 */
663
	DMUB_CMD__VBIOS = 128,
664 665
};

666 667 668
/**
 * enum dmub_out_cmd_type - DMUB outbox commands.
 */
669
enum dmub_out_cmd_type {
670 671 672
	/**
	 * Invalid outbox command, ignored.
	 */
673
	DMUB_OUT_CMD__NULL = 0,
674 675 676
	/**
	 * Command type used for DP AUX Reply data notification
	 */
677
	DMUB_OUT_CMD__DP_AUX_REPLY = 1,
678 679 680 681
	/**
	 * Command type used for DP HPD event notification
	 */
	DMUB_OUT_CMD__DP_HPD_NOTIFY = 2,
682 683 684 685
	/**
	 * Command type used for SET_CONFIG Reply notification
	 */
	DMUB_OUT_CMD__SET_CONFIG_REPLY = 3,
686 687
};

688 689 690
/* DMUB_CMD__DPIA command sub-types. */
enum dmub_cmd_dpia_type {
	DMUB_CMD__DPIA_DIG1_DPIA_CONTROL = 0,
691
	DMUB_CMD__DPIA_SET_CONFIG_ACCESS = 1,
692
	DMUB_CMD__DPIA_MST_ALLOC_SLOTS = 2,
693 694
};

695 696
#pragma pack(push, 1)

697 698 699
/**
 * struct dmub_cmd_header - Common command header fields.
 */
700
struct dmub_cmd_header {
701 702 703
	unsigned int type : 8; /**< command type */
	unsigned int sub_type : 8; /**< command sub type */
	unsigned int ret_status : 1; /**< 1 if returned data, 0 otherwise */
704 705
	unsigned int multi_cmd_pending : 1; /**< 1 if multiple commands chained together */
	unsigned int reserved0 : 6; /**< reserved bits */
706 707
	unsigned int payload_bytes : 6;  /* payload excluding header - up to 60 bytes */
	unsigned int reserved1 : 2; /**< reserved bits */
708 709 710
};

/*
711
 * struct dmub_cmd_read_modify_write_sequence - Read modify write
712 713 714 715 716 717 718 719 720 721
 *
 * 60 payload bytes can hold up to 5 sets of read modify writes,
 * each take 3 dwords.
 *
 * number of sequences = header.payload_bytes / sizeof(struct dmub_cmd_read_modify_write_sequence)
 *
 * modify_mask = 0xffff'ffff means all fields are going to be updated.  in this case
 * command parser will skip the read and we can use modify_mask = 0xffff'ffff as reg write
 */
struct dmub_cmd_read_modify_write_sequence {
722 723 724
	uint32_t addr; /**< register address */
	uint32_t modify_mask; /**< modify mask */
	uint32_t modify_value; /**< modify value */
725 726
};

727 728 729 730 731 732 733 734
/**
 * Maximum number of ops in read modify write sequence.
 */
#define DMUB_READ_MODIFY_WRITE_SEQ__MAX 5

/**
 * struct dmub_cmd_read_modify_write_sequence - Read modify write command.
 */
735
struct dmub_rb_cmd_read_modify_write {
736 737 738 739
	struct dmub_cmd_header header;  /**< command header */
	/**
	 * Read modify write sequence.
	 */
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
	struct dmub_cmd_read_modify_write_sequence seq[DMUB_READ_MODIFY_WRITE_SEQ__MAX];
};

/*
 * Update a register with specified masks and values sequeunce
 *
 * 60 payload bytes can hold address + up to 7 sets of mask/value combo, each take 2 dword
 *
 * number of field update sequence = (header.payload_bytes - sizeof(addr)) / sizeof(struct read_modify_write_sequence)
 *
 *
 * USE CASE:
 *   1. auto-increment register where additional read would update pointer and produce wrong result
 *   2. toggle a bit without read in the middle
 */

struct dmub_cmd_reg_field_update_sequence {
757 758
	uint32_t modify_mask; /**< 0xffff'ffff to skip initial read */
	uint32_t modify_value; /**< value to update with */
759 760
};

761 762 763 764 765 766 767 768
/**
 * Maximum number of ops in field update sequence.
 */
#define DMUB_REG_FIELD_UPDATE_SEQ__MAX 7

/**
 * struct dmub_rb_cmd_reg_field_update_sequence - Field update command.
 */
769
struct dmub_rb_cmd_reg_field_update_sequence {
770 771 772 773 774
	struct dmub_cmd_header header; /**< command header */
	uint32_t addr; /**< register address */
	/**
	 * Field update sequence.
	 */
775 776 777
	struct dmub_cmd_reg_field_update_sequence seq[DMUB_REG_FIELD_UPDATE_SEQ__MAX];
};

778 779 780 781 782 783

/**
 * Maximum number of burst write values.
 */
#define DMUB_BURST_WRITE_VALUES__MAX  14

784
/*
785
 * struct dmub_rb_cmd_burst_write - Burst write
786 787 788 789 790 791 792 793
 *
 * support use case such as writing out LUTs.
 *
 * 60 payload bytes can hold up to 14 values to write to given address
 *
 * number of payload = header.payload_bytes / sizeof(struct read_modify_write_sequence)
 */
struct dmub_rb_cmd_burst_write {
794 795 796 797 798
	struct dmub_cmd_header header; /**< command header */
	uint32_t addr; /**< register start address */
	/**
	 * Burst write register values.
	 */
799 800 801
	uint32_t write_values[DMUB_BURST_WRITE_VALUES__MAX];
};

802 803 804
/**
 * struct dmub_rb_cmd_common - Common command header
 */
805
struct dmub_rb_cmd_common {
806 807 808 809
	struct dmub_cmd_header header; /**< command header */
	/**
	 * Padding to RB_CMD_SIZE
	 */
810 811 812
	uint8_t cmd_buffer[DMUB_RB_CMD_SIZE - sizeof(struct dmub_cmd_header)];
};

813 814 815
/**
 * struct dmub_cmd_reg_wait_data - Register wait data
 */
816
struct dmub_cmd_reg_wait_data {
817 818 819 820
	uint32_t addr; /**< Register address */
	uint32_t mask; /**< Mask for register bits */
	uint32_t condition_field_value; /**< Value to wait for */
	uint32_t time_out_us; /**< Time out for reg wait in microseconds */
821 822
};

823 824 825
/**
 * struct dmub_rb_cmd_reg_wait - Register wait command
 */
826
struct dmub_rb_cmd_reg_wait {
827 828
	struct dmub_cmd_header header; /**< Command header */
	struct dmub_cmd_reg_wait_data reg_wait; /**< Register wait data */
829 830
};

831 832 833 834 835
/**
 * struct dmub_cmd_PLAT_54186_wa - Underflow workaround
 *
 * Reprograms surface parameters to avoid underflow.
 */
836
struct dmub_cmd_PLAT_54186_wa {
837 838 839 840 841
	uint32_t DCSURF_SURFACE_CONTROL; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_HIGH_C; /**< reg value */
	uint32_t DCSURF_PRIMARY_SURFACE_ADDRESS_C; /**< reg value */
842
	struct {
843 844 845 846 847 848 849 850
		uint8_t hubp_inst : 4; /**< HUBP instance */
		uint8_t tmz_surface : 1; /**< TMZ enable or disable */
		uint8_t immediate :1; /**< Immediate flip */
		uint8_t vmid : 4; /**< VMID */
		uint8_t grph_stereo : 1; /**< 1 if stereo */
		uint32_t reserved : 21; /**< Reserved */
	} flip_params; /**< Pageflip parameters */
	uint32_t reserved[9]; /**< Reserved bits */
851 852
};

853 854 855
/**
 * struct dmub_rb_cmd_PLAT_54186_wa - Underflow workaround command
 */
856
struct dmub_rb_cmd_PLAT_54186_wa {
857 858
	struct dmub_cmd_header header; /**< Command header */
	struct dmub_cmd_PLAT_54186_wa flip; /**< Flip data */
859 860
};

861 862 863
/**
 * struct dmub_rb_cmd_mall - MALL command data.
 */
864
struct dmub_rb_cmd_mall {
865 866 867 868 869 870 871 872 873 874
	struct dmub_cmd_header header; /**< Common command header */
	union dmub_addr cursor_copy_src; /**< Cursor copy address */
	union dmub_addr cursor_copy_dst; /**< Cursor copy destination */
	uint32_t tmr_delay; /**< Timer delay */
	uint32_t tmr_scale; /**< Timer scale */
	uint16_t cursor_width; /**< Cursor width in pixels */
	uint16_t cursor_pitch; /**< Cursor pitch in pixels */
	uint16_t cursor_height; /**< Cursor height in pixels */
	uint8_t cursor_bpp; /**< Cursor bits per pixel */
	uint8_t debug_bits; /**< Debug bits */
875

876 877
	uint8_t reserved1; /**< Reserved bits */
	uint8_t reserved2; /**< Reserved bits */
878 879
};

880 881 882 883 884 885 886 887
/**
 * enum dmub_cmd_idle_opt_type - Idle optimization command type.
 */
enum dmub_cmd_idle_opt_type {
	/**
	 * DCN hardware restore.
	 */
	DMUB_CMD__IDLE_OPT_DCN_RESTORE = 0,
888 889 890 891 892

	/**
	 * DCN hardware save.
	 */
	DMUB_CMD__IDLE_OPT_DCN_SAVE_INIT = 1
893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
};

/**
 * struct dmub_rb_cmd_idle_opt_dcn_restore - DCN restore command data.
 */
struct dmub_rb_cmd_idle_opt_dcn_restore {
	struct dmub_cmd_header header; /**< header */
};

/**
 * struct dmub_clocks - Clock update notification.
 */
struct dmub_clocks {
	uint32_t dispclk_khz; /**< dispclk kHz */
	uint32_t dppclk_khz; /**< dppclk kHz */
	uint32_t dcfclk_khz; /**< dcfclk kHz */
	uint32_t dcfclk_deep_sleep_khz; /**< dcfclk deep sleep kHz */
};

/**
 * enum dmub_cmd_clk_mgr_type - Clock manager commands.
 */
enum dmub_cmd_clk_mgr_type {
	/**
	 * Notify DMCUB of clock update.
	 */
	DMUB_CMD__CLK_MGR_NOTIFY_CLOCKS = 0,
};

/**
 * struct dmub_rb_cmd_clk_mgr_notify_clocks - Clock update notification.
 */
struct dmub_rb_cmd_clk_mgr_notify_clocks {
	struct dmub_cmd_header header; /**< header */
	struct dmub_clocks clocks; /**< clock data */
};
929

930 931 932
/**
 * struct dmub_cmd_digx_encoder_control_data - Encoder control data.
 */
933
struct dmub_cmd_digx_encoder_control_data {
934
	union dig_encoder_control_parameters_v1_5 dig; /**< payload */
935 936
};

937 938 939
/**
 * struct dmub_rb_cmd_digx_encoder_control - Encoder control command.
 */
940
struct dmub_rb_cmd_digx_encoder_control {
941 942
	struct dmub_cmd_header header;  /**< header */
	struct dmub_cmd_digx_encoder_control_data encoder_control; /**< payload */
943 944
};

945 946 947
/**
 * struct dmub_cmd_set_pixel_clock_data - Set pixel clock data.
 */
948
struct dmub_cmd_set_pixel_clock_data {
949
	struct set_pixel_clock_parameter_v1_7 clk; /**< payload */
950 951
};

952 953 954
/**
 * struct dmub_cmd_set_pixel_clock_data - Set pixel clock command.
 */
955
struct dmub_rb_cmd_set_pixel_clock {
956 957
	struct dmub_cmd_header header; /**< header */
	struct dmub_cmd_set_pixel_clock_data pixel_clock; /**< payload */
958 959
};

960 961 962
/**
 * struct dmub_cmd_enable_disp_power_gating_data - Display power gating.
 */
963
struct dmub_cmd_enable_disp_power_gating_data {
964
	struct enable_disp_power_gating_parameters_v2_1 pwr; /**< payload */
965 966
};

967 968 969
/**
 * struct dmub_rb_cmd_enable_disp_power_gating - Display power command.
 */
970
struct dmub_rb_cmd_enable_disp_power_gating {
971 972
	struct dmub_cmd_header header; /**< header */
	struct dmub_cmd_enable_disp_power_gating_data power_gating;  /**< payload */
973 974
};

975 976 977
/**
 * struct dmub_dig_transmitter_control_data_v1_7 - Transmitter control.
 */
978 979 980 981 982 983 984 985 986 987 988 989 990 991
struct dmub_dig_transmitter_control_data_v1_7 {
	uint8_t phyid; /**< 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4=UNIPHYE, 5=UNIPHYF */
	uint8_t action; /**< Defined as ATOM_TRANSMITER_ACTION_xxx */
	union {
		uint8_t digmode; /**< enum atom_encode_mode_def */
		uint8_t dplaneset; /**< DP voltage swing and pre-emphasis value, "DP_LANE_SET__xDB_y_zV" */
	} mode_laneset;
	uint8_t lanenum; /**< Number of lanes */
	union {
		uint32_t symclk_10khz; /**< Symbol Clock in 10Khz */
	} symclk_units;
	uint8_t hpdsel; /**< =1: HPD1, =2: HPD2, ..., =6: HPD6, =0: HPD is not assigned */
	uint8_t digfe_sel; /**< DIG front-end selection, bit0 means DIG0 FE is enabled */
	uint8_t connobj_id; /**< Connector Object Id defined in ObjectId.h */
992
	uint8_t HPO_instance; /**< HPO instance (0: inst0, 1: inst1) */
993 994 995 996 997
	uint8_t reserved1; /**< For future use */
	uint8_t reserved2[3]; /**< For future use */
	uint32_t reserved3[11]; /**< For future use */
};

998 999 1000
/**
 * union dmub_cmd_dig1_transmitter_control_data - Transmitter control data.
 */
1001
union dmub_cmd_dig1_transmitter_control_data {
1002 1003
	struct dig_transmitter_control_parameters_v1_6 dig; /**< payload */
	struct dmub_dig_transmitter_control_data_v1_7 dig_v1_7;  /**< payload 1.7 */
1004 1005
};

1006 1007 1008
/**
 * struct dmub_rb_cmd_dig1_transmitter_control - Transmitter control command.
 */
1009
struct dmub_rb_cmd_dig1_transmitter_control {
1010 1011
	struct dmub_cmd_header header; /**< header */
	union dmub_cmd_dig1_transmitter_control_data transmitter_control; /**< payload */
1012 1013
};

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
/**
 * DPIA tunnel command parameters.
 */
struct dmub_cmd_dig_dpia_control_data {
	uint8_t enc_id;         /** 0 = ENGINE_ID_DIGA, ... */
	uint8_t action;         /** ATOM_TRANSMITER_ACTION_DISABLE/ENABLE/SETUP_VSEMPH */
	union {
		uint8_t digmode;    /** enum atom_encode_mode_def */
		uint8_t dplaneset;  /** DP voltage swing and pre-emphasis value */
	} mode_laneset;
	uint8_t lanenum;        /** Lane number 1, 2, 4, 8 */
	uint32_t symclk_10khz;  /** Symbol Clock in 10Khz */
	uint8_t hpdsel;         /** =0: HPD is not assigned */
	uint8_t digfe_sel;      /** DIG stream( front-end ) selection, bit0 - DIG0 FE */
	uint8_t dpia_id;        /** Index of DPIA */
	uint8_t fec_rdy : 1;
	uint8_t reserved : 7;
	uint32_t reserved1;
};

/**
 * DMUB command for DPIA tunnel control.
 */
struct dmub_rb_cmd_dig1_dpia_control {
	struct dmub_cmd_header header;
	struct dmub_cmd_dig_dpia_control_data dpia_control;
};

1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
/**
 * SET_CONFIG Command Payload
 */
struct set_config_cmd_payload {
	uint8_t msg_type; /* set config message type */
	uint8_t msg_data; /* set config message data */
};

/**
 * Data passed from driver to FW in a DMUB_CMD__DPIA_SET_CONFIG_ACCESS command.
 */
struct dmub_cmd_set_config_control_data {
	struct set_config_cmd_payload cmd_pkt;
	uint8_t instance; /* DPIA instance */
	uint8_t immed_status; /* Immediate status returned in case of error */
};

/**
 * DMUB command structure for SET_CONFIG command.
 */
struct dmub_rb_cmd_set_config_access {
	struct dmub_cmd_header header; /* header */
	struct dmub_cmd_set_config_control_data set_config_control; /* set config data */
};

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
/**
 * Data passed from driver to FW in a DMUB_CMD__DPIA_MST_ALLOC_SLOTS command.
 */
struct dmub_cmd_mst_alloc_slots_control_data {
	uint8_t mst_alloc_slots; /* mst slots to be allotted */
	uint8_t instance; /* DPIA instance */
	uint8_t immed_status; /* Immediate status returned as there is no outbox msg posted */
	uint8_t mst_slots_in_use; /* returns slots in use for error cases */
};

/**
 * DMUB command structure for SET_ command.
 */
struct dmub_rb_cmd_set_mst_alloc_slots {
	struct dmub_cmd_header header; /* header */
	struct dmub_cmd_mst_alloc_slots_control_data mst_slots_control; /* mst slots control */
};

1085 1086 1087
/**
 * struct dmub_rb_cmd_dpphy_init - DPPHY init.
 */
1088
struct dmub_rb_cmd_dpphy_init {
1089 1090
	struct dmub_cmd_header header; /**< header */
	uint8_t reserved[60]; /**< reserved bits */
1091 1092
};

1093 1094 1095 1096 1097
/**
 * enum dp_aux_request_action - DP AUX request command listing.
 *
 * 4 AUX request command bits are shifted to high nibble.
 */
1098
enum dp_aux_request_action {
1099
	/** I2C-over-AUX write request */
1100
	DP_AUX_REQ_ACTION_I2C_WRITE		= 0x00,
1101
	/** I2C-over-AUX read request */
1102
	DP_AUX_REQ_ACTION_I2C_READ		= 0x10,
1103
	/** I2C-over-AUX write status request */
1104
	DP_AUX_REQ_ACTION_I2C_STATUS_REQ	= 0x20,
1105
	/** I2C-over-AUX write request with MOT=1 */
1106
	DP_AUX_REQ_ACTION_I2C_WRITE_MOT		= 0x40,
1107
	/** I2C-over-AUX read request with MOT=1 */
1108
	DP_AUX_REQ_ACTION_I2C_READ_MOT		= 0x50,
1109
	/** I2C-over-AUX write status request with MOT=1 */
1110
	DP_AUX_REQ_ACTION_I2C_STATUS_REQ_MOT	= 0x60,
1111
	/** Native AUX write request */
1112
	DP_AUX_REQ_ACTION_DPCD_WRITE		= 0x80,
1113
	/** Native AUX read request */
1114 1115 1116
	DP_AUX_REQ_ACTION_DPCD_READ		= 0x90
};

1117 1118 1119
/**
 * enum aux_return_code_type - DP AUX process return code listing.
 */
1120
enum aux_return_code_type {
1121
	/** AUX process succeeded */
1122
	AUX_RET_SUCCESS = 0,
1123
	/** AUX process failed with unknown reason */
1124
	AUX_RET_ERROR_UNKNOWN,
1125
	/** AUX process completed with invalid reply */
1126
	AUX_RET_ERROR_INVALID_REPLY,
1127
	/** AUX process timed out */
1128
	AUX_RET_ERROR_TIMEOUT,
1129
	/** HPD was low during AUX process */
1130
	AUX_RET_ERROR_HPD_DISCON,
1131
	/** Failed to acquire AUX engine */
1132
	AUX_RET_ERROR_ENGINE_ACQUIRE,
1133
	/** AUX request not supported */
1134
	AUX_RET_ERROR_INVALID_OPERATION,
1135
	/** AUX process not available */
1136 1137 1138
	AUX_RET_ERROR_PROTOCOL_ERROR,
};

1139 1140 1141
/**
 * enum aux_channel_type - DP AUX channel type listing.
 */
1142
enum aux_channel_type {
1143
	/** AUX thru Legacy DP AUX */
1144
	AUX_CHANNEL_LEGACY_DDC,
1145
	/** AUX thru DPIA DP tunneling */
1146 1147 1148
	AUX_CHANNEL_DPIA
};

1149 1150 1151
/**
 * struct aux_transaction_parameters - DP AUX request transaction data
 */
1152
struct aux_transaction_parameters {
1153 1154 1155 1156 1157 1158
	uint8_t is_i2c_over_aux; /**< 0=native AUX, 1=I2C-over-AUX */
	uint8_t action; /**< enum dp_aux_request_action */
	uint8_t length; /**< DP AUX request data length */
	uint8_t reserved; /**< For future use */
	uint32_t address; /**< DP AUX address */
	uint8_t data[16]; /**< DP AUX write data */
1159 1160
};

1161 1162 1163
/**
 * Data passed from driver to FW in a DMUB_CMD__DP_AUX_ACCESS command.
 */
1164
struct dmub_cmd_dp_aux_control_data {
1165 1166 1167 1168 1169 1170 1171 1172
	uint8_t instance; /**< AUX instance or DPIA instance */
	uint8_t manual_acq_rel_enable; /**< manual control for acquiring or releasing AUX channel */
	uint8_t sw_crc_enabled; /**< Use software CRC for tunneling packet instead of hardware CRC */
	uint8_t reserved0; /**< For future use */
	uint16_t timeout; /**< timeout time in us */
	uint16_t reserved1; /**< For future use */
	enum aux_channel_type type; /**< enum aux_channel_type */
	struct aux_transaction_parameters dpaux; /**< struct aux_transaction_parameters */
1173 1174
};

1175 1176 1177
/**
 * Definition of a DMUB_CMD__DP_AUX_ACCESS command.
 */
1178
struct dmub_rb_cmd_dp_aux_access {
1179 1180 1181
	/**
	 * Command header.
	 */
1182
	struct dmub_cmd_header header;
1183 1184 1185
	/**
	 * Data passed from driver to FW in a DMUB_CMD__DP_AUX_ACCESS command.
	 */
1186 1187 1188
	struct dmub_cmd_dp_aux_control_data aux_control;
};

1189 1190 1191
/**
 * Definition of a DMUB_CMD__OUTBOX1_ENABLE command.
 */
1192
struct dmub_rb_cmd_outbox1_enable {
1193 1194 1195
	/**
	 * Command header.
	 */
1196
	struct dmub_cmd_header header;
1197 1198 1199 1200
	/**
	 *  enable: 0x0 -> disable outbox1 notification (default value)
	 *			0x1 -> enable outbox1 notification
	 */
1201 1202 1203 1204
	uint32_t enable;
};

/* DP AUX Reply command - OutBox Cmd */
1205 1206 1207
/**
 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
1208
struct aux_reply_data {
1209 1210 1211
	/**
	 * Aux cmd
	 */
1212
	uint8_t command;
1213 1214 1215
	/**
	 * Aux reply data length (max: 16 bytes)
	 */
1216
	uint8_t length;
1217 1218 1219
	/**
	 * Alignment only
	 */
1220
	uint8_t pad[2];
1221 1222 1223
	/**
	 * Aux reply data
	 */
1224 1225 1226
	uint8_t data[16];
};

1227 1228 1229
/**
 * Control Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
1230
struct aux_reply_control_data {
1231 1232 1233
	/**
	 * Reserved for future use
	 */
1234
	uint32_t handle;
1235 1236 1237
	/**
	 * Aux Instance
	 */
1238
	uint8_t instance;
1239 1240 1241
	/**
	 * Aux transaction result: definition in enum aux_return_code_type
	 */
1242
	uint8_t result;
1243 1244 1245
	/**
	 * Alignment only
	 */
1246 1247 1248
	uint16_t pad;
};

1249 1250 1251
/**
 * Definition of a DMUB_OUT_CMD__DP_AUX_REPLY command.
 */
1252
struct dmub_rb_cmd_dp_aux_reply {
1253 1254 1255
	/**
	 * Command header.
	 */
1256
	struct dmub_cmd_header header;
1257 1258 1259
	/**
	 * Control Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
	 */
1260
	struct aux_reply_control_data control;
1261 1262 1263
	/**
	 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_AUX_REPLY command.
	 */
1264 1265 1266
	struct aux_reply_data reply_data;
};

1267
/* DP HPD Notify command - OutBox Cmd */
1268 1269 1270
/**
 * DP HPD Type
 */
1271
enum dp_hpd_type {
1272 1273 1274
	/**
	 * Normal DP HPD
	 */
1275
	DP_HPD = 0,
1276 1277 1278
	/**
	 * DP HPD short pulse
	 */
1279 1280 1281
	DP_IRQ
};

1282 1283 1284
/**
 * DP HPD Status
 */
1285
enum dp_hpd_status {
1286 1287 1288
	/**
	 * DP_HPD status low
	 */
1289
	DP_HPD_UNPLUG = 0,
1290 1291 1292
	/**
	 * DP_HPD status high
	 */
1293 1294 1295
	DP_HPD_PLUG
};

1296 1297 1298
/**
 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
 */
1299
struct dp_hpd_data {
1300 1301 1302
	/**
	 * DP HPD instance
	 */
1303
	uint8_t instance;
1304 1305 1306
	/**
	 * HPD type
	 */
1307
	uint8_t hpd_type;
1308 1309 1310
	/**
	 * HPD status: only for type: DP_HPD to indicate status
	 */
1311
	uint8_t hpd_status;
1312 1313 1314
	/**
	 * Alignment only
	 */
1315 1316 1317
	uint8_t pad;
};

1318 1319 1320
/**
 * Definition of a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
 */
1321
struct dmub_rb_cmd_dp_hpd_notify {
1322 1323 1324
	/**
	 * Command header.
	 */
1325
	struct dmub_cmd_header header;
1326 1327 1328
	/**
	 * Data passed to driver from FW in a DMUB_OUT_CMD__DP_HPD_NOTIFY command.
	 */
1329 1330 1331
	struct dp_hpd_data hpd_data;
};

1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
/**
 * Definition of a SET_CONFIG reply from DPOA.
 */
enum set_config_status {
	SET_CONFIG_PENDING = 0,
	SET_CONFIG_ACK_RECEIVED,
	SET_CONFIG_RX_TIMEOUT,
	SET_CONFIG_UNKNOWN_ERROR,
};

/**
 * Definition of a set_config reply
 */
struct set_config_reply_control_data {
	uint8_t instance; /* DPIA Instance */
	uint8_t status; /* Set Config reply */
	uint16_t pad; /* Alignment */
};

/**
 * Definition of a DMUB_OUT_CMD__SET_CONFIG_REPLY command.
 */
struct dmub_rb_cmd_dp_set_config_reply {
	struct dmub_cmd_header header;
	struct set_config_reply_control_data set_config_reply_control;
};

1359 1360 1361 1362 1363
/*
 * Command IDs should be treated as stable ABI.
 * Do not reuse or modify IDs.
 */

1364 1365 1366
/**
 * PSR command sub-types.
 */
1367
enum dmub_cmd_psr_type {
1368 1369 1370
	/**
	 * Set PSR version support.
	 */
1371
	DMUB_CMD__PSR_SET_VERSION		= 0,
1372 1373 1374
	/**
	 * Copy driver-calculated parameters to PSR state.
	 */
1375
	DMUB_CMD__PSR_COPY_SETTINGS		= 1,
1376 1377 1378
	/**
	 * Enable PSR.
	 */
1379
	DMUB_CMD__PSR_ENABLE			= 2,
1380 1381 1382 1383

	/**
	 * Disable PSR.
	 */
1384
	DMUB_CMD__PSR_DISABLE			= 3,
1385 1386 1387 1388 1389 1390

	/**
	 * Set PSR level.
	 * PSR level is a 16-bit value dicated by driver that
	 * will enable/disable different functionality.
	 */
1391
	DMUB_CMD__PSR_SET_LEVEL			= 4,
1392 1393 1394 1395

	/**
	 * Forces PSR enabled until an explicit PSR disable call.
	 */
1396
	DMUB_CMD__PSR_FORCE_STATIC		= 5,
1397 1398 1399 1400
	/**
	 * Set PSR power option
	 */
	DMUB_CMD__SET_PSR_POWER_OPT = 7,
1401 1402
};

1403 1404 1405
/**
 * PSR versions.
 */
1406
enum psr_version {
1407 1408 1409
	/**
	 * PSR version 1.
	 */
1410
	PSR_VERSION_1				= 0,
1411 1412 1413
	/**
	 * PSR not supported.
	 */
1414 1415 1416
	PSR_VERSION_UNSUPPORTED			= 0xFFFFFFFF,
};

1417 1418 1419
/**
 * enum dmub_cmd_mall_type - MALL commands
 */
1420
enum dmub_cmd_mall_type {
1421 1422 1423
	/**
	 * Allows display refresh from MALL.
	 */
1424
	DMUB_CMD__MALL_ACTION_ALLOW = 0,
1425 1426 1427
	/**
	 * Disallows display refresh from MALL.
	 */
1428
	DMUB_CMD__MALL_ACTION_DISALLOW = 1,
1429 1430 1431
	/**
	 * Cursor copy for MALL.
	 */
1432
	DMUB_CMD__MALL_ACTION_COPY_CURSOR = 2,
1433 1434 1435
	/**
	 * Controls DF requests.
	 */
1436
	DMUB_CMD__MALL_ACTION_NO_DF_REQ = 3,
1437 1438
};

1439

1440 1441 1442
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_COPY_SETTINGS command.
 */
1443
struct dmub_cmd_psr_copy_settings_data {
1444 1445 1446
	/**
	 * Flags that can be set by driver to change some PSR behaviour.
	 */
A
Anthony Koo 已提交
1447
	union dmub_psr_debug_flags debug;
1448 1449 1450
	/**
	 * 16-bit value dicated by driver that will enable/disable different functionality.
	 */
1451
	uint16_t psr_level;
1452 1453 1454
	/**
	 * DPP HW instance.
	 */
1455
	uint8_t dpp_inst;
1456 1457 1458
	/**
	 * MPCC HW instance.
	 * Not used in dmub fw,
1459 1460
	 * dmub fw will get active opp by reading odm registers.
	 */
1461
	uint8_t mpcc_inst;
1462 1463 1464 1465 1466
	/**
	 * OPP HW instance.
	 * Not used in dmub fw,
	 * dmub fw will get active opp by reading odm registers.
	 */
1467
	uint8_t opp_inst;
1468 1469 1470
	/**
	 * OTG HW instance.
	 */
1471
	uint8_t otg_inst;
1472 1473 1474
	/**
	 * DIG FE HW instance.
	 */
1475
	uint8_t digfe_inst;
1476 1477 1478
	/**
	 * DIG BE HW instance.
	 */
1479
	uint8_t digbe_inst;
1480 1481 1482
	/**
	 * DP PHY HW instance.
	 */
1483
	uint8_t dpphy_inst;
1484 1485 1486
	/**
	 * AUX HW instance.
	 */
1487
	uint8_t aux_inst;
1488 1489 1490
	/**
	 * Determines if SMU optimzations are enabled/disabled.
	 */
1491
	uint8_t smu_optimizations_en;
1492 1493 1494 1495
	/**
	 * Unused.
	 * TODO: Remove.
	 */
1496
	uint8_t frame_delay;
1497 1498 1499 1500 1501 1502 1503
	/**
	 * If RFB setup time is greater than the total VBLANK time,
	 * it is not possible for the sink to capture the video frame
	 * in the same frame the SDP is sent. In this case,
	 * the frame capture indication bit should be set and an extra
	 * static frame should be transmitted to the sink.
	 */
1504
	uint8_t frame_cap_ind;
1505 1506 1507
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1508
	uint8_t pad[2];
1509 1510 1511
	/**
	 * Multi-display optimizations are implemented on certain ASICs.
	 */
1512
	uint8_t multi_disp_optimizations_en;
1513 1514 1515 1516
	/**
	 * The last possible line SDP may be transmitted without violating
	 * the RFB setup time or entering the active video frame.
	 */
1517
	uint16_t init_sdp_deadline;
1518 1519 1520
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1521
	uint16_t pad2;
1522 1523 1524
	/**
	 * Length of each horizontal line in us.
	 */
1525
	uint32_t line_time_in_us;
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
	/**
	 * FEC enable status in driver
	 */
	uint8_t fec_enable_status;
	/**
	 * FEC re-enable delay when PSR exit.
	 * unit is 100us, range form 0~255(0xFF).
	 */
	uint8_t fec_enable_delay_in100us;
	/**
1536 1537 1538 1539 1540 1541 1542
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
1543
	 */
1544
	uint8_t panel_inst;
1545 1546 1547 1548
	/*
	 * DSC enable status in driver
	 */
	uint8_t dsc_enable_status;
1549
	/**
1550
	 * Explicit padding to 3 byte boundary.
1551
	 */
1552
	uint8_t pad3[3];
1553 1554
};

1555 1556 1557
/**
 * Definition of a DMUB_CMD__PSR_COPY_SETTINGS command.
 */
1558
struct dmub_rb_cmd_psr_copy_settings {
1559 1560 1561
	/**
	 * Command header.
	 */
1562
	struct dmub_cmd_header header;
1563 1564 1565
	/**
	 * Data passed from driver to FW in a DMUB_CMD__PSR_COPY_SETTINGS command.
	 */
1566 1567 1568
	struct dmub_cmd_psr_copy_settings_data psr_copy_settings_data;
};

1569 1570 1571
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_LEVEL command.
 */
1572
struct dmub_cmd_psr_set_level_data {
1573 1574 1575
	/**
	 * 16-bit value dicated by driver that will enable/disable different functionality.
	 */
1576
	uint16_t psr_level;
1577
	/**
1578
	 * PSR control version.
1579
	 */
1580 1581 1582 1583 1584 1585 1586
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
1587 1588
};

1589 1590 1591
/**
 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
 */
1592
struct dmub_rb_cmd_psr_set_level {
1593 1594 1595
	/**
	 * Command header.
	 */
1596
	struct dmub_cmd_header header;
1597 1598 1599
	/**
	 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
	 */
1600 1601 1602
	struct dmub_cmd_psr_set_level_data psr_set_level_data;
};

1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619
struct dmub_rb_cmd_psr_enable_data {
	/**
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
};

1620 1621 1622 1623
/**
 * Definition of a DMUB_CMD__PSR_ENABLE command.
 * PSR enable/disable is controlled using the sub_type.
 */
1624
struct dmub_rb_cmd_psr_enable {
1625 1626 1627
	/**
	 * Command header.
	 */
1628
	struct dmub_cmd_header header;
1629 1630

	struct dmub_rb_cmd_psr_enable_data data;
1631 1632
};

1633 1634 1635
/**
 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_VERSION command.
 */
1636
struct dmub_cmd_psr_set_version_data {
1637 1638 1639 1640
	/**
	 * PSR version that FW should implement.
	 */
	enum psr_version version;
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
	/**
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
1655 1656
};

1657 1658 1659
/**
 * Definition of a DMUB_CMD__PSR_SET_VERSION command.
 */
1660
struct dmub_rb_cmd_psr_set_version {
1661 1662 1663
	/**
	 * Command header.
	 */
1664
	struct dmub_cmd_header header;
1665 1666 1667
	/**
	 * Data passed from driver to FW in a DMUB_CMD__PSR_SET_VERSION command.
	 */
1668
	struct dmub_cmd_psr_set_version_data psr_set_version_data;
1669 1670
};

1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
struct dmub_cmd_psr_force_static_data {
	/**
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
};

1688 1689 1690
/**
 * Definition of a DMUB_CMD__PSR_FORCE_STATIC command.
 */
1691
struct dmub_rb_cmd_psr_force_static {
1692 1693 1694
	/**
	 * Command header.
	 */
1695
	struct dmub_cmd_header header;
1696 1697 1698 1699
	/**
	 * Data passed from driver to FW in a DMUB_CMD__PSR_FORCE_STATIC command.
	 */
	struct dmub_cmd_psr_force_static_data psr_force_static_data;
1700 1701
};

1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
/**
 * Data passed from driver to FW in a DMUB_CMD__SET_PSR_POWER_OPT command.
 */
struct dmub_cmd_psr_set_power_opt_data {
	/**
	 * PSR control version.
	 */
	uint8_t cmd_version;
	/**
	 * Panel Instance.
	 * Panel isntance to identify which psr_state to use
	 * Currently the support is only for 0 or 1
	 */
	uint8_t panel_inst;
	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
	/**
	 * PSR power option
	 */
	uint32_t power_opt;
};

/**
 * Definition of a DMUB_CMD__SET_PSR_POWER_OPT command.
 */
struct dmub_rb_cmd_psr_set_power_opt {
	/**
	 * Command header.
	 */
	struct dmub_cmd_header header;
	/**
	 * Definition of a DMUB_CMD__SET_PSR_POWER_OPT command.
	 */
	struct dmub_cmd_psr_set_power_opt_data psr_set_power_opt_data;
};

1740 1741
/**
 * Set of HW components that can be locked.
1742 1743 1744
 *
 * Note: If updating with more HW components, fields
 * in dmub_inbox0_cmd_lock_hw must be updated to match.
1745
 */
1746
union dmub_hw_lock_flags {
1747 1748 1749
	/**
	 * Set of HW components that can be locked.
	 */
1750
	struct {
1751 1752 1753
		/**
		 * Lock/unlock OTG master update lock.
		 */
1754
		uint8_t lock_pipe   : 1;
1755 1756 1757
		/**
		 * Lock/unlock cursor.
		 */
1758
		uint8_t lock_cursor : 1;
1759 1760 1761
		/**
		 * Lock/unlock global update lock.
		 */
1762
		uint8_t lock_dig    : 1;
1763 1764 1765
		/**
		 * Triple buffer lock requires additional hw programming to usual OTG master lock.
		 */
1766 1767 1768
		uint8_t triple_buffer_lock : 1;
	} bits;

1769 1770 1771
	/**
	 * Union for HW Lock flags.
	 */
1772 1773 1774
	uint8_t u8All;
};

1775 1776
/**
 * Instances of HW to be locked.
1777 1778 1779
 *
 * Note: If updating with more HW components, fields
 * in dmub_inbox0_cmd_lock_hw must be updated to match.
1780
 */
1781
struct dmub_hw_lock_inst_flags {
1782 1783 1784
	/**
	 * OTG HW instance for OTG master update lock.
	 */
1785
	uint8_t otg_inst;
1786 1787 1788
	/**
	 * OPP instance for cursor lock.
	 */
1789
	uint8_t opp_inst;
1790 1791 1792 1793
	/**
	 * OTG HW instance for global update lock.
	 * TODO: Remove, and re-use otg_inst.
	 */
1794
	uint8_t dig_inst;
1795 1796 1797
	/**
	 * Explicit pad to 4 byte boundary.
	 */
1798 1799 1800
	uint8_t pad;
};

1801 1802
/**
 * Clients that can acquire the HW Lock Manager.
1803 1804 1805
 *
 * Note: If updating with more clients, fields in
 * dmub_inbox0_cmd_lock_hw must be updated to match.
1806
 */
1807
enum hw_lock_client {
1808 1809 1810
	/**
	 * Driver is the client of HW Lock Manager.
	 */
1811
	HW_LOCK_CLIENT_DRIVER = 0,
1812 1813 1814
	/**
	 * Invalid client.
	 */
1815 1816 1817
	HW_LOCK_CLIENT_INVALID = 0xFFFFFFFF,
};

1818 1819 1820
/**
 * Data passed to HW Lock Mgr in a DMUB_CMD__HW_LOCK command.
 */
1821
struct dmub_cmd_lock_hw_data {
1822 1823 1824
	/**
	 * Specifies the client accessing HW Lock Manager.
	 */
1825
	enum hw_lock_client client;
1826 1827 1828
	/**
	 * HW instances to be locked.
	 */
1829
	struct dmub_hw_lock_inst_flags inst_flags;
1830 1831 1832
	/**
	 * Which components to be locked.
	 */
1833
	union dmub_hw_lock_flags hw_locks;
1834 1835 1836
	/**
	 * Specifies lock/unlock.
	 */
1837
	uint8_t lock;
1838 1839 1840 1841
	/**
	 * HW can be unlocked separately from releasing the HW Lock Mgr.
	 * This flag is set if the client wishes to release the object.
	 */
1842
	uint8_t should_release;
1843 1844 1845
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1846 1847 1848
	uint8_t pad;
};

1849 1850 1851 1852
/**
 * Definition of a DMUB_CMD__HW_LOCK command.
 * Command is used by driver and FW.
 */
1853
struct dmub_rb_cmd_lock_hw {
1854 1855 1856
	/**
	 * Command header.
	 */
1857
	struct dmub_cmd_header header;
1858 1859 1860
	/**
	 * Data passed to HW Lock Mgr in a DMUB_CMD__HW_LOCK command.
	 */
1861 1862 1863
	struct dmub_cmd_lock_hw_data lock_hw_data;
};

1864 1865 1866
/**
 * ABM command sub-types.
 */
1867
enum dmub_cmd_abm_type {
1868 1869 1870 1871
	/**
	 * Initialize parameters for ABM algorithm.
	 * Data is passed through an indirect buffer.
	 */
1872
	DMUB_CMD__ABM_INIT_CONFIG	= 0,
1873 1874 1875
	/**
	 * Set OTG and panel HW instance.
	 */
1876
	DMUB_CMD__ABM_SET_PIPE		= 1,
1877 1878 1879
	/**
	 * Set user requested backklight level.
	 */
1880
	DMUB_CMD__ABM_SET_BACKLIGHT	= 2,
1881 1882 1883
	/**
	 * Set ABM operating/aggression level.
	 */
1884
	DMUB_CMD__ABM_SET_LEVEL		= 3,
1885 1886 1887
	/**
	 * Set ambient light level.
	 */
1888
	DMUB_CMD__ABM_SET_AMBIENT_LEVEL	= 4,
1889 1890 1891
	/**
	 * Enable/disable fractional duty cycle for backlight PWM.
	 */
1892
	DMUB_CMD__ABM_SET_PWM_FRAC	= 5,
1893 1894 1895 1896 1897

	/**
	 * unregister vertical interrupt after steady state is reached
	 */
	DMUB_CMD__ABM_PAUSE	= 6,
1898 1899
};

1900 1901 1902 1903 1904 1905
/**
 * Parameters for ABM2.4 algorithm. Passed from driver to FW via an indirect buffer.
 * Requirements:
 *  - Padded explicitly to 32-bit boundary.
 *  - Must ensure this structure matches the one on driver-side,
 *    otherwise it won't be aligned.
1906 1907
 */
struct abm_config_table {
1908 1909 1910
	/**
	 * Gamma curve thresholds, used for crgb conversion.
	 */
1911
	uint16_t crgb_thresh[NUM_POWER_FN_SEGS];                 // 0B
1912 1913 1914
	/**
	 * Gamma curve offsets, used for crgb conversion.
	 */
1915
	uint16_t crgb_offset[NUM_POWER_FN_SEGS];                 // 16B
1916 1917 1918
	/**
	 * Gamma curve slopes, used for crgb conversion.
	 */
1919
	uint16_t crgb_slope[NUM_POWER_FN_SEGS];                  // 32B
1920 1921 1922
	/**
	 * Custom backlight curve thresholds.
	 */
1923
	uint16_t backlight_thresholds[NUM_BL_CURVE_SEGS];        // 48B
1924 1925 1926
	/**
	 * Custom backlight curve offsets.
	 */
1927
	uint16_t backlight_offsets[NUM_BL_CURVE_SEGS];           // 78B
1928 1929 1930
	/**
	 * Ambient light thresholds.
	 */
1931
	uint16_t ambient_thresholds_lux[NUM_AMBI_LEVEL];         // 112B
1932 1933 1934
	/**
	 * Minimum programmable backlight.
	 */
1935
	uint16_t min_abm_backlight;                              // 122B
1936 1937 1938
	/**
	 * Minimum reduction values.
	 */
1939
	uint8_t min_reduction[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 124B
1940 1941 1942
	/**
	 * Maximum reduction values.
	 */
1943
	uint8_t max_reduction[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 144B
1944 1945 1946
	/**
	 * Bright positive gain.
	 */
1947
	uint8_t bright_pos_gain[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL]; // 164B
1948 1949 1950
	/**
	 * Dark negative gain.
	 */
1951
	uint8_t dark_pos_gain[NUM_AMBI_LEVEL][NUM_AGGR_LEVEL];   // 184B
1952 1953 1954
	/**
	 * Hybrid factor.
	 */
1955
	uint8_t hybrid_factor[NUM_AGGR_LEVEL];                   // 204B
1956 1957 1958
	/**
	 * Contrast factor.
	 */
1959
	uint8_t contrast_factor[NUM_AGGR_LEVEL];                 // 208B
1960 1961 1962
	/**
	 * Deviation gain.
	 */
1963
	uint8_t deviation_gain[NUM_AGGR_LEVEL];                  // 212B
1964 1965 1966
	/**
	 * Minimum knee.
	 */
1967
	uint8_t min_knee[NUM_AGGR_LEVEL];                        // 216B
1968 1969 1970
	/**
	 * Maximum knee.
	 */
1971
	uint8_t max_knee[NUM_AGGR_LEVEL];                        // 220B
1972 1973 1974
	/**
	 * Unused.
	 */
1975
	uint8_t iir_curve[NUM_AMBI_LEVEL];                       // 224B
1976 1977 1978
	/**
	 * Explicit padding to 4 byte boundary.
	 */
1979
	uint8_t pad3[3];                                         // 229B
1980 1981 1982
	/**
	 * Backlight ramp reduction.
	 */
1983
	uint16_t blRampReduction[NUM_AGGR_LEVEL];                // 232B
1984 1985 1986
	/**
	 * Backlight ramp start.
	 */
1987
	uint16_t blRampStart[NUM_AGGR_LEVEL];                    // 240B
1988 1989
};

1990 1991 1992
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PIPE command.
 */
1993
struct dmub_cmd_abm_set_pipe_data {
1994 1995 1996
	/**
	 * OTG HW instance.
	 */
A
Anthony Koo 已提交
1997
	uint8_t otg_inst;
1998 1999 2000 2001

	/**
	 * Panel Control HW instance.
	 */
A
Anthony Koo 已提交
2002
	uint8_t panel_inst;
2003 2004 2005 2006

	/**
	 * Controls how ABM will interpret a set pipe or set level command.
	 */
A
Anthony Koo 已提交
2007
	uint8_t set_pipe_option;
2008 2009 2010 2011 2012 2013

	/**
	 * Unused.
	 * TODO: Remove.
	 */
	uint8_t ramping_boundary;
2014 2015
};

2016 2017 2018
/**
 * Definition of a DMUB_CMD__ABM_SET_PIPE command.
 */
2019
struct dmub_rb_cmd_abm_set_pipe {
2020 2021 2022
	/**
	 * Command header.
	 */
2023
	struct dmub_cmd_header header;
2024 2025 2026 2027

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PIPE command.
	 */
2028 2029 2030
	struct dmub_cmd_abm_set_pipe_data abm_set_pipe_data;
};

2031 2032 2033
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_BACKLIGHT command.
 */
2034
struct dmub_cmd_abm_set_backlight_data {
2035 2036 2037
	/**
	 * Number of frames to ramp to backlight user level.
	 */
2038
	uint32_t frame_ramp;
2039 2040 2041 2042

	/**
	 * Requested backlight level from user.
	 */
2043
	uint32_t backlight_user_level;
2044 2045

	/**
2046
	 * ABM control version.
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
2061 2062
};

2063 2064 2065
/**
 * Definition of a DMUB_CMD__ABM_SET_BACKLIGHT command.
 */
2066
struct dmub_rb_cmd_abm_set_backlight {
2067 2068 2069
	/**
	 * Command header.
	 */
2070
	struct dmub_cmd_header header;
2071 2072 2073 2074

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_BACKLIGHT command.
	 */
2075 2076 2077
	struct dmub_cmd_abm_set_backlight_data abm_set_backlight_data;
};

2078 2079 2080
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_LEVEL command.
 */
2081
struct dmub_cmd_abm_set_level_data {
2082 2083 2084
	/**
	 * Set current ABM operating/aggression level.
	 */
2085
	uint32_t level;
2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
2103 2104
};

2105 2106 2107
/**
 * Definition of a DMUB_CMD__ABM_SET_LEVEL command.
 */
2108
struct dmub_rb_cmd_abm_set_level {
2109 2110 2111
	/**
	 * Command header.
	 */
2112
	struct dmub_cmd_header header;
2113 2114 2115 2116

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_LEVEL command.
	 */
2117 2118 2119
	struct dmub_cmd_abm_set_level_data abm_set_level_data;
};

2120 2121 2122
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
 */
2123
struct dmub_cmd_abm_set_ambient_level_data {
2124 2125 2126
	/**
	 * Ambient light sensor reading from OS.
	 */
2127
	uint32_t ambient_lux;
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
2145 2146
};

2147 2148 2149
/**
 * Definition of a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
 */
2150
struct dmub_rb_cmd_abm_set_ambient_level {
2151 2152 2153
	/**
	 * Command header.
	 */
2154
	struct dmub_cmd_header header;
2155 2156 2157 2158

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
	 */
2159 2160 2161
	struct dmub_cmd_abm_set_ambient_level_data abm_set_ambient_level_data;
};

2162 2163 2164
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PWM_FRAC command.
 */
2165
struct dmub_cmd_abm_set_pwm_frac_data {
2166 2167 2168 2169
	/**
	 * Enable/disable fractional duty cycle for backlight PWM.
	 * TODO: Convert to uint8_t.
	 */
2170
	uint32_t fractional_pwm;
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187

	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
2188 2189
};

2190 2191 2192
/**
 * Definition of a DMUB_CMD__ABM_SET_PWM_FRAC command.
 */
2193
struct dmub_rb_cmd_abm_set_pwm_frac {
2194 2195 2196
	/**
	 * Command header.
	 */
2197
	struct dmub_cmd_header header;
2198 2199 2200 2201

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_SET_PWM_FRAC command.
	 */
2202 2203 2204
	struct dmub_cmd_abm_set_pwm_frac_data abm_set_pwm_frac_data;
};

2205 2206 2207
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_INIT_CONFIG command.
 */
2208
struct dmub_cmd_abm_init_config_data {
2209 2210 2211
	/**
	 * Location of indirect buffer used to pass init data to ABM.
	 */
2212
	union dmub_addr src;
2213 2214 2215 2216

	/**
	 * Indirect buffer length.
	 */
2217
	uint16_t bytes;
2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235


	/**
	 * ABM control version.
	 */
	uint8_t version;

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[2];
2236 2237
};

2238 2239 2240
/**
 * Definition of a DMUB_CMD__ABM_INIT_CONFIG command.
 */
2241
struct dmub_rb_cmd_abm_init_config {
2242 2243 2244
	/**
	 * Command header.
	 */
2245
	struct dmub_cmd_header header;
2246 2247 2248 2249

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_INIT_CONFIG command.
	 */
2250 2251 2252
	struct dmub_cmd_abm_init_config_data abm_init_config_data;
};

2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296
/**
 * Data passed from driver to FW in a DMUB_CMD__ABM_PAUSE command.
 */

struct dmub_cmd_abm_pause_data {

	/**
	 * Panel Control HW instance mask.
	 * Bit 0 is Panel Control HW instance 0.
	 * Bit 1 is Panel Control HW instance 1.
	 */
	uint8_t panel_mask;

	/**
	 * OTG hw instance
	 */
	uint8_t otg_inst;

	/**
	 * Enable or disable ABM pause
	 */
	uint8_t enable;

	/**
	 * Explicit padding to 4 byte boundary.
	 */
	uint8_t pad[1];
};

/**
 * Definition of a DMUB_CMD__ABM_PAUSE command.
 */
struct dmub_rb_cmd_abm_pause {
	/**
	 * Command header.
	 */
	struct dmub_cmd_header header;

	/**
	 * Data passed from driver to FW in a DMUB_CMD__ABM_PAUSE command.
	 */
	struct dmub_cmd_abm_pause_data abm_pause_data;
};

2297 2298 2299
/**
 * Data passed from driver to FW in a DMUB_CMD__QUERY_FEATURE_CAPS command.
 */
2300
struct dmub_cmd_query_feature_caps_data {
2301 2302 2303 2304 2305
	/**
	 * DMUB feature capabilities.
	 * After DMUB init, driver will query FW capabilities prior to enabling certain features.
	 */
	struct dmub_feature_caps feature_caps;
2306 2307
};

2308 2309 2310
/**
 * Definition of a DMUB_CMD__QUERY_FEATURE_CAPS command.
 */
2311
struct dmub_rb_cmd_query_feature_caps {
2312 2313 2314 2315 2316 2317 2318 2319
	/**
	 * Command header.
	 */
	struct dmub_cmd_header header;
	/**
	 * Data passed from driver to FW in a DMUB_CMD__QUERY_FEATURE_CAPS command.
	 */
	struct dmub_cmd_query_feature_caps_data query_feature_caps_data;
2320 2321
};

2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
struct dmub_optc_state {
	uint32_t v_total_max;
	uint32_t v_total_min;
	uint32_t v_total_mid;
	uint32_t v_total_mid_frame_num;
	uint32_t tg_inst;
	uint32_t enable_manual_trigger;
	uint32_t clear_force_vsync;
};

struct dmub_rb_cmd_drr_update {
		struct dmub_cmd_header header;
		struct dmub_optc_state dmub_optc_state_req;
};

2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371
/**
 * enum dmub_cmd_panel_cntl_type - Panel control command.
 */
enum dmub_cmd_panel_cntl_type {
	/**
	 * Initializes embedded panel hardware blocks.
	 */
	DMUB_CMD__PANEL_CNTL_HW_INIT = 0,
	/**
	 * Queries backlight info for the embedded panel.
	 */
	DMUB_CMD__PANEL_CNTL_QUERY_BACKLIGHT_INFO = 1,
};

/**
 * struct dmub_cmd_panel_cntl_data - Panel control data.
 */
struct dmub_cmd_panel_cntl_data {
	uint32_t inst; /**< panel instance */
	uint32_t current_backlight; /* in/out */
	uint32_t bl_pwm_cntl; /* in/out */
	uint32_t bl_pwm_period_cntl; /* in/out */
	uint32_t bl_pwm_ref_div1; /* in/out */
	uint8_t is_backlight_on : 1; /* in/out */
	uint8_t is_powered_on : 1; /* in/out */
};

/**
 * struct dmub_rb_cmd_panel_cntl - Panel control command.
 */
struct dmub_rb_cmd_panel_cntl {
	struct dmub_cmd_header header; /**< header */
	struct dmub_cmd_panel_cntl_data data; /**< payload */
};

2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395
/**
 * Data passed from driver to FW in a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
 */
struct dmub_cmd_lvtma_control_data {
	uint8_t uc_pwr_action; /**< LVTMA_ACTION */
	uint8_t reserved_0[3]; /**< For future use */
	uint8_t panel_inst; /**< LVTMA control instance */
	uint8_t reserved_1[3]; /**< For future use */
};

/**
 * Definition of a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
 */
struct dmub_rb_cmd_lvtma_control {
	/**
	 * Command header.
	 */
	struct dmub_cmd_header header;
	/**
	 * Data passed from driver to FW in a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
	 */
	struct dmub_cmd_lvtma_control_data data;
};

2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
/**
 * Maximum number of bytes a chunk sent to DMUB for parsing
 */
#define DMUB_EDID_CEA_DATA_CHUNK_BYTES 8

/**
 *  Represent a chunk of CEA blocks sent to DMUB for parsing
 */
struct dmub_cmd_send_edid_cea {
	uint16_t offset;	/**< offset into the CEA block */
	uint8_t length;	/**< number of bytes in payload to copy as part of CEA block */
	uint16_t total_length;  /**< total length of the CEA block */
	uint8_t payload[DMUB_EDID_CEA_DATA_CHUNK_BYTES]; /**< data chunk of the CEA block */
	uint8_t pad[3]; /**< padding and for future expansion */
};

/**
 * Result of VSDB parsing from CEA block
 */
struct dmub_cmd_edid_cea_amd_vsdb {
	uint8_t vsdb_found;		/**< 1 if parsing has found valid AMD VSDB */
	uint8_t freesync_supported;	/**< 1 if Freesync is supported */
	uint16_t amd_vsdb_version;	/**< AMD VSDB version */
	uint16_t min_frame_rate;	/**< Maximum frame rate */
	uint16_t max_frame_rate;	/**< Minimum frame rate */
};

/**
 * Result of sending a CEA chunk
 */
struct dmub_cmd_edid_cea_ack {
	uint16_t offset;	/**< offset of the chunk into the CEA block */
	uint8_t success;	/**< 1 if this sending of chunk succeeded */
	uint8_t pad;		/**< padding and for future expansion */
};

/**
 * Specify whether the result is an ACK/NACK or the parsing has finished
 */
enum dmub_cmd_edid_cea_reply_type {
	DMUB_CMD__EDID_CEA_AMD_VSDB	= 1, /**< VSDB parsing has finished */
	DMUB_CMD__EDID_CEA_ACK		= 2, /**< acknowledges the CEA sending is OK or failing */
};

/**
 * Definition of a DMUB_CMD__EDID_CEA command.
 */
struct dmub_rb_cmd_edid_cea {
	struct dmub_cmd_header header;	/**< Command header */
	union dmub_cmd_edid_cea_data {
		struct dmub_cmd_send_edid_cea input; /**< input to send CEA chunks */
		struct dmub_cmd_edid_cea_output { /**< output with results */
			uint8_t type;	/**< dmub_cmd_edid_cea_reply_type */
			union {
				struct dmub_cmd_edid_cea_amd_vsdb amd_vsdb;
				struct dmub_cmd_edid_cea_ack ack;
			};
		} output;	/**< output to retrieve ACK/NACK or VSDB parsing results */
	} data;	/**< Command data */

};

2458 2459 2460
/**
 * union dmub_rb_cmd - DMUB inbox command.
 */
2461
union dmub_rb_cmd {
2462
	struct dmub_rb_cmd_lock_hw lock_hw;
2463 2464 2465 2466 2467 2468 2469
	/**
	 * Elements shared with all commands.
	 */
	struct dmub_rb_cmd_common cmd_common;
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_READ_MODIFY_WRITE command.
	 */
2470
	struct dmub_rb_cmd_read_modify_write read_modify_write;
2471 2472 2473
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_FIELD_UPDATE_SEQ command.
	 */
2474
	struct dmub_rb_cmd_reg_field_update_sequence reg_field_update_seq;
2475 2476 2477
	/**
	 * Definition of a DMUB_CMD__REG_SEQ_BURST_WRITE command.
	 */
2478
	struct dmub_rb_cmd_burst_write burst_write;
2479 2480 2481
	/**
	 * Definition of a DMUB_CMD__REG_REG_WAIT command.
	 */
2482
	struct dmub_rb_cmd_reg_wait reg_wait;
2483 2484 2485
	/**
	 * Definition of a DMUB_CMD__VBIOS_DIGX_ENCODER_CONTROL command.
	 */
2486
	struct dmub_rb_cmd_digx_encoder_control digx_encoder_control;
2487 2488 2489
	/**
	 * Definition of a DMUB_CMD__VBIOS_SET_PIXEL_CLOCK command.
	 */
2490
	struct dmub_rb_cmd_set_pixel_clock set_pixel_clock;
2491 2492 2493
	/**
	 * Definition of a DMUB_CMD__VBIOS_ENABLE_DISP_POWER_GATING command.
	 */
2494
	struct dmub_rb_cmd_enable_disp_power_gating enable_disp_power_gating;
2495 2496 2497
	/**
	 * Definition of a DMUB_CMD__VBIOS_DPPHY_INIT command.
	 */
2498
	struct dmub_rb_cmd_dpphy_init dpphy_init;
2499 2500 2501
	/**
	 * Definition of a DMUB_CMD__VBIOS_DIG1_TRANSMITTER_CONTROL command.
	 */
2502
	struct dmub_rb_cmd_dig1_transmitter_control dig1_transmitter_control;
2503 2504 2505
	/**
	 * Definition of a DMUB_CMD__PSR_SET_VERSION command.
	 */
2506
	struct dmub_rb_cmd_psr_set_version psr_set_version;
2507 2508 2509
	/**
	 * Definition of a DMUB_CMD__PSR_COPY_SETTINGS command.
	 */
2510
	struct dmub_rb_cmd_psr_copy_settings psr_copy_settings;
2511 2512 2513
	/**
	 * Definition of a DMUB_CMD__PSR_ENABLE command.
	 */
2514
	struct dmub_rb_cmd_psr_enable psr_enable;
2515 2516 2517
	/**
	 * Definition of a DMUB_CMD__PSR_SET_LEVEL command.
	 */
2518
	struct dmub_rb_cmd_psr_set_level psr_set_level;
2519 2520 2521
	/**
	 * Definition of a DMUB_CMD__PSR_FORCE_STATIC command.
	 */
2522
	struct dmub_rb_cmd_psr_force_static psr_force_static;
2523 2524 2525 2526
	/**
	 * Definition of a DMUB_CMD__SET_PSR_POWER_OPT command.
	 */
	struct dmub_rb_cmd_psr_set_power_opt psr_set_power_opt;
2527 2528 2529
	/**
	 * Definition of a DMUB_CMD__PLAT_54186_WA command.
	 */
2530
	struct dmub_rb_cmd_PLAT_54186_wa PLAT_54186_wa;
2531 2532 2533
	/**
	 * Definition of a DMUB_CMD__MALL command.
	 */
2534
	struct dmub_rb_cmd_mall mall;
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548
	/**
	 * Definition of a DMUB_CMD__IDLE_OPT_DCN_RESTORE command.
	 */
	struct dmub_rb_cmd_idle_opt_dcn_restore dcn_restore;

	/**
	 * Definition of a DMUB_CMD__CLK_MGR_NOTIFY_CLOCKS command.
	 */
	struct dmub_rb_cmd_clk_mgr_notify_clocks notify_clocks;

	/**
	 * Definition of DMUB_CMD__PANEL_CNTL commands.
	 */
	struct dmub_rb_cmd_panel_cntl panel_cntl;
2549 2550 2551
	/**
	 * Definition of a DMUB_CMD__ABM_SET_PIPE command.
	 */
2552
	struct dmub_rb_cmd_abm_set_pipe abm_set_pipe;
2553 2554 2555 2556

	/**
	 * Definition of a DMUB_CMD__ABM_SET_BACKLIGHT command.
	 */
2557
	struct dmub_rb_cmd_abm_set_backlight abm_set_backlight;
2558 2559 2560 2561

	/**
	 * Definition of a DMUB_CMD__ABM_SET_LEVEL command.
	 */
2562
	struct dmub_rb_cmd_abm_set_level abm_set_level;
2563 2564 2565 2566

	/**
	 * Definition of a DMUB_CMD__ABM_SET_AMBIENT_LEVEL command.
	 */
2567
	struct dmub_rb_cmd_abm_set_ambient_level abm_set_ambient_level;
2568 2569 2570 2571

	/**
	 * Definition of a DMUB_CMD__ABM_SET_PWM_FRAC command.
	 */
2572
	struct dmub_rb_cmd_abm_set_pwm_frac abm_set_pwm_frac;
2573 2574 2575 2576

	/**
	 * Definition of a DMUB_CMD__ABM_INIT_CONFIG command.
	 */
2577
	struct dmub_rb_cmd_abm_init_config abm_init_config;
2578

2579 2580 2581 2582 2583
	/**
	 * Definition of a DMUB_CMD__ABM_PAUSE command.
	 */
	struct dmub_rb_cmd_abm_pause abm_pause;

2584 2585 2586
	/**
	 * Definition of a DMUB_CMD__DP_AUX_ACCESS command.
	 */
2587
	struct dmub_rb_cmd_dp_aux_access dp_aux_access;
2588

2589 2590 2591
	/**
	 * Definition of a DMUB_CMD__OUTBOX1_ENABLE command.
	 */
2592
	struct dmub_rb_cmd_outbox1_enable outbox1_enable;
2593

2594
	/**
2595
	 * Definition of a DMUB_CMD__QUERY_FEATURE_CAPS command.
2596
	 */
2597
	struct dmub_rb_cmd_query_feature_caps query_feature_caps;
2598
	struct dmub_rb_cmd_drr_update drr_update;
2599 2600 2601 2602
	/**
	 * Definition of a DMUB_CMD__VBIOS_LVTMA_CONTROL command.
	 */
	struct dmub_rb_cmd_lvtma_control lvtma_control;
2603 2604 2605 2606
	/**
	 * Definition of a DMUB_CMD__DPIA_DIG1_CONTROL command.
	 */
	struct dmub_rb_cmd_dig1_dpia_control dig1_dpia_control;
2607 2608 2609 2610
	/**
	 * Definition of a DMUB_CMD__DPIA_SET_CONFIG_ACCESS command.
	 */
	struct dmub_rb_cmd_set_config_access set_config_access;
2611 2612 2613 2614
	/**
	 * Definition of a DMUB_CMD__DPIA_MST_ALLOC_SLOTS command.
	 */
	struct dmub_rb_cmd_set_mst_alloc_slots set_mst_alloc_slots;
2615 2616 2617 2618
	/**
	 * Definition of a DMUB_CMD__EDID_CEA command.
	 */
	struct dmub_rb_cmd_edid_cea edid_cea;
2619 2620
};

2621 2622 2623
/**
 * union dmub_rb_out_cmd - Outbox command
 */
2624
union dmub_rb_out_cmd {
2625 2626 2627
	/**
	 * Parameters common to every command.
	 */
2628
	struct dmub_rb_cmd_common cmd_common;
2629 2630 2631
	/**
	 * AUX reply command.
	 */
2632
	struct dmub_rb_cmd_dp_aux_reply dp_aux_reply;
2633 2634 2635
	/**
	 * HPD notify command.
	 */
2636
	struct dmub_rb_cmd_dp_hpd_notify dp_hpd_notify;
2637 2638 2639 2640
	/**
	 * SET_CONFIG reply command.
	 */
	struct dmub_rb_cmd_dp_set_config_reply set_config_reply;
2641
};
2642 2643
#pragma pack(pop)

2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654

//==============================================================================
//</DMUB_CMD>===================================================================
//==============================================================================
//< DMUB_RB>====================================================================
//==============================================================================

#if defined(__cplusplus)
extern "C" {
#endif

2655 2656 2657
/**
 * struct dmub_rb_init_params - Initialization params for DMUB ringbuffer
 */
2658
struct dmub_rb_init_params {
2659 2660 2661 2662 2663
	void *ctx; /**< Caller provided context pointer */
	void *base_address; /**< CPU base address for ring's data */
	uint32_t capacity; /**< Ringbuffer capacity in bytes */
	uint32_t read_ptr; /**< Initial read pointer for consumer in bytes */
	uint32_t write_ptr; /**< Initial write pointer for producer in bytes */
2664 2665
};

2666 2667 2668
/**
 * struct dmub_rb - Inbox or outbox DMUB ringbuffer
 */
2669
struct dmub_rb {
2670 2671 2672 2673
	void *base_address; /**< CPU address for the ring's data */
	uint32_t rptr; /**< Read pointer for consumer in bytes */
	uint32_t wrpt; /**< Write pointer for producer in bytes */
	uint32_t capacity; /**< Ringbuffer capacity in bytes */
2674

2675 2676
	void *ctx; /**< Caller provided context pointer */
	void *dmub; /**< Pointer to the DMUB interface */
2677 2678
};

2679 2680 2681 2682 2683 2684 2685
/**
 * @brief Checks if the ringbuffer is empty.
 *
 * @param rb DMUB Ringbuffer
 * @return true if empty
 * @return false otherwise
 */
2686 2687 2688 2689 2690
static inline bool dmub_rb_empty(struct dmub_rb *rb)
{
	return (rb->wrpt == rb->rptr);
}

2691 2692 2693 2694 2695 2696 2697
/**
 * @brief Checks if the ringbuffer is full
 *
 * @param rb DMUB Ringbuffer
 * @return true if full
 * @return false otherwise
 */
2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709
static inline bool dmub_rb_full(struct dmub_rb *rb)
{
	uint32_t data_count;

	if (rb->wrpt >= rb->rptr)
		data_count = rb->wrpt - rb->rptr;
	else
		data_count = rb->capacity - (rb->rptr - rb->wrpt);

	return (data_count == (rb->capacity - DMUB_RB_CMD_SIZE));
}

2710 2711 2712 2713 2714 2715 2716 2717
/**
 * @brief Pushes a command into the ringbuffer
 *
 * @param rb DMUB ringbuffer
 * @param cmd The command to push
 * @return true if the ringbuffer was not full
 * @return false otherwise
 */
2718 2719 2720
static inline bool dmub_rb_push_front(struct dmub_rb *rb,
				      const union dmub_rb_cmd *cmd)
{
2721
	uint64_t volatile *dst = (uint64_t volatile *)((uint8_t *)(rb->base_address) + rb->wrpt);
2722 2723
	const uint64_t *src = (const uint64_t *)cmd;
	uint8_t i;
2724 2725 2726 2727 2728

	if (dmub_rb_full(rb))
		return false;

	// copying data
2729 2730
	for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
		*dst++ = *src++;
2731 2732 2733 2734 2735 2736 2737 2738 2739

	rb->wrpt += DMUB_RB_CMD_SIZE;

	if (rb->wrpt >= rb->capacity)
		rb->wrpt %= rb->capacity;

	return true;
}

2740 2741 2742 2743 2744 2745 2746 2747
/**
 * @brief Pushes a command into the DMUB outbox ringbuffer
 *
 * @param rb DMUB outbox ringbuffer
 * @param cmd Outbox command
 * @return true if not full
 * @return false otherwise
 */
2748 2749 2750 2751
static inline bool dmub_rb_out_push_front(struct dmub_rb *rb,
				      const union dmub_rb_out_cmd *cmd)
{
	uint8_t *dst = (uint8_t *)(rb->base_address) + rb->wrpt;
2752
	const uint8_t *src = (const uint8_t *)cmd;
2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766

	if (dmub_rb_full(rb))
		return false;

	dmub_memcpy(dst, src, DMUB_RB_CMD_SIZE);

	rb->wrpt += DMUB_RB_CMD_SIZE;

	if (rb->wrpt >= rb->capacity)
		rb->wrpt %= rb->capacity;

	return true;
}

2767 2768 2769 2770 2771 2772 2773 2774
/**
 * @brief Returns the next unprocessed command in the ringbuffer.
 *
 * @param rb DMUB ringbuffer
 * @param cmd The command to return
 * @return true if not empty
 * @return false otherwise
 */
2775
static inline bool dmub_rb_front(struct dmub_rb *rb,
2776
				 union dmub_rb_cmd  **cmd)
2777
{
2778
	uint8_t *rb_cmd = (uint8_t *)(rb->base_address) + rb->rptr;
2779 2780 2781 2782

	if (dmub_rb_empty(rb))
		return false;

2783
	*cmd = (union dmub_rb_cmd *)rb_cmd;
2784 2785 2786 2787

	return true;
}

2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
/**
 * @brief Determines the next ringbuffer offset.
 *
 * @param rb DMUB inbox ringbuffer
 * @param num_cmds Number of commands
 * @param next_rptr The next offset in the ringbuffer
 */
static inline void dmub_rb_get_rptr_with_offset(struct dmub_rb *rb,
				  uint32_t num_cmds,
				  uint32_t *next_rptr)
{
	*next_rptr = rb->rptr + DMUB_RB_CMD_SIZE * num_cmds;

	if (*next_rptr >= rb->capacity)
		*next_rptr %= rb->capacity;
}

/**
 * @brief Returns a pointer to a command in the inbox.
 *
 * @param rb DMUB inbox ringbuffer
 * @param cmd The inbox command to return
 * @param rptr The ringbuffer offset
 * @return true if not empty
 * @return false otherwise
 */
static inline bool dmub_rb_peek_offset(struct dmub_rb *rb,
				 union dmub_rb_cmd  **cmd,
				 uint32_t rptr)
{
	uint8_t *rb_cmd = (uint8_t *)(rb->base_address) + rptr;

	if (dmub_rb_empty(rb))
		return false;

	*cmd = (union dmub_rb_cmd *)rb_cmd;

	return true;
}

2828 2829 2830 2831 2832 2833 2834 2835
/**
 * @brief Returns the next unprocessed command in the outbox.
 *
 * @param rb DMUB outbox ringbuffer
 * @param cmd The outbox command to return
 * @return true if not empty
 * @return false otherwise
 */
2836
static inline bool dmub_rb_out_front(struct dmub_rb *rb,
2837
				 union dmub_rb_out_cmd *cmd)
2838
{
2839
	const uint64_t volatile *src = (const uint64_t volatile *)((uint8_t *)(rb->base_address) + rb->rptr);
2840 2841
	uint64_t *dst = (uint64_t *)cmd;
	uint8_t i;
2842 2843 2844 2845 2846

	if (dmub_rb_empty(rb))
		return false;

	// copying data
2847 2848
	for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
		*dst++ = *src++;
2849 2850 2851 2852

	return true;
}

2853 2854 2855 2856 2857 2858 2859
/**
 * @brief Removes the front entry in the ringbuffer.
 *
 * @param rb DMUB ringbuffer
 * @return true if the command was removed
 * @return false if there were no commands
 */
2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872
static inline bool dmub_rb_pop_front(struct dmub_rb *rb)
{
	if (dmub_rb_empty(rb))
		return false;

	rb->rptr += DMUB_RB_CMD_SIZE;

	if (rb->rptr >= rb->capacity)
		rb->rptr %= rb->capacity;

	return true;
}

2873 2874 2875 2876 2877 2878 2879 2880
/**
 * @brief Flushes commands in the ringbuffer to framebuffer memory.
 *
 * Avoids a race condition where DMCUB accesses memory while
 * there are still writes in flight to framebuffer.
 *
 * @param rb DMUB ringbuffer
 */
2881 2882 2883 2884 2885 2886
static inline void dmub_rb_flush_pending(const struct dmub_rb *rb)
{
	uint32_t rptr = rb->rptr;
	uint32_t wptr = rb->wrpt;

	while (rptr != wptr) {
2887
		uint64_t volatile *data = (uint64_t volatile *)((uint8_t *)(rb->base_address) + rptr);
2888 2889 2890
		//uint64_t volatile *p = (uint64_t volatile *)data;
		uint64_t temp;
		uint8_t i;
2891

2892 2893
		for (i = 0; i < DMUB_RB_CMD_SIZE / sizeof(uint64_t); i++)
			temp = *data++;
2894 2895 2896 2897 2898 2899 2900

		rptr += DMUB_RB_CMD_SIZE;
		if (rptr >= rb->capacity)
			rptr %= rb->capacity;
	}
}

2901 2902 2903 2904 2905 2906
/**
 * @brief Initializes a DMCUB ringbuffer
 *
 * @param rb DMUB ringbuffer
 * @param init_params initial configuration for the ringbuffer
 */
2907 2908 2909 2910 2911 2912 2913 2914 2915
static inline void dmub_rb_init(struct dmub_rb *rb,
				struct dmub_rb_init_params *init_params)
{
	rb->base_address = init_params->base_address;
	rb->capacity = init_params->capacity;
	rb->rptr = init_params->read_ptr;
	rb->wrpt = init_params->write_ptr;
}

2916 2917 2918 2919 2920 2921
/**
 * @brief Copies output data from in/out commands into the given command.
 *
 * @param rb DMUB ringbuffer
 * @param cmd Command to copy data into
 */
2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932
static inline void dmub_rb_get_return_data(struct dmub_rb *rb,
					   union dmub_rb_cmd *cmd)
{
	// Copy rb entry back into command
	uint8_t *rd_ptr = (rb->rptr == 0) ?
		(uint8_t *)rb->base_address + rb->capacity - DMUB_RB_CMD_SIZE :
		(uint8_t *)rb->base_address + rb->rptr - DMUB_RB_CMD_SIZE;

	dmub_memcpy(cmd, rd_ptr, DMUB_RB_CMD_SIZE);
}

2933 2934 2935 2936 2937 2938 2939 2940
#if defined(__cplusplus)
}
#endif

//==============================================================================
//</DMUB_RB>====================================================================
//==============================================================================

2941
#endif /* _DMUB_CMD_H_ */